• Home
  • History
  • Annotate
  • only in /external/llvm/lib/Target/Sparc/
NameDateSize

..17-Jul-20124 KiB

CMakeLists.txt17-Jul-2012939

DelaySlotFiller.cpp17-Jul-20128.9 KiB

FPMover.cpp17-Jul-20125 KiB

Makefile17-Jul-2012675

MCTargetDesc/17-Jul-20124 KiB

README.txt17-Jul-20121.4 KiB

Sparc.h17-Jul-20123.7 KiB

Sparc.td17-Jul-20122.7 KiB

SparcAsmPrinter.cpp17-Jul-20128.3 KiB

SparcCallingConv.td17-Jul-20121.4 KiB

SparcFrameLowering.cpp17-Jul-20123 KiB

SparcFrameLowering.h17-Jul-20121.1 KiB

SparcInstrFormats.td17-Jul-20123.1 KiB

SparcInstrInfo.cpp17-Jul-201211.3 KiB

SparcInstrInfo.h17-Jul-20123.9 KiB

SparcInstrInfo.td17-Jul-201233.3 KiB

SparcISelDAGToDAG.cpp17-Jul-20127.2 KiB

SparcISelLowering.cpp17-Jul-201249.4 KiB

SparcISelLowering.h17-Jul-20124 KiB

SparcMachineFunctionInfo.h17-Jul-20121.6 KiB

SparcRegisterInfo.cpp17-Jul-20124.3 KiB

SparcRegisterInfo.h17-Jul-20121.7 KiB

SparcRegisterInfo.td17-Jul-20126.1 KiB

SparcSelectionDAGInfo.cpp17-Jul-2012749

SparcSelectionDAGInfo.h17-Jul-2012832

SparcSubtarget.cpp17-Jul-20121.2 KiB

SparcSubtarget.h17-Jul-20121.6 KiB

SparcTargetMachine.cpp17-Jul-20122.6 KiB

SparcTargetMachine.h17-Jul-20122.7 KiB

TargetInfo/17-Jul-20124 KiB

README.txt

1
2To-do
3-----
4
5* Keep the address of the constant pool in a register instead of forming its
6  address all of the time.
7* We can fold small constant offsets into the %hi/%lo references to constant
8  pool addresses as well.
9* When in V9 mode, register allocate %icc[0-3].
10* Add support for isel'ing UMUL_LOHI instead of marking it as Expand.
11* Emit the 'Branch on Integer Register with Prediction' instructions.  It's
12  not clear how to write a pattern for this though:
13
14float %t1(int %a, int* %p) {
15        %C = seteq int %a, 0
16        br bool %C, label %T, label %F
17T:
18        store int 123, int* %p
19        br label %F
20F:
21        ret float undef
22}
23
24codegens to this:
25
26t1:
27        save -96, %o6, %o6
281)      subcc %i0, 0, %l0
291)      bne .LBBt1_2    ! F
30        nop
31.LBBt1_1:       ! T
32        or %g0, 123, %l0
33        st %l0, [%i1]
34.LBBt1_2:       ! F
35        restore %g0, %g0, %g0
36        retl
37        nop
38
391) should be replaced with a brz in V9 mode.
40
41* Same as above, but emit conditional move on register zero (p192) in V9 
42  mode.  Testcase:
43
44int %t1(int %a, int %b) {
45        %C = seteq int %a, 0
46        %D = select bool %C, int %a, int %b
47        ret int %D
48}
49
50* Emit MULX/[SU]DIVX instructions in V9 mode instead of fiddling 
51  with the Y register, if they are faster.
52
53* Codegen bswap(load)/store(bswap) -> load/store ASI
54
55* Implement frame pointer elimination, e.g. eliminate save/restore for 
56  leaf fns.
57* Fill delay slots
58
59* Implement JIT support
60