Thumb1InstrInfo.cpp revision 10469f8e48e007989b0469e677d4000a1311ecd2
1//===- Thumb1InstrInfo.cpp - Thumb-1 Instruction Information --------*- C++ -*-===//
2//
3//                     The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Thumb-1 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMInstrInfo.h"
15#include "ARM.h"
16#include "ARMGenInstrInfo.inc"
17#include "ARMMachineFunctionInfo.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/ADT/SmallVector.h"
21#include "Thumb1InstrInfo.h"
22
23using namespace llvm;
24
25Thumb1InstrInfo::Thumb1InstrInfo(const ARMSubtarget &STI) : RI(*this, STI) {
26}
27
28unsigned Thumb1InstrInfo::getUnindexedOpcode(unsigned Opc) const {
29  return 0;
30}
31
32bool
33Thumb1InstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
34  if (MBB.empty()) return false;
35
36  switch (MBB.back().getOpcode()) {
37  case ARM::tBX_RET:
38  case ARM::tBX_RET_vararg:
39  case ARM::tPOP_RET:
40  case ARM::tB:
41  case ARM::tBR_JTr:
42    return true;
43  default:
44    break;
45  }
46
47  return false;
48}
49
50bool Thumb1InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
51                                   MachineBasicBlock::iterator I,
52                                   unsigned DestReg, unsigned SrcReg,
53                                   const TargetRegisterClass *DestRC,
54                                   const TargetRegisterClass *SrcRC) const {
55  DebugLoc DL = DebugLoc::getUnknownLoc();
56  if (I != MBB.end()) DL = I->getDebugLoc();
57
58  if (DestRC == ARM::GPRRegisterClass) {
59    if (SrcRC == ARM::GPRRegisterClass) {
60      BuildMI(MBB, I, DL, get(ARM::tMOVgpr2gpr), DestReg).addReg(SrcReg);
61      return true;
62    } else if (SrcRC == ARM::tGPRRegisterClass) {
63      BuildMI(MBB, I, DL, get(ARM::tMOVtgpr2gpr), DestReg).addReg(SrcReg);
64      return true;
65    }
66  } else if (DestRC == ARM::tGPRRegisterClass) {
67    if (SrcRC == ARM::GPRRegisterClass) {
68      BuildMI(MBB, I, DL, get(ARM::tMOVgpr2tgpr), DestReg).addReg(SrcReg);
69      return true;
70    } else if (SrcRC == ARM::tGPRRegisterClass) {
71      BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg).addReg(SrcReg);
72      return true;
73    }
74  }
75
76  return false;
77}
78
79bool Thumb1InstrInfo::
80canFoldMemoryOperand(const MachineInstr *MI,
81                     const SmallVectorImpl<unsigned> &Ops) const {
82  if (Ops.size() != 1) return false;
83
84  unsigned OpNum = Ops[0];
85  unsigned Opc = MI->getOpcode();
86  switch (Opc) {
87  default: break;
88  case ARM::tMOVr:
89  case ARM::tMOVtgpr2gpr:
90  case ARM::tMOVgpr2tgpr:
91  case ARM::tMOVgpr2gpr: {
92    if (OpNum == 0) { // move -> store
93      unsigned SrcReg = MI->getOperand(1).getReg();
94      if (TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
95          !isARMLowRegister(SrcReg))
96        // tSpill cannot take a high register operand.
97        return false;
98    } else {          // move -> load
99      unsigned DstReg = MI->getOperand(0).getReg();
100      if (TargetRegisterInfo::isPhysicalRegister(DstReg) &&
101          !isARMLowRegister(DstReg))
102        // tRestore cannot target a high register operand.
103        return false;
104    }
105    return true;
106  }
107  }
108
109  return false;
110}
111
112void Thumb1InstrInfo::
113storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
114                    unsigned SrcReg, bool isKill, int FI,
115                    const TargetRegisterClass *RC) const {
116  DebugLoc DL = DebugLoc::getUnknownLoc();
117  if (I != MBB.end()) DL = I->getDebugLoc();
118
119  assert((RC == ARM::tGPRRegisterClass ||
120          (TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
121           isARMLowRegister(SrcReg))) && "Unknown regclass!");
122
123  if (RC == ARM::tGPRRegisterClass) {
124    AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tSpill))
125                   .addReg(SrcReg, getKillRegState(isKill))
126                   .addFrameIndex(FI).addImm(0));
127  }
128}
129
130void Thumb1InstrInfo::
131loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
132                     unsigned DestReg, int FI,
133                     const TargetRegisterClass *RC) const {
134  DebugLoc DL = DebugLoc::getUnknownLoc();
135  if (I != MBB.end()) DL = I->getDebugLoc();
136
137  assert((RC == ARM::tGPRRegisterClass ||
138          (TargetRegisterInfo::isPhysicalRegister(DestReg) &&
139           isARMLowRegister(DestReg))) && "Unknown regclass!");
140
141  if (RC == ARM::tGPRRegisterClass) {
142    AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tRestore), DestReg)
143                   .addFrameIndex(FI).addImm(0));
144  }
145}
146
147bool Thumb1InstrInfo::
148spillCalleeSavedRegisters(MachineBasicBlock &MBB,
149                          MachineBasicBlock::iterator MI,
150                          const std::vector<CalleeSavedInfo> &CSI) const {
151  if (CSI.empty())
152    return false;
153
154  DebugLoc DL = DebugLoc::getUnknownLoc();
155  if (MI != MBB.end()) DL = MI->getDebugLoc();
156
157  MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, get(ARM::tPUSH));
158  AddDefaultPred(MIB);
159  for (unsigned i = CSI.size(); i != 0; --i) {
160    unsigned Reg = CSI[i-1].getReg();
161    // Add the callee-saved register as live-in. It's killed at the spill.
162    MBB.addLiveIn(Reg);
163    MIB.addReg(Reg, RegState::Kill);
164  }
165  return true;
166}
167
168bool Thumb1InstrInfo::
169restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
170                            MachineBasicBlock::iterator MI,
171                            const std::vector<CalleeSavedInfo> &CSI) const {
172  MachineFunction &MF = *MBB.getParent();
173  ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
174  if (CSI.empty())
175    return false;
176
177  bool isVarArg = AFI->getVarArgsRegSaveSize() > 0;
178  DebugLoc DL = MI->getDebugLoc();
179  MachineInstrBuilder MIB = BuildMI(MF, DL, get(ARM::tPOP));
180  AddDefaultPred(MIB);
181  MIB.addReg(0); // No write back.
182
183  bool NumRegs = 0;
184  for (unsigned i = CSI.size(); i != 0; --i) {
185    unsigned Reg = CSI[i-1].getReg();
186    if (Reg == ARM::LR) {
187      // Special epilogue for vararg functions. See emitEpilogue
188      if (isVarArg)
189        continue;
190      Reg = ARM::PC;
191      (*MIB).setDesc(get(ARM::tPOP_RET));
192      MI = MBB.erase(MI);
193    }
194    MIB.addReg(Reg, getDefRegState(true));
195    ++NumRegs;
196  }
197
198  // It's illegal to emit pop instruction without operands.
199  if (NumRegs)
200    MBB.insert(MI, &*MIB);
201
202  return true;
203}
204
205MachineInstr *Thumb1InstrInfo::
206foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
207                      const SmallVectorImpl<unsigned> &Ops, int FI) const {
208  if (Ops.size() != 1) return NULL;
209
210  unsigned OpNum = Ops[0];
211  unsigned Opc = MI->getOpcode();
212  MachineInstr *NewMI = NULL;
213  switch (Opc) {
214  default: break;
215  case ARM::tMOVr:
216  case ARM::tMOVtgpr2gpr:
217  case ARM::tMOVgpr2tgpr:
218  case ARM::tMOVgpr2gpr: {
219    if (OpNum == 0) { // move -> store
220      unsigned SrcReg = MI->getOperand(1).getReg();
221      bool isKill = MI->getOperand(1).isKill();
222      if (TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
223          !isARMLowRegister(SrcReg))
224        // tSpill cannot take a high register operand.
225        break;
226      NewMI = AddDefaultPred(BuildMI(MF, MI->getDebugLoc(), get(ARM::tSpill))
227                             .addReg(SrcReg, getKillRegState(isKill))
228                             .addFrameIndex(FI).addImm(0));
229    } else {          // move -> load
230      unsigned DstReg = MI->getOperand(0).getReg();
231      if (TargetRegisterInfo::isPhysicalRegister(DstReg) &&
232          !isARMLowRegister(DstReg))
233        // tRestore cannot target a high register operand.
234        break;
235      bool isDead = MI->getOperand(0).isDead();
236      NewMI = AddDefaultPred(BuildMI(MF, MI->getDebugLoc(), get(ARM::tRestore))
237                             .addReg(DstReg,
238                                     RegState::Define | getDeadRegState(isDead))
239                             .addFrameIndex(FI).addImm(0));
240    }
241    break;
242  }
243  }
244
245  return NewMI;
246}
247