1641055225092833197efe8e5bce01d50bcf1daaeChris Lattner//===-- TargetInstrInfoImpl.cpp - Target Instruction Information ----------===//
2641055225092833197efe8e5bce01d50bcf1daaeChris Lattner//
3641055225092833197efe8e5bce01d50bcf1daaeChris Lattner//                     The LLVM Compiler Infrastructure
4641055225092833197efe8e5bce01d50bcf1daaeChris Lattner//
5641055225092833197efe8e5bce01d50bcf1daaeChris Lattner// This file is distributed under the University of Illinois Open Source
6641055225092833197efe8e5bce01d50bcf1daaeChris Lattner// License. See LICENSE.TXT for details.
7641055225092833197efe8e5bce01d50bcf1daaeChris Lattner//
8641055225092833197efe8e5bce01d50bcf1daaeChris Lattner//===----------------------------------------------------------------------===//
9641055225092833197efe8e5bce01d50bcf1daaeChris Lattner//
10641055225092833197efe8e5bce01d50bcf1daaeChris Lattner// This file implements the TargetInstrInfoImpl class, it just provides default
11641055225092833197efe8e5bce01d50bcf1daaeChris Lattner// implementations of various methods.
12641055225092833197efe8e5bce01d50bcf1daaeChris Lattner//
13641055225092833197efe8e5bce01d50bcf1daaeChris Lattner//===----------------------------------------------------------------------===//
14641055225092833197efe8e5bce01d50bcf1daaeChris Lattner
15641055225092833197efe8e5bce01d50bcf1daaeChris Lattner#include "llvm/Target/TargetInstrInfo.h"
1686050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng#include "llvm/Target/TargetLowering.h"
17a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman#include "llvm/Target/TargetMachine.h"
18a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman#include "llvm/Target/TargetRegisterInfo.h"
1944eb65cf58e3ab9b5621ce72256d1621a18aeed7Owen Anderson#include "llvm/ADT/SmallVector.h"
20c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman#include "llvm/CodeGen/MachineFrameInfo.h"
21641055225092833197efe8e5bce01d50bcf1daaeChris Lattner#include "llvm/CodeGen/MachineInstr.h"
2258dcb0e0cd3fa973b5fd005aecab1df6aeea5cd6Evan Cheng#include "llvm/CodeGen/MachineInstrBuilder.h"
23c76909abfec876c6b751d693ebd3df07df686aa0Dan Gohman#include "llvm/CodeGen/MachineMemOperand.h"
24a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman#include "llvm/CodeGen/MachineRegisterInfo.h"
256b1207267f01877ff9b351786c902cb2ecd354c0Andrew Trick#include "llvm/CodeGen/ScoreboardHazardRecognizer.h"
26c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman#include "llvm/CodeGen/PseudoSourceValue.h"
27028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky#include "llvm/MC/MCInstrItineraries.h"
28c8bfd1d78ff9a307d1d4cb57cce4549b538e60f4Andrew Trick#include "llvm/Support/CommandLine.h"
299fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen#include "llvm/Support/Debug.h"
3034c75093f085c7958fa3bd31f3c4a50942d83505Evan Cheng#include "llvm/Support/ErrorHandling.h"
3134c75093f085c7958fa3bd31f3c4a50942d83505Evan Cheng#include "llvm/Support/raw_ostream.h"
32641055225092833197efe8e5bce01d50bcf1daaeChris Lattnerusing namespace llvm;
33641055225092833197efe8e5bce01d50bcf1daaeChris Lattner
34c8bfd1d78ff9a307d1d4cb57cce4549b538e60f4Andrew Trickstatic cl::opt<bool> DisableHazardRecognizer(
35c8bfd1d78ff9a307d1d4cb57cce4549b538e60f4Andrew Trick  "disable-sched-hazard", cl::Hidden, cl::init(false),
36c8bfd1d78ff9a307d1d4cb57cce4549b538e60f4Andrew Trick  cl::desc("Disable hazard detection during preRA scheduling"));
37c8bfd1d78ff9a307d1d4cb57cce4549b538e60f4Andrew Trick
384d54e5b2dd4a3d3bed38ff9c7aa57fc66adb5855Evan Cheng/// ReplaceTailWithBranchTo - Delete the instruction OldInst and everything
394d54e5b2dd4a3d3bed38ff9c7aa57fc66adb5855Evan Cheng/// after it, replacing it with an unconditional branch to NewDest.
4086050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Chengvoid
4186050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan ChengTargetInstrInfoImpl::ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,
4286050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng                                             MachineBasicBlock *NewDest) const {
4386050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  MachineBasicBlock *MBB = Tail->getParent();
4486050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng
4586050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // Remove all the old successors of MBB from the CFG.
4686050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  while (!MBB->succ_empty())
4786050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng    MBB->removeSuccessor(MBB->succ_begin());
4886050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng
4986050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // Remove all the dead instructions from the end of MBB.
5086050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  MBB->erase(Tail, MBB->end());
5186050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng
5286050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // If MBB isn't immediately before MBB, insert a branch to it.
5386050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  if (++MachineFunction::iterator(MBB) != MachineFunction::iterator(NewDest))
5486050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng    InsertBranch(*MBB, NewDest, 0, SmallVector<MachineOperand, 0>(),
5586050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng                 Tail->getDebugLoc());
5686050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  MBB->addSuccessor(NewDest);
5786050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng}
5886050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng
59641055225092833197efe8e5bce01d50bcf1daaeChris Lattner// commuteInstruction - The default implementation of this method just exchanges
6034c75093f085c7958fa3bd31f3c4a50942d83505Evan Cheng// the two operands returned by findCommutedOpIndices.
6158dcb0e0cd3fa973b5fd005aecab1df6aeea5cd6Evan ChengMachineInstr *TargetInstrInfoImpl::commuteInstruction(MachineInstr *MI,
6258dcb0e0cd3fa973b5fd005aecab1df6aeea5cd6Evan Cheng                                                      bool NewMI) const {
63e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  const MCInstrDesc &MCID = MI->getDesc();
64e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  bool HasDef = MCID.getNumDefs();
6534c75093f085c7958fa3bd31f3c4a50942d83505Evan Cheng  if (HasDef && !MI->getOperand(0).isReg())
6634c75093f085c7958fa3bd31f3c4a50942d83505Evan Cheng    // No idea how to commute this instruction. Target should implement its own.
6734c75093f085c7958fa3bd31f3c4a50942d83505Evan Cheng    return 0;
6834c75093f085c7958fa3bd31f3c4a50942d83505Evan Cheng  unsigned Idx1, Idx2;
6934c75093f085c7958fa3bd31f3c4a50942d83505Evan Cheng  if (!findCommutedOpIndices(MI, Idx1, Idx2)) {
7034c75093f085c7958fa3bd31f3c4a50942d83505Evan Cheng    std::string msg;
7134c75093f085c7958fa3bd31f3c4a50942d83505Evan Cheng    raw_string_ostream Msg(msg);
7234c75093f085c7958fa3bd31f3c4a50942d83505Evan Cheng    Msg << "Don't know how to commute: " << *MI;
7375361b69f3f327842b9dad69fa7f28ae3b688412Chris Lattner    report_fatal_error(Msg.str());
7434c75093f085c7958fa3bd31f3c4a50942d83505Evan Cheng  }
75498c2903e28b56b73b8056335ad7f1eb6347b8edEvan Cheng
76498c2903e28b56b73b8056335ad7f1eb6347b8edEvan Cheng  assert(MI->getOperand(Idx1).isReg() && MI->getOperand(Idx2).isReg() &&
77641055225092833197efe8e5bce01d50bcf1daaeChris Lattner         "This only knows how to commute register operands so far");
78cb08f18d5b88ffa4ba8efd7cac0b8820d6f0ec71Evan Cheng  unsigned Reg0 = HasDef ? MI->getOperand(0).getReg() : 0;
79498c2903e28b56b73b8056335ad7f1eb6347b8edEvan Cheng  unsigned Reg1 = MI->getOperand(Idx1).getReg();
80498c2903e28b56b73b8056335ad7f1eb6347b8edEvan Cheng  unsigned Reg2 = MI->getOperand(Idx2).getReg();
81442ee9c3f7f6b29ff4ca82f3fdd7e20fc9cd5ee4Pete Cooper  unsigned SubReg0 = HasDef ? MI->getOperand(0).getSubReg() : 0;
82442ee9c3f7f6b29ff4ca82f3fdd7e20fc9cd5ee4Pete Cooper  unsigned SubReg1 = MI->getOperand(Idx1).getSubReg();
83442ee9c3f7f6b29ff4ca82f3fdd7e20fc9cd5ee4Pete Cooper  unsigned SubReg2 = MI->getOperand(Idx2).getSubReg();
84498c2903e28b56b73b8056335ad7f1eb6347b8edEvan Cheng  bool Reg1IsKill = MI->getOperand(Idx1).isKill();
85498c2903e28b56b73b8056335ad7f1eb6347b8edEvan Cheng  bool Reg2IsKill = MI->getOperand(Idx2).isKill();
86cb08f18d5b88ffa4ba8efd7cac0b8820d6f0ec71Evan Cheng  // If destination is tied to either of the commuted source register, then
87cb08f18d5b88ffa4ba8efd7cac0b8820d6f0ec71Evan Cheng  // it must be updated.
88cb08f18d5b88ffa4ba8efd7cac0b8820d6f0ec71Evan Cheng  if (HasDef && Reg0 == Reg1 &&
89cb08f18d5b88ffa4ba8efd7cac0b8820d6f0ec71Evan Cheng      MI->getDesc().getOperandConstraint(Idx1, MCOI::TIED_TO) == 0) {
90a4d16a1f0dcdd1ab2862737105f900e2c577532dEvan Cheng    Reg2IsKill = false;
91cb08f18d5b88ffa4ba8efd7cac0b8820d6f0ec71Evan Cheng    Reg0 = Reg2;
92442ee9c3f7f6b29ff4ca82f3fdd7e20fc9cd5ee4Pete Cooper    SubReg0 = SubReg2;
93cb08f18d5b88ffa4ba8efd7cac0b8820d6f0ec71Evan Cheng  } else if (HasDef && Reg0 == Reg2 &&
94cb08f18d5b88ffa4ba8efd7cac0b8820d6f0ec71Evan Cheng             MI->getDesc().getOperandConstraint(Idx2, MCOI::TIED_TO) == 0) {
95cb08f18d5b88ffa4ba8efd7cac0b8820d6f0ec71Evan Cheng    Reg1IsKill = false;
96cb08f18d5b88ffa4ba8efd7cac0b8820d6f0ec71Evan Cheng    Reg0 = Reg1;
97442ee9c3f7f6b29ff4ca82f3fdd7e20fc9cd5ee4Pete Cooper    SubReg0 = SubReg1;
9858dcb0e0cd3fa973b5fd005aecab1df6aeea5cd6Evan Cheng  }
9958dcb0e0cd3fa973b5fd005aecab1df6aeea5cd6Evan Cheng
10058dcb0e0cd3fa973b5fd005aecab1df6aeea5cd6Evan Cheng  if (NewMI) {
10158dcb0e0cd3fa973b5fd005aecab1df6aeea5cd6Evan Cheng    // Create a new instruction.
102498c2903e28b56b73b8056335ad7f1eb6347b8edEvan Cheng    bool Reg0IsDead = HasDef ? MI->getOperand(0).isDead() : false;
1038e5f2c6f65841542e2a7092553fe42a00048e4c7Dan Gohman    MachineFunction &MF = *MI->getParent()->getParent();
104498c2903e28b56b73b8056335ad7f1eb6347b8edEvan Cheng    if (HasDef)
105498c2903e28b56b73b8056335ad7f1eb6347b8edEvan Cheng      return BuildMI(MF, MI->getDebugLoc(), MI->getDesc())
106442ee9c3f7f6b29ff4ca82f3fdd7e20fc9cd5ee4Pete Cooper        .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead), SubReg0)
107442ee9c3f7f6b29ff4ca82f3fdd7e20fc9cd5ee4Pete Cooper        .addReg(Reg2, getKillRegState(Reg2IsKill), SubReg2)
108442ee9c3f7f6b29ff4ca82f3fdd7e20fc9cd5ee4Pete Cooper        .addReg(Reg1, getKillRegState(Reg1IsKill), SubReg1);
109498c2903e28b56b73b8056335ad7f1eb6347b8edEvan Cheng    else
110498c2903e28b56b73b8056335ad7f1eb6347b8edEvan Cheng      return BuildMI(MF, MI->getDebugLoc(), MI->getDesc())
111442ee9c3f7f6b29ff4ca82f3fdd7e20fc9cd5ee4Pete Cooper        .addReg(Reg2, getKillRegState(Reg2IsKill), SubReg2)
112442ee9c3f7f6b29ff4ca82f3fdd7e20fc9cd5ee4Pete Cooper        .addReg(Reg1, getKillRegState(Reg1IsKill), SubReg1);
113a4d16a1f0dcdd1ab2862737105f900e2c577532dEvan Cheng  }
11458dcb0e0cd3fa973b5fd005aecab1df6aeea5cd6Evan Cheng
115442ee9c3f7f6b29ff4ca82f3fdd7e20fc9cd5ee4Pete Cooper  if (HasDef) {
116cb08f18d5b88ffa4ba8efd7cac0b8820d6f0ec71Evan Cheng    MI->getOperand(0).setReg(Reg0);
117442ee9c3f7f6b29ff4ca82f3fdd7e20fc9cd5ee4Pete Cooper    MI->getOperand(0).setSubReg(SubReg0);
118442ee9c3f7f6b29ff4ca82f3fdd7e20fc9cd5ee4Pete Cooper  }
119498c2903e28b56b73b8056335ad7f1eb6347b8edEvan Cheng  MI->getOperand(Idx2).setReg(Reg1);
120498c2903e28b56b73b8056335ad7f1eb6347b8edEvan Cheng  MI->getOperand(Idx1).setReg(Reg2);
121442ee9c3f7f6b29ff4ca82f3fdd7e20fc9cd5ee4Pete Cooper  MI->getOperand(Idx2).setSubReg(SubReg1);
122442ee9c3f7f6b29ff4ca82f3fdd7e20fc9cd5ee4Pete Cooper  MI->getOperand(Idx1).setSubReg(SubReg2);
123498c2903e28b56b73b8056335ad7f1eb6347b8edEvan Cheng  MI->getOperand(Idx2).setIsKill(Reg1IsKill);
124498c2903e28b56b73b8056335ad7f1eb6347b8edEvan Cheng  MI->getOperand(Idx1).setIsKill(Reg2IsKill);
125641055225092833197efe8e5bce01d50bcf1daaeChris Lattner  return MI;
126641055225092833197efe8e5bce01d50bcf1daaeChris Lattner}
127641055225092833197efe8e5bce01d50bcf1daaeChris Lattner
128261ce1d5f89155d2e6f914f281db2004c89ee839Evan Cheng/// findCommutedOpIndices - If specified MI is commutable, return the two
129261ce1d5f89155d2e6f914f281db2004c89ee839Evan Cheng/// operand indices that would swap value. Return true if the instruction
130261ce1d5f89155d2e6f914f281db2004c89ee839Evan Cheng/// is not in a form which this routine understands.
131261ce1d5f89155d2e6f914f281db2004c89ee839Evan Chengbool TargetInstrInfoImpl::findCommutedOpIndices(MachineInstr *MI,
132261ce1d5f89155d2e6f914f281db2004c89ee839Evan Cheng                                                unsigned &SrcOpIdx1,
133261ce1d5f89155d2e6f914f281db2004c89ee839Evan Cheng                                                unsigned &SrcOpIdx2) const {
134ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  assert(!MI->isBundle() &&
1355a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng         "TargetInstrInfoImpl::findCommutedOpIndices() can't handle bundles");
1365a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng
137e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  const MCInstrDesc &MCID = MI->getDesc();
138e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  if (!MCID.isCommutable())
139498c2903e28b56b73b8056335ad7f1eb6347b8edEvan Cheng    return false;
140261ce1d5f89155d2e6f914f281db2004c89ee839Evan Cheng  // This assumes v0 = op v1, v2 and commuting would swap v1 and v2. If this
141261ce1d5f89155d2e6f914f281db2004c89ee839Evan Cheng  // is not true, then the target must implement this.
142e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  SrcOpIdx1 = MCID.getNumDefs();
143261ce1d5f89155d2e6f914f281db2004c89ee839Evan Cheng  SrcOpIdx2 = SrcOpIdx1 + 1;
144261ce1d5f89155d2e6f914f281db2004c89ee839Evan Cheng  if (!MI->getOperand(SrcOpIdx1).isReg() ||
145261ce1d5f89155d2e6f914f281db2004c89ee839Evan Cheng      !MI->getOperand(SrcOpIdx2).isReg())
146261ce1d5f89155d2e6f914f281db2004c89ee839Evan Cheng    // No idea.
147261ce1d5f89155d2e6f914f281db2004c89ee839Evan Cheng    return false;
148261ce1d5f89155d2e6f914f281db2004c89ee839Evan Cheng  return true;
149f20db159541bf27f5d2fdf8d4ba1c8b270b936dfEvan Cheng}
150f20db159541bf27f5d2fdf8d4ba1c8b270b936dfEvan Cheng
151f20db159541bf27f5d2fdf8d4ba1c8b270b936dfEvan Cheng
15232f9763017f4329a0da75648655d63c9d7b91130Evan Chengbool
15332f9763017f4329a0da75648655d63c9d7b91130Evan ChengTargetInstrInfoImpl::isUnpredicatedTerminator(const MachineInstr *MI) const {
15432f9763017f4329a0da75648655d63c9d7b91130Evan Cheng  if (!MI->isTerminator()) return false;
15532f9763017f4329a0da75648655d63c9d7b91130Evan Cheng
15632f9763017f4329a0da75648655d63c9d7b91130Evan Cheng  // Conditional branch is a special case.
15732f9763017f4329a0da75648655d63c9d7b91130Evan Cheng  if (MI->isBranch() && !MI->isBarrier())
15832f9763017f4329a0da75648655d63c9d7b91130Evan Cheng    return true;
15932f9763017f4329a0da75648655d63c9d7b91130Evan Cheng  if (!MI->isPredicable())
16032f9763017f4329a0da75648655d63c9d7b91130Evan Cheng    return true;
16132f9763017f4329a0da75648655d63c9d7b91130Evan Cheng  return !isPredicated(MI);
16232f9763017f4329a0da75648655d63c9d7b91130Evan Cheng}
16332f9763017f4329a0da75648655d63c9d7b91130Evan Cheng
16432f9763017f4329a0da75648655d63c9d7b91130Evan Cheng
165641055225092833197efe8e5bce01d50bcf1daaeChris Lattnerbool TargetInstrInfoImpl::PredicateInstruction(MachineInstr *MI,
16644eb65cf58e3ab9b5621ce72256d1621a18aeed7Owen Anderson                            const SmallVectorImpl<MachineOperand> &Pred) const {
167641055225092833197efe8e5bce01d50bcf1daaeChris Lattner  bool MadeChange = false;
1685a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng
169ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  assert(!MI->isBundle() &&
1705a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng         "TargetInstrInfoImpl::PredicateInstruction() can't handle bundles");
1715a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng
172e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  const MCInstrDesc &MCID = MI->getDesc();
1735a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng  if (!MI->isPredicable())
174749c6f6b5ed301c84aac562e414486549d7b98ebChris Lattner    return false;
1756b1207267f01877ff9b351786c902cb2ecd354c0Andrew Trick
176749c6f6b5ed301c84aac562e414486549d7b98ebChris Lattner  for (unsigned j = 0, i = 0, e = MI->getNumOperands(); i != e; ++i) {
177e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng    if (MCID.OpInfo[i].isPredicate()) {
178749c6f6b5ed301c84aac562e414486549d7b98ebChris Lattner      MachineOperand &MO = MI->getOperand(i);
179d735b8019b0f297d7c14b55adcd887af24d8e602Dan Gohman      if (MO.isReg()) {
180749c6f6b5ed301c84aac562e414486549d7b98ebChris Lattner        MO.setReg(Pred[j].getReg());
181749c6f6b5ed301c84aac562e414486549d7b98ebChris Lattner        MadeChange = true;
182d735b8019b0f297d7c14b55adcd887af24d8e602Dan Gohman      } else if (MO.isImm()) {
183749c6f6b5ed301c84aac562e414486549d7b98ebChris Lattner        MO.setImm(Pred[j].getImm());
184749c6f6b5ed301c84aac562e414486549d7b98ebChris Lattner        MadeChange = true;
185d735b8019b0f297d7c14b55adcd887af24d8e602Dan Gohman      } else if (MO.isMBB()) {
186749c6f6b5ed301c84aac562e414486549d7b98ebChris Lattner        MO.setMBB(Pred[j].getMBB());
187749c6f6b5ed301c84aac562e414486549d7b98ebChris Lattner        MadeChange = true;
188641055225092833197efe8e5bce01d50bcf1daaeChris Lattner      }
189749c6f6b5ed301c84aac562e414486549d7b98ebChris Lattner      ++j;
190641055225092833197efe8e5bce01d50bcf1daaeChris Lattner    }
191641055225092833197efe8e5bce01d50bcf1daaeChris Lattner  }
192641055225092833197efe8e5bce01d50bcf1daaeChris Lattner  return MadeChange;
193641055225092833197efe8e5bce01d50bcf1daaeChris Lattner}
194ca1267c02b025cc719190b05f9e1a5d174a9caf7Evan Cheng
1952df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesenbool TargetInstrInfoImpl::hasLoadFromStackSlot(const MachineInstr *MI,
1962df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen                                        const MachineMemOperand *&MMO,
1972df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen                                        int &FrameIndex) const {
1982df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen  for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
1992df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen         oe = MI->memoperands_end();
2002df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen       o != oe;
2012df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen       ++o) {
2022df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen    if ((*o)->isLoad() && (*o)->getValue())
2032df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen      if (const FixedStackPseudoSourceValue *Value =
2042df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen          dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
2052df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen        FrameIndex = Value->getFrameIndex();
2062df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen        MMO = *o;
2072df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen        return true;
2082df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen      }
2092df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen  }
2102df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen  return false;
2112df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen}
2122df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen
2132df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesenbool TargetInstrInfoImpl::hasStoreToStackSlot(const MachineInstr *MI,
2142df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen                                       const MachineMemOperand *&MMO,
2152df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen                                       int &FrameIndex) const {
2162df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen  for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
2172df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen         oe = MI->memoperands_end();
2182df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen       o != oe;
2192df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen       ++o) {
2202df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen    if ((*o)->isStore() && (*o)->getValue())
2212df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen      if (const FixedStackPseudoSourceValue *Value =
2222df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen          dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
2232df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen        FrameIndex = Value->getFrameIndex();
2242df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen        MMO = *o;
2252df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen        return true;
2262df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen      }
2272df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen  }
2282df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen  return false;
2292df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen}
2302df3f58a0b3937f2cbd76d3417d2905ca86cf8faJakob Stoklund Olesen
231ca1267c02b025cc719190b05f9e1a5d174a9caf7Evan Chengvoid TargetInstrInfoImpl::reMaterialize(MachineBasicBlock &MBB,
232ca1267c02b025cc719190b05f9e1a5d174a9caf7Evan Cheng                                        MachineBasicBlock::iterator I,
233ca1267c02b025cc719190b05f9e1a5d174a9caf7Evan Cheng                                        unsigned DestReg,
234378445303b10b092a898a75131141a8259cff50bEvan Cheng                                        unsigned SubIdx,
235d57cdd5683ea926e489067364fb7ffe5fd5d35eeEvan Cheng                                        const MachineInstr *Orig,
2369edf7deb37f0f97664f279040fa15d89f32e23d9Jakob Stoklund Olesen                                        const TargetRegisterInfo &TRI) const {
2378e5f2c6f65841542e2a7092553fe42a00048e4c7Dan Gohman  MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
2389edf7deb37f0f97664f279040fa15d89f32e23d9Jakob Stoklund Olesen  MI->substituteRegister(MI->getOperand(0).getReg(), DestReg, SubIdx, TRI);
239ca1267c02b025cc719190b05f9e1a5d174a9caf7Evan Cheng  MBB.insert(I, MI);
240ca1267c02b025cc719190b05f9e1a5d174a9caf7Evan Cheng}
241ca1267c02b025cc719190b05f9e1a5d174a9caf7Evan Cheng
2429fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Chengbool
2439fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan ChengTargetInstrInfoImpl::produceSameValue(const MachineInstr *MI0,
2449fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng                                      const MachineInstr *MI1,
2459fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng                                      const MachineRegisterInfo *MRI) const {
246506049f29f4f202a8e45feb916cc0264440a7f6dEvan Cheng  return MI0->isIdenticalTo(MI1, MachineInstr::IgnoreVRegDefs);
247506049f29f4f202a8e45feb916cc0264440a7f6dEvan Cheng}
248506049f29f4f202a8e45feb916cc0264440a7f6dEvan Cheng
24930ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund OlesenMachineInstr *TargetInstrInfoImpl::duplicate(MachineInstr *Orig,
25030ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen                                             MachineFunction &MF) const {
2515a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng  assert(!Orig->isNotDuplicable() &&
25230ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen         "Instruction cannot be duplicated");
25330ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen  return MF.CloneMachineInstr(Orig);
25430ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen}
25530ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen
2561f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen// If the COPY instruction in MI can be folded to a stack operation, return
2571f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen// the register class to use.
2581f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesenstatic const TargetRegisterClass *canFoldCopy(const MachineInstr *MI,
2591f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen                                              unsigned FoldIdx) {
2601f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen  assert(MI->isCopy() && "MI must be a COPY instruction");
2611f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen  if (MI->getNumOperands() != 2)
2621f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen    return 0;
2631f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen  assert(FoldIdx<2 && "FoldIdx refers no nonexistent operand");
2641f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen
2651f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen  const MachineOperand &FoldOp = MI->getOperand(FoldIdx);
2661f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen  const MachineOperand &LiveOp = MI->getOperand(1-FoldIdx);
2671f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen
2681f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen  if (FoldOp.getSubReg() || LiveOp.getSubReg())
2691f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen    return 0;
2701f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen
2711f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen  unsigned FoldReg = FoldOp.getReg();
2721f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen  unsigned LiveReg = LiveOp.getReg();
2731f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen
2741f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen  assert(TargetRegisterInfo::isVirtualRegister(FoldReg) &&
2751f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen         "Cannot fold physregs");
2761f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen
2771f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen  const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
2781f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen  const TargetRegisterClass *RC = MRI.getRegClass(FoldReg);
2791f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen
2801f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen  if (TargetRegisterInfo::isPhysicalRegister(LiveOp.getReg()))
2811f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen    return RC->contains(LiveOp.getReg()) ? RC : 0;
2821f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen
283fa226bccaa90c520cac154df74069bbabb976eabJakob Stoklund Olesen  if (RC->hasSubClassEq(MRI.getRegClass(LiveReg)))
2841f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen    return RC;
2851f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen
2861f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen  // FIXME: Allow folding when register classes are memory compatible.
2871f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen  return 0;
2881f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen}
2891f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen
2901f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesenbool TargetInstrInfoImpl::
2911f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund OlesencanFoldMemoryOperand(const MachineInstr *MI,
2921f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen                     const SmallVectorImpl<unsigned> &Ops) const {
2931f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen  return MI->isCopy() && Ops.size() == 1 && canFoldCopy(MI, Ops[0]);
2941f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen}
2951f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen
296c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman/// foldMemoryOperand - Attempt to fold a load or store of the specified stack
297c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman/// slot into the specified machine instruction for the specified operand(s).
298c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman/// If this is possible, a new instruction is returned with the specified
299c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman/// operand folded, otherwise NULL is returned. The client is responsible for
300c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman/// removing the old instruction and adding the new one in the instruction
301c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman/// stream.
302c54baa2d43730f1804acfb4f4e738fba72f966bdDan GohmanMachineInstr*
303e05442d50806e2850eae1571958816028093df85Jakob Stoklund OlesenTargetInstrInfo::foldMemoryOperand(MachineBasicBlock::iterator MI,
304c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman                                   const SmallVectorImpl<unsigned> &Ops,
3051f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen                                   int FI) const {
306c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman  unsigned Flags = 0;
307c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman  for (unsigned i = 0, e = Ops.size(); i != e; ++i)
308c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman    if (MI->getOperand(Ops[i]).isDef())
309c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman      Flags |= MachineMemOperand::MOStore;
310c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman    else
311c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman      Flags |= MachineMemOperand::MOLoad;
312c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman
3131f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen  MachineBasicBlock *MBB = MI->getParent();
3141f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen  assert(MBB && "foldMemoryOperand needs an inserted instruction");
3151f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen  MachineFunction &MF = *MBB->getParent();
316e05442d50806e2850eae1571958816028093df85Jakob Stoklund Olesen
317c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman  // Ask the target to do the actual folding.
3189fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen  if (MachineInstr *NewMI = foldMemoryOperandImpl(MF, MI, Ops, FI)) {
3199fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen    // Add a memory operand, foldMemoryOperandImpl doesn't do that.
3209fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen    assert((!(Flags & MachineMemOperand::MOStore) ||
3215a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng            NewMI->mayStore()) &&
3229fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen           "Folded a def to a non-store!");
3239fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen    assert((!(Flags & MachineMemOperand::MOLoad) ||
3245a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng            NewMI->mayLoad()) &&
3259fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen           "Folded a use to a non-load!");
3269fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen    const MachineFrameInfo &MFI = *MF.getFrameInfo();
3279fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen    assert(MFI.getObjectOffset(FI) != -1);
3289fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen    MachineMemOperand *MMO =
329f4a5084d06438fcd7f91684b6236b66c4c202e16Jay Foad      MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
33093a95ae8a9d8eb19dc0d90281473be2fb1c05a17Chris Lattner                              Flags, MFI.getObjectSize(FI),
3319fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen                              MFI.getObjectAlignment(FI));
3329fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen    NewMI->addMemOperand(MF, MMO);
3331f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen
3349fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen    // FIXME: change foldMemoryOperandImpl semantics to also insert NewMI.
3359fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen    return MBB->insert(MI, NewMI);
3369fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen  }
3371f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen
3389fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen  // Straight COPY may fold as load/store.
3399fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen  if (!MI->isCopy() || Ops.size() != 1)
3409fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen    return 0;
3411f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen
3429fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen  const TargetRegisterClass *RC = canFoldCopy(MI, Ops[0]);
3439fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen  if (!RC)
3449fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen    return 0;
3451f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen
3469fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen  const MachineOperand &MO = MI->getOperand(1-Ops[0]);
3479fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen  MachineBasicBlock::iterator Pos = MI;
3489fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen  const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
3491f32340d95ac480bfc74bcfd00fd5cffbe078652Jakob Stoklund Olesen
3509fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen  if (Flags == MachineMemOperand::MOStore)
3519fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen    storeRegToStackSlot(*MBB, Pos, MO.getReg(), MO.isKill(), FI, RC, TRI);
3529fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen  else
3539fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen    loadRegFromStackSlot(*MBB, Pos, MO.getReg(), FI, RC, TRI);
3549fac4159ddf65d90ebcccd80a0ba513cd8e95be1Jakob Stoklund Olesen  return --Pos;
355c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman}
356c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman
357c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman/// foldMemoryOperand - Same as the previous version except it allows folding
358c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman/// of any load and store from / to any address, not just from a specific
359c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman/// stack slot.
360c54baa2d43730f1804acfb4f4e738fba72f966bdDan GohmanMachineInstr*
361e05442d50806e2850eae1571958816028093df85Jakob Stoklund OlesenTargetInstrInfo::foldMemoryOperand(MachineBasicBlock::iterator MI,
362c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman                                   const SmallVectorImpl<unsigned> &Ops,
363c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman                                   MachineInstr* LoadMI) const {
3645a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng  assert(LoadMI->canFoldAsLoad() && "LoadMI isn't foldable!");
365c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman#ifndef NDEBUG
366c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman  for (unsigned i = 0, e = Ops.size(); i != e; ++i)
367c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman    assert(MI->getOperand(Ops[i]).isUse() && "Folding load into def!");
368c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman#endif
369e05442d50806e2850eae1571958816028093df85Jakob Stoklund Olesen  MachineBasicBlock &MBB = *MI->getParent();
370e05442d50806e2850eae1571958816028093df85Jakob Stoklund Olesen  MachineFunction &MF = *MBB.getParent();
371c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman
372c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman  // Ask the target to do the actual folding.
373c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman  MachineInstr *NewMI = foldMemoryOperandImpl(MF, MI, Ops, LoadMI);
374c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman  if (!NewMI) return 0;
375c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman
376e05442d50806e2850eae1571958816028093df85Jakob Stoklund Olesen  NewMI = MBB.insert(MI, NewMI);
377e05442d50806e2850eae1571958816028093df85Jakob Stoklund Olesen
378c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman  // Copy the memoperands from the load to the folded instruction.
379c76909abfec876c6b751d693ebd3df07df686aa0Dan Gohman  NewMI->setMemRefs(LoadMI->memoperands_begin(),
380c76909abfec876c6b751d693ebd3df07df686aa0Dan Gohman                    LoadMI->memoperands_end());
381c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman
382c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman  return NewMI;
383c54baa2d43730f1804acfb4f4e738fba72f966bdDan Gohman}
384a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman
38544acc24117b1a9eafb7b9b993731ca0115569ea2Evan Chengbool TargetInstrInfo::
38644acc24117b1a9eafb7b9b993731ca0115569ea2Evan ChengisReallyTriviallyReMaterializableGeneric(const MachineInstr *MI,
38744acc24117b1a9eafb7b9b993731ca0115569ea2Evan Cheng                                         AliasAnalysis *AA) const {
388a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman  const MachineFunction &MF = *MI->getParent()->getParent();
389a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman  const MachineRegisterInfo &MRI = MF.getRegInfo();
390a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman  const TargetMachine &TM = MF.getTarget();
391a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman  const TargetInstrInfo &TII = *TM.getInstrInfo();
392a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman
3934a0a18af4a9a47466a6077a158387ba4f57bf636Jakob Stoklund Olesen  // Remat clients assume operand 0 is the defined register.
3944a0a18af4a9a47466a6077a158387ba4f57bf636Jakob Stoklund Olesen  if (!MI->getNumOperands() || !MI->getOperand(0).isReg())
3954a0a18af4a9a47466a6077a158387ba4f57bf636Jakob Stoklund Olesen    return false;
3964a0a18af4a9a47466a6077a158387ba4f57bf636Jakob Stoklund Olesen  unsigned DefReg = MI->getOperand(0).getReg();
3974a0a18af4a9a47466a6077a158387ba4f57bf636Jakob Stoklund Olesen
3989d548d0343774636e72713d678a078c8e808ed29Jakob Stoklund Olesen  // A sub-register definition can only be rematerialized if the instruction
3999d548d0343774636e72713d678a078c8e808ed29Jakob Stoklund Olesen  // doesn't read the other parts of the register.  Otherwise it is really a
4009d548d0343774636e72713d678a078c8e808ed29Jakob Stoklund Olesen  // read-modify-write operation on the full virtual register which cannot be
4019d548d0343774636e72713d678a078c8e808ed29Jakob Stoklund Olesen  // moved safely.
4024a0a18af4a9a47466a6077a158387ba4f57bf636Jakob Stoklund Olesen  if (TargetRegisterInfo::isVirtualRegister(DefReg) &&
4034a0a18af4a9a47466a6077a158387ba4f57bf636Jakob Stoklund Olesen      MI->getOperand(0).getSubReg() && MI->readsVirtualRegister(DefReg))
4049d548d0343774636e72713d678a078c8e808ed29Jakob Stoklund Olesen    return false;
4059d548d0343774636e72713d678a078c8e808ed29Jakob Stoklund Olesen
406a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman  // A load from a fixed stack slot can be rematerialized. This may be
407a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman  // redundant with subsequent checks, but it's target-independent,
408a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman  // simple, and a common case.
409a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman  int FrameIdx = 0;
410a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman  if (TII.isLoadFromStackSlot(MI, FrameIdx) &&
411a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman      MF.getFrameInfo()->isImmutableObjectIndex(FrameIdx))
412a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman    return true;
413a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman
414a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman  // Avoid instructions obviously unsafe for remat.
4155a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng  if (MI->isNotDuplicable() || MI->mayStore() ||
416c36b7069b42bece963b7e6adf020353ce990ef76Evan Cheng      MI->hasUnmodeledSideEffects())
417c36b7069b42bece963b7e6adf020353ce990ef76Evan Cheng    return false;
418c36b7069b42bece963b7e6adf020353ce990ef76Evan Cheng
419c36b7069b42bece963b7e6adf020353ce990ef76Evan Cheng  // Don't remat inline asm. We have no idea how expensive it is
420c36b7069b42bece963b7e6adf020353ce990ef76Evan Cheng  // even if it's side effect free.
421c36b7069b42bece963b7e6adf020353ce990ef76Evan Cheng  if (MI->isInlineAsm())
422a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman    return false;
423a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman
424a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman  // Avoid instructions which load from potentially varying memory.
4255a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng  if (MI->mayLoad() && !MI->isInvariantLoad(AA))
426a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman    return false;
427a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman
428a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman  // If any of the registers accessed are non-constant, conservatively assume
429a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman  // the instruction is not rematerializable.
430a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman  for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
431a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman    const MachineOperand &MO = MI->getOperand(i);
432a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman    if (!MO.isReg()) continue;
433a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman    unsigned Reg = MO.getReg();
434a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman    if (Reg == 0)
435a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman      continue;
436a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman
437a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman    // Check for a well-behaved physical register.
438a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman    if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
439a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman      if (MO.isUse()) {
440a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman        // If the physreg has no defs anywhere, it's just an ambient register
441a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman        // and we can freely move its uses. Alternatively, if it's allocatable,
442a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman        // it could get allocated to something with a def during allocation.
443c035c940a656f34a58ebe22fcc5f9b2a7d8e97fbJakob Stoklund Olesen        if (!MRI.isConstantPhysReg(Reg, MF))
444a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman          return false;
445a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman      } else {
446a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman        // A physreg def. We can't remat it.
447a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman        return false;
448a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman      }
449a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman      continue;
450a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman    }
451a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman
4524a0a18af4a9a47466a6077a158387ba4f57bf636Jakob Stoklund Olesen    // Only allow one virtual-register def.  There may be multiple defs of the
4534a0a18af4a9a47466a6077a158387ba4f57bf636Jakob Stoklund Olesen    // same virtual register, though.
4544a0a18af4a9a47466a6077a158387ba4f57bf636Jakob Stoklund Olesen    if (MO.isDef() && Reg != DefReg)
455a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman      return false;
456a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman
457a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman    // Don't allow any virtual-register uses. Rematting an instruction with
458a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman    // virtual register uses would length the live ranges of the uses, which
459a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman    // is not necessarily a good idea, certainly not "trivial".
460a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman    if (MO.isUse())
461a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman      return false;
462a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman  }
463a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman
464a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman  // Everything checked out.
465a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman  return true;
466a70dca156fa76d452f54829b5c5f962ddfd94ef2Dan Gohman}
467774bc882fdb3bbb0558075360c6e5bc510a0bdadEvan Cheng
46886050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng/// isSchedulingBoundary - Test if the given instruction should be
46986050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng/// considered a scheduling boundary. This primarily includes labels
47086050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng/// and terminators.
47186050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Chengbool TargetInstrInfoImpl::isSchedulingBoundary(const MachineInstr *MI,
47286050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng                                               const MachineBasicBlock *MBB,
47386050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng                                               const MachineFunction &MF) const{
47486050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // Terminators and labels can't be scheduled around.
4755a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng  if (MI->isTerminator() || MI->isLabel())
47686050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng    return true;
47786050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng
47886050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // Don't attempt to schedule around any instruction that defines
47986050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // a stack-oriented pointer, as it's unlikely to be profitable. This
48086050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // saves compile time, because it doesn't require every single
48186050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // stack slot reference to depend on the instruction that does the
48286050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // modification.
48386050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  const TargetLowering &TLI = *MF.getTarget().getTargetLowering();
48486050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  if (MI->definesRegister(TLI.getStackPointerRegisterToSaveRestore()))
48586050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng    return true;
48686050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng
48786050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  return false;
48886050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng}
48986050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng
490c8bfd1d78ff9a307d1d4cb57cce4549b538e60f4Andrew Trick// Provide a global flag for disabling the PreRA hazard recognizer that targets
491c8bfd1d78ff9a307d1d4cb57cce4549b538e60f4Andrew Trick// may choose to honor.
492c8bfd1d78ff9a307d1d4cb57cce4549b538e60f4Andrew Trickbool TargetInstrInfoImpl::usePreRAHazardRecognizer() const {
493c8bfd1d78ff9a307d1d4cb57cce4549b538e60f4Andrew Trick  return !DisableHazardRecognizer;
494c8bfd1d78ff9a307d1d4cb57cce4549b538e60f4Andrew Trick}
495c8bfd1d78ff9a307d1d4cb57cce4549b538e60f4Andrew Trick
496c8bfd1d78ff9a307d1d4cb57cce4549b538e60f4Andrew Trick// Default implementation of CreateTargetRAHazardRecognizer.
4972da8bc8a5f7705ac131184cd247f48500da0d74eAndrew TrickScheduleHazardRecognizer *TargetInstrInfoImpl::
4982da8bc8a5f7705ac131184cd247f48500da0d74eAndrew TrickCreateTargetHazardRecognizer(const TargetMachine *TM,
4992da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick                             const ScheduleDAG *DAG) const {
5002da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick  // Dummy hazard recognizer allows all instructions to issue.
5012da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick  return new ScheduleHazardRecognizer();
5022da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick}
5032da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick
504774bc882fdb3bbb0558075360c6e5bc510a0bdadEvan Cheng// Default implementation of CreateTargetPostRAHazardRecognizer.
505774bc882fdb3bbb0558075360c6e5bc510a0bdadEvan ChengScheduleHazardRecognizer *TargetInstrInfoImpl::
5062da8bc8a5f7705ac131184cd247f48500da0d74eAndrew TrickCreateTargetPostRAHazardRecognizer(const InstrItineraryData *II,
5072da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick                                   const ScheduleDAG *DAG) const {
5082da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick  return (ScheduleHazardRecognizer *)
5092da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick    new ScoreboardHazardRecognizer(II, DAG, "post-RA-sched");
510774bc882fdb3bbb0558075360c6e5bc510a0bdadEvan Cheng}
511028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky
512028700f544deeea423ce9b516e190e4e970e3c6cNick Lewyckyint
5131e2ec6abd4e150ac87d6cde3133fa9895f63c74cEli FriedmanTargetInstrInfoImpl::getOperandLatency(const InstrItineraryData *ItinData,
5141e2ec6abd4e150ac87d6cde3133fa9895f63c74cEli Friedman                                       SDNode *DefNode, unsigned DefIdx,
5151e2ec6abd4e150ac87d6cde3133fa9895f63c74cEli Friedman                                       SDNode *UseNode, unsigned UseIdx) const {
516028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky  if (!ItinData || ItinData->isEmpty())
517028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky    return -1;
518028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky
519028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky  if (!DefNode->isMachineOpcode())
520028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky    return -1;
521028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky
522028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky  unsigned DefClass = get(DefNode->getMachineOpcode()).getSchedClass();
523028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky  if (!UseNode->isMachineOpcode())
524028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky    return ItinData->getOperandCycle(DefClass, DefIdx);
525028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky  unsigned UseClass = get(UseNode->getMachineOpcode()).getSchedClass();
526028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky  return ItinData->getOperandLatency(DefClass, DefIdx, UseClass, UseIdx);
527028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky}
528028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky
5291e2ec6abd4e150ac87d6cde3133fa9895f63c74cEli Friedmanint TargetInstrInfoImpl::getInstrLatency(const InstrItineraryData *ItinData,
5301e2ec6abd4e150ac87d6cde3133fa9895f63c74cEli Friedman                                         SDNode *N) const {
531028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky  if (!ItinData || ItinData->isEmpty())
532028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky    return 1;
533028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky
534028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky  if (!N->isMachineOpcode())
535028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky    return 1;
536028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky
537028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky  return ItinData->getStageLatency(get(N->getMachineOpcode()).getSchedClass());
538028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky}
539028700f544deeea423ce9b516e190e4e970e3c6cNick Lewycky
540