1//===-- SparcISelLowering.h - Sparc DAG Lowering Interface ------*- C++ -*-===//
2//
3//                     The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that Sparc uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef SPARC_ISELLOWERING_H
16#define SPARC_ISELLOWERING_H
17
18#include "Sparc.h"
19#include "llvm/Target/TargetLowering.h"
20
21namespace llvm {
22  namespace SPISD {
23    enum {
24      FIRST_NUMBER = ISD::BUILTIN_OP_END,
25      CMPICC,      // Compare two GPR operands, set icc.
26      CMPFCC,      // Compare two FP operands, set fcc.
27      BRICC,       // Branch to dest on icc condition
28      BRFCC,       // Branch to dest on fcc condition
29      SELECT_ICC,  // Select between two values using the current ICC flags.
30      SELECT_FCC,  // Select between two values using the current FCC flags.
31
32      Hi, Lo,      // Hi/Lo operations, typically on a global address.
33
34      FTOI,        // FP to Int within a FP register.
35      ITOF,        // Int to FP within a FP register.
36
37      CALL,        // A call instruction.
38      RET_FLAG,    // Return with a flag operand.
39      GLOBAL_BASE_REG, // Global base reg for PIC
40      FLUSHW       // FLUSH register windows to stack
41    };
42  }
43
44  class SparcTargetLowering : public TargetLowering {
45  public:
46    SparcTargetLowering(TargetMachine &TM);
47    virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
48
49    /// computeMaskedBitsForTargetNode - Determine which of the bits specified
50    /// in Mask are known to be either zero or one and return them in the
51    /// KnownZero/KnownOne bitsets.
52    virtual void computeMaskedBitsForTargetNode(const SDValue Op,
53                                                APInt &KnownZero,
54                                                APInt &KnownOne,
55                                                const SelectionDAG &DAG,
56                                                unsigned Depth = 0) const;
57
58    virtual MachineBasicBlock *
59      EmitInstrWithCustomInserter(MachineInstr *MI,
60                                  MachineBasicBlock *MBB) const;
61
62    virtual const char *getTargetNodeName(unsigned Opcode) const;
63
64    ConstraintType getConstraintType(const std::string &Constraint) const;
65    std::pair<unsigned, const TargetRegisterClass*>
66    getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const;
67
68    virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
69
70    virtual SDValue
71      LowerFormalArguments(SDValue Chain,
72                           CallingConv::ID CallConv,
73                           bool isVarArg,
74                           const SmallVectorImpl<ISD::InputArg> &Ins,
75                           DebugLoc dl, SelectionDAG &DAG,
76                           SmallVectorImpl<SDValue> &InVals) const;
77
78    virtual SDValue
79      LowerCall(TargetLowering::CallLoweringInfo &CLI,
80                SmallVectorImpl<SDValue> &InVals) const;
81
82    virtual SDValue
83      LowerReturn(SDValue Chain,
84                  CallingConv::ID CallConv, bool isVarArg,
85                  const SmallVectorImpl<ISD::OutputArg> &Outs,
86                  const SmallVectorImpl<SDValue> &OutVals,
87                  DebugLoc dl, SelectionDAG &DAG) const;
88
89    SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
90    SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
91
92    unsigned getSRetArgSize(SelectionDAG &DAG, SDValue Callee) const;
93  };
94} // end namespace llvm
95
96#endif    // SPARC_ISELLOWERING_H
97