Searched refs:Orders (Results 1 - 4 of 4) sorted by relevance

/external/llvm/lib/CodeGen/SelectionDAG/
H A DScheduleDAGSDNodes.cpp705 SmallVectorImpl<std::pair<unsigned, MachineInstr*> > &Orders,
722 Orders.push_back(std::make_pair(DVOrder, DbgMI));
736 SmallVectorImpl<std::pair<unsigned, MachineInstr*> > &Orders,
742 ProcessSDDbgValues(N, DAG, Emitter, Orders, VRBaseMap, 0);
749 Orders.push_back(std::make_pair(Order, (MachineInstr*)0));
753 Orders.push_back(std::make_pair(Order, prior(Emitter.getInsertPos())));
754 ProcessSDDbgValues(N, DAG, Emitter, Orders, VRBaseMap, Order);
802 SmallVector<std::pair<unsigned, MachineInstr*>, 32> Orders;
842 ProcessSourceNode(N, DAG, Emitter, VRBaseMap, Orders, Seen);
849 ProcessSourceNode(SU->getNode(), DAG, Emitter, VRBaseMap, Orders,
[all...]
/external/llvm/utils/TableGen/
H A DCodeGenRegisters.h244 std::vector<SmallVector<Record*, 16> > Orders; member in class:llvm::CodeGenRegisterClass
351 return Orders[No];
355 unsigned getNumOrders() const { return Orders.size(); }
H A DCodeGenRegisters.cpp686 Orders.resize(1 + AltOrders->size());
690 Orders[0].push_back((*Elements)[i]);
700 Orders[1 + i].append(Order.begin(), Order.end());
759 Orders.resize(Super.Orders.size());
760 for (unsigned i = 0, ie = Super.Orders.size(); i != ie; ++i)
761 for (unsigned j = 0, je = Super.Orders[i].size(); j != je; ++j)
762 if (contains(RegBank.getReg(Super.Orders[i][j])))
763 Orders[i].push_back(Super.Orders[
[all...]
/external/clang/lib/CodeGen/
H A DCGBuiltin.cpp1122 llvm::AtomicOrdering Orders[5] = { local
1136 Ptr, NewVal, Orders[i]);
1189 llvm::AtomicOrdering Orders[3] = { local
1200 Store->setOrdering(Orders[i]);

Completed in 166 milliseconds