1f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org/*
2f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org * Copyright 2012 Advanced Micro Devices, Inc.
3f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org *
4f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org * Permission is hereby granted, free of charge, to any person obtaining a
5f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org * copy of this software and associated documentation files (the "Software"),
6f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org * to deal in the Software without restriction, including without limitation
7f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org * on the rights to use, copy, modify, merge, publish, distribute, sub
8f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org * license, and/or sell copies of the Software, and to permit persons to whom
9f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org * the Software is furnished to do so, subject to the following conditions:
10f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org *
11f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org * The above copyright notice and this permission notice (including the next
12f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org * paragraph) shall be included in all copies or substantial portions of the
13f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org * Software.
14f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org *
15f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org * USE OR OTHER DEALINGS IN THE SOFTWARE.
22f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org *
23f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org * Authors:
24f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org *      Christian König <christian.koenig@amd.com>
25f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org */
26f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
27f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org#ifndef RADEONSI_PM4_H
28f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org#define RADEONSI_PM4_H
29f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
30f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org#include "../../winsys/radeon/drm/radeon_winsys.h"
31f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
32f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org#define SI_PM4_MAX_DW		128
33f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org#define SI_PM4_MAX_BO		32
34f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org#define SI_PM4_MAX_RELOCS	4
35f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
36f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org// forward defines
37f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgstruct r600_context;
38f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
39f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgstruct si_pm4_state
40f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org{
41f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org	/* PKT3_SET_*_REG handling */
42f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org	unsigned	last_opcode;
43f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org	unsigned	last_reg;
44f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org	unsigned	last_pm4;
45f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
46f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org	/* flush flags for SURFACE_SYNC */
47f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org	uint32_t	cp_coher_cntl;
48f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
49f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org	/* commands for the DE */
50f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org	unsigned	ndw;
51f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org	uint32_t	pm4[SI_PM4_MAX_DW];
52f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
53f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org	/* BO's referenced by this state */
54f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org	unsigned		nbo;
55f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org	struct si_resource	*bo[SI_PM4_MAX_BO];
56f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org	enum radeon_bo_usage	bo_usage[SI_PM4_MAX_BO];
57f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
58f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org	/* relocs for shader data */
59f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org	unsigned	nrelocs;
60f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org	unsigned	relocs[SI_PM4_MAX_RELOCS];
61f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org};
62f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
63f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgvoid si_pm4_cmd_begin(struct si_pm4_state *state, unsigned opcode);
64f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgvoid si_pm4_cmd_add(struct si_pm4_state *state, uint32_t dw);
65f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgvoid si_pm4_cmd_end(struct si_pm4_state *state, bool predicate);
66f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
67f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgvoid si_pm4_set_reg(struct si_pm4_state *state, unsigned reg, uint32_t val);
68f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgvoid si_pm4_add_bo(struct si_pm4_state *state,
69f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org		   struct si_resource *bo,
70f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org		   enum radeon_bo_usage usage);
71f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
72f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgvoid si_pm4_sh_data_begin(struct si_pm4_state *state);
73f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgvoid si_pm4_sh_data_add(struct si_pm4_state *state, uint32_t dw);
74f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgvoid si_pm4_sh_data_end(struct si_pm4_state *state, unsigned reg);
75f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
76f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgvoid si_pm4_inval_shader_cache(struct si_pm4_state *state);
77f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgvoid si_pm4_inval_texture_cache(struct si_pm4_state *state);
78f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgvoid si_pm4_inval_vertex_cache(struct si_pm4_state *state);
79f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgvoid si_pm4_inval_fb_cache(struct si_pm4_state *state, unsigned nr_cbufs);
80f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgvoid si_pm4_inval_zsbuf_cache(struct si_pm4_state *state);
81f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
82f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgvoid si_pm4_free_state(struct r600_context *rctx,
83f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org		       struct si_pm4_state *state,
84f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org		       unsigned idx);
85f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
86f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orguint32_t si_pm4_sync_flags(struct r600_context *rctx);
87f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgunsigned si_pm4_dirty_dw(struct r600_context *rctx);
88f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgvoid si_pm4_emit(struct r600_context *rctx, struct si_pm4_state *state);
89f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgvoid si_pm4_emit_dirty(struct r600_context *rctx);
90f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgvoid si_pm4_reset_emitted(struct r600_context *rctx);
91f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
92f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org#endif
93