/external/chromium_org/third_party/mesa/src/src/mesa/drivers/dri/r200/ |
H A D | r200_ioctl.c | 59 r200ContextPtr rmesa = R200_CONTEXT(ctx); local 66 if (rmesa->radeon.sarea) 67 fprintf( stderr, "r200Clear %x %d\n", mask, rmesa->radeon.sarea->pfCurrentPage);
|
H A D | radeon_common.h | 65 static inline struct radeon_renderbuffer *radeon_get_depthbuffer(radeonContextPtr rmesa) argument 68 rrb = radeon_renderbuffer(rmesa->state.depth.rb); 75 static inline struct radeon_renderbuffer *radeon_get_colorbuffer(radeonContextPtr rmesa) argument 79 rrb = radeon_renderbuffer(rmesa->state.color.rb);
|
H A D | r200_maos_arrays.c | 78 r200ContextPtr rmesa = R200_CONTEXT( ctx ); local 117 if (!rmesa->radeon.tcl.aos[i].bo) { 120 &(rmesa->radeon.tcl.aos[nr]), 127 &(rmesa->radeon.tcl.aos[nr]), 176 if (!rmesa->radeon.tcl.aos[nr].bo) { 178 &(rmesa->radeon.tcl.aos[nr]), 190 if (vfmt0 != rmesa->hw.vtx.cmd[VTX_VTXFMT_0] || 191 vfmt1 != rmesa->hw.vtx.cmd[VTX_VTXFMT_1]) { 192 R200_STATECHANGE( rmesa, vtx ); 193 rmesa [all...] |
H A D | radeon_span.c | 121 radeonContextPtr rmesa = RADEON_CONTEXT(ctx); local 124 radeon_firevertices(rmesa);
|
H A D | r200_ioctl.h | 48 extern void r200EmitMaxVtxIndex(r200ContextPtr rmesa, int count); 49 extern void r200EmitVertexAOS( r200ContextPtr rmesa, 54 extern void r200EmitVbufPrim( r200ContextPtr rmesa, 60 extern GLushort *r200AllocEltsOpenEnded( r200ContextPtr rmesa, 64 extern void r200EmitAOS(r200ContextPtr rmesa, GLuint nr, GLuint offset); 68 void r200SetUpAtomList( r200ContextPtr rmesa ); 76 #define R200_NEWPRIM( rmesa ) \ 78 if ( rmesa->radeon.dma.flush ) \ 79 rmesa->radeon.dma.flush( rmesa 106 R200_DB_STATECHANGE( r200ContextPtr rmesa, struct radeon_state_atom *atom ) argument [all...] |
H A D | r200_cmdbuf.c | 55 void r200SetUpAtomList( r200ContextPtr rmesa ) 59 mtu = rmesa->radeon.glCtx->Const.MaxTextureUnits; 61 make_empty_list(&rmesa->radeon.hw.atomlist); 62 rmesa->radeon.hw.atomlist.name = "atom-list"; 64 insert_at_tail_if( &rmesa->radeon.hw.atomlist, &rmesa->hw.ctx ); 65 insert_at_tail_if( &rmesa->radeon.hw.atomlist, &rmesa->hw.set ); 66 insert_at_tail_if( &rmesa->radeon.hw.atomlist, &rmesa 116 r200EmitVbufPrim( r200ContextPtr rmesa, GLuint primitive, GLuint vertex_nr ) argument 137 r200FireEB(r200ContextPtr rmesa, int vertex_count, int type) argument 162 r200ContextPtr rmesa = R200_CONTEXT(ctx); local 184 r200AllocEltsOpenEnded( r200ContextPtr rmesa, GLuint primitive, GLuint min_nr ) argument 210 r200EmitMaxVtxIndex(r200ContextPtr rmesa, int count) argument 220 r200EmitVertexAOS( r200ContextPtr rmesa, GLuint vertex_size, struct radeon_bo *bo, GLuint offset ) argument 239 r200EmitAOS(r200ContextPtr rmesa, GLuint nr, GLuint offset) argument [all...] |
H A D | r200_context.c | 74 r200ContextPtr rmesa = R200_CONTEXT(ctx); local 77 GLuint agp_mode = (rmesa->radeon.radeonScreen->card_type == RADEON_CARD_PCI)? 0 : 78 rmesa->radeon.radeonScreen->AGPMode; 88 !(rmesa->radeon.TclFallback & R200_TCL_FALLBACK_TCL_DISABLE) 148 r200ContextPtr rmesa = (r200ContextPtr)radeon; local 151 R200_STATECHANGE( rmesa, ctx ); 152 if (rmesa->radeon.sarea->tiling_enabled) { 153 rmesa->hw.ctx.cmd[CTX_RB3D_COLORPITCH] |= R200_COLOR_TILE_ENABLE; 155 else rmesa->hw.ctx.cmd[CTX_RB3D_COLORPITCH] &= ~R200_COLOR_TILE_ENABLE; 157 if ( sarea->ctx_owner != rmesa 163 r200_vtbl_emit_cs_header(struct radeon_cs *cs, radeonContextPtr rmesa) argument 210 r200ContextPtr rmesa; local 476 r200ContextPtr rmesa = (r200ContextPtr)driContextPriv->driverPrivate; local [all...] |
H A D | r200_fragshader.c | 126 r200ContextPtr rmesa = R200_CONTEXT(ctx); local 131 R200_STATECHANGE( rmesa, afs[0] ); 132 R200_STATECHANGE( rmesa, afs[1] ); 135 afs_cmd = (GLuint *) rmesa->hw.afs[1].cmd; 138 afs_cmd = (GLuint *) rmesa->hw.afs[0].cmd; 320 afs_cmd = (GLuint *) rmesa->hw.afs[1].cmd; 322 rmesa->afs_loaded = ctx->ATIFragmentShader.Current; 326 r200ContextPtr rmesa = R200_CONTEXT(ctx); local 330 R200_STATECHANGE( rmesa, ctx ); 331 R200_STATECHANGE( rmesa, cs 504 r200ContextPtr rmesa = R200_CONTEXT(ctx); local 542 r200ContextPtr rmesa = R200_CONTEXT(ctx); local [all...] |
H A D | r200_tex.c | 301 r200ContextPtr rmesa = R200_CONTEXT(ctx); local 318 if ( rmesa->hw.tf.cmd[TF_TFACTOR_0 + unit] != envColor ) { 319 R200_STATECHANGE( rmesa, tf ); 320 rmesa->hw.tf.cmd[TF_TFACTOR_0 + unit] = envColor; 336 min = driQueryOptionb (&rmesa->radeon.optionCache, "no_neg_lod_bias") ? 342 if ( (rmesa->hw.tex[unit].cmd[TEX_PP_TXFORMAT_X] & R200_LOD_BIAS_MASK) != b ) { 343 R200_STATECHANGE( rmesa, tex[unit] ); 344 rmesa->hw.tex[unit].cmd[TEX_PP_TXFORMAT_X] &= ~R200_LOD_BIAS_MASK; 345 rmesa->hw.tex[unit].cmd[TEX_PP_TXFORMAT_X] |= b; 351 R200_STATECHANGE( rmesa, sp 414 r200ContextPtr rmesa = R200_CONTEXT(ctx); local 454 r200ContextPtr rmesa = R200_CONTEXT(ctx); local 471 r200ContextPtr rmesa = R200_CONTEXT(ctx); local 495 r200ContextPtr rmesa = R200_CONTEXT(ctx); local [all...] |
/external/chromium_org/third_party/mesa/src/src/mesa/drivers/dri/radeon/ |
H A D | radeon_common.h | 65 static inline struct radeon_renderbuffer *radeon_get_depthbuffer(radeonContextPtr rmesa) argument 68 rrb = radeon_renderbuffer(rmesa->state.depth.rb); 75 static inline struct radeon_renderbuffer *radeon_get_colorbuffer(radeonContextPtr rmesa) argument 79 rrb = radeon_renderbuffer(rmesa->state.color.rb);
|
H A D | radeon_span.c | 121 radeonContextPtr rmesa = RADEON_CONTEXT(ctx); local 124 radeon_firevertices(rmesa);
|
H A D | radeon_ioctl.h | 43 extern void radeonEmitVertexAOS( r100ContextPtr rmesa, 48 extern void radeonEmitVbufPrim( r100ContextPtr rmesa, 56 extern GLushort *radeonAllocEltsOpenEnded( r100ContextPtr rmesa, 62 extern void radeonEmitAOS( r100ContextPtr rmesa, 66 extern void radeonEmitBlit( r100ContextPtr rmesa, 76 extern void radeonEmitWait( r100ContextPtr rmesa, GLuint flags ); 78 extern void radeonFlushCmdBuf( r100ContextPtr rmesa, const char * ); 83 extern void radeonGetAllParams( r100ContextPtr rmesa ); 84 extern void radeonSetUpAtomList( r100ContextPtr rmesa ); 92 #define RADEON_NEWPRIM( rmesa ) \ 113 RADEON_DB_STATECHANGE(r100ContextPtr rmesa, struct radeon_state_atom *atom ) argument [all...] |
H A D | radeon_maos_arrays.c | 86 radeonContextPtr rmesa = RADEON_CONTEXT(ctx); local 101 radeonAllocDmaRegion(rmesa, &aos->bo, &aos->offset, emitsize * 4, 32); 106 radeonAllocDmaRegion(rmesa, &aos->bo, &aos->offset, emitsize * count * 4, 32); 146 r100ContextPtr rmesa = R100_CONTEXT( ctx ); local 159 if (!rmesa->tcl.obj.buf) 161 &(rmesa->tcl.aos[nr]), 179 if (!rmesa->tcl.norm.buf) 181 &(rmesa->tcl.aos[nr]), 205 if (!rmesa->tcl.rgba.buf) 207 &(rmesa [all...] |
H A D | radeon_context.c | 96 r100ContextPtr rmesa = (r100ContextPtr)radeon; local 99 RADEON_STATECHANGE(rmesa, ctx); 100 if (rmesa->radeon.sarea->tiling_enabled) { 101 rmesa->hw.ctx.cmd[CTX_RB3D_COLORPITCH] |= 104 rmesa->hw.ctx.cmd[CTX_RB3D_COLORPITCH] &= 108 if (sarea->ctx_owner != rmesa->radeon.dri.hwContext) { 109 sarea->ctx_owner = rmesa->radeon.dri.hwContext; 113 static void r100_vtbl_emit_cs_header(struct radeon_cs *cs, radeonContextPtr rmesa) argument 119 r100ContextPtr rmesa = (r100ContextPtr)radeon; local 122 rmesa 128 r100ContextPtr rmesa = R100_CONTEXT(ctx); local 176 r100ContextPtr rmesa; local [all...] |
/external/mesa3d/src/mesa/drivers/dri/r200/ |
H A D | r200_ioctl.c | 59 r200ContextPtr rmesa = R200_CONTEXT(ctx); local 66 if (rmesa->radeon.sarea) 67 fprintf( stderr, "r200Clear %x %d\n", mask, rmesa->radeon.sarea->pfCurrentPage);
|
H A D | radeon_common.h | 65 static inline struct radeon_renderbuffer *radeon_get_depthbuffer(radeonContextPtr rmesa) argument 68 rrb = radeon_renderbuffer(rmesa->state.depth.rb); 75 static inline struct radeon_renderbuffer *radeon_get_colorbuffer(radeonContextPtr rmesa) argument 79 rrb = radeon_renderbuffer(rmesa->state.color.rb);
|
H A D | r200_maos_arrays.c | 78 r200ContextPtr rmesa = R200_CONTEXT( ctx ); local 117 if (!rmesa->radeon.tcl.aos[i].bo) { 120 &(rmesa->radeon.tcl.aos[nr]), 127 &(rmesa->radeon.tcl.aos[nr]), 176 if (!rmesa->radeon.tcl.aos[nr].bo) { 178 &(rmesa->radeon.tcl.aos[nr]), 190 if (vfmt0 != rmesa->hw.vtx.cmd[VTX_VTXFMT_0] || 191 vfmt1 != rmesa->hw.vtx.cmd[VTX_VTXFMT_1]) { 192 R200_STATECHANGE( rmesa, vtx ); 193 rmesa [all...] |
H A D | radeon_span.c | 121 radeonContextPtr rmesa = RADEON_CONTEXT(ctx); local 124 radeon_firevertices(rmesa);
|
H A D | r200_ioctl.h | 48 extern void r200EmitMaxVtxIndex(r200ContextPtr rmesa, int count); 49 extern void r200EmitVertexAOS( r200ContextPtr rmesa, 54 extern void r200EmitVbufPrim( r200ContextPtr rmesa, 60 extern GLushort *r200AllocEltsOpenEnded( r200ContextPtr rmesa, 64 extern void r200EmitAOS(r200ContextPtr rmesa, GLuint nr, GLuint offset); 68 void r200SetUpAtomList( r200ContextPtr rmesa ); 76 #define R200_NEWPRIM( rmesa ) \ 78 if ( rmesa->radeon.dma.flush ) \ 79 rmesa->radeon.dma.flush( rmesa 106 R200_DB_STATECHANGE( r200ContextPtr rmesa, struct radeon_state_atom *atom ) argument [all...] |
H A D | r200_cmdbuf.c | 55 void r200SetUpAtomList( r200ContextPtr rmesa ) 59 mtu = rmesa->radeon.glCtx->Const.MaxTextureUnits; 61 make_empty_list(&rmesa->radeon.hw.atomlist); 62 rmesa->radeon.hw.atomlist.name = "atom-list"; 64 insert_at_tail_if( &rmesa->radeon.hw.atomlist, &rmesa->hw.ctx ); 65 insert_at_tail_if( &rmesa->radeon.hw.atomlist, &rmesa->hw.set ); 66 insert_at_tail_if( &rmesa->radeon.hw.atomlist, &rmesa 116 r200EmitVbufPrim( r200ContextPtr rmesa, GLuint primitive, GLuint vertex_nr ) argument 137 r200FireEB(r200ContextPtr rmesa, int vertex_count, int type) argument 162 r200ContextPtr rmesa = R200_CONTEXT(ctx); local 184 r200AllocEltsOpenEnded( r200ContextPtr rmesa, GLuint primitive, GLuint min_nr ) argument 210 r200EmitMaxVtxIndex(r200ContextPtr rmesa, int count) argument 220 r200EmitVertexAOS( r200ContextPtr rmesa, GLuint vertex_size, struct radeon_bo *bo, GLuint offset ) argument 239 r200EmitAOS(r200ContextPtr rmesa, GLuint nr, GLuint offset) argument [all...] |
/external/mesa3d/src/mesa/drivers/dri/radeon/ |
H A D | radeon_common.h | 65 static inline struct radeon_renderbuffer *radeon_get_depthbuffer(radeonContextPtr rmesa) argument 68 rrb = radeon_renderbuffer(rmesa->state.depth.rb); 75 static inline struct radeon_renderbuffer *radeon_get_colorbuffer(radeonContextPtr rmesa) argument 79 rrb = radeon_renderbuffer(rmesa->state.color.rb);
|
H A D | radeon_span.c | 121 radeonContextPtr rmesa = RADEON_CONTEXT(ctx); local 124 radeon_firevertices(rmesa);
|
H A D | radeon_ioctl.h | 43 extern void radeonEmitVertexAOS( r100ContextPtr rmesa, 48 extern void radeonEmitVbufPrim( r100ContextPtr rmesa, 56 extern GLushort *radeonAllocEltsOpenEnded( r100ContextPtr rmesa, 62 extern void radeonEmitAOS( r100ContextPtr rmesa, 66 extern void radeonEmitBlit( r100ContextPtr rmesa, 76 extern void radeonEmitWait( r100ContextPtr rmesa, GLuint flags ); 78 extern void radeonFlushCmdBuf( r100ContextPtr rmesa, const char * ); 83 extern void radeonGetAllParams( r100ContextPtr rmesa ); 84 extern void radeonSetUpAtomList( r100ContextPtr rmesa ); 92 #define RADEON_NEWPRIM( rmesa ) \ 113 RADEON_DB_STATECHANGE(r100ContextPtr rmesa, struct radeon_state_atom *atom ) argument [all...] |
H A D | radeon_maos_arrays.c | 86 radeonContextPtr rmesa = RADEON_CONTEXT(ctx); local 101 radeonAllocDmaRegion(rmesa, &aos->bo, &aos->offset, emitsize * 4, 32); 106 radeonAllocDmaRegion(rmesa, &aos->bo, &aos->offset, emitsize * count * 4, 32); 146 r100ContextPtr rmesa = R100_CONTEXT( ctx ); local 159 if (!rmesa->tcl.obj.buf) 161 &(rmesa->tcl.aos[nr]), 179 if (!rmesa->tcl.norm.buf) 181 &(rmesa->tcl.aos[nr]), 205 if (!rmesa->tcl.rgba.buf) 207 &(rmesa [all...] |
H A D | radeon_context.c | 96 r100ContextPtr rmesa = (r100ContextPtr)radeon; local 99 RADEON_STATECHANGE(rmesa, ctx); 100 if (rmesa->radeon.sarea->tiling_enabled) { 101 rmesa->hw.ctx.cmd[CTX_RB3D_COLORPITCH] |= 104 rmesa->hw.ctx.cmd[CTX_RB3D_COLORPITCH] &= 108 if (sarea->ctx_owner != rmesa->radeon.dri.hwContext) { 109 sarea->ctx_owner = rmesa->radeon.dri.hwContext; 113 static void r100_vtbl_emit_cs_header(struct radeon_cs *cs, radeonContextPtr rmesa) argument 119 r100ContextPtr rmesa = (r100ContextPtr)radeon; local 122 rmesa 128 r100ContextPtr rmesa = R100_CONTEXT(ctx); local 176 r100ContextPtr rmesa; local [all...] |