Searched refs:imm2 (Results 1 - 11 of 11) sorted by relevance

/external/ltrace/sysdeps/linux-gnu/arm/
H A Dtrace.c445 const unsigned imm2 = BITS(inst2, 0, 10); local
450 = ((imm1 << 12) + (imm2 << 1));
477 const unsigned imm2 = BITS(inst2, 0, 10); local
483 offset += (imm1 << 12) + (imm2 << 1);
/external/chromium_org/v8/src/arm64/
H A Dassembler-arm64-inl.h1186 Instr Assembler::ImmBarrierDomain(int imm2) { argument
1187 ASSERT(is_uint2(imm2));
1188 return imm2 << ImmBarrierDomain_offset;
1192 Instr Assembler::ImmBarrierType(int imm2) { argument
1193 ASSERT(is_uint2(imm2));
1194 return imm2 << ImmBarrierType_offset;
H A Dassembler-arm64.h1796 inline static Instr ImmBarrierDomain(int imm2);
1797 inline static Instr ImmBarrierType(int imm2);
/external/vixl/src/a64/
H A Dassembler-a64.h1622 static Instr ImmBarrierDomain(int imm2) {
1623 VIXL_ASSERT(is_uint2(imm2));
1624 return imm2 << ImmBarrierDomain_offset;
1627 static Instr ImmBarrierType(int imm2) {
1628 VIXL_ASSERT(is_uint2(imm2));
1629 return imm2 << ImmBarrierType_offset;
/external/llvm/lib/Target/Mips/
H A DMipsFastISel.cpp93 uint64_t imm2, unsigned Op3, bool Op3IsKill) {
91 FastEmitInst_riir(uint64_t inst, const TargetRegisterClass *RC, unsigned Op0, bool Op0IsKill, uint64_t imm1, uint64_t imm2, unsigned Op3, bool Op3IsKill) argument
/external/valgrind/main/none/tests/ppc32/
H A Dtest_dfp5.c234 typedef void (*test_func_t)(unsigned int imm, unsigned int imm2, dfp_val_t valB);
/external/valgrind/main/none/tests/ppc64/
H A Dtest_dfp5.c234 typedef void (*test_func_t)(unsigned int imm, unsigned int imm2, dfp_val_t valB);
/external/chromium_org/third_party/mesa/src/src/gallium/drivers/nv50/codegen/
H A Dnv50_ir_peephole.cpp552 const int s, ImmediateValue& imm2)
558 float f = imm2.reg.data.f32;
574 // d = mul a, imm2 -> d = mul r, (imm1 * imm2)
551 tryCollapseChainedMULs(Instruction *mul2, const int s, ImmediateValue& imm2) argument
/external/mesa3d/src/gallium/drivers/nv50/codegen/
H A Dnv50_ir_peephole.cpp552 const int s, ImmediateValue& imm2)
558 float f = imm2.reg.data.f32;
574 // d = mul a, imm2 -> d = mul r, (imm1 * imm2)
551 tryCollapseChainedMULs(Instruction *mul2, const int s, ImmediateValue& imm2) argument
/external/valgrind/main/VEX/priv/
H A Dhost_ppc_defs.c3156 UInt imm1, UInt imm2, UInt opc2 )
3163 vassert(imm2 < 0x40);
3165 imm2 = ((imm2 & 0x1F) << 1) | (imm2 >> 5);
3167 ((imm1 & 0x1F)<<11) | (imm2<<5) |
3155 mkFormMD( UChar* p, UInt opc1, UInt r1, UInt r2, UInt imm1, UInt imm2, UInt opc2 ) argument
H A Dguest_arm_toIR.c20172 /* ------------- LD/ST reg+(reg<<imm2) ------------- */
20211 UInt imm2 = INSN1(5,4); local
20248 binop(Iop_Shl32, getIRegT(rM), mkU8(imm2)) ));
20318 nm, rT, rN, rM, imm2);
21506 UInt imm2 = INSN1(5,4); local
21508 DIP("pld%s [r%u, r%u, lsl %d]\n", bW ? "w" : "", rN, rM, imm2);

Completed in 1843 milliseconds