codegen_mips.h revision 984305917bf57b3f8d92965e4715a0370cc5bcfb
1/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 *      http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_
18#define ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_
19
20#include "dex/compiler_internals.h"
21#include "mips_lir.h"
22
23namespace art {
24
25class MipsMir2Lir FINAL : public Mir2Lir {
26  public:
27    MipsMir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
28
29    // Required for target - codegen utilities.
30    bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
31                            RegLocation rl_dest, int lit);
32    bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
33    LIR* CheckSuspendUsingLoad() OVERRIDE;
34    RegStorage LoadHelper(QuickEntrypointEnum trampoline) OVERRIDE;
35    LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
36                      OpSize size, VolatileKind is_volatile) OVERRIDE;
37    LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
38                         OpSize size) OVERRIDE;
39    LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
40    LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
41    LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
42                       OpSize size, VolatileKind is_volatile) OVERRIDE;
43    LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
44                          OpSize size) OVERRIDE;
45    LIR* GenAtomic64Load(RegStorage r_base, int displacement, RegStorage r_dest);
46    LIR* GenAtomic64Store(RegStorage r_base, int displacement, RegStorage r_src);
47    void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg);
48
49    // Required for target - register utilities.
50    RegStorage Solo64ToPair64(RegStorage reg);
51    RegStorage TargetReg(SpecialTargetRegister reg);
52    RegStorage GetArgMappingToPhysicalReg(int arg_num);
53    RegLocation GetReturnAlt();
54    RegLocation GetReturnWideAlt();
55    RegLocation LocCReturn();
56    RegLocation LocCReturnRef();
57    RegLocation LocCReturnDouble();
58    RegLocation LocCReturnFloat();
59    RegLocation LocCReturnWide();
60    ResourceMask GetRegMaskCommon(const RegStorage& reg) const OVERRIDE;
61    void AdjustSpillMask();
62    void ClobberCallerSave();
63    void FreeCallTemps();
64    void LockCallTemps();
65    void CompilerInitializeRegAlloc();
66
67    // Required for target - miscellaneous.
68    void AssembleLIR();
69    int AssignInsnOffsets();
70    void AssignOffsets();
71    AssemblerStatus AssembleInstructions(CodeOffset start_addr);
72    void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) OVERRIDE;
73    void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
74                                  ResourceMask* use_mask, ResourceMask* def_mask) OVERRIDE;
75    const char* GetTargetInstFmt(int opcode);
76    const char* GetTargetInstName(int opcode);
77    std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
78    ResourceMask GetPCUseDefEncoding() const OVERRIDE;
79    uint64_t GetTargetInstFlags(int opcode);
80    size_t GetInsnSize(LIR* lir) OVERRIDE;
81    bool IsUnconditionalBranch(LIR* lir);
82
83    // Get the register class for load/store of a field.
84    RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
85
86    // Required for target - Dalvik-level generators.
87    void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
88                           RegLocation rl_src1, RegLocation rl_src2);
89    void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
90                     RegLocation rl_index, RegLocation rl_dest, int scale);
91    void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
92                     RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark);
93    void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
94                           RegLocation rl_shift);
95    void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
96                    RegLocation rl_src2);
97    void GenAddLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
98                    RegLocation rl_src2);
99    void GenAndLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
100                    RegLocation rl_src2);
101    void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
102                          RegLocation rl_src2);
103    void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
104                         RegLocation rl_src2);
105    void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
106                  RegLocation rl_src2);
107    void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
108    bool GenInlinedAbsFloat(CallInfo* info) OVERRIDE;
109    bool GenInlinedAbsDouble(CallInfo* info) OVERRIDE;
110    bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object);
111    bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long);
112    bool GenInlinedSqrt(CallInfo* info);
113    bool GenInlinedPeek(CallInfo* info, OpSize size);
114    bool GenInlinedPoke(CallInfo* info, OpSize size);
115    void GenNotLong(RegLocation rl_dest, RegLocation rl_src);
116    void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
117    void GenOrLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
118                   RegLocation rl_src2);
119    void GenSubLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
120                    RegLocation rl_src2);
121    void GenXorLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
122                    RegLocation rl_src2);
123    void GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
124                       RegLocation rl_src2, bool is_div);
125    RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div);
126    RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div);
127    void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
128    void GenDivZeroCheckWide(RegStorage reg);
129    void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
130    void GenExitSequence();
131    void GenSpecialExitSequence();
132    void GenFillArrayData(uint32_t table_offset, RegLocation rl_src);
133    void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
134    void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
135    void GenSelect(BasicBlock* bb, MIR* mir);
136    void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
137                          int32_t true_val, int32_t false_val, RegStorage rs_dest,
138                          int dest_reg_class) OVERRIDE;
139    bool GenMemBarrier(MemBarrierKind barrier_kind);
140    void GenMoveException(RegLocation rl_dest);
141    void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
142                                       int first_bit, int second_bit);
143    void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
144    void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
145    void GenPackedSwitch(MIR* mir, uint32_t table_offset, RegLocation rl_src);
146    void GenSparseSwitch(MIR* mir, uint32_t table_offset, RegLocation rl_src);
147    bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
148
149    // Required for target - single operation generators.
150    LIR* OpUnconditionalBranch(LIR* target);
151    LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target);
152    LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target);
153    LIR* OpCondBranch(ConditionCode cc, LIR* target);
154    LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target);
155    LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src);
156    LIR* OpIT(ConditionCode cond, const char* guide);
157    void OpEndIT(LIR* it);
158    LIR* OpMem(OpKind op, RegStorage r_base, int disp);
159    LIR* OpPcRelLoad(RegStorage reg, LIR* target);
160    LIR* OpReg(OpKind op, RegStorage r_dest_src);
161    void OpRegCopy(RegStorage r_dest, RegStorage r_src);
162    LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src);
163    LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value);
164    LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2);
165    LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type);
166    LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type);
167    LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src);
168    LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value);
169    LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2);
170    LIR* OpTestSuspend(LIR* target);
171    LIR* OpVldm(RegStorage r_base, int count);
172    LIR* OpVstm(RegStorage r_base, int count);
173    void OpRegCopyWide(RegStorage dest, RegStorage src);
174
175    // TODO: collapse r_dest.
176    LIR* LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest,
177                          OpSize size);
178    // TODO: collapse r_src.
179    LIR* StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src,
180                           OpSize size);
181    void SpillCoreRegs();
182    void UnSpillCoreRegs();
183    static const MipsEncodingMap EncodingMap[kMipsLast];
184    bool InexpensiveConstantInt(int32_t value);
185    bool InexpensiveConstantFloat(int32_t value);
186    bool InexpensiveConstantLong(int64_t value);
187    bool InexpensiveConstantDouble(int64_t value);
188
189    bool WideGPRsAreAliases() OVERRIDE {
190      return false;  // Wide GPRs are formed by pairing.
191    }
192    bool WideFPRsAreAliases() OVERRIDE {
193      return false;  // Wide FPRs are formed by pairing.
194    }
195
196    LIR* InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) OVERRIDE;
197
198  private:
199    void ConvertShortToLongBranch(LIR* lir);
200    RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
201                          RegLocation rl_src2, bool is_div, bool check_zero);
202    RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit, bool is_div);
203};
204
205}  // namespace art
206
207#endif  // ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_
208