SelectionDAG.cpp revision a8af137847c07ae01a7bd7a3e7e11cbd449e823c
1//===-- SelectionDAG.cpp - Implement the SelectionDAG data structures -----===//
2//
3//                     The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAG class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/CodeGen/SelectionDAG.h"
15#include "SDNodeOrdering.h"
16#include "SDNodeDbgValue.h"
17#include "llvm/Constants.h"
18#include "llvm/Analysis/DebugInfo.h"
19#include "llvm/Analysis/ValueTracking.h"
20#include "llvm/Function.h"
21#include "llvm/GlobalAlias.h"
22#include "llvm/GlobalVariable.h"
23#include "llvm/Intrinsics.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Assembly/Writer.h"
26#include "llvm/CallingConv.h"
27#include "llvm/CodeGen/MachineBasicBlock.h"
28#include "llvm/CodeGen/MachineConstantPool.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineModuleInfo.h"
31#include "llvm/CodeGen/PseudoSourceValue.h"
32#include "llvm/Target/TargetRegisterInfo.h"
33#include "llvm/Target/TargetData.h"
34#include "llvm/Target/TargetLowering.h"
35#include "llvm/Target/TargetSelectionDAGInfo.h"
36#include "llvm/Target/TargetOptions.h"
37#include "llvm/Target/TargetInstrInfo.h"
38#include "llvm/Target/TargetIntrinsicInfo.h"
39#include "llvm/Target/TargetMachine.h"
40#include "llvm/Support/CommandLine.h"
41#include "llvm/Support/Debug.h"
42#include "llvm/Support/ErrorHandling.h"
43#include "llvm/Support/ManagedStatic.h"
44#include "llvm/Support/MathExtras.h"
45#include "llvm/Support/raw_ostream.h"
46#include "llvm/Support/Mutex.h"
47#include "llvm/ADT/SetVector.h"
48#include "llvm/ADT/SmallPtrSet.h"
49#include "llvm/ADT/SmallSet.h"
50#include "llvm/ADT/SmallVector.h"
51#include "llvm/ADT/StringExtras.h"
52#include <algorithm>
53#include <cmath>
54using namespace llvm;
55
56/// makeVTList - Return an instance of the SDVTList struct initialized with the
57/// specified members.
58static SDVTList makeVTList(const EVT *VTs, unsigned NumVTs) {
59  SDVTList Res = {VTs, NumVTs};
60  return Res;
61}
62
63static const fltSemantics *EVTToAPFloatSemantics(EVT VT) {
64  switch (VT.getSimpleVT().SimpleTy) {
65  default: llvm_unreachable("Unknown FP format");
66  case MVT::f32:     return &APFloat::IEEEsingle;
67  case MVT::f64:     return &APFloat::IEEEdouble;
68  case MVT::f80:     return &APFloat::x87DoubleExtended;
69  case MVT::f128:    return &APFloat::IEEEquad;
70  case MVT::ppcf128: return &APFloat::PPCDoubleDouble;
71  }
72}
73
74SelectionDAG::DAGUpdateListener::~DAGUpdateListener() {}
75
76//===----------------------------------------------------------------------===//
77//                              ConstantFPSDNode Class
78//===----------------------------------------------------------------------===//
79
80/// isExactlyValue - We don't rely on operator== working on double values, as
81/// it returns true for things that are clearly not equal, like -0.0 and 0.0.
82/// As such, this method can be used to do an exact bit-for-bit comparison of
83/// two floating point values.
84bool ConstantFPSDNode::isExactlyValue(const APFloat& V) const {
85  return getValueAPF().bitwiseIsEqual(V);
86}
87
88bool ConstantFPSDNode::isValueValidForType(EVT VT,
89                                           const APFloat& Val) {
90  assert(VT.isFloatingPoint() && "Can only convert between FP types");
91
92  // PPC long double cannot be converted to any other type.
93  if (VT == MVT::ppcf128 ||
94      &Val.getSemantics() == &APFloat::PPCDoubleDouble)
95    return false;
96
97  // convert modifies in place, so make a copy.
98  APFloat Val2 = APFloat(Val);
99  bool losesInfo;
100  (void) Val2.convert(*EVTToAPFloatSemantics(VT), APFloat::rmNearestTiesToEven,
101                      &losesInfo);
102  return !losesInfo;
103}
104
105//===----------------------------------------------------------------------===//
106//                              ISD Namespace
107//===----------------------------------------------------------------------===//
108
109/// isBuildVectorAllOnes - Return true if the specified node is a
110/// BUILD_VECTOR where all of the elements are ~0 or undef.
111bool ISD::isBuildVectorAllOnes(const SDNode *N) {
112  // Look through a bit convert.
113  if (N->getOpcode() == ISD::BITCAST)
114    N = N->getOperand(0).getNode();
115
116  if (N->getOpcode() != ISD::BUILD_VECTOR) return false;
117
118  unsigned i = 0, e = N->getNumOperands();
119
120  // Skip over all of the undef values.
121  while (i != e && N->getOperand(i).getOpcode() == ISD::UNDEF)
122    ++i;
123
124  // Do not accept an all-undef vector.
125  if (i == e) return false;
126
127  // Do not accept build_vectors that aren't all constants or which have non-~0
128  // elements.
129  SDValue NotZero = N->getOperand(i);
130  if (isa<ConstantSDNode>(NotZero)) {
131    if (!cast<ConstantSDNode>(NotZero)->isAllOnesValue())
132      return false;
133  } else if (isa<ConstantFPSDNode>(NotZero)) {
134    if (!cast<ConstantFPSDNode>(NotZero)->getValueAPF().
135                bitcastToAPInt().isAllOnesValue())
136      return false;
137  } else
138    return false;
139
140  // Okay, we have at least one ~0 value, check to see if the rest match or are
141  // undefs.
142  for (++i; i != e; ++i)
143    if (N->getOperand(i) != NotZero &&
144        N->getOperand(i).getOpcode() != ISD::UNDEF)
145      return false;
146  return true;
147}
148
149
150/// isBuildVectorAllZeros - Return true if the specified node is a
151/// BUILD_VECTOR where all of the elements are 0 or undef.
152bool ISD::isBuildVectorAllZeros(const SDNode *N) {
153  // Look through a bit convert.
154  if (N->getOpcode() == ISD::BITCAST)
155    N = N->getOperand(0).getNode();
156
157  if (N->getOpcode() != ISD::BUILD_VECTOR) return false;
158
159  unsigned i = 0, e = N->getNumOperands();
160
161  // Skip over all of the undef values.
162  while (i != e && N->getOperand(i).getOpcode() == ISD::UNDEF)
163    ++i;
164
165  // Do not accept an all-undef vector.
166  if (i == e) return false;
167
168  // Do not accept build_vectors that aren't all constants or which have non-0
169  // elements.
170  SDValue Zero = N->getOperand(i);
171  if (isa<ConstantSDNode>(Zero)) {
172    if (!cast<ConstantSDNode>(Zero)->isNullValue())
173      return false;
174  } else if (isa<ConstantFPSDNode>(Zero)) {
175    if (!cast<ConstantFPSDNode>(Zero)->getValueAPF().isPosZero())
176      return false;
177  } else
178    return false;
179
180  // Okay, we have at least one 0 value, check to see if the rest match or are
181  // undefs.
182  for (++i; i != e; ++i)
183    if (N->getOperand(i) != Zero &&
184        N->getOperand(i).getOpcode() != ISD::UNDEF)
185      return false;
186  return true;
187}
188
189/// isScalarToVector - Return true if the specified node is a
190/// ISD::SCALAR_TO_VECTOR node or a BUILD_VECTOR node where only the low
191/// element is not an undef.
192bool ISD::isScalarToVector(const SDNode *N) {
193  if (N->getOpcode() == ISD::SCALAR_TO_VECTOR)
194    return true;
195
196  if (N->getOpcode() != ISD::BUILD_VECTOR)
197    return false;
198  if (N->getOperand(0).getOpcode() == ISD::UNDEF)
199    return false;
200  unsigned NumElems = N->getNumOperands();
201  if (NumElems == 1)
202    return false;
203  for (unsigned i = 1; i < NumElems; ++i) {
204    SDValue V = N->getOperand(i);
205    if (V.getOpcode() != ISD::UNDEF)
206      return false;
207  }
208  return true;
209}
210
211/// getSetCCSwappedOperands - Return the operation corresponding to (Y op X)
212/// when given the operation for (X op Y).
213ISD::CondCode ISD::getSetCCSwappedOperands(ISD::CondCode Operation) {
214  // To perform this operation, we just need to swap the L and G bits of the
215  // operation.
216  unsigned OldL = (Operation >> 2) & 1;
217  unsigned OldG = (Operation >> 1) & 1;
218  return ISD::CondCode((Operation & ~6) |  // Keep the N, U, E bits
219                       (OldL << 1) |       // New G bit
220                       (OldG << 2));       // New L bit.
221}
222
223/// getSetCCInverse - Return the operation corresponding to !(X op Y), where
224/// 'op' is a valid SetCC operation.
225ISD::CondCode ISD::getSetCCInverse(ISD::CondCode Op, bool isInteger) {
226  unsigned Operation = Op;
227  if (isInteger)
228    Operation ^= 7;   // Flip L, G, E bits, but not U.
229  else
230    Operation ^= 15;  // Flip all of the condition bits.
231
232  if (Operation > ISD::SETTRUE2)
233    Operation &= ~8;  // Don't let N and U bits get set.
234
235  return ISD::CondCode(Operation);
236}
237
238
239/// isSignedOp - For an integer comparison, return 1 if the comparison is a
240/// signed operation and 2 if the result is an unsigned comparison.  Return zero
241/// if the operation does not depend on the sign of the input (setne and seteq).
242static int isSignedOp(ISD::CondCode Opcode) {
243  switch (Opcode) {
244  default: llvm_unreachable("Illegal integer setcc operation!");
245  case ISD::SETEQ:
246  case ISD::SETNE: return 0;
247  case ISD::SETLT:
248  case ISD::SETLE:
249  case ISD::SETGT:
250  case ISD::SETGE: return 1;
251  case ISD::SETULT:
252  case ISD::SETULE:
253  case ISD::SETUGT:
254  case ISD::SETUGE: return 2;
255  }
256}
257
258/// getSetCCOrOperation - Return the result of a logical OR between different
259/// comparisons of identical values: ((X op1 Y) | (X op2 Y)).  This function
260/// returns SETCC_INVALID if it is not possible to represent the resultant
261/// comparison.
262ISD::CondCode ISD::getSetCCOrOperation(ISD::CondCode Op1, ISD::CondCode Op2,
263                                       bool isInteger) {
264  if (isInteger && (isSignedOp(Op1) | isSignedOp(Op2)) == 3)
265    // Cannot fold a signed integer setcc with an unsigned integer setcc.
266    return ISD::SETCC_INVALID;
267
268  unsigned Op = Op1 | Op2;  // Combine all of the condition bits.
269
270  // If the N and U bits get set then the resultant comparison DOES suddenly
271  // care about orderedness, and is true when ordered.
272  if (Op > ISD::SETTRUE2)
273    Op &= ~16;     // Clear the U bit if the N bit is set.
274
275  // Canonicalize illegal integer setcc's.
276  if (isInteger && Op == ISD::SETUNE)  // e.g. SETUGT | SETULT
277    Op = ISD::SETNE;
278
279  return ISD::CondCode(Op);
280}
281
282/// getSetCCAndOperation - Return the result of a logical AND between different
283/// comparisons of identical values: ((X op1 Y) & (X op2 Y)).  This
284/// function returns zero if it is not possible to represent the resultant
285/// comparison.
286ISD::CondCode ISD::getSetCCAndOperation(ISD::CondCode Op1, ISD::CondCode Op2,
287                                        bool isInteger) {
288  if (isInteger && (isSignedOp(Op1) | isSignedOp(Op2)) == 3)
289    // Cannot fold a signed setcc with an unsigned setcc.
290    return ISD::SETCC_INVALID;
291
292  // Combine all of the condition bits.
293  ISD::CondCode Result = ISD::CondCode(Op1 & Op2);
294
295  // Canonicalize illegal integer setcc's.
296  if (isInteger) {
297    switch (Result) {
298    default: break;
299    case ISD::SETUO : Result = ISD::SETFALSE; break;  // SETUGT & SETULT
300    case ISD::SETOEQ:                                 // SETEQ  & SETU[LG]E
301    case ISD::SETUEQ: Result = ISD::SETEQ   ; break;  // SETUGE & SETULE
302    case ISD::SETOLT: Result = ISD::SETULT  ; break;  // SETULT & SETNE
303    case ISD::SETOGT: Result = ISD::SETUGT  ; break;  // SETUGT & SETNE
304    }
305  }
306
307  return Result;
308}
309
310//===----------------------------------------------------------------------===//
311//                           SDNode Profile Support
312//===----------------------------------------------------------------------===//
313
314/// AddNodeIDOpcode - Add the node opcode to the NodeID data.
315///
316static void AddNodeIDOpcode(FoldingSetNodeID &ID, unsigned OpC)  {
317  ID.AddInteger(OpC);
318}
319
320/// AddNodeIDValueTypes - Value type lists are intern'd so we can represent them
321/// solely with their pointer.
322static void AddNodeIDValueTypes(FoldingSetNodeID &ID, SDVTList VTList) {
323  ID.AddPointer(VTList.VTs);
324}
325
326/// AddNodeIDOperands - Various routines for adding operands to the NodeID data.
327///
328static void AddNodeIDOperands(FoldingSetNodeID &ID,
329                              const SDValue *Ops, unsigned NumOps) {
330  for (; NumOps; --NumOps, ++Ops) {
331    ID.AddPointer(Ops->getNode());
332    ID.AddInteger(Ops->getResNo());
333  }
334}
335
336/// AddNodeIDOperands - Various routines for adding operands to the NodeID data.
337///
338static void AddNodeIDOperands(FoldingSetNodeID &ID,
339                              const SDUse *Ops, unsigned NumOps) {
340  for (; NumOps; --NumOps, ++Ops) {
341    ID.AddPointer(Ops->getNode());
342    ID.AddInteger(Ops->getResNo());
343  }
344}
345
346static void AddNodeIDNode(FoldingSetNodeID &ID,
347                          unsigned short OpC, SDVTList VTList,
348                          const SDValue *OpList, unsigned N) {
349  AddNodeIDOpcode(ID, OpC);
350  AddNodeIDValueTypes(ID, VTList);
351  AddNodeIDOperands(ID, OpList, N);
352}
353
354/// AddNodeIDCustom - If this is an SDNode with special info, add this info to
355/// the NodeID data.
356static void AddNodeIDCustom(FoldingSetNodeID &ID, const SDNode *N) {
357  switch (N->getOpcode()) {
358  case ISD::TargetExternalSymbol:
359  case ISD::ExternalSymbol:
360    llvm_unreachable("Should only be used on nodes with operands");
361  default: break;  // Normal nodes don't need extra info.
362  case ISD::TargetConstant:
363  case ISD::Constant:
364    ID.AddPointer(cast<ConstantSDNode>(N)->getConstantIntValue());
365    break;
366  case ISD::TargetConstantFP:
367  case ISD::ConstantFP: {
368    ID.AddPointer(cast<ConstantFPSDNode>(N)->getConstantFPValue());
369    break;
370  }
371  case ISD::TargetGlobalAddress:
372  case ISD::GlobalAddress:
373  case ISD::TargetGlobalTLSAddress:
374  case ISD::GlobalTLSAddress: {
375    const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
376    ID.AddPointer(GA->getGlobal());
377    ID.AddInteger(GA->getOffset());
378    ID.AddInteger(GA->getTargetFlags());
379    break;
380  }
381  case ISD::BasicBlock:
382    ID.AddPointer(cast<BasicBlockSDNode>(N)->getBasicBlock());
383    break;
384  case ISD::Register:
385    ID.AddInteger(cast<RegisterSDNode>(N)->getReg());
386    break;
387
388  case ISD::SRCVALUE:
389    ID.AddPointer(cast<SrcValueSDNode>(N)->getValue());
390    break;
391  case ISD::FrameIndex:
392  case ISD::TargetFrameIndex:
393    ID.AddInteger(cast<FrameIndexSDNode>(N)->getIndex());
394    break;
395  case ISD::JumpTable:
396  case ISD::TargetJumpTable:
397    ID.AddInteger(cast<JumpTableSDNode>(N)->getIndex());
398    ID.AddInteger(cast<JumpTableSDNode>(N)->getTargetFlags());
399    break;
400  case ISD::ConstantPool:
401  case ISD::TargetConstantPool: {
402    const ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(N);
403    ID.AddInteger(CP->getAlignment());
404    ID.AddInteger(CP->getOffset());
405    if (CP->isMachineConstantPoolEntry())
406      CP->getMachineCPVal()->AddSelectionDAGCSEId(ID);
407    else
408      ID.AddPointer(CP->getConstVal());
409    ID.AddInteger(CP->getTargetFlags());
410    break;
411  }
412  case ISD::LOAD: {
413    const LoadSDNode *LD = cast<LoadSDNode>(N);
414    ID.AddInteger(LD->getMemoryVT().getRawBits());
415    ID.AddInteger(LD->getRawSubclassData());
416    break;
417  }
418  case ISD::STORE: {
419    const StoreSDNode *ST = cast<StoreSDNode>(N);
420    ID.AddInteger(ST->getMemoryVT().getRawBits());
421    ID.AddInteger(ST->getRawSubclassData());
422    break;
423  }
424  case ISD::ATOMIC_CMP_SWAP:
425  case ISD::ATOMIC_SWAP:
426  case ISD::ATOMIC_LOAD_ADD:
427  case ISD::ATOMIC_LOAD_SUB:
428  case ISD::ATOMIC_LOAD_AND:
429  case ISD::ATOMIC_LOAD_OR:
430  case ISD::ATOMIC_LOAD_XOR:
431  case ISD::ATOMIC_LOAD_NAND:
432  case ISD::ATOMIC_LOAD_MIN:
433  case ISD::ATOMIC_LOAD_MAX:
434  case ISD::ATOMIC_LOAD_UMIN:
435  case ISD::ATOMIC_LOAD_UMAX: {
436    const AtomicSDNode *AT = cast<AtomicSDNode>(N);
437    ID.AddInteger(AT->getMemoryVT().getRawBits());
438    ID.AddInteger(AT->getRawSubclassData());
439    break;
440  }
441  case ISD::VECTOR_SHUFFLE: {
442    const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
443    for (unsigned i = 0, e = N->getValueType(0).getVectorNumElements();
444         i != e; ++i)
445      ID.AddInteger(SVN->getMaskElt(i));
446    break;
447  }
448  case ISD::TargetBlockAddress:
449  case ISD::BlockAddress: {
450    ID.AddPointer(cast<BlockAddressSDNode>(N)->getBlockAddress());
451    ID.AddInteger(cast<BlockAddressSDNode>(N)->getTargetFlags());
452    break;
453  }
454  } // end switch (N->getOpcode())
455}
456
457/// AddNodeIDNode - Generic routine for adding a nodes info to the NodeID
458/// data.
459static void AddNodeIDNode(FoldingSetNodeID &ID, const SDNode *N) {
460  AddNodeIDOpcode(ID, N->getOpcode());
461  // Add the return value info.
462  AddNodeIDValueTypes(ID, N->getVTList());
463  // Add the operand info.
464  AddNodeIDOperands(ID, N->op_begin(), N->getNumOperands());
465
466  // Handle SDNode leafs with special info.
467  AddNodeIDCustom(ID, N);
468}
469
470/// encodeMemSDNodeFlags - Generic routine for computing a value for use in
471/// the CSE map that carries volatility, temporalness, indexing mode, and
472/// extension/truncation information.
473///
474static inline unsigned
475encodeMemSDNodeFlags(int ConvType, ISD::MemIndexedMode AM, bool isVolatile,
476                     bool isNonTemporal) {
477  assert((ConvType & 3) == ConvType &&
478         "ConvType may not require more than 2 bits!");
479  assert((AM & 7) == AM &&
480         "AM may not require more than 3 bits!");
481  return ConvType |
482         (AM << 2) |
483         (isVolatile << 5) |
484         (isNonTemporal << 6);
485}
486
487//===----------------------------------------------------------------------===//
488//                              SelectionDAG Class
489//===----------------------------------------------------------------------===//
490
491/// doNotCSE - Return true if CSE should not be performed for this node.
492static bool doNotCSE(SDNode *N) {
493  if (N->getValueType(0) == MVT::Glue)
494    return true; // Never CSE anything that produces a flag.
495
496  switch (N->getOpcode()) {
497  default: break;
498  case ISD::HANDLENODE:
499  case ISD::EH_LABEL:
500    return true;   // Never CSE these nodes.
501  }
502
503  // Check that remaining values produced are not flags.
504  for (unsigned i = 1, e = N->getNumValues(); i != e; ++i)
505    if (N->getValueType(i) == MVT::Glue)
506      return true; // Never CSE anything that produces a flag.
507
508  return false;
509}
510
511/// RemoveDeadNodes - This method deletes all unreachable nodes in the
512/// SelectionDAG.
513void SelectionDAG::RemoveDeadNodes() {
514  // Create a dummy node (which is not added to allnodes), that adds a reference
515  // to the root node, preventing it from being deleted.
516  HandleSDNode Dummy(getRoot());
517
518  SmallVector<SDNode*, 128> DeadNodes;
519
520  // Add all obviously-dead nodes to the DeadNodes worklist.
521  for (allnodes_iterator I = allnodes_begin(), E = allnodes_end(); I != E; ++I)
522    if (I->use_empty())
523      DeadNodes.push_back(I);
524
525  RemoveDeadNodes(DeadNodes);
526
527  // If the root changed (e.g. it was a dead load, update the root).
528  setRoot(Dummy.getValue());
529}
530
531/// RemoveDeadNodes - This method deletes the unreachable nodes in the
532/// given list, and any nodes that become unreachable as a result.
533void SelectionDAG::RemoveDeadNodes(SmallVectorImpl<SDNode *> &DeadNodes,
534                                   DAGUpdateListener *UpdateListener) {
535
536  // Process the worklist, deleting the nodes and adding their uses to the
537  // worklist.
538  while (!DeadNodes.empty()) {
539    SDNode *N = DeadNodes.pop_back_val();
540
541    if (UpdateListener)
542      UpdateListener->NodeDeleted(N, 0);
543
544    // Take the node out of the appropriate CSE map.
545    RemoveNodeFromCSEMaps(N);
546
547    // Next, brutally remove the operand list.  This is safe to do, as there are
548    // no cycles in the graph.
549    for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ) {
550      SDUse &Use = *I++;
551      SDNode *Operand = Use.getNode();
552      Use.set(SDValue());
553
554      // Now that we removed this operand, see if there are no uses of it left.
555      if (Operand->use_empty())
556        DeadNodes.push_back(Operand);
557    }
558
559    DeallocateNode(N);
560  }
561}
562
563void SelectionDAG::RemoveDeadNode(SDNode *N, DAGUpdateListener *UpdateListener){
564  SmallVector<SDNode*, 16> DeadNodes(1, N);
565  RemoveDeadNodes(DeadNodes, UpdateListener);
566}
567
568void SelectionDAG::DeleteNode(SDNode *N) {
569  // First take this out of the appropriate CSE map.
570  RemoveNodeFromCSEMaps(N);
571
572  // Finally, remove uses due to operands of this node, remove from the
573  // AllNodes list, and delete the node.
574  DeleteNodeNotInCSEMaps(N);
575}
576
577void SelectionDAG::DeleteNodeNotInCSEMaps(SDNode *N) {
578  assert(N != AllNodes.begin() && "Cannot delete the entry node!");
579  assert(N->use_empty() && "Cannot delete a node that is not dead!");
580
581  // Drop all of the operands and decrement used node's use counts.
582  N->DropOperands();
583
584  DeallocateNode(N);
585}
586
587void SelectionDAG::DeallocateNode(SDNode *N) {
588  if (N->OperandsNeedDelete)
589    delete[] N->OperandList;
590
591  // Set the opcode to DELETED_NODE to help catch bugs when node
592  // memory is reallocated.
593  N->NodeType = ISD::DELETED_NODE;
594
595  NodeAllocator.Deallocate(AllNodes.remove(N));
596
597  // Remove the ordering of this node.
598  Ordering->remove(N);
599
600  // If any of the SDDbgValue nodes refer to this SDNode, invalidate them.
601  SmallVector<SDDbgValue*, 2> &DbgVals = DbgInfo->getSDDbgValues(N);
602  for (unsigned i = 0, e = DbgVals.size(); i != e; ++i)
603    DbgVals[i]->setIsInvalidated();
604}
605
606/// RemoveNodeFromCSEMaps - Take the specified node out of the CSE map that
607/// correspond to it.  This is useful when we're about to delete or repurpose
608/// the node.  We don't want future request for structurally identical nodes
609/// to return N anymore.
610bool SelectionDAG::RemoveNodeFromCSEMaps(SDNode *N) {
611  bool Erased = false;
612  switch (N->getOpcode()) {
613  case ISD::HANDLENODE: return false;  // noop.
614  case ISD::CONDCODE:
615    assert(CondCodeNodes[cast<CondCodeSDNode>(N)->get()] &&
616           "Cond code doesn't exist!");
617    Erased = CondCodeNodes[cast<CondCodeSDNode>(N)->get()] != 0;
618    CondCodeNodes[cast<CondCodeSDNode>(N)->get()] = 0;
619    break;
620  case ISD::ExternalSymbol:
621    Erased = ExternalSymbols.erase(cast<ExternalSymbolSDNode>(N)->getSymbol());
622    break;
623  case ISD::TargetExternalSymbol: {
624    ExternalSymbolSDNode *ESN = cast<ExternalSymbolSDNode>(N);
625    Erased = TargetExternalSymbols.erase(
626               std::pair<std::string,unsigned char>(ESN->getSymbol(),
627                                                    ESN->getTargetFlags()));
628    break;
629  }
630  case ISD::VALUETYPE: {
631    EVT VT = cast<VTSDNode>(N)->getVT();
632    if (VT.isExtended()) {
633      Erased = ExtendedValueTypeNodes.erase(VT);
634    } else {
635      Erased = ValueTypeNodes[VT.getSimpleVT().SimpleTy] != 0;
636      ValueTypeNodes[VT.getSimpleVT().SimpleTy] = 0;
637    }
638    break;
639  }
640  default:
641    // Remove it from the CSE Map.
642    assert(N->getOpcode() != ISD::DELETED_NODE && "DELETED_NODE in CSEMap!");
643    assert(N->getOpcode() != ISD::EntryToken && "EntryToken in CSEMap!");
644    Erased = CSEMap.RemoveNode(N);
645    break;
646  }
647#ifndef NDEBUG
648  // Verify that the node was actually in one of the CSE maps, unless it has a
649  // flag result (which cannot be CSE'd) or is one of the special cases that are
650  // not subject to CSE.
651  if (!Erased && N->getValueType(N->getNumValues()-1) != MVT::Glue &&
652      !N->isMachineOpcode() && !doNotCSE(N)) {
653    N->dump(this);
654    dbgs() << "\n";
655    llvm_unreachable("Node is not in map!");
656  }
657#endif
658  return Erased;
659}
660
661/// AddModifiedNodeToCSEMaps - The specified node has been removed from the CSE
662/// maps and modified in place. Add it back to the CSE maps, unless an identical
663/// node already exists, in which case transfer all its users to the existing
664/// node. This transfer can potentially trigger recursive merging.
665///
666void
667SelectionDAG::AddModifiedNodeToCSEMaps(SDNode *N,
668                                       DAGUpdateListener *UpdateListener) {
669  // For node types that aren't CSE'd, just act as if no identical node
670  // already exists.
671  if (!doNotCSE(N)) {
672    SDNode *Existing = CSEMap.GetOrInsertNode(N);
673    if (Existing != N) {
674      // If there was already an existing matching node, use ReplaceAllUsesWith
675      // to replace the dead one with the existing one.  This can cause
676      // recursive merging of other unrelated nodes down the line.
677      ReplaceAllUsesWith(N, Existing, UpdateListener);
678
679      // N is now dead.  Inform the listener if it exists and delete it.
680      if (UpdateListener)
681        UpdateListener->NodeDeleted(N, Existing);
682      DeleteNodeNotInCSEMaps(N);
683      return;
684    }
685  }
686
687  // If the node doesn't already exist, we updated it.  Inform a listener if
688  // it exists.
689  if (UpdateListener)
690    UpdateListener->NodeUpdated(N);
691}
692
693/// FindModifiedNodeSlot - Find a slot for the specified node if its operands
694/// were replaced with those specified.  If this node is never memoized,
695/// return null, otherwise return a pointer to the slot it would take.  If a
696/// node already exists with these operands, the slot will be non-null.
697SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N, SDValue Op,
698                                           void *&InsertPos) {
699  if (doNotCSE(N))
700    return 0;
701
702  SDValue Ops[] = { Op };
703  FoldingSetNodeID ID;
704  AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops, 1);
705  AddNodeIDCustom(ID, N);
706  SDNode *Node = CSEMap.FindNodeOrInsertPos(ID, InsertPos);
707  return Node;
708}
709
710/// FindModifiedNodeSlot - Find a slot for the specified node if its operands
711/// were replaced with those specified.  If this node is never memoized,
712/// return null, otherwise return a pointer to the slot it would take.  If a
713/// node already exists with these operands, the slot will be non-null.
714SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N,
715                                           SDValue Op1, SDValue Op2,
716                                           void *&InsertPos) {
717  if (doNotCSE(N))
718    return 0;
719
720  SDValue Ops[] = { Op1, Op2 };
721  FoldingSetNodeID ID;
722  AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops, 2);
723  AddNodeIDCustom(ID, N);
724  SDNode *Node = CSEMap.FindNodeOrInsertPos(ID, InsertPos);
725  return Node;
726}
727
728
729/// FindModifiedNodeSlot - Find a slot for the specified node if its operands
730/// were replaced with those specified.  If this node is never memoized,
731/// return null, otherwise return a pointer to the slot it would take.  If a
732/// node already exists with these operands, the slot will be non-null.
733SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N,
734                                           const SDValue *Ops,unsigned NumOps,
735                                           void *&InsertPos) {
736  if (doNotCSE(N))
737    return 0;
738
739  FoldingSetNodeID ID;
740  AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops, NumOps);
741  AddNodeIDCustom(ID, N);
742  SDNode *Node = CSEMap.FindNodeOrInsertPos(ID, InsertPos);
743  return Node;
744}
745
746#ifndef NDEBUG
747/// VerifyNodeCommon - Sanity check the given node.  Aborts if it is invalid.
748static void VerifyNodeCommon(SDNode *N) {
749  switch (N->getOpcode()) {
750  default:
751    break;
752  case ISD::BUILD_PAIR: {
753    EVT VT = N->getValueType(0);
754    assert(N->getNumValues() == 1 && "Too many results!");
755    assert(!VT.isVector() && (VT.isInteger() || VT.isFloatingPoint()) &&
756           "Wrong return type!");
757    assert(N->getNumOperands() == 2 && "Wrong number of operands!");
758    assert(N->getOperand(0).getValueType() == N->getOperand(1).getValueType() &&
759           "Mismatched operand types!");
760    assert(N->getOperand(0).getValueType().isInteger() == VT.isInteger() &&
761           "Wrong operand type!");
762    assert(VT.getSizeInBits() == 2 * N->getOperand(0).getValueSizeInBits() &&
763           "Wrong return type size");
764    break;
765  }
766  case ISD::BUILD_VECTOR: {
767    assert(N->getNumValues() == 1 && "Too many results!");
768    assert(N->getValueType(0).isVector() && "Wrong return type!");
769    assert(N->getNumOperands() == N->getValueType(0).getVectorNumElements() &&
770           "Wrong number of operands!");
771    EVT EltVT = N->getValueType(0).getVectorElementType();
772    for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ++I)
773      assert((I->getValueType() == EltVT ||
774             (EltVT.isInteger() && I->getValueType().isInteger() &&
775              EltVT.bitsLE(I->getValueType()))) &&
776            "Wrong operand type!");
777    break;
778  }
779  }
780}
781
782/// VerifySDNode - Sanity check the given SDNode.  Aborts if it is invalid.
783static void VerifySDNode(SDNode *N) {
784  // The SDNode allocators cannot be used to allocate nodes with fields that are
785  // not present in an SDNode!
786  assert(!isa<MemSDNode>(N) && "Bad MemSDNode!");
787  assert(!isa<ShuffleVectorSDNode>(N) && "Bad ShuffleVectorSDNode!");
788  assert(!isa<ConstantSDNode>(N) && "Bad ConstantSDNode!");
789  assert(!isa<ConstantFPSDNode>(N) && "Bad ConstantFPSDNode!");
790  assert(!isa<GlobalAddressSDNode>(N) && "Bad GlobalAddressSDNode!");
791  assert(!isa<FrameIndexSDNode>(N) && "Bad FrameIndexSDNode!");
792  assert(!isa<JumpTableSDNode>(N) && "Bad JumpTableSDNode!");
793  assert(!isa<ConstantPoolSDNode>(N) && "Bad ConstantPoolSDNode!");
794  assert(!isa<BasicBlockSDNode>(N) && "Bad BasicBlockSDNode!");
795  assert(!isa<SrcValueSDNode>(N) && "Bad SrcValueSDNode!");
796  assert(!isa<MDNodeSDNode>(N) && "Bad MDNodeSDNode!");
797  assert(!isa<RegisterSDNode>(N) && "Bad RegisterSDNode!");
798  assert(!isa<BlockAddressSDNode>(N) && "Bad BlockAddressSDNode!");
799  assert(!isa<EHLabelSDNode>(N) && "Bad EHLabelSDNode!");
800  assert(!isa<ExternalSymbolSDNode>(N) && "Bad ExternalSymbolSDNode!");
801  assert(!isa<CondCodeSDNode>(N) && "Bad CondCodeSDNode!");
802  assert(!isa<CvtRndSatSDNode>(N) && "Bad CvtRndSatSDNode!");
803  assert(!isa<VTSDNode>(N) && "Bad VTSDNode!");
804  assert(!isa<MachineSDNode>(N) && "Bad MachineSDNode!");
805
806  VerifyNodeCommon(N);
807}
808
809/// VerifyMachineNode - Sanity check the given MachineNode.  Aborts if it is
810/// invalid.
811static void VerifyMachineNode(SDNode *N) {
812  // The MachineNode allocators cannot be used to allocate nodes with fields
813  // that are not present in a MachineNode!
814  // Currently there are no such nodes.
815
816  VerifyNodeCommon(N);
817}
818#endif // NDEBUG
819
820/// getEVTAlignment - Compute the default alignment value for the
821/// given type.
822///
823unsigned SelectionDAG::getEVTAlignment(EVT VT) const {
824  const Type *Ty = VT == MVT::iPTR ?
825                   PointerType::get(Type::getInt8Ty(*getContext()), 0) :
826                   VT.getTypeForEVT(*getContext());
827
828  return TLI.getTargetData()->getABITypeAlignment(Ty);
829}
830
831// EntryNode could meaningfully have debug info if we can find it...
832SelectionDAG::SelectionDAG(const TargetMachine &tm)
833  : TM(tm), TLI(*tm.getTargetLowering()), TSI(*tm.getSelectionDAGInfo()),
834    EntryNode(ISD::EntryToken, DebugLoc(), getVTList(MVT::Other)),
835    Root(getEntryNode()), Ordering(0) {
836  AllNodes.push_back(&EntryNode);
837  Ordering = new SDNodeOrdering();
838  DbgInfo = new SDDbgInfo();
839}
840
841void SelectionDAG::init(MachineFunction &mf) {
842  MF = &mf;
843  Context = &mf.getFunction()->getContext();
844}
845
846SelectionDAG::~SelectionDAG() {
847  allnodes_clear();
848  delete Ordering;
849  delete DbgInfo;
850}
851
852void SelectionDAG::allnodes_clear() {
853  assert(&*AllNodes.begin() == &EntryNode);
854  AllNodes.remove(AllNodes.begin());
855  while (!AllNodes.empty())
856    DeallocateNode(AllNodes.begin());
857}
858
859void SelectionDAG::clear() {
860  allnodes_clear();
861  OperandAllocator.Reset();
862  CSEMap.clear();
863
864  ExtendedValueTypeNodes.clear();
865  ExternalSymbols.clear();
866  TargetExternalSymbols.clear();
867  std::fill(CondCodeNodes.begin(), CondCodeNodes.end(),
868            static_cast<CondCodeSDNode*>(0));
869  std::fill(ValueTypeNodes.begin(), ValueTypeNodes.end(),
870            static_cast<SDNode*>(0));
871
872  EntryNode.UseList = 0;
873  AllNodes.push_back(&EntryNode);
874  Root = getEntryNode();
875  Ordering->clear();
876  DbgInfo->clear();
877}
878
879SDValue SelectionDAG::getSExtOrTrunc(SDValue Op, DebugLoc DL, EVT VT) {
880  return VT.bitsGT(Op.getValueType()) ?
881    getNode(ISD::SIGN_EXTEND, DL, VT, Op) :
882    getNode(ISD::TRUNCATE, DL, VT, Op);
883}
884
885SDValue SelectionDAG::getZExtOrTrunc(SDValue Op, DebugLoc DL, EVT VT) {
886  return VT.bitsGT(Op.getValueType()) ?
887    getNode(ISD::ZERO_EXTEND, DL, VT, Op) :
888    getNode(ISD::TRUNCATE, DL, VT, Op);
889}
890
891SDValue SelectionDAG::getZeroExtendInReg(SDValue Op, DebugLoc DL, EVT VT) {
892  assert(!VT.isVector() &&
893         "getZeroExtendInReg should use the vector element type instead of "
894         "the vector type!");
895  if (Op.getValueType() == VT) return Op;
896  unsigned BitWidth = Op.getValueType().getScalarType().getSizeInBits();
897  APInt Imm = APInt::getLowBitsSet(BitWidth,
898                                   VT.getSizeInBits());
899  return getNode(ISD::AND, DL, Op.getValueType(), Op,
900                 getConstant(Imm, Op.getValueType()));
901}
902
903/// getNOT - Create a bitwise NOT operation as (XOR Val, -1).
904///
905SDValue SelectionDAG::getNOT(DebugLoc DL, SDValue Val, EVT VT) {
906  EVT EltVT = VT.getScalarType();
907  SDValue NegOne =
908    getConstant(APInt::getAllOnesValue(EltVT.getSizeInBits()), VT);
909  return getNode(ISD::XOR, DL, VT, Val, NegOne);
910}
911
912SDValue SelectionDAG::getConstant(uint64_t Val, EVT VT, bool isT) {
913  EVT EltVT = VT.getScalarType();
914  assert((EltVT.getSizeInBits() >= 64 ||
915         (uint64_t)((int64_t)Val >> EltVT.getSizeInBits()) + 1 < 2) &&
916         "getConstant with a uint64_t value that doesn't fit in the type!");
917  return getConstant(APInt(EltVT.getSizeInBits(), Val), VT, isT);
918}
919
920SDValue SelectionDAG::getConstant(const APInt &Val, EVT VT, bool isT) {
921  return getConstant(*ConstantInt::get(*Context, Val), VT, isT);
922}
923
924SDValue SelectionDAG::getConstant(const ConstantInt &Val, EVT VT, bool isT) {
925  assert(VT.isInteger() && "Cannot create FP integer constant!");
926
927  EVT EltVT = VT.getScalarType();
928  assert(Val.getBitWidth() == EltVT.getSizeInBits() &&
929         "APInt size does not match type size!");
930
931  unsigned Opc = isT ? ISD::TargetConstant : ISD::Constant;
932  FoldingSetNodeID ID;
933  AddNodeIDNode(ID, Opc, getVTList(EltVT), 0, 0);
934  ID.AddPointer(&Val);
935  void *IP = 0;
936  SDNode *N = NULL;
937  if ((N = CSEMap.FindNodeOrInsertPos(ID, IP)))
938    if (!VT.isVector())
939      return SDValue(N, 0);
940
941  if (!N) {
942    N = new (NodeAllocator) ConstantSDNode(isT, &Val, EltVT);
943    CSEMap.InsertNode(N, IP);
944    AllNodes.push_back(N);
945  }
946
947  SDValue Result(N, 0);
948  if (VT.isVector()) {
949    SmallVector<SDValue, 8> Ops;
950    Ops.assign(VT.getVectorNumElements(), Result);
951    Result = getNode(ISD::BUILD_VECTOR, DebugLoc(), VT, &Ops[0], Ops.size());
952  }
953  return Result;
954}
955
956SDValue SelectionDAG::getIntPtrConstant(uint64_t Val, bool isTarget) {
957  return getConstant(Val, TLI.getPointerTy(), isTarget);
958}
959
960
961SDValue SelectionDAG::getConstantFP(const APFloat& V, EVT VT, bool isTarget) {
962  return getConstantFP(*ConstantFP::get(*getContext(), V), VT, isTarget);
963}
964
965SDValue SelectionDAG::getConstantFP(const ConstantFP& V, EVT VT, bool isTarget){
966  assert(VT.isFloatingPoint() && "Cannot create integer FP constant!");
967
968  EVT EltVT = VT.getScalarType();
969
970  // Do the map lookup using the actual bit pattern for the floating point
971  // value, so that we don't have problems with 0.0 comparing equal to -0.0, and
972  // we don't have issues with SNANs.
973  unsigned Opc = isTarget ? ISD::TargetConstantFP : ISD::ConstantFP;
974  FoldingSetNodeID ID;
975  AddNodeIDNode(ID, Opc, getVTList(EltVT), 0, 0);
976  ID.AddPointer(&V);
977  void *IP = 0;
978  SDNode *N = NULL;
979  if ((N = CSEMap.FindNodeOrInsertPos(ID, IP)))
980    if (!VT.isVector())
981      return SDValue(N, 0);
982
983  if (!N) {
984    N = new (NodeAllocator) ConstantFPSDNode(isTarget, &V, EltVT);
985    CSEMap.InsertNode(N, IP);
986    AllNodes.push_back(N);
987  }
988
989  SDValue Result(N, 0);
990  if (VT.isVector()) {
991    SmallVector<SDValue, 8> Ops;
992    Ops.assign(VT.getVectorNumElements(), Result);
993    // FIXME DebugLoc info might be appropriate here
994    Result = getNode(ISD::BUILD_VECTOR, DebugLoc(), VT, &Ops[0], Ops.size());
995  }
996  return Result;
997}
998
999SDValue SelectionDAG::getConstantFP(double Val, EVT VT, bool isTarget) {
1000  EVT EltVT = VT.getScalarType();
1001  if (EltVT==MVT::f32)
1002    return getConstantFP(APFloat((float)Val), VT, isTarget);
1003  else if (EltVT==MVT::f64)
1004    return getConstantFP(APFloat(Val), VT, isTarget);
1005  else if (EltVT==MVT::f80 || EltVT==MVT::f128) {
1006    bool ignored;
1007    APFloat apf = APFloat(Val);
1008    apf.convert(*EVTToAPFloatSemantics(EltVT), APFloat::rmNearestTiesToEven,
1009                &ignored);
1010    return getConstantFP(apf, VT, isTarget);
1011  } else {
1012    assert(0 && "Unsupported type in getConstantFP");
1013    return SDValue();
1014  }
1015}
1016
1017SDValue SelectionDAG::getGlobalAddress(const GlobalValue *GV, DebugLoc DL,
1018                                       EVT VT, int64_t Offset,
1019                                       bool isTargetGA,
1020                                       unsigned char TargetFlags) {
1021  assert((TargetFlags == 0 || isTargetGA) &&
1022         "Cannot set target flags on target-independent globals");
1023
1024  // Truncate (with sign-extension) the offset value to the pointer size.
1025  EVT PTy = TLI.getPointerTy();
1026  unsigned BitWidth = PTy.getSizeInBits();
1027  if (BitWidth < 64)
1028    Offset = (Offset << (64 - BitWidth) >> (64 - BitWidth));
1029
1030  const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
1031  if (!GVar) {
1032    // If GV is an alias then use the aliasee for determining thread-localness.
1033    if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
1034      GVar = dyn_cast_or_null<GlobalVariable>(GA->resolveAliasedGlobal(false));
1035  }
1036
1037  unsigned Opc;
1038  if (GVar && GVar->isThreadLocal())
1039    Opc = isTargetGA ? ISD::TargetGlobalTLSAddress : ISD::GlobalTLSAddress;
1040  else
1041    Opc = isTargetGA ? ISD::TargetGlobalAddress : ISD::GlobalAddress;
1042
1043  FoldingSetNodeID ID;
1044  AddNodeIDNode(ID, Opc, getVTList(VT), 0, 0);
1045  ID.AddPointer(GV);
1046  ID.AddInteger(Offset);
1047  ID.AddInteger(TargetFlags);
1048  void *IP = 0;
1049  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1050    return SDValue(E, 0);
1051
1052  SDNode *N = new (NodeAllocator) GlobalAddressSDNode(Opc, DL, GV, VT,
1053                                                      Offset, TargetFlags);
1054  CSEMap.InsertNode(N, IP);
1055  AllNodes.push_back(N);
1056  return SDValue(N, 0);
1057}
1058
1059SDValue SelectionDAG::getFrameIndex(int FI, EVT VT, bool isTarget) {
1060  unsigned Opc = isTarget ? ISD::TargetFrameIndex : ISD::FrameIndex;
1061  FoldingSetNodeID ID;
1062  AddNodeIDNode(ID, Opc, getVTList(VT), 0, 0);
1063  ID.AddInteger(FI);
1064  void *IP = 0;
1065  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1066    return SDValue(E, 0);
1067
1068  SDNode *N = new (NodeAllocator) FrameIndexSDNode(FI, VT, isTarget);
1069  CSEMap.InsertNode(N, IP);
1070  AllNodes.push_back(N);
1071  return SDValue(N, 0);
1072}
1073
1074SDValue SelectionDAG::getJumpTable(int JTI, EVT VT, bool isTarget,
1075                                   unsigned char TargetFlags) {
1076  assert((TargetFlags == 0 || isTarget) &&
1077         "Cannot set target flags on target-independent jump tables");
1078  unsigned Opc = isTarget ? ISD::TargetJumpTable : ISD::JumpTable;
1079  FoldingSetNodeID ID;
1080  AddNodeIDNode(ID, Opc, getVTList(VT), 0, 0);
1081  ID.AddInteger(JTI);
1082  ID.AddInteger(TargetFlags);
1083  void *IP = 0;
1084  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1085    return SDValue(E, 0);
1086
1087  SDNode *N = new (NodeAllocator) JumpTableSDNode(JTI, VT, isTarget,
1088                                                  TargetFlags);
1089  CSEMap.InsertNode(N, IP);
1090  AllNodes.push_back(N);
1091  return SDValue(N, 0);
1092}
1093
1094SDValue SelectionDAG::getConstantPool(const Constant *C, EVT VT,
1095                                      unsigned Alignment, int Offset,
1096                                      bool isTarget,
1097                                      unsigned char TargetFlags) {
1098  assert((TargetFlags == 0 || isTarget) &&
1099         "Cannot set target flags on target-independent globals");
1100  if (Alignment == 0)
1101    Alignment = TLI.getTargetData()->getPrefTypeAlignment(C->getType());
1102  unsigned Opc = isTarget ? ISD::TargetConstantPool : ISD::ConstantPool;
1103  FoldingSetNodeID ID;
1104  AddNodeIDNode(ID, Opc, getVTList(VT), 0, 0);
1105  ID.AddInteger(Alignment);
1106  ID.AddInteger(Offset);
1107  ID.AddPointer(C);
1108  ID.AddInteger(TargetFlags);
1109  void *IP = 0;
1110  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1111    return SDValue(E, 0);
1112
1113  SDNode *N = new (NodeAllocator) ConstantPoolSDNode(isTarget, C, VT, Offset,
1114                                                     Alignment, TargetFlags);
1115  CSEMap.InsertNode(N, IP);
1116  AllNodes.push_back(N);
1117  return SDValue(N, 0);
1118}
1119
1120
1121SDValue SelectionDAG::getConstantPool(MachineConstantPoolValue *C, EVT VT,
1122                                      unsigned Alignment, int Offset,
1123                                      bool isTarget,
1124                                      unsigned char TargetFlags) {
1125  assert((TargetFlags == 0 || isTarget) &&
1126         "Cannot set target flags on target-independent globals");
1127  if (Alignment == 0)
1128    Alignment = TLI.getTargetData()->getPrefTypeAlignment(C->getType());
1129  unsigned Opc = isTarget ? ISD::TargetConstantPool : ISD::ConstantPool;
1130  FoldingSetNodeID ID;
1131  AddNodeIDNode(ID, Opc, getVTList(VT), 0, 0);
1132  ID.AddInteger(Alignment);
1133  ID.AddInteger(Offset);
1134  C->AddSelectionDAGCSEId(ID);
1135  ID.AddInteger(TargetFlags);
1136  void *IP = 0;
1137  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1138    return SDValue(E, 0);
1139
1140  SDNode *N = new (NodeAllocator) ConstantPoolSDNode(isTarget, C, VT, Offset,
1141                                                     Alignment, TargetFlags);
1142  CSEMap.InsertNode(N, IP);
1143  AllNodes.push_back(N);
1144  return SDValue(N, 0);
1145}
1146
1147SDValue SelectionDAG::getBasicBlock(MachineBasicBlock *MBB) {
1148  FoldingSetNodeID ID;
1149  AddNodeIDNode(ID, ISD::BasicBlock, getVTList(MVT::Other), 0, 0);
1150  ID.AddPointer(MBB);
1151  void *IP = 0;
1152  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1153    return SDValue(E, 0);
1154
1155  SDNode *N = new (NodeAllocator) BasicBlockSDNode(MBB);
1156  CSEMap.InsertNode(N, IP);
1157  AllNodes.push_back(N);
1158  return SDValue(N, 0);
1159}
1160
1161SDValue SelectionDAG::getValueType(EVT VT) {
1162  if (VT.isSimple() && (unsigned)VT.getSimpleVT().SimpleTy >=
1163      ValueTypeNodes.size())
1164    ValueTypeNodes.resize(VT.getSimpleVT().SimpleTy+1);
1165
1166  SDNode *&N = VT.isExtended() ?
1167    ExtendedValueTypeNodes[VT] : ValueTypeNodes[VT.getSimpleVT().SimpleTy];
1168
1169  if (N) return SDValue(N, 0);
1170  N = new (NodeAllocator) VTSDNode(VT);
1171  AllNodes.push_back(N);
1172  return SDValue(N, 0);
1173}
1174
1175SDValue SelectionDAG::getExternalSymbol(const char *Sym, EVT VT) {
1176  SDNode *&N = ExternalSymbols[Sym];
1177  if (N) return SDValue(N, 0);
1178  N = new (NodeAllocator) ExternalSymbolSDNode(false, Sym, 0, VT);
1179  AllNodes.push_back(N);
1180  return SDValue(N, 0);
1181}
1182
1183SDValue SelectionDAG::getTargetExternalSymbol(const char *Sym, EVT VT,
1184                                              unsigned char TargetFlags) {
1185  SDNode *&N =
1186    TargetExternalSymbols[std::pair<std::string,unsigned char>(Sym,
1187                                                               TargetFlags)];
1188  if (N) return SDValue(N, 0);
1189  N = new (NodeAllocator) ExternalSymbolSDNode(true, Sym, TargetFlags, VT);
1190  AllNodes.push_back(N);
1191  return SDValue(N, 0);
1192}
1193
1194SDValue SelectionDAG::getCondCode(ISD::CondCode Cond) {
1195  if ((unsigned)Cond >= CondCodeNodes.size())
1196    CondCodeNodes.resize(Cond+1);
1197
1198  if (CondCodeNodes[Cond] == 0) {
1199    CondCodeSDNode *N = new (NodeAllocator) CondCodeSDNode(Cond);
1200    CondCodeNodes[Cond] = N;
1201    AllNodes.push_back(N);
1202  }
1203
1204  return SDValue(CondCodeNodes[Cond], 0);
1205}
1206
1207// commuteShuffle - swaps the values of N1 and N2, and swaps all indices in
1208// the shuffle mask M that point at N1 to point at N2, and indices that point
1209// N2 to point at N1.
1210static void commuteShuffle(SDValue &N1, SDValue &N2, SmallVectorImpl<int> &M) {
1211  std::swap(N1, N2);
1212  int NElts = M.size();
1213  for (int i = 0; i != NElts; ++i) {
1214    if (M[i] >= NElts)
1215      M[i] -= NElts;
1216    else if (M[i] >= 0)
1217      M[i] += NElts;
1218  }
1219}
1220
1221SDValue SelectionDAG::getVectorShuffle(EVT VT, DebugLoc dl, SDValue N1,
1222                                       SDValue N2, const int *Mask) {
1223  assert(N1.getValueType() == N2.getValueType() && "Invalid VECTOR_SHUFFLE");
1224  assert(VT.isVector() && N1.getValueType().isVector() &&
1225         "Vector Shuffle VTs must be a vectors");
1226  assert(VT.getVectorElementType() == N1.getValueType().getVectorElementType()
1227         && "Vector Shuffle VTs must have same element type");
1228
1229  // Canonicalize shuffle undef, undef -> undef
1230  if (N1.getOpcode() == ISD::UNDEF && N2.getOpcode() == ISD::UNDEF)
1231    return getUNDEF(VT);
1232
1233  // Validate that all indices in Mask are within the range of the elements
1234  // input to the shuffle.
1235  unsigned NElts = VT.getVectorNumElements();
1236  SmallVector<int, 8> MaskVec;
1237  for (unsigned i = 0; i != NElts; ++i) {
1238    assert(Mask[i] < (int)(NElts * 2) && "Index out of range");
1239    MaskVec.push_back(Mask[i]);
1240  }
1241
1242  // Canonicalize shuffle v, v -> v, undef
1243  if (N1 == N2) {
1244    N2 = getUNDEF(VT);
1245    for (unsigned i = 0; i != NElts; ++i)
1246      if (MaskVec[i] >= (int)NElts) MaskVec[i] -= NElts;
1247  }
1248
1249  // Canonicalize shuffle undef, v -> v, undef.  Commute the shuffle mask.
1250  if (N1.getOpcode() == ISD::UNDEF)
1251    commuteShuffle(N1, N2, MaskVec);
1252
1253  // Canonicalize all index into lhs, -> shuffle lhs, undef
1254  // Canonicalize all index into rhs, -> shuffle rhs, undef
1255  bool AllLHS = true, AllRHS = true;
1256  bool N2Undef = N2.getOpcode() == ISD::UNDEF;
1257  for (unsigned i = 0; i != NElts; ++i) {
1258    if (MaskVec[i] >= (int)NElts) {
1259      if (N2Undef)
1260        MaskVec[i] = -1;
1261      else
1262        AllLHS = false;
1263    } else if (MaskVec[i] >= 0) {
1264      AllRHS = false;
1265    }
1266  }
1267  if (AllLHS && AllRHS)
1268    return getUNDEF(VT);
1269  if (AllLHS && !N2Undef)
1270    N2 = getUNDEF(VT);
1271  if (AllRHS) {
1272    N1 = getUNDEF(VT);
1273    commuteShuffle(N1, N2, MaskVec);
1274  }
1275
1276  // If Identity shuffle, or all shuffle in to undef, return that node.
1277  bool AllUndef = true;
1278  bool Identity = true;
1279  for (unsigned i = 0; i != NElts; ++i) {
1280    if (MaskVec[i] >= 0 && MaskVec[i] != (int)i) Identity = false;
1281    if (MaskVec[i] >= 0) AllUndef = false;
1282  }
1283  if (Identity && NElts == N1.getValueType().getVectorNumElements())
1284    return N1;
1285  if (AllUndef)
1286    return getUNDEF(VT);
1287
1288  FoldingSetNodeID ID;
1289  SDValue Ops[2] = { N1, N2 };
1290  AddNodeIDNode(ID, ISD::VECTOR_SHUFFLE, getVTList(VT), Ops, 2);
1291  for (unsigned i = 0; i != NElts; ++i)
1292    ID.AddInteger(MaskVec[i]);
1293
1294  void* IP = 0;
1295  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1296    return SDValue(E, 0);
1297
1298  // Allocate the mask array for the node out of the BumpPtrAllocator, since
1299  // SDNode doesn't have access to it.  This memory will be "leaked" when
1300  // the node is deallocated, but recovered when the NodeAllocator is released.
1301  int *MaskAlloc = OperandAllocator.Allocate<int>(NElts);
1302  memcpy(MaskAlloc, &MaskVec[0], NElts * sizeof(int));
1303
1304  ShuffleVectorSDNode *N =
1305    new (NodeAllocator) ShuffleVectorSDNode(VT, dl, N1, N2, MaskAlloc);
1306  CSEMap.InsertNode(N, IP);
1307  AllNodes.push_back(N);
1308  return SDValue(N, 0);
1309}
1310
1311SDValue SelectionDAG::getConvertRndSat(EVT VT, DebugLoc dl,
1312                                       SDValue Val, SDValue DTy,
1313                                       SDValue STy, SDValue Rnd, SDValue Sat,
1314                                       ISD::CvtCode Code) {
1315  // If the src and dest types are the same and the conversion is between
1316  // integer types of the same sign or two floats, no conversion is necessary.
1317  if (DTy == STy &&
1318      (Code == ISD::CVT_UU || Code == ISD::CVT_SS || Code == ISD::CVT_FF))
1319    return Val;
1320
1321  FoldingSetNodeID ID;
1322  SDValue Ops[] = { Val, DTy, STy, Rnd, Sat };
1323  AddNodeIDNode(ID, ISD::CONVERT_RNDSAT, getVTList(VT), &Ops[0], 5);
1324  void* IP = 0;
1325  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1326    return SDValue(E, 0);
1327
1328  CvtRndSatSDNode *N = new (NodeAllocator) CvtRndSatSDNode(VT, dl, Ops, 5,
1329                                                           Code);
1330  CSEMap.InsertNode(N, IP);
1331  AllNodes.push_back(N);
1332  return SDValue(N, 0);
1333}
1334
1335SDValue SelectionDAG::getRegister(unsigned RegNo, EVT VT) {
1336  FoldingSetNodeID ID;
1337  AddNodeIDNode(ID, ISD::Register, getVTList(VT), 0, 0);
1338  ID.AddInteger(RegNo);
1339  void *IP = 0;
1340  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1341    return SDValue(E, 0);
1342
1343  SDNode *N = new (NodeAllocator) RegisterSDNode(RegNo, VT);
1344  CSEMap.InsertNode(N, IP);
1345  AllNodes.push_back(N);
1346  return SDValue(N, 0);
1347}
1348
1349SDValue SelectionDAG::getEHLabel(DebugLoc dl, SDValue Root, MCSymbol *Label) {
1350  FoldingSetNodeID ID;
1351  SDValue Ops[] = { Root };
1352  AddNodeIDNode(ID, ISD::EH_LABEL, getVTList(MVT::Other), &Ops[0], 1);
1353  ID.AddPointer(Label);
1354  void *IP = 0;
1355  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1356    return SDValue(E, 0);
1357
1358  SDNode *N = new (NodeAllocator) EHLabelSDNode(dl, Root, Label);
1359  CSEMap.InsertNode(N, IP);
1360  AllNodes.push_back(N);
1361  return SDValue(N, 0);
1362}
1363
1364
1365SDValue SelectionDAG::getBlockAddress(const BlockAddress *BA, EVT VT,
1366                                      bool isTarget,
1367                                      unsigned char TargetFlags) {
1368  unsigned Opc = isTarget ? ISD::TargetBlockAddress : ISD::BlockAddress;
1369
1370  FoldingSetNodeID ID;
1371  AddNodeIDNode(ID, Opc, getVTList(VT), 0, 0);
1372  ID.AddPointer(BA);
1373  ID.AddInteger(TargetFlags);
1374  void *IP = 0;
1375  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1376    return SDValue(E, 0);
1377
1378  SDNode *N = new (NodeAllocator) BlockAddressSDNode(Opc, VT, BA, TargetFlags);
1379  CSEMap.InsertNode(N, IP);
1380  AllNodes.push_back(N);
1381  return SDValue(N, 0);
1382}
1383
1384SDValue SelectionDAG::getSrcValue(const Value *V) {
1385  assert((!V || V->getType()->isPointerTy()) &&
1386         "SrcValue is not a pointer?");
1387
1388  FoldingSetNodeID ID;
1389  AddNodeIDNode(ID, ISD::SRCVALUE, getVTList(MVT::Other), 0, 0);
1390  ID.AddPointer(V);
1391
1392  void *IP = 0;
1393  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1394    return SDValue(E, 0);
1395
1396  SDNode *N = new (NodeAllocator) SrcValueSDNode(V);
1397  CSEMap.InsertNode(N, IP);
1398  AllNodes.push_back(N);
1399  return SDValue(N, 0);
1400}
1401
1402/// getMDNode - Return an MDNodeSDNode which holds an MDNode.
1403SDValue SelectionDAG::getMDNode(const MDNode *MD) {
1404  FoldingSetNodeID ID;
1405  AddNodeIDNode(ID, ISD::MDNODE_SDNODE, getVTList(MVT::Other), 0, 0);
1406  ID.AddPointer(MD);
1407
1408  void *IP = 0;
1409  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
1410    return SDValue(E, 0);
1411
1412  SDNode *N = new (NodeAllocator) MDNodeSDNode(MD);
1413  CSEMap.InsertNode(N, IP);
1414  AllNodes.push_back(N);
1415  return SDValue(N, 0);
1416}
1417
1418
1419/// getShiftAmountOperand - Return the specified value casted to
1420/// the target's desired shift amount type.
1421SDValue SelectionDAG::getShiftAmountOperand(SDValue Op) {
1422  EVT OpTy = Op.getValueType();
1423  MVT ShTy = TLI.getShiftAmountTy();
1424  if (OpTy == ShTy || OpTy.isVector()) return Op;
1425
1426  ISD::NodeType Opcode = OpTy.bitsGT(ShTy) ?  ISD::TRUNCATE : ISD::ZERO_EXTEND;
1427  return getNode(Opcode, Op.getDebugLoc(), ShTy, Op);
1428}
1429
1430/// CreateStackTemporary - Create a stack temporary, suitable for holding the
1431/// specified value type.
1432SDValue SelectionDAG::CreateStackTemporary(EVT VT, unsigned minAlign) {
1433  MachineFrameInfo *FrameInfo = getMachineFunction().getFrameInfo();
1434  unsigned ByteSize = VT.getStoreSize();
1435  const Type *Ty = VT.getTypeForEVT(*getContext());
1436  unsigned StackAlign =
1437  std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty), minAlign);
1438
1439  int FrameIdx = FrameInfo->CreateStackObject(ByteSize, StackAlign, false);
1440  return getFrameIndex(FrameIdx, TLI.getPointerTy());
1441}
1442
1443/// CreateStackTemporary - Create a stack temporary suitable for holding
1444/// either of the specified value types.
1445SDValue SelectionDAG::CreateStackTemporary(EVT VT1, EVT VT2) {
1446  unsigned Bytes = std::max(VT1.getStoreSizeInBits(),
1447                            VT2.getStoreSizeInBits())/8;
1448  const Type *Ty1 = VT1.getTypeForEVT(*getContext());
1449  const Type *Ty2 = VT2.getTypeForEVT(*getContext());
1450  const TargetData *TD = TLI.getTargetData();
1451  unsigned Align = std::max(TD->getPrefTypeAlignment(Ty1),
1452                            TD->getPrefTypeAlignment(Ty2));
1453
1454  MachineFrameInfo *FrameInfo = getMachineFunction().getFrameInfo();
1455  int FrameIdx = FrameInfo->CreateStackObject(Bytes, Align, false);
1456  return getFrameIndex(FrameIdx, TLI.getPointerTy());
1457}
1458
1459SDValue SelectionDAG::FoldSetCC(EVT VT, SDValue N1,
1460                                SDValue N2, ISD::CondCode Cond, DebugLoc dl) {
1461  // These setcc operations always fold.
1462  switch (Cond) {
1463  default: break;
1464  case ISD::SETFALSE:
1465  case ISD::SETFALSE2: return getConstant(0, VT);
1466  case ISD::SETTRUE:
1467  case ISD::SETTRUE2:  return getConstant(1, VT);
1468
1469  case ISD::SETOEQ:
1470  case ISD::SETOGT:
1471  case ISD::SETOGE:
1472  case ISD::SETOLT:
1473  case ISD::SETOLE:
1474  case ISD::SETONE:
1475  case ISD::SETO:
1476  case ISD::SETUO:
1477  case ISD::SETUEQ:
1478  case ISD::SETUNE:
1479    assert(!N1.getValueType().isInteger() && "Illegal setcc for integer!");
1480    break;
1481  }
1482
1483  if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.getNode())) {
1484    const APInt &C2 = N2C->getAPIntValue();
1485    if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
1486      const APInt &C1 = N1C->getAPIntValue();
1487
1488      switch (Cond) {
1489      default: llvm_unreachable("Unknown integer setcc!");
1490      case ISD::SETEQ:  return getConstant(C1 == C2, VT);
1491      case ISD::SETNE:  return getConstant(C1 != C2, VT);
1492      case ISD::SETULT: return getConstant(C1.ult(C2), VT);
1493      case ISD::SETUGT: return getConstant(C1.ugt(C2), VT);
1494      case ISD::SETULE: return getConstant(C1.ule(C2), VT);
1495      case ISD::SETUGE: return getConstant(C1.uge(C2), VT);
1496      case ISD::SETLT:  return getConstant(C1.slt(C2), VT);
1497      case ISD::SETGT:  return getConstant(C1.sgt(C2), VT);
1498      case ISD::SETLE:  return getConstant(C1.sle(C2), VT);
1499      case ISD::SETGE:  return getConstant(C1.sge(C2), VT);
1500      }
1501    }
1502  }
1503  if (ConstantFPSDNode *N1C = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
1504    if (ConstantFPSDNode *N2C = dyn_cast<ConstantFPSDNode>(N2.getNode())) {
1505      // No compile time operations on this type yet.
1506      if (N1C->getValueType(0) == MVT::ppcf128)
1507        return SDValue();
1508
1509      APFloat::cmpResult R = N1C->getValueAPF().compare(N2C->getValueAPF());
1510      switch (Cond) {
1511      default: break;
1512      case ISD::SETEQ:  if (R==APFloat::cmpUnordered)
1513                          return getUNDEF(VT);
1514                        // fall through
1515      case ISD::SETOEQ: return getConstant(R==APFloat::cmpEqual, VT);
1516      case ISD::SETNE:  if (R==APFloat::cmpUnordered)
1517                          return getUNDEF(VT);
1518                        // fall through
1519      case ISD::SETONE: return getConstant(R==APFloat::cmpGreaterThan ||
1520                                           R==APFloat::cmpLessThan, VT);
1521      case ISD::SETLT:  if (R==APFloat::cmpUnordered)
1522                          return getUNDEF(VT);
1523                        // fall through
1524      case ISD::SETOLT: return getConstant(R==APFloat::cmpLessThan, VT);
1525      case ISD::SETGT:  if (R==APFloat::cmpUnordered)
1526                          return getUNDEF(VT);
1527                        // fall through
1528      case ISD::SETOGT: return getConstant(R==APFloat::cmpGreaterThan, VT);
1529      case ISD::SETLE:  if (R==APFloat::cmpUnordered)
1530                          return getUNDEF(VT);
1531                        // fall through
1532      case ISD::SETOLE: return getConstant(R==APFloat::cmpLessThan ||
1533                                           R==APFloat::cmpEqual, VT);
1534      case ISD::SETGE:  if (R==APFloat::cmpUnordered)
1535                          return getUNDEF(VT);
1536                        // fall through
1537      case ISD::SETOGE: return getConstant(R==APFloat::cmpGreaterThan ||
1538                                           R==APFloat::cmpEqual, VT);
1539      case ISD::SETO:   return getConstant(R!=APFloat::cmpUnordered, VT);
1540      case ISD::SETUO:  return getConstant(R==APFloat::cmpUnordered, VT);
1541      case ISD::SETUEQ: return getConstant(R==APFloat::cmpUnordered ||
1542                                           R==APFloat::cmpEqual, VT);
1543      case ISD::SETUNE: return getConstant(R!=APFloat::cmpEqual, VT);
1544      case ISD::SETULT: return getConstant(R==APFloat::cmpUnordered ||
1545                                           R==APFloat::cmpLessThan, VT);
1546      case ISD::SETUGT: return getConstant(R==APFloat::cmpGreaterThan ||
1547                                           R==APFloat::cmpUnordered, VT);
1548      case ISD::SETULE: return getConstant(R!=APFloat::cmpGreaterThan, VT);
1549      case ISD::SETUGE: return getConstant(R!=APFloat::cmpLessThan, VT);
1550      }
1551    } else {
1552      // Ensure that the constant occurs on the RHS.
1553      return getSetCC(dl, VT, N2, N1, ISD::getSetCCSwappedOperands(Cond));
1554    }
1555  }
1556
1557  // Could not fold it.
1558  return SDValue();
1559}
1560
1561/// SignBitIsZero - Return true if the sign bit of Op is known to be zero.  We
1562/// use this predicate to simplify operations downstream.
1563bool SelectionDAG::SignBitIsZero(SDValue Op, unsigned Depth) const {
1564  // This predicate is not safe for vector operations.
1565  if (Op.getValueType().isVector())
1566    return false;
1567
1568  unsigned BitWidth = Op.getValueType().getScalarType().getSizeInBits();
1569  return MaskedValueIsZero(Op, APInt::getSignBit(BitWidth), Depth);
1570}
1571
1572/// MaskedValueIsZero - Return true if 'V & Mask' is known to be zero.  We use
1573/// this predicate to simplify operations downstream.  Mask is known to be zero
1574/// for bits that V cannot have.
1575bool SelectionDAG::MaskedValueIsZero(SDValue Op, const APInt &Mask,
1576                                     unsigned Depth) const {
1577  APInt KnownZero, KnownOne;
1578  ComputeMaskedBits(Op, Mask, KnownZero, KnownOne, Depth);
1579  assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1580  return (KnownZero & Mask) == Mask;
1581}
1582
1583/// ComputeMaskedBits - Determine which of the bits specified in Mask are
1584/// known to be either zero or one and return them in the KnownZero/KnownOne
1585/// bitsets.  This code only analyzes bits in Mask, in order to short-circuit
1586/// processing.
1587void SelectionDAG::ComputeMaskedBits(SDValue Op, const APInt &Mask,
1588                                     APInt &KnownZero, APInt &KnownOne,
1589                                     unsigned Depth) const {
1590  unsigned BitWidth = Mask.getBitWidth();
1591  assert(BitWidth == Op.getValueType().getScalarType().getSizeInBits() &&
1592         "Mask size mismatches value type size!");
1593
1594  KnownZero = KnownOne = APInt(BitWidth, 0);   // Don't know anything.
1595  if (Depth == 6 || Mask == 0)
1596    return;  // Limit search depth.
1597
1598  APInt KnownZero2, KnownOne2;
1599
1600  switch (Op.getOpcode()) {
1601  case ISD::Constant:
1602    // We know all of the bits for a constant!
1603    KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & Mask;
1604    KnownZero = ~KnownOne & Mask;
1605    return;
1606  case ISD::AND:
1607    // If either the LHS or the RHS are Zero, the result is zero.
1608    ComputeMaskedBits(Op.getOperand(1), Mask, KnownZero, KnownOne, Depth+1);
1609    ComputeMaskedBits(Op.getOperand(0), Mask & ~KnownZero,
1610                      KnownZero2, KnownOne2, Depth+1);
1611    assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1612    assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1613
1614    // Output known-1 bits are only known if set in both the LHS & RHS.
1615    KnownOne &= KnownOne2;
1616    // Output known-0 are known to be clear if zero in either the LHS | RHS.
1617    KnownZero |= KnownZero2;
1618    return;
1619  case ISD::OR:
1620    ComputeMaskedBits(Op.getOperand(1), Mask, KnownZero, KnownOne, Depth+1);
1621    ComputeMaskedBits(Op.getOperand(0), Mask & ~KnownOne,
1622                      KnownZero2, KnownOne2, Depth+1);
1623    assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1624    assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1625
1626    // Output known-0 bits are only known if clear in both the LHS & RHS.
1627    KnownZero &= KnownZero2;
1628    // Output known-1 are known to be set if set in either the LHS | RHS.
1629    KnownOne |= KnownOne2;
1630    return;
1631  case ISD::XOR: {
1632    ComputeMaskedBits(Op.getOperand(1), Mask, KnownZero, KnownOne, Depth+1);
1633    ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero2, KnownOne2, Depth+1);
1634    assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1635    assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1636
1637    // Output known-0 bits are known if clear or set in both the LHS & RHS.
1638    APInt KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1639    // Output known-1 are known to be set if set in only one of the LHS, RHS.
1640    KnownOne = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1641    KnownZero = KnownZeroOut;
1642    return;
1643  }
1644  case ISD::MUL: {
1645    APInt Mask2 = APInt::getAllOnesValue(BitWidth);
1646    ComputeMaskedBits(Op.getOperand(1), Mask2, KnownZero, KnownOne, Depth+1);
1647    ComputeMaskedBits(Op.getOperand(0), Mask2, KnownZero2, KnownOne2, Depth+1);
1648    assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1649    assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1650
1651    // If low bits are zero in either operand, output low known-0 bits.
1652    // Also compute a conserative estimate for high known-0 bits.
1653    // More trickiness is possible, but this is sufficient for the
1654    // interesting case of alignment computation.
1655    KnownOne.clearAllBits();
1656    unsigned TrailZ = KnownZero.countTrailingOnes() +
1657                      KnownZero2.countTrailingOnes();
1658    unsigned LeadZ =  std::max(KnownZero.countLeadingOnes() +
1659                               KnownZero2.countLeadingOnes(),
1660                               BitWidth) - BitWidth;
1661
1662    TrailZ = std::min(TrailZ, BitWidth);
1663    LeadZ = std::min(LeadZ, BitWidth);
1664    KnownZero = APInt::getLowBitsSet(BitWidth, TrailZ) |
1665                APInt::getHighBitsSet(BitWidth, LeadZ);
1666    KnownZero &= Mask;
1667    return;
1668  }
1669  case ISD::UDIV: {
1670    // For the purposes of computing leading zeros we can conservatively
1671    // treat a udiv as a logical right shift by the power of 2 known to
1672    // be less than the denominator.
1673    APInt AllOnes = APInt::getAllOnesValue(BitWidth);
1674    ComputeMaskedBits(Op.getOperand(0),
1675                      AllOnes, KnownZero2, KnownOne2, Depth+1);
1676    unsigned LeadZ = KnownZero2.countLeadingOnes();
1677
1678    KnownOne2.clearAllBits();
1679    KnownZero2.clearAllBits();
1680    ComputeMaskedBits(Op.getOperand(1),
1681                      AllOnes, KnownZero2, KnownOne2, Depth+1);
1682    unsigned RHSUnknownLeadingOnes = KnownOne2.countLeadingZeros();
1683    if (RHSUnknownLeadingOnes != BitWidth)
1684      LeadZ = std::min(BitWidth,
1685                       LeadZ + BitWidth - RHSUnknownLeadingOnes - 1);
1686
1687    KnownZero = APInt::getHighBitsSet(BitWidth, LeadZ) & Mask;
1688    return;
1689  }
1690  case ISD::SELECT:
1691    ComputeMaskedBits(Op.getOperand(2), Mask, KnownZero, KnownOne, Depth+1);
1692    ComputeMaskedBits(Op.getOperand(1), Mask, KnownZero2, KnownOne2, Depth+1);
1693    assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1694    assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1695
1696    // Only known if known in both the LHS and RHS.
1697    KnownOne &= KnownOne2;
1698    KnownZero &= KnownZero2;
1699    return;
1700  case ISD::SELECT_CC:
1701    ComputeMaskedBits(Op.getOperand(3), Mask, KnownZero, KnownOne, Depth+1);
1702    ComputeMaskedBits(Op.getOperand(2), Mask, KnownZero2, KnownOne2, Depth+1);
1703    assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1704    assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1705
1706    // Only known if known in both the LHS and RHS.
1707    KnownOne &= KnownOne2;
1708    KnownZero &= KnownZero2;
1709    return;
1710  case ISD::SADDO:
1711  case ISD::UADDO:
1712  case ISD::SSUBO:
1713  case ISD::USUBO:
1714  case ISD::SMULO:
1715  case ISD::UMULO:
1716    if (Op.getResNo() != 1)
1717      return;
1718    // The boolean result conforms to getBooleanContents.  Fall through.
1719  case ISD::SETCC:
1720    // If we know the result of a setcc has the top bits zero, use this info.
1721    if (TLI.getBooleanContents() == TargetLowering::ZeroOrOneBooleanContent &&
1722        BitWidth > 1)
1723      KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
1724    return;
1725  case ISD::SHL:
1726    // (shl X, C1) & C2 == 0   iff   (X & C2 >>u C1) == 0
1727    if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1728      unsigned ShAmt = SA->getZExtValue();
1729
1730      // If the shift count is an invalid immediate, don't do anything.
1731      if (ShAmt >= BitWidth)
1732        return;
1733
1734      ComputeMaskedBits(Op.getOperand(0), Mask.lshr(ShAmt),
1735                        KnownZero, KnownOne, Depth+1);
1736      assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1737      KnownZero <<= ShAmt;
1738      KnownOne  <<= ShAmt;
1739      // low bits known zero.
1740      KnownZero |= APInt::getLowBitsSet(BitWidth, ShAmt);
1741    }
1742    return;
1743  case ISD::SRL:
1744    // (ushr X, C1) & C2 == 0   iff  (-1 >> C1) & C2 == 0
1745    if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1746      unsigned ShAmt = SA->getZExtValue();
1747
1748      // If the shift count is an invalid immediate, don't do anything.
1749      if (ShAmt >= BitWidth)
1750        return;
1751
1752      ComputeMaskedBits(Op.getOperand(0), (Mask << ShAmt),
1753                        KnownZero, KnownOne, Depth+1);
1754      assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1755      KnownZero = KnownZero.lshr(ShAmt);
1756      KnownOne  = KnownOne.lshr(ShAmt);
1757
1758      APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt) & Mask;
1759      KnownZero |= HighBits;  // High bits known zero.
1760    }
1761    return;
1762  case ISD::SRA:
1763    if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1764      unsigned ShAmt = SA->getZExtValue();
1765
1766      // If the shift count is an invalid immediate, don't do anything.
1767      if (ShAmt >= BitWidth)
1768        return;
1769
1770      APInt InDemandedMask = (Mask << ShAmt);
1771      // If any of the demanded bits are produced by the sign extension, we also
1772      // demand the input sign bit.
1773      APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt) & Mask;
1774      if (HighBits.getBoolValue())
1775        InDemandedMask |= APInt::getSignBit(BitWidth);
1776
1777      ComputeMaskedBits(Op.getOperand(0), InDemandedMask, KnownZero, KnownOne,
1778                        Depth+1);
1779      assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1780      KnownZero = KnownZero.lshr(ShAmt);
1781      KnownOne  = KnownOne.lshr(ShAmt);
1782
1783      // Handle the sign bits.
1784      APInt SignBit = APInt::getSignBit(BitWidth);
1785      SignBit = SignBit.lshr(ShAmt);  // Adjust to where it is now in the mask.
1786
1787      if (KnownZero.intersects(SignBit)) {
1788        KnownZero |= HighBits;  // New bits are known zero.
1789      } else if (KnownOne.intersects(SignBit)) {
1790        KnownOne  |= HighBits;  // New bits are known one.
1791      }
1792    }
1793    return;
1794  case ISD::SIGN_EXTEND_INREG: {
1795    EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1796    unsigned EBits = EVT.getScalarType().getSizeInBits();
1797
1798    // Sign extension.  Compute the demanded bits in the result that are not
1799    // present in the input.
1800    APInt NewBits = APInt::getHighBitsSet(BitWidth, BitWidth - EBits) & Mask;
1801
1802    APInt InSignBit = APInt::getSignBit(EBits);
1803    APInt InputDemandedBits = Mask & APInt::getLowBitsSet(BitWidth, EBits);
1804
1805    // If the sign extended bits are demanded, we know that the sign
1806    // bit is demanded.
1807    InSignBit = InSignBit.zext(BitWidth);
1808    if (NewBits.getBoolValue())
1809      InputDemandedBits |= InSignBit;
1810
1811    ComputeMaskedBits(Op.getOperand(0), InputDemandedBits,
1812                      KnownZero, KnownOne, Depth+1);
1813    assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1814
1815    // If the sign bit of the input is known set or clear, then we know the
1816    // top bits of the result.
1817    if (KnownZero.intersects(InSignBit)) {         // Input sign bit known clear
1818      KnownZero |= NewBits;
1819      KnownOne  &= ~NewBits;
1820    } else if (KnownOne.intersects(InSignBit)) {   // Input sign bit known set
1821      KnownOne  |= NewBits;
1822      KnownZero &= ~NewBits;
1823    } else {                              // Input sign bit unknown
1824      KnownZero &= ~NewBits;
1825      KnownOne  &= ~NewBits;
1826    }
1827    return;
1828  }
1829  case ISD::CTTZ:
1830  case ISD::CTLZ:
1831  case ISD::CTPOP: {
1832    unsigned LowBits = Log2_32(BitWidth)+1;
1833    KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - LowBits);
1834    KnownOne.clearAllBits();
1835    return;
1836  }
1837  case ISD::LOAD: {
1838    if (ISD::isZEXTLoad(Op.getNode())) {
1839      LoadSDNode *LD = cast<LoadSDNode>(Op);
1840      EVT VT = LD->getMemoryVT();
1841      unsigned MemBits = VT.getScalarType().getSizeInBits();
1842      KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - MemBits) & Mask;
1843    }
1844    return;
1845  }
1846  case ISD::ZERO_EXTEND: {
1847    EVT InVT = Op.getOperand(0).getValueType();
1848    unsigned InBits = InVT.getScalarType().getSizeInBits();
1849    APInt NewBits   = APInt::getHighBitsSet(BitWidth, BitWidth - InBits) & Mask;
1850    APInt InMask    = Mask.trunc(InBits);
1851    KnownZero = KnownZero.trunc(InBits);
1852    KnownOne = KnownOne.trunc(InBits);
1853    ComputeMaskedBits(Op.getOperand(0), InMask, KnownZero, KnownOne, Depth+1);
1854    KnownZero = KnownZero.zext(BitWidth);
1855    KnownOne = KnownOne.zext(BitWidth);
1856    KnownZero |= NewBits;
1857    return;
1858  }
1859  case ISD::SIGN_EXTEND: {
1860    EVT InVT = Op.getOperand(0).getValueType();
1861    unsigned InBits = InVT.getScalarType().getSizeInBits();
1862    APInt InSignBit = APInt::getSignBit(InBits);
1863    APInt NewBits   = APInt::getHighBitsSet(BitWidth, BitWidth - InBits) & Mask;
1864    APInt InMask = Mask.trunc(InBits);
1865
1866    // If any of the sign extended bits are demanded, we know that the sign
1867    // bit is demanded. Temporarily set this bit in the mask for our callee.
1868    if (NewBits.getBoolValue())
1869      InMask |= InSignBit;
1870
1871    KnownZero = KnownZero.trunc(InBits);
1872    KnownOne = KnownOne.trunc(InBits);
1873    ComputeMaskedBits(Op.getOperand(0), InMask, KnownZero, KnownOne, Depth+1);
1874
1875    // Note if the sign bit is known to be zero or one.
1876    bool SignBitKnownZero = KnownZero.isNegative();
1877    bool SignBitKnownOne  = KnownOne.isNegative();
1878    assert(!(SignBitKnownZero && SignBitKnownOne) &&
1879           "Sign bit can't be known to be both zero and one!");
1880
1881    // If the sign bit wasn't actually demanded by our caller, we don't
1882    // want it set in the KnownZero and KnownOne result values. Reset the
1883    // mask and reapply it to the result values.
1884    InMask = Mask.trunc(InBits);
1885    KnownZero &= InMask;
1886    KnownOne  &= InMask;
1887
1888    KnownZero = KnownZero.zext(BitWidth);
1889    KnownOne = KnownOne.zext(BitWidth);
1890
1891    // If the sign bit is known zero or one, the top bits match.
1892    if (SignBitKnownZero)
1893      KnownZero |= NewBits;
1894    else if (SignBitKnownOne)
1895      KnownOne  |= NewBits;
1896    return;
1897  }
1898  case ISD::ANY_EXTEND: {
1899    EVT InVT = Op.getOperand(0).getValueType();
1900    unsigned InBits = InVT.getScalarType().getSizeInBits();
1901    APInt InMask = Mask.trunc(InBits);
1902    KnownZero = KnownZero.trunc(InBits);
1903    KnownOne = KnownOne.trunc(InBits);
1904    ComputeMaskedBits(Op.getOperand(0), InMask, KnownZero, KnownOne, Depth+1);
1905    KnownZero = KnownZero.zext(BitWidth);
1906    KnownOne = KnownOne.zext(BitWidth);
1907    return;
1908  }
1909  case ISD::TRUNCATE: {
1910    EVT InVT = Op.getOperand(0).getValueType();
1911    unsigned InBits = InVT.getScalarType().getSizeInBits();
1912    APInt InMask = Mask.zext(InBits);
1913    KnownZero = KnownZero.zext(InBits);
1914    KnownOne = KnownOne.zext(InBits);
1915    ComputeMaskedBits(Op.getOperand(0), InMask, KnownZero, KnownOne, Depth+1);
1916    assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1917    KnownZero = KnownZero.trunc(BitWidth);
1918    KnownOne = KnownOne.trunc(BitWidth);
1919    break;
1920  }
1921  case ISD::AssertZext: {
1922    EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1923    APInt InMask = APInt::getLowBitsSet(BitWidth, VT.getSizeInBits());
1924    ComputeMaskedBits(Op.getOperand(0), Mask & InMask, KnownZero,
1925                      KnownOne, Depth+1);
1926    KnownZero |= (~InMask) & Mask;
1927    return;
1928  }
1929  case ISD::FGETSIGN:
1930    // All bits are zero except the low bit.
1931    KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - 1);
1932    return;
1933
1934  case ISD::SUB: {
1935    if (ConstantSDNode *CLHS = dyn_cast<ConstantSDNode>(Op.getOperand(0))) {
1936      // We know that the top bits of C-X are clear if X contains less bits
1937      // than C (i.e. no wrap-around can happen).  For example, 20-X is
1938      // positive if we can prove that X is >= 0 and < 16.
1939      if (CLHS->getAPIntValue().isNonNegative()) {
1940        unsigned NLZ = (CLHS->getAPIntValue()+1).countLeadingZeros();
1941        // NLZ can't be BitWidth with no sign bit
1942        APInt MaskV = APInt::getHighBitsSet(BitWidth, NLZ+1);
1943        ComputeMaskedBits(Op.getOperand(1), MaskV, KnownZero2, KnownOne2,
1944                          Depth+1);
1945
1946        // If all of the MaskV bits are known to be zero, then we know the
1947        // output top bits are zero, because we now know that the output is
1948        // from [0-C].
1949        if ((KnownZero2 & MaskV) == MaskV) {
1950          unsigned NLZ2 = CLHS->getAPIntValue().countLeadingZeros();
1951          // Top bits known zero.
1952          KnownZero = APInt::getHighBitsSet(BitWidth, NLZ2) & Mask;
1953        }
1954      }
1955    }
1956  }
1957  // fall through
1958  case ISD::ADD:
1959  case ISD::ADDE: {
1960    // Output known-0 bits are known if clear or set in both the low clear bits
1961    // common to both LHS & RHS.  For example, 8+(X<<3) is known to have the
1962    // low 3 bits clear.
1963    APInt Mask2 = APInt::getLowBitsSet(BitWidth,
1964                                       BitWidth - Mask.countLeadingZeros());
1965    ComputeMaskedBits(Op.getOperand(0), Mask2, KnownZero2, KnownOne2, Depth+1);
1966    assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1967    unsigned KnownZeroOut = KnownZero2.countTrailingOnes();
1968
1969    ComputeMaskedBits(Op.getOperand(1), Mask2, KnownZero2, KnownOne2, Depth+1);
1970    assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1971    KnownZeroOut = std::min(KnownZeroOut,
1972                            KnownZero2.countTrailingOnes());
1973
1974    if (Op.getOpcode() == ISD::ADD) {
1975      KnownZero |= APInt::getLowBitsSet(BitWidth, KnownZeroOut);
1976      return;
1977    }
1978
1979    // With ADDE, a carry bit may be added in, so we can only use this
1980    // information if we know (at least) that the low two bits are clear.  We
1981    // then return to the caller that the low bit is unknown but that other bits
1982    // are known zero.
1983    if (KnownZeroOut >= 2) // ADDE
1984      KnownZero |= APInt::getBitsSet(BitWidth, 1, KnownZeroOut);
1985    return;
1986  }
1987  case ISD::SREM:
1988    if (ConstantSDNode *Rem = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1989      const APInt &RA = Rem->getAPIntValue().abs();
1990      if (RA.isPowerOf2()) {
1991        APInt LowBits = RA - 1;
1992        APInt Mask2 = LowBits | APInt::getSignBit(BitWidth);
1993        ComputeMaskedBits(Op.getOperand(0), Mask2,KnownZero2,KnownOne2,Depth+1);
1994
1995        // The low bits of the first operand are unchanged by the srem.
1996        KnownZero = KnownZero2 & LowBits;
1997        KnownOne = KnownOne2 & LowBits;
1998
1999        // If the first operand is non-negative or has all low bits zero, then
2000        // the upper bits are all zero.
2001        if (KnownZero2[BitWidth-1] || ((KnownZero2 & LowBits) == LowBits))
2002          KnownZero |= ~LowBits;
2003
2004        // If the first operand is negative and not all low bits are zero, then
2005        // the upper bits are all one.
2006        if (KnownOne2[BitWidth-1] && ((KnownOne2 & LowBits) != 0))
2007          KnownOne |= ~LowBits;
2008
2009        KnownZero &= Mask;
2010        KnownOne &= Mask;
2011
2012        assert((KnownZero & KnownOne) == 0&&"Bits known to be one AND zero?");
2013      }
2014    }
2015    return;
2016  case ISD::UREM: {
2017    if (ConstantSDNode *Rem = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
2018      const APInt &RA = Rem->getAPIntValue();
2019      if (RA.isPowerOf2()) {
2020        APInt LowBits = (RA - 1);
2021        APInt Mask2 = LowBits & Mask;
2022        KnownZero |= ~LowBits & Mask;
2023        ComputeMaskedBits(Op.getOperand(0), Mask2, KnownZero, KnownOne,Depth+1);
2024        assert((KnownZero & KnownOne) == 0&&"Bits known to be one AND zero?");
2025        break;
2026      }
2027    }
2028
2029    // Since the result is less than or equal to either operand, any leading
2030    // zero bits in either operand must also exist in the result.
2031    APInt AllOnes = APInt::getAllOnesValue(BitWidth);
2032    ComputeMaskedBits(Op.getOperand(0), AllOnes, KnownZero, KnownOne,
2033                      Depth+1);
2034    ComputeMaskedBits(Op.getOperand(1), AllOnes, KnownZero2, KnownOne2,
2035                      Depth+1);
2036
2037    uint32_t Leaders = std::max(KnownZero.countLeadingOnes(),
2038                                KnownZero2.countLeadingOnes());
2039    KnownOne.clearAllBits();
2040    KnownZero = APInt::getHighBitsSet(BitWidth, Leaders) & Mask;
2041    return;
2042  }
2043  default:
2044    // Allow the target to implement this method for its nodes.
2045    if (Op.getOpcode() >= ISD::BUILTIN_OP_END) {
2046  case ISD::INTRINSIC_WO_CHAIN:
2047  case ISD::INTRINSIC_W_CHAIN:
2048  case ISD::INTRINSIC_VOID:
2049      TLI.computeMaskedBitsForTargetNode(Op, Mask, KnownZero, KnownOne, *this,
2050                                         Depth);
2051    }
2052    return;
2053  }
2054}
2055
2056/// ComputeNumSignBits - Return the number of times the sign bit of the
2057/// register is replicated into the other bits.  We know that at least 1 bit
2058/// is always equal to the sign bit (itself), but other cases can give us
2059/// information.  For example, immediately after an "SRA X, 2", we know that
2060/// the top 3 bits are all equal to each other, so we return 3.
2061unsigned SelectionDAG::ComputeNumSignBits(SDValue Op, unsigned Depth) const{
2062  EVT VT = Op.getValueType();
2063  assert(VT.isInteger() && "Invalid VT!");
2064  unsigned VTBits = VT.getScalarType().getSizeInBits();
2065  unsigned Tmp, Tmp2;
2066  unsigned FirstAnswer = 1;
2067
2068  if (Depth == 6)
2069    return 1;  // Limit search depth.
2070
2071  switch (Op.getOpcode()) {
2072  default: break;
2073  case ISD::AssertSext:
2074    Tmp = cast<VTSDNode>(Op.getOperand(1))->getVT().getSizeInBits();
2075    return VTBits-Tmp+1;
2076  case ISD::AssertZext:
2077    Tmp = cast<VTSDNode>(Op.getOperand(1))->getVT().getSizeInBits();
2078    return VTBits-Tmp;
2079
2080  case ISD::Constant: {
2081    const APInt &Val = cast<ConstantSDNode>(Op)->getAPIntValue();
2082    // If negative, return # leading ones.
2083    if (Val.isNegative())
2084      return Val.countLeadingOnes();
2085
2086    // Return # leading zeros.
2087    return Val.countLeadingZeros();
2088  }
2089
2090  case ISD::SIGN_EXTEND:
2091    Tmp = VTBits-Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
2092    return ComputeNumSignBits(Op.getOperand(0), Depth+1) + Tmp;
2093
2094  case ISD::SIGN_EXTEND_INREG:
2095    // Max of the input and what this extends.
2096    Tmp =
2097      cast<VTSDNode>(Op.getOperand(1))->getVT().getScalarType().getSizeInBits();
2098    Tmp = VTBits-Tmp+1;
2099
2100    Tmp2 = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2101    return std::max(Tmp, Tmp2);
2102
2103  case ISD::SRA:
2104    Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2105    // SRA X, C   -> adds C sign bits.
2106    if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
2107      Tmp += C->getZExtValue();
2108      if (Tmp > VTBits) Tmp = VTBits;
2109    }
2110    return Tmp;
2111  case ISD::SHL:
2112    if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
2113      // shl destroys sign bits.
2114      Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2115      if (C->getZExtValue() >= VTBits ||      // Bad shift.
2116          C->getZExtValue() >= Tmp) break;    // Shifted all sign bits out.
2117      return Tmp - C->getZExtValue();
2118    }
2119    break;
2120  case ISD::AND:
2121  case ISD::OR:
2122  case ISD::XOR:    // NOT is handled here.
2123    // Logical binary ops preserve the number of sign bits at the worst.
2124    Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2125    if (Tmp != 1) {
2126      Tmp2 = ComputeNumSignBits(Op.getOperand(1), Depth+1);
2127      FirstAnswer = std::min(Tmp, Tmp2);
2128      // We computed what we know about the sign bits as our first
2129      // answer. Now proceed to the generic code that uses
2130      // ComputeMaskedBits, and pick whichever answer is better.
2131    }
2132    break;
2133
2134  case ISD::SELECT:
2135    Tmp = ComputeNumSignBits(Op.getOperand(1), Depth+1);
2136    if (Tmp == 1) return 1;  // Early out.
2137    Tmp2 = ComputeNumSignBits(Op.getOperand(2), Depth+1);
2138    return std::min(Tmp, Tmp2);
2139
2140  case ISD::SADDO:
2141  case ISD::UADDO:
2142  case ISD::SSUBO:
2143  case ISD::USUBO:
2144  case ISD::SMULO:
2145  case ISD::UMULO:
2146    if (Op.getResNo() != 1)
2147      break;
2148    // The boolean result conforms to getBooleanContents.  Fall through.
2149  case ISD::SETCC:
2150    // If setcc returns 0/-1, all bits are sign bits.
2151    if (TLI.getBooleanContents() ==
2152        TargetLowering::ZeroOrNegativeOneBooleanContent)
2153      return VTBits;
2154    break;
2155  case ISD::ROTL:
2156  case ISD::ROTR:
2157    if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
2158      unsigned RotAmt = C->getZExtValue() & (VTBits-1);
2159
2160      // Handle rotate right by N like a rotate left by 32-N.
2161      if (Op.getOpcode() == ISD::ROTR)
2162        RotAmt = (VTBits-RotAmt) & (VTBits-1);
2163
2164      // If we aren't rotating out all of the known-in sign bits, return the
2165      // number that are left.  This handles rotl(sext(x), 1) for example.
2166      Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2167      if (Tmp > RotAmt+1) return Tmp-RotAmt;
2168    }
2169    break;
2170  case ISD::ADD:
2171    // Add can have at most one carry bit.  Thus we know that the output
2172    // is, at worst, one more bit than the inputs.
2173    Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2174    if (Tmp == 1) return 1;  // Early out.
2175
2176    // Special case decrementing a value (ADD X, -1):
2177    if (ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(Op.getOperand(1)))
2178      if (CRHS->isAllOnesValue()) {
2179        APInt KnownZero, KnownOne;
2180        APInt Mask = APInt::getAllOnesValue(VTBits);
2181        ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
2182
2183        // If the input is known to be 0 or 1, the output is 0/-1, which is all
2184        // sign bits set.
2185        if ((KnownZero | APInt(VTBits, 1)) == Mask)
2186          return VTBits;
2187
2188        // If we are subtracting one from a positive number, there is no carry
2189        // out of the result.
2190        if (KnownZero.isNegative())
2191          return Tmp;
2192      }
2193
2194    Tmp2 = ComputeNumSignBits(Op.getOperand(1), Depth+1);
2195    if (Tmp2 == 1) return 1;
2196      return std::min(Tmp, Tmp2)-1;
2197    break;
2198
2199  case ISD::SUB:
2200    Tmp2 = ComputeNumSignBits(Op.getOperand(1), Depth+1);
2201    if (Tmp2 == 1) return 1;
2202
2203    // Handle NEG.
2204    if (ConstantSDNode *CLHS = dyn_cast<ConstantSDNode>(Op.getOperand(0)))
2205      if (CLHS->isNullValue()) {
2206        APInt KnownZero, KnownOne;
2207        APInt Mask = APInt::getAllOnesValue(VTBits);
2208        ComputeMaskedBits(Op.getOperand(1), Mask, KnownZero, KnownOne, Depth+1);
2209        // If the input is known to be 0 or 1, the output is 0/-1, which is all
2210        // sign bits set.
2211        if ((KnownZero | APInt(VTBits, 1)) == Mask)
2212          return VTBits;
2213
2214        // If the input is known to be positive (the sign bit is known clear),
2215        // the output of the NEG has the same number of sign bits as the input.
2216        if (KnownZero.isNegative())
2217          return Tmp2;
2218
2219        // Otherwise, we treat this like a SUB.
2220      }
2221
2222    // Sub can have at most one carry bit.  Thus we know that the output
2223    // is, at worst, one more bit than the inputs.
2224    Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2225    if (Tmp == 1) return 1;  // Early out.
2226      return std::min(Tmp, Tmp2)-1;
2227    break;
2228  case ISD::TRUNCATE:
2229    // FIXME: it's tricky to do anything useful for this, but it is an important
2230    // case for targets like X86.
2231    break;
2232  }
2233
2234  // Handle LOADX separately here. EXTLOAD case will fallthrough.
2235  if (Op.getOpcode() == ISD::LOAD) {
2236    LoadSDNode *LD = cast<LoadSDNode>(Op);
2237    unsigned ExtType = LD->getExtensionType();
2238    switch (ExtType) {
2239    default: break;
2240    case ISD::SEXTLOAD:    // '17' bits known
2241      Tmp = LD->getMemoryVT().getScalarType().getSizeInBits();
2242      return VTBits-Tmp+1;
2243    case ISD::ZEXTLOAD:    // '16' bits known
2244      Tmp = LD->getMemoryVT().getScalarType().getSizeInBits();
2245      return VTBits-Tmp;
2246    }
2247  }
2248
2249  // Allow the target to implement this method for its nodes.
2250  if (Op.getOpcode() >= ISD::BUILTIN_OP_END ||
2251      Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
2252      Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
2253      Op.getOpcode() == ISD::INTRINSIC_VOID) {
2254    unsigned NumBits = TLI.ComputeNumSignBitsForTargetNode(Op, Depth);
2255    if (NumBits > 1) FirstAnswer = std::max(FirstAnswer, NumBits);
2256  }
2257
2258  // Finally, if we can prove that the top bits of the result are 0's or 1's,
2259  // use this information.
2260  APInt KnownZero, KnownOne;
2261  APInt Mask = APInt::getAllOnesValue(VTBits);
2262  ComputeMaskedBits(Op, Mask, KnownZero, KnownOne, Depth);
2263
2264  if (KnownZero.isNegative()) {        // sign bit is 0
2265    Mask = KnownZero;
2266  } else if (KnownOne.isNegative()) {  // sign bit is 1;
2267    Mask = KnownOne;
2268  } else {
2269    // Nothing known.
2270    return FirstAnswer;
2271  }
2272
2273  // Okay, we know that the sign bit in Mask is set.  Use CLZ to determine
2274  // the number of identical bits in the top of the input value.
2275  Mask = ~Mask;
2276  Mask <<= Mask.getBitWidth()-VTBits;
2277  // Return # leading zeros.  We use 'min' here in case Val was zero before
2278  // shifting.  We don't want to return '64' as for an i32 "0".
2279  return std::max(FirstAnswer, std::min(VTBits, Mask.countLeadingZeros()));
2280}
2281
2282bool SelectionDAG::isKnownNeverNaN(SDValue Op) const {
2283  // If we're told that NaNs won't happen, assume they won't.
2284  if (NoNaNsFPMath)
2285    return true;
2286
2287  // If the value is a constant, we can obviously see if it is a NaN or not.
2288  if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Op))
2289    return !C->getValueAPF().isNaN();
2290
2291  // TODO: Recognize more cases here.
2292
2293  return false;
2294}
2295
2296bool SelectionDAG::isKnownNeverZero(SDValue Op) const {
2297  // If the value is a constant, we can obviously see if it is a zero or not.
2298  if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Op))
2299    return !C->isZero();
2300
2301  // TODO: Recognize more cases here.
2302
2303  return false;
2304}
2305
2306bool SelectionDAG::isEqualTo(SDValue A, SDValue B) const {
2307  // Check the obvious case.
2308  if (A == B) return true;
2309
2310  // For for negative and positive zero.
2311  if (const ConstantFPSDNode *CA = dyn_cast<ConstantFPSDNode>(A))
2312    if (const ConstantFPSDNode *CB = dyn_cast<ConstantFPSDNode>(B))
2313      if (CA->isZero() && CB->isZero()) return true;
2314
2315  // Otherwise they may not be equal.
2316  return false;
2317}
2318
2319bool SelectionDAG::isVerifiedDebugInfoDesc(SDValue Op) const {
2320  GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2321  if (!GA) return false;
2322  if (GA->getOffset() != 0) return false;
2323  const GlobalVariable *GV = dyn_cast<GlobalVariable>(GA->getGlobal());
2324  if (!GV) return false;
2325  return MF->getMMI().hasDebugInfo();
2326}
2327
2328
2329/// getNode - Gets or creates the specified node.
2330///
2331SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT) {
2332  FoldingSetNodeID ID;
2333  AddNodeIDNode(ID, Opcode, getVTList(VT), 0, 0);
2334  void *IP = 0;
2335  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
2336    return SDValue(E, 0);
2337
2338  SDNode *N = new (NodeAllocator) SDNode(Opcode, DL, getVTList(VT));
2339  CSEMap.InsertNode(N, IP);
2340
2341  AllNodes.push_back(N);
2342#ifndef NDEBUG
2343  VerifySDNode(N);
2344#endif
2345  return SDValue(N, 0);
2346}
2347
2348SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL,
2349                              EVT VT, SDValue Operand) {
2350  // Constant fold unary operations with an integer constant operand.
2351  if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Operand.getNode())) {
2352    const APInt &Val = C->getAPIntValue();
2353    switch (Opcode) {
2354    default: break;
2355    case ISD::SIGN_EXTEND:
2356      return getConstant(Val.sextOrTrunc(VT.getSizeInBits()), VT);
2357    case ISD::ANY_EXTEND:
2358    case ISD::ZERO_EXTEND:
2359    case ISD::TRUNCATE:
2360      return getConstant(Val.zextOrTrunc(VT.getSizeInBits()), VT);
2361    case ISD::UINT_TO_FP:
2362    case ISD::SINT_TO_FP: {
2363      // No compile time operations on ppcf128.
2364      if (VT == MVT::ppcf128) break;
2365      APFloat apf(APInt::getNullValue(VT.getSizeInBits()));
2366      (void)apf.convertFromAPInt(Val,
2367                                 Opcode==ISD::SINT_TO_FP,
2368                                 APFloat::rmNearestTiesToEven);
2369      return getConstantFP(apf, VT);
2370    }
2371    case ISD::BITCAST:
2372      if (VT == MVT::f32 && C->getValueType(0) == MVT::i32)
2373        return getConstantFP(Val.bitsToFloat(), VT);
2374      else if (VT == MVT::f64 && C->getValueType(0) == MVT::i64)
2375        return getConstantFP(Val.bitsToDouble(), VT);
2376      break;
2377    case ISD::BSWAP:
2378      return getConstant(Val.byteSwap(), VT);
2379    case ISD::CTPOP:
2380      return getConstant(Val.countPopulation(), VT);
2381    case ISD::CTLZ:
2382      return getConstant(Val.countLeadingZeros(), VT);
2383    case ISD::CTTZ:
2384      return getConstant(Val.countTrailingZeros(), VT);
2385    }
2386  }
2387
2388  // Constant fold unary operations with a floating point constant operand.
2389  if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Operand.getNode())) {
2390    APFloat V = C->getValueAPF();    // make copy
2391    if (VT != MVT::ppcf128 && Operand.getValueType() != MVT::ppcf128) {
2392      switch (Opcode) {
2393      case ISD::FNEG:
2394        V.changeSign();
2395        return getConstantFP(V, VT);
2396      case ISD::FABS:
2397        V.clearSign();
2398        return getConstantFP(V, VT);
2399      case ISD::FP_ROUND:
2400      case ISD::FP_EXTEND: {
2401        bool ignored;
2402        // This can return overflow, underflow, or inexact; we don't care.
2403        // FIXME need to be more flexible about rounding mode.
2404        (void)V.convert(*EVTToAPFloatSemantics(VT),
2405                        APFloat::rmNearestTiesToEven, &ignored);
2406        return getConstantFP(V, VT);
2407      }
2408      case ISD::FP_TO_SINT:
2409      case ISD::FP_TO_UINT: {
2410        integerPart x[2];
2411        bool ignored;
2412        assert(integerPartWidth >= 64);
2413        // FIXME need to be more flexible about rounding mode.
2414        APFloat::opStatus s = V.convertToInteger(x, VT.getSizeInBits(),
2415                              Opcode==ISD::FP_TO_SINT,
2416                              APFloat::rmTowardZero, &ignored);
2417        if (s==APFloat::opInvalidOp)     // inexact is OK, in fact usual
2418          break;
2419        APInt api(VT.getSizeInBits(), 2, x);
2420        return getConstant(api, VT);
2421      }
2422      case ISD::BITCAST:
2423        if (VT == MVT::i32 && C->getValueType(0) == MVT::f32)
2424          return getConstant((uint32_t)V.bitcastToAPInt().getZExtValue(), VT);
2425        else if (VT == MVT::i64 && C->getValueType(0) == MVT::f64)
2426          return getConstant(V.bitcastToAPInt().getZExtValue(), VT);
2427        break;
2428      }
2429    }
2430  }
2431
2432  unsigned OpOpcode = Operand.getNode()->getOpcode();
2433  switch (Opcode) {
2434  case ISD::TokenFactor:
2435  case ISD::MERGE_VALUES:
2436  case ISD::CONCAT_VECTORS:
2437    return Operand;         // Factor, merge or concat of one node?  No need.
2438  case ISD::FP_ROUND: llvm_unreachable("Invalid method to make FP_ROUND node");
2439  case ISD::FP_EXTEND:
2440    assert(VT.isFloatingPoint() &&
2441           Operand.getValueType().isFloatingPoint() && "Invalid FP cast!");
2442    if (Operand.getValueType() == VT) return Operand;  // noop conversion.
2443    assert((!VT.isVector() ||
2444            VT.getVectorNumElements() ==
2445            Operand.getValueType().getVectorNumElements()) &&
2446           "Vector element count mismatch!");
2447    if (Operand.getOpcode() == ISD::UNDEF)
2448      return getUNDEF(VT);
2449    break;
2450  case ISD::SIGN_EXTEND:
2451    assert(VT.isInteger() && Operand.getValueType().isInteger() &&
2452           "Invalid SIGN_EXTEND!");
2453    if (Operand.getValueType() == VT) return Operand;   // noop extension
2454    assert(Operand.getValueType().getScalarType().bitsLT(VT.getScalarType()) &&
2455           "Invalid sext node, dst < src!");
2456    assert((!VT.isVector() ||
2457            VT.getVectorNumElements() ==
2458            Operand.getValueType().getVectorNumElements()) &&
2459           "Vector element count mismatch!");
2460    if (OpOpcode == ISD::SIGN_EXTEND || OpOpcode == ISD::ZERO_EXTEND)
2461      return getNode(OpOpcode, DL, VT, Operand.getNode()->getOperand(0));
2462    break;
2463  case ISD::ZERO_EXTEND:
2464    assert(VT.isInteger() && Operand.getValueType().isInteger() &&
2465           "Invalid ZERO_EXTEND!");
2466    if (Operand.getValueType() == VT) return Operand;   // noop extension
2467    assert(Operand.getValueType().getScalarType().bitsLT(VT.getScalarType()) &&
2468           "Invalid zext node, dst < src!");
2469    assert((!VT.isVector() ||
2470            VT.getVectorNumElements() ==
2471            Operand.getValueType().getVectorNumElements()) &&
2472           "Vector element count mismatch!");
2473    if (OpOpcode == ISD::ZERO_EXTEND)   // (zext (zext x)) -> (zext x)
2474      return getNode(ISD::ZERO_EXTEND, DL, VT,
2475                     Operand.getNode()->getOperand(0));
2476    break;
2477  case ISD::ANY_EXTEND:
2478    assert(VT.isInteger() && Operand.getValueType().isInteger() &&
2479           "Invalid ANY_EXTEND!");
2480    if (Operand.getValueType() == VT) return Operand;   // noop extension
2481    assert(Operand.getValueType().getScalarType().bitsLT(VT.getScalarType()) &&
2482           "Invalid anyext node, dst < src!");
2483    assert((!VT.isVector() ||
2484            VT.getVectorNumElements() ==
2485            Operand.getValueType().getVectorNumElements()) &&
2486           "Vector element count mismatch!");
2487
2488    if (OpOpcode == ISD::ZERO_EXTEND || OpOpcode == ISD::SIGN_EXTEND ||
2489        OpOpcode == ISD::ANY_EXTEND)
2490      // (ext (zext x)) -> (zext x)  and  (ext (sext x)) -> (sext x)
2491      return getNode(OpOpcode, DL, VT, Operand.getNode()->getOperand(0));
2492
2493    // (ext (trunx x)) -> x
2494    if (OpOpcode == ISD::TRUNCATE) {
2495      SDValue OpOp = Operand.getNode()->getOperand(0);
2496      if (OpOp.getValueType() == VT)
2497        return OpOp;
2498    }
2499    break;
2500  case ISD::TRUNCATE:
2501    assert(VT.isInteger() && Operand.getValueType().isInteger() &&
2502           "Invalid TRUNCATE!");
2503    if (Operand.getValueType() == VT) return Operand;   // noop truncate
2504    assert(Operand.getValueType().getScalarType().bitsGT(VT.getScalarType()) &&
2505           "Invalid truncate node, src < dst!");
2506    assert((!VT.isVector() ||
2507            VT.getVectorNumElements() ==
2508            Operand.getValueType().getVectorNumElements()) &&
2509           "Vector element count mismatch!");
2510    if (OpOpcode == ISD::TRUNCATE)
2511      return getNode(ISD::TRUNCATE, DL, VT, Operand.getNode()->getOperand(0));
2512    else if (OpOpcode == ISD::ZERO_EXTEND || OpOpcode == ISD::SIGN_EXTEND ||
2513             OpOpcode == ISD::ANY_EXTEND) {
2514      // If the source is smaller than the dest, we still need an extend.
2515      if (Operand.getNode()->getOperand(0).getValueType().getScalarType()
2516            .bitsLT(VT.getScalarType()))
2517        return getNode(OpOpcode, DL, VT, Operand.getNode()->getOperand(0));
2518      else if (Operand.getNode()->getOperand(0).getValueType().bitsGT(VT))
2519        return getNode(ISD::TRUNCATE, DL, VT, Operand.getNode()->getOperand(0));
2520      else
2521        return Operand.getNode()->getOperand(0);
2522    }
2523    break;
2524  case ISD::BITCAST:
2525    // Basic sanity checking.
2526    assert(VT.getSizeInBits() == Operand.getValueType().getSizeInBits()
2527           && "Cannot BITCAST between types of different sizes!");
2528    if (VT == Operand.getValueType()) return Operand;  // noop conversion.
2529    if (OpOpcode == ISD::BITCAST)  // bitconv(bitconv(x)) -> bitconv(x)
2530      return getNode(ISD::BITCAST, DL, VT, Operand.getOperand(0));
2531    if (OpOpcode == ISD::UNDEF)
2532      return getUNDEF(VT);
2533    break;
2534  case ISD::SCALAR_TO_VECTOR:
2535    assert(VT.isVector() && !Operand.getValueType().isVector() &&
2536           (VT.getVectorElementType() == Operand.getValueType() ||
2537            (VT.getVectorElementType().isInteger() &&
2538             Operand.getValueType().isInteger() &&
2539             VT.getVectorElementType().bitsLE(Operand.getValueType()))) &&
2540           "Illegal SCALAR_TO_VECTOR node!");
2541    if (OpOpcode == ISD::UNDEF)
2542      return getUNDEF(VT);
2543    // scalar_to_vector(extract_vector_elt V, 0) -> V, top bits are undefined.
2544    if (OpOpcode == ISD::EXTRACT_VECTOR_ELT &&
2545        isa<ConstantSDNode>(Operand.getOperand(1)) &&
2546        Operand.getConstantOperandVal(1) == 0 &&
2547        Operand.getOperand(0).getValueType() == VT)
2548      return Operand.getOperand(0);
2549    break;
2550  case ISD::FNEG:
2551    // -(X-Y) -> (Y-X) is unsafe because when X==Y, -0.0 != +0.0
2552    if (UnsafeFPMath && OpOpcode == ISD::FSUB)
2553      return getNode(ISD::FSUB, DL, VT, Operand.getNode()->getOperand(1),
2554                     Operand.getNode()->getOperand(0));
2555    if (OpOpcode == ISD::FNEG)  // --X -> X
2556      return Operand.getNode()->getOperand(0);
2557    break;
2558  case ISD::FABS:
2559    if (OpOpcode == ISD::FNEG)  // abs(-X) -> abs(X)
2560      return getNode(ISD::FABS, DL, VT, Operand.getNode()->getOperand(0));
2561    break;
2562  }
2563
2564  SDNode *N;
2565  SDVTList VTs = getVTList(VT);
2566  if (VT != MVT::Glue) { // Don't CSE flag producing nodes
2567    FoldingSetNodeID ID;
2568    SDValue Ops[1] = { Operand };
2569    AddNodeIDNode(ID, Opcode, VTs, Ops, 1);
2570    void *IP = 0;
2571    if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
2572      return SDValue(E, 0);
2573
2574    N = new (NodeAllocator) UnarySDNode(Opcode, DL, VTs, Operand);
2575    CSEMap.InsertNode(N, IP);
2576  } else {
2577    N = new (NodeAllocator) UnarySDNode(Opcode, DL, VTs, Operand);
2578  }
2579
2580  AllNodes.push_back(N);
2581#ifndef NDEBUG
2582  VerifySDNode(N);
2583#endif
2584  return SDValue(N, 0);
2585}
2586
2587SDValue SelectionDAG::FoldConstantArithmetic(unsigned Opcode,
2588                                             EVT VT,
2589                                             ConstantSDNode *Cst1,
2590                                             ConstantSDNode *Cst2) {
2591  const APInt &C1 = Cst1->getAPIntValue(), &C2 = Cst2->getAPIntValue();
2592
2593  switch (Opcode) {
2594  case ISD::ADD:  return getConstant(C1 + C2, VT);
2595  case ISD::SUB:  return getConstant(C1 - C2, VT);
2596  case ISD::MUL:  return getConstant(C1 * C2, VT);
2597  case ISD::UDIV:
2598    if (C2.getBoolValue()) return getConstant(C1.udiv(C2), VT);
2599    break;
2600  case ISD::UREM:
2601    if (C2.getBoolValue()) return getConstant(C1.urem(C2), VT);
2602    break;
2603  case ISD::SDIV:
2604    if (C2.getBoolValue()) return getConstant(C1.sdiv(C2), VT);
2605    break;
2606  case ISD::SREM:
2607    if (C2.getBoolValue()) return getConstant(C1.srem(C2), VT);
2608    break;
2609  case ISD::AND:  return getConstant(C1 & C2, VT);
2610  case ISD::OR:   return getConstant(C1 | C2, VT);
2611  case ISD::XOR:  return getConstant(C1 ^ C2, VT);
2612  case ISD::SHL:  return getConstant(C1 << C2, VT);
2613  case ISD::SRL:  return getConstant(C1.lshr(C2), VT);
2614  case ISD::SRA:  return getConstant(C1.ashr(C2), VT);
2615  case ISD::ROTL: return getConstant(C1.rotl(C2), VT);
2616  case ISD::ROTR: return getConstant(C1.rotr(C2), VT);
2617  default: break;
2618  }
2619
2620  return SDValue();
2621}
2622
2623SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT,
2624                              SDValue N1, SDValue N2) {
2625  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode());
2626  ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.getNode());
2627  switch (Opcode) {
2628  default: break;
2629  case ISD::TokenFactor:
2630    assert(VT == MVT::Other && N1.getValueType() == MVT::Other &&
2631           N2.getValueType() == MVT::Other && "Invalid token factor!");
2632    // Fold trivial token factors.
2633    if (N1.getOpcode() == ISD::EntryToken) return N2;
2634    if (N2.getOpcode() == ISD::EntryToken) return N1;
2635    if (N1 == N2) return N1;
2636    break;
2637  case ISD::CONCAT_VECTORS:
2638    // A CONCAT_VECTOR with all operands BUILD_VECTOR can be simplified to
2639    // one big BUILD_VECTOR.
2640    if (N1.getOpcode() == ISD::BUILD_VECTOR &&
2641        N2.getOpcode() == ISD::BUILD_VECTOR) {
2642      SmallVector<SDValue, 16> Elts(N1.getNode()->op_begin(),
2643                                    N1.getNode()->op_end());
2644      Elts.append(N2.getNode()->op_begin(), N2.getNode()->op_end());
2645      return getNode(ISD::BUILD_VECTOR, DL, VT, &Elts[0], Elts.size());
2646    }
2647    break;
2648  case ISD::AND:
2649    assert(VT.isInteger() && "This operator does not apply to FP types!");
2650    assert(N1.getValueType() == N2.getValueType() &&
2651           N1.getValueType() == VT && "Binary operator types must match!");
2652    // (X & 0) -> 0.  This commonly occurs when legalizing i64 values, so it's
2653    // worth handling here.
2654    if (N2C && N2C->isNullValue())
2655      return N2;
2656    if (N2C && N2C->isAllOnesValue())  // X & -1 -> X
2657      return N1;
2658    break;
2659  case ISD::OR:
2660  case ISD::XOR:
2661  case ISD::ADD:
2662  case ISD::SUB:
2663    assert(VT.isInteger() && "This operator does not apply to FP types!");
2664    assert(N1.getValueType() == N2.getValueType() &&
2665           N1.getValueType() == VT && "Binary operator types must match!");
2666    // (X ^|+- 0) -> X.  This commonly occurs when legalizing i64 values, so
2667    // it's worth handling here.
2668    if (N2C && N2C->isNullValue())
2669      return N1;
2670    break;
2671  case ISD::UDIV:
2672  case ISD::UREM:
2673  case ISD::MULHU:
2674  case ISD::MULHS:
2675  case ISD::MUL:
2676  case ISD::SDIV:
2677  case ISD::SREM:
2678    assert(VT.isInteger() && "This operator does not apply to FP types!");
2679    assert(N1.getValueType() == N2.getValueType() &&
2680           N1.getValueType() == VT && "Binary operator types must match!");
2681    break;
2682  case ISD::FADD:
2683  case ISD::FSUB:
2684  case ISD::FMUL:
2685  case ISD::FDIV:
2686  case ISD::FREM:
2687    if (UnsafeFPMath) {
2688      if (Opcode == ISD::FADD) {
2689        // 0+x --> x
2690        if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1))
2691          if (CFP->getValueAPF().isZero())
2692            return N2;
2693        // x+0 --> x
2694        if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N2))
2695          if (CFP->getValueAPF().isZero())
2696            return N1;
2697      } else if (Opcode == ISD::FSUB) {
2698        // x-0 --> x
2699        if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N2))
2700          if (CFP->getValueAPF().isZero())
2701            return N1;
2702      }
2703    }
2704    assert(VT.isFloatingPoint() && "This operator only applies to FP types!");
2705    assert(N1.getValueType() == N2.getValueType() &&
2706           N1.getValueType() == VT && "Binary operator types must match!");
2707    break;
2708  case ISD::FCOPYSIGN:   // N1 and result must match.  N1/N2 need not match.
2709    assert(N1.getValueType() == VT &&
2710           N1.getValueType().isFloatingPoint() &&
2711           N2.getValueType().isFloatingPoint() &&
2712           "Invalid FCOPYSIGN!");
2713    break;
2714  case ISD::SHL:
2715  case ISD::SRA:
2716  case ISD::SRL:
2717  case ISD::ROTL:
2718  case ISD::ROTR:
2719    assert(VT == N1.getValueType() &&
2720           "Shift operators return type must be the same as their first arg");
2721    assert(VT.isInteger() && N2.getValueType().isInteger() &&
2722           "Shifts only work on integers");
2723
2724    // Always fold shifts of i1 values so the code generator doesn't need to
2725    // handle them.  Since we know the size of the shift has to be less than the
2726    // size of the value, the shift/rotate count is guaranteed to be zero.
2727    if (VT == MVT::i1)
2728      return N1;
2729    if (N2C && N2C->isNullValue())
2730      return N1;
2731    break;
2732  case ISD::FP_ROUND_INREG: {
2733    EVT EVT = cast<VTSDNode>(N2)->getVT();
2734    assert(VT == N1.getValueType() && "Not an inreg round!");
2735    assert(VT.isFloatingPoint() && EVT.isFloatingPoint() &&
2736           "Cannot FP_ROUND_INREG integer types");
2737    assert(EVT.isVector() == VT.isVector() &&
2738           "FP_ROUND_INREG type should be vector iff the operand "
2739           "type is vector!");
2740    assert((!EVT.isVector() ||
2741            EVT.getVectorNumElements() == VT.getVectorNumElements()) &&
2742           "Vector element counts must match in FP_ROUND_INREG");
2743    assert(EVT.bitsLE(VT) && "Not rounding down!");
2744    if (cast<VTSDNode>(N2)->getVT() == VT) return N1;  // Not actually rounding.
2745    break;
2746  }
2747  case ISD::FP_ROUND:
2748    assert(VT.isFloatingPoint() &&
2749           N1.getValueType().isFloatingPoint() &&
2750           VT.bitsLE(N1.getValueType()) &&
2751           isa<ConstantSDNode>(N2) && "Invalid FP_ROUND!");
2752    if (N1.getValueType() == VT) return N1;  // noop conversion.
2753    break;
2754  case ISD::AssertSext:
2755  case ISD::AssertZext: {
2756    EVT EVT = cast<VTSDNode>(N2)->getVT();
2757    assert(VT == N1.getValueType() && "Not an inreg extend!");
2758    assert(VT.isInteger() && EVT.isInteger() &&
2759           "Cannot *_EXTEND_INREG FP types");
2760    assert(!EVT.isVector() &&
2761           "AssertSExt/AssertZExt type should be the vector element type "
2762           "rather than the vector type!");
2763    assert(EVT.bitsLE(VT) && "Not extending!");
2764    if (VT == EVT) return N1; // noop assertion.
2765    break;
2766  }
2767  case ISD::SIGN_EXTEND_INREG: {
2768    EVT EVT = cast<VTSDNode>(N2)->getVT();
2769    assert(VT == N1.getValueType() && "Not an inreg extend!");
2770    assert(VT.isInteger() && EVT.isInteger() &&
2771           "Cannot *_EXTEND_INREG FP types");
2772    assert(EVT.isVector() == VT.isVector() &&
2773           "SIGN_EXTEND_INREG type should be vector iff the operand "
2774           "type is vector!");
2775    assert((!EVT.isVector() ||
2776            EVT.getVectorNumElements() == VT.getVectorNumElements()) &&
2777           "Vector element counts must match in SIGN_EXTEND_INREG");
2778    assert(EVT.bitsLE(VT) && "Not extending!");
2779    if (EVT == VT) return N1;  // Not actually extending
2780
2781    if (N1C) {
2782      APInt Val = N1C->getAPIntValue();
2783      unsigned FromBits = EVT.getScalarType().getSizeInBits();
2784      Val <<= Val.getBitWidth()-FromBits;
2785      Val = Val.ashr(Val.getBitWidth()-FromBits);
2786      return getConstant(Val, VT);
2787    }
2788    break;
2789  }
2790  case ISD::EXTRACT_VECTOR_ELT:
2791    // EXTRACT_VECTOR_ELT of an UNDEF is an UNDEF.
2792    if (N1.getOpcode() == ISD::UNDEF)
2793      return getUNDEF(VT);
2794
2795    // EXTRACT_VECTOR_ELT of CONCAT_VECTORS is often formed while lowering is
2796    // expanding copies of large vectors from registers.
2797    if (N2C &&
2798        N1.getOpcode() == ISD::CONCAT_VECTORS &&
2799        N1.getNumOperands() > 0) {
2800      unsigned Factor =
2801        N1.getOperand(0).getValueType().getVectorNumElements();
2802      return getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT,
2803                     N1.getOperand(N2C->getZExtValue() / Factor),
2804                     getConstant(N2C->getZExtValue() % Factor,
2805                                 N2.getValueType()));
2806    }
2807
2808    // EXTRACT_VECTOR_ELT of BUILD_VECTOR is often formed while lowering is
2809    // expanding large vector constants.
2810    if (N2C && N1.getOpcode() == ISD::BUILD_VECTOR) {
2811      SDValue Elt = N1.getOperand(N2C->getZExtValue());
2812      EVT VEltTy = N1.getValueType().getVectorElementType();
2813      if (Elt.getValueType() != VEltTy) {
2814        // If the vector element type is not legal, the BUILD_VECTOR operands
2815        // are promoted and implicitly truncated.  Make that explicit here.
2816        Elt = getNode(ISD::TRUNCATE, DL, VEltTy, Elt);
2817      }
2818      if (VT != VEltTy) {
2819        // If the vector element type is not legal, the EXTRACT_VECTOR_ELT
2820        // result is implicitly extended.
2821        Elt = getNode(ISD::ANY_EXTEND, DL, VT, Elt);
2822      }
2823      return Elt;
2824    }
2825
2826    // EXTRACT_VECTOR_ELT of INSERT_VECTOR_ELT is often formed when vector
2827    // operations are lowered to scalars.
2828    if (N1.getOpcode() == ISD::INSERT_VECTOR_ELT) {
2829      // If the indices are the same, return the inserted element else
2830      // if the indices are known different, extract the element from
2831      // the original vector.
2832      SDValue N1Op2 = N1.getOperand(2);
2833      ConstantSDNode *N1Op2C = dyn_cast<ConstantSDNode>(N1Op2.getNode());
2834
2835      if (N1Op2C && N2C) {
2836        if (N1Op2C->getZExtValue() == N2C->getZExtValue()) {
2837          if (VT == N1.getOperand(1).getValueType())
2838            return N1.getOperand(1);
2839          else
2840            return getSExtOrTrunc(N1.getOperand(1), DL, VT);
2841        }
2842
2843        return getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, N1.getOperand(0), N2);
2844      }
2845    }
2846    break;
2847  case ISD::EXTRACT_ELEMENT:
2848    assert(N2C && (unsigned)N2C->getZExtValue() < 2 && "Bad EXTRACT_ELEMENT!");
2849    assert(!N1.getValueType().isVector() && !VT.isVector() &&
2850           (N1.getValueType().isInteger() == VT.isInteger()) &&
2851           "Wrong types for EXTRACT_ELEMENT!");
2852
2853    // EXTRACT_ELEMENT of BUILD_PAIR is often formed while legalize is expanding
2854    // 64-bit integers into 32-bit parts.  Instead of building the extract of
2855    // the BUILD_PAIR, only to have legalize rip it apart, just do it now.
2856    if (N1.getOpcode() == ISD::BUILD_PAIR)
2857      return N1.getOperand(N2C->getZExtValue());
2858
2859    // EXTRACT_ELEMENT of a constant int is also very common.
2860    if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N1)) {
2861      unsigned ElementSize = VT.getSizeInBits();
2862      unsigned Shift = ElementSize * N2C->getZExtValue();
2863      APInt ShiftedVal = C->getAPIntValue().lshr(Shift);
2864      return getConstant(ShiftedVal.trunc(ElementSize), VT);
2865    }
2866    break;
2867  case ISD::EXTRACT_SUBVECTOR: {
2868    SDValue Index = N2;
2869    if (VT.isSimple() && N1.getValueType().isSimple()) {
2870      assert(VT.isVector() && N1.getValueType().isVector() &&
2871             "Extract subvector VTs must be a vectors!");
2872      assert(VT.getVectorElementType() == N1.getValueType().getVectorElementType() &&
2873             "Extract subvector VTs must have the same element type!");
2874      assert(VT.getSimpleVT() <= N1.getValueType().getSimpleVT() &&
2875             "Extract subvector must be from larger vector to smaller vector!");
2876
2877      if (ConstantSDNode *CSD = dyn_cast<ConstantSDNode>(Index.getNode())) {
2878        assert((VT.getVectorNumElements() + CSD->getZExtValue()
2879                <= N1.getValueType().getVectorNumElements())
2880               && "Extract subvector overflow!");
2881      }
2882
2883      // Trivial extraction.
2884      if (VT.getSimpleVT() == N1.getValueType().getSimpleVT())
2885        return N1;
2886    }
2887    break;
2888  }
2889  }
2890
2891  if (N1C) {
2892    if (N2C) {
2893      SDValue SV = FoldConstantArithmetic(Opcode, VT, N1C, N2C);
2894      if (SV.getNode()) return SV;
2895    } else {      // Cannonicalize constant to RHS if commutative
2896      if (isCommutativeBinOp(Opcode)) {
2897        std::swap(N1C, N2C);
2898        std::swap(N1, N2);
2899      }
2900    }
2901  }
2902
2903  // Constant fold FP operations.
2904  ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1.getNode());
2905  ConstantFPSDNode *N2CFP = dyn_cast<ConstantFPSDNode>(N2.getNode());
2906  if (N1CFP) {
2907    if (!N2CFP && isCommutativeBinOp(Opcode)) {
2908      // Cannonicalize constant to RHS if commutative
2909      std::swap(N1CFP, N2CFP);
2910      std::swap(N1, N2);
2911    } else if (N2CFP && VT != MVT::ppcf128) {
2912      APFloat V1 = N1CFP->getValueAPF(), V2 = N2CFP->getValueAPF();
2913      APFloat::opStatus s;
2914      switch (Opcode) {
2915      case ISD::FADD:
2916        s = V1.add(V2, APFloat::rmNearestTiesToEven);
2917        if (s != APFloat::opInvalidOp)
2918          return getConstantFP(V1, VT);
2919        break;
2920      case ISD::FSUB:
2921        s = V1.subtract(V2, APFloat::rmNearestTiesToEven);
2922        if (s!=APFloat::opInvalidOp)
2923          return getConstantFP(V1, VT);
2924        break;
2925      case ISD::FMUL:
2926        s = V1.multiply(V2, APFloat::rmNearestTiesToEven);
2927        if (s!=APFloat::opInvalidOp)
2928          return getConstantFP(V1, VT);
2929        break;
2930      case ISD::FDIV:
2931        s = V1.divide(V2, APFloat::rmNearestTiesToEven);
2932        if (s!=APFloat::opInvalidOp && s!=APFloat::opDivByZero)
2933          return getConstantFP(V1, VT);
2934        break;
2935      case ISD::FREM :
2936        s = V1.mod(V2, APFloat::rmNearestTiesToEven);
2937        if (s!=APFloat::opInvalidOp && s!=APFloat::opDivByZero)
2938          return getConstantFP(V1, VT);
2939        break;
2940      case ISD::FCOPYSIGN:
2941        V1.copySign(V2);
2942        return getConstantFP(V1, VT);
2943      default: break;
2944      }
2945    }
2946  }
2947
2948  // Canonicalize an UNDEF to the RHS, even over a constant.
2949  if (N1.getOpcode() == ISD::UNDEF) {
2950    if (isCommutativeBinOp(Opcode)) {
2951      std::swap(N1, N2);
2952    } else {
2953      switch (Opcode) {
2954      case ISD::FP_ROUND_INREG:
2955      case ISD::SIGN_EXTEND_INREG:
2956      case ISD::SUB:
2957      case ISD::FSUB:
2958      case ISD::FDIV:
2959      case ISD::FREM:
2960      case ISD::SRA:
2961        return N1;     // fold op(undef, arg2) -> undef
2962      case ISD::UDIV:
2963      case ISD::SDIV:
2964      case ISD::UREM:
2965      case ISD::SREM:
2966      case ISD::SRL:
2967      case ISD::SHL:
2968        if (!VT.isVector())
2969          return getConstant(0, VT);    // fold op(undef, arg2) -> 0
2970        // For vectors, we can't easily build an all zero vector, just return
2971        // the LHS.
2972        return N2;
2973      }
2974    }
2975  }
2976
2977  // Fold a bunch of operators when the RHS is undef.
2978  if (N2.getOpcode() == ISD::UNDEF) {
2979    switch (Opcode) {
2980    case ISD::XOR:
2981      if (N1.getOpcode() == ISD::UNDEF)
2982        // Handle undef ^ undef -> 0 special case. This is a common
2983        // idiom (misuse).
2984        return getConstant(0, VT);
2985      // fallthrough
2986    case ISD::ADD:
2987    case ISD::ADDC:
2988    case ISD::ADDE:
2989    case ISD::SUB:
2990    case ISD::UDIV:
2991    case ISD::SDIV:
2992    case ISD::UREM:
2993    case ISD::SREM:
2994      return N2;       // fold op(arg1, undef) -> undef
2995    case ISD::FADD:
2996    case ISD::FSUB:
2997    case ISD::FMUL:
2998    case ISD::FDIV:
2999    case ISD::FREM:
3000      if (UnsafeFPMath)
3001        return N2;
3002      break;
3003    case ISD::MUL:
3004    case ISD::AND:
3005    case ISD::SRL:
3006    case ISD::SHL:
3007      if (!VT.isVector())
3008        return getConstant(0, VT);  // fold op(arg1, undef) -> 0
3009      // For vectors, we can't easily build an all zero vector, just return
3010      // the LHS.
3011      return N1;
3012    case ISD::OR:
3013      if (!VT.isVector())
3014        return getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), VT);
3015      // For vectors, we can't easily build an all one vector, just return
3016      // the LHS.
3017      return N1;
3018    case ISD::SRA:
3019      return N1;
3020    }
3021  }
3022
3023  // Memoize this node if possible.
3024  SDNode *N;
3025  SDVTList VTs = getVTList(VT);
3026  if (VT != MVT::Glue) {
3027    SDValue Ops[] = { N1, N2 };
3028    FoldingSetNodeID ID;
3029    AddNodeIDNode(ID, Opcode, VTs, Ops, 2);
3030    void *IP = 0;
3031    if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
3032      return SDValue(E, 0);
3033
3034    N = new (NodeAllocator) BinarySDNode(Opcode, DL, VTs, N1, N2);
3035    CSEMap.InsertNode(N, IP);
3036  } else {
3037    N = new (NodeAllocator) BinarySDNode(Opcode, DL, VTs, N1, N2);
3038  }
3039
3040  AllNodes.push_back(N);
3041#ifndef NDEBUG
3042  VerifySDNode(N);
3043#endif
3044  return SDValue(N, 0);
3045}
3046
3047SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT,
3048                              SDValue N1, SDValue N2, SDValue N3) {
3049  // Perform various simplifications.
3050  ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode());
3051  switch (Opcode) {
3052  case ISD::CONCAT_VECTORS:
3053    // A CONCAT_VECTOR with all operands BUILD_VECTOR can be simplified to
3054    // one big BUILD_VECTOR.
3055    if (N1.getOpcode() == ISD::BUILD_VECTOR &&
3056        N2.getOpcode() == ISD::BUILD_VECTOR &&
3057        N3.getOpcode() == ISD::BUILD_VECTOR) {
3058      SmallVector<SDValue, 16> Elts(N1.getNode()->op_begin(),
3059                                    N1.getNode()->op_end());
3060      Elts.append(N2.getNode()->op_begin(), N2.getNode()->op_end());
3061      Elts.append(N3.getNode()->op_begin(), N3.getNode()->op_end());
3062      return getNode(ISD::BUILD_VECTOR, DL, VT, &Elts[0], Elts.size());
3063    }
3064    break;
3065  case ISD::SETCC: {
3066    // Use FoldSetCC to simplify SETCC's.
3067    SDValue Simp = FoldSetCC(VT, N1, N2, cast<CondCodeSDNode>(N3)->get(), DL);
3068    if (Simp.getNode()) return Simp;
3069    break;
3070  }
3071  case ISD::SELECT:
3072    if (N1C) {
3073     if (N1C->getZExtValue())
3074        return N2;             // select true, X, Y -> X
3075      else
3076        return N3;             // select false, X, Y -> Y
3077    }
3078
3079    if (N2 == N3) return N2;   // select C, X, X -> X
3080    break;
3081  case ISD::VECTOR_SHUFFLE:
3082    llvm_unreachable("should use getVectorShuffle constructor!");
3083    break;
3084  case ISD::INSERT_SUBVECTOR: {
3085    SDValue Index = N3;
3086    if (VT.isSimple() && N1.getValueType().isSimple()
3087        && N2.getValueType().isSimple()) {
3088      assert(VT.isVector() && N1.getValueType().isVector() &&
3089             N2.getValueType().isVector() &&
3090             "Insert subvector VTs must be a vectors");
3091      assert(VT == N1.getValueType() &&
3092             "Dest and insert subvector source types must match!");
3093      assert(N2.getValueType().getSimpleVT() <= N1.getValueType().getSimpleVT() &&
3094             "Insert subvector must be from smaller vector to larger vector!");
3095      if (ConstantSDNode *CSD = dyn_cast<ConstantSDNode>(Index.getNode())) {
3096        assert((N2.getValueType().getVectorNumElements() + CSD->getZExtValue()
3097                <= VT.getVectorNumElements())
3098               && "Insert subvector overflow!");
3099      }
3100
3101      // Trivial insertion.
3102      if (VT.getSimpleVT() == N2.getValueType().getSimpleVT())
3103        return N2;
3104    }
3105    break;
3106  }
3107  case ISD::BITCAST:
3108    // Fold bit_convert nodes from a type to themselves.
3109    if (N1.getValueType() == VT)
3110      return N1;
3111    break;
3112  }
3113
3114  // Memoize node if it doesn't produce a flag.
3115  SDNode *N;
3116  SDVTList VTs = getVTList(VT);
3117  if (VT != MVT::Glue) {
3118    SDValue Ops[] = { N1, N2, N3 };
3119    FoldingSetNodeID ID;
3120    AddNodeIDNode(ID, Opcode, VTs, Ops, 3);
3121    void *IP = 0;
3122    if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
3123      return SDValue(E, 0);
3124
3125    N = new (NodeAllocator) TernarySDNode(Opcode, DL, VTs, N1, N2, N3);
3126    CSEMap.InsertNode(N, IP);
3127  } else {
3128    N = new (NodeAllocator) TernarySDNode(Opcode, DL, VTs, N1, N2, N3);
3129  }
3130
3131  AllNodes.push_back(N);
3132#ifndef NDEBUG
3133  VerifySDNode(N);
3134#endif
3135  return SDValue(N, 0);
3136}
3137
3138SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT,
3139                              SDValue N1, SDValue N2, SDValue N3,
3140                              SDValue N4) {
3141  SDValue Ops[] = { N1, N2, N3, N4 };
3142  return getNode(Opcode, DL, VT, Ops, 4);
3143}
3144
3145SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT,
3146                              SDValue N1, SDValue N2, SDValue N3,
3147                              SDValue N4, SDValue N5) {
3148  SDValue Ops[] = { N1, N2, N3, N4, N5 };
3149  return getNode(Opcode, DL, VT, Ops, 5);
3150}
3151
3152/// getStackArgumentTokenFactor - Compute a TokenFactor to force all
3153/// the incoming stack arguments to be loaded from the stack.
3154SDValue SelectionDAG::getStackArgumentTokenFactor(SDValue Chain) {
3155  SmallVector<SDValue, 8> ArgChains;
3156
3157  // Include the original chain at the beginning of the list. When this is
3158  // used by target LowerCall hooks, this helps legalize find the
3159  // CALLSEQ_BEGIN node.
3160  ArgChains.push_back(Chain);
3161
3162  // Add a chain value for each stack argument.
3163  for (SDNode::use_iterator U = getEntryNode().getNode()->use_begin(),
3164       UE = getEntryNode().getNode()->use_end(); U != UE; ++U)
3165    if (LoadSDNode *L = dyn_cast<LoadSDNode>(*U))
3166      if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(L->getBasePtr()))
3167        if (FI->getIndex() < 0)
3168          ArgChains.push_back(SDValue(L, 1));
3169
3170  // Build a tokenfactor for all the chains.
3171  return getNode(ISD::TokenFactor, Chain.getDebugLoc(), MVT::Other,
3172                 &ArgChains[0], ArgChains.size());
3173}
3174
3175/// SplatByte - Distribute ByteVal over NumBits bits.
3176static APInt SplatByte(unsigned NumBits, uint8_t ByteVal) {
3177  APInt Val = APInt(NumBits, ByteVal);
3178  unsigned Shift = 8;
3179  for (unsigned i = NumBits; i > 8; i >>= 1) {
3180    Val = (Val << Shift) | Val;
3181    Shift <<= 1;
3182  }
3183  return Val;
3184}
3185
3186/// getMemsetValue - Vectorized representation of the memset value
3187/// operand.
3188static SDValue getMemsetValue(SDValue Value, EVT VT, SelectionDAG &DAG,
3189                              DebugLoc dl) {
3190  assert(Value.getOpcode() != ISD::UNDEF);
3191
3192  unsigned NumBits = VT.getScalarType().getSizeInBits();
3193  if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
3194    APInt Val = SplatByte(NumBits, C->getZExtValue() & 255);
3195    if (VT.isInteger())
3196      return DAG.getConstant(Val, VT);
3197    return DAG.getConstantFP(APFloat(Val), VT);
3198  }
3199
3200  Value = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Value);
3201  if (NumBits > 8) {
3202    // Use a multiplication with 0x010101... to extend the input to the
3203    // required length.
3204    APInt Magic = SplatByte(NumBits, 0x01);
3205    Value = DAG.getNode(ISD::MUL, dl, VT, Value, DAG.getConstant(Magic, VT));
3206  }
3207
3208  return Value;
3209}
3210
3211/// getMemsetStringVal - Similar to getMemsetValue. Except this is only
3212/// used when a memcpy is turned into a memset when the source is a constant
3213/// string ptr.
3214static SDValue getMemsetStringVal(EVT VT, DebugLoc dl, SelectionDAG &DAG,
3215                                  const TargetLowering &TLI,
3216                                  std::string &Str, unsigned Offset) {
3217  // Handle vector with all elements zero.
3218  if (Str.empty()) {
3219    if (VT.isInteger())
3220      return DAG.getConstant(0, VT);
3221    else if (VT == MVT::f32 || VT == MVT::f64)
3222      return DAG.getConstantFP(0.0, VT);
3223    else if (VT.isVector()) {
3224      unsigned NumElts = VT.getVectorNumElements();
3225      MVT EltVT = (VT.getVectorElementType() == MVT::f32) ? MVT::i32 : MVT::i64;
3226      return DAG.getNode(ISD::BITCAST, dl, VT,
3227                         DAG.getConstant(0, EVT::getVectorVT(*DAG.getContext(),
3228                                                             EltVT, NumElts)));
3229    } else
3230      llvm_unreachable("Expected type!");
3231  }
3232
3233  assert(!VT.isVector() && "Can't handle vector type here!");
3234  unsigned NumBits = VT.getSizeInBits();
3235  unsigned MSB = NumBits / 8;
3236  uint64_t Val = 0;
3237  if (TLI.isLittleEndian())
3238    Offset = Offset + MSB - 1;
3239  for (unsigned i = 0; i != MSB; ++i) {
3240    Val = (Val << 8) | (unsigned char)Str[Offset];
3241    Offset += TLI.isLittleEndian() ? -1 : 1;
3242  }
3243  return DAG.getConstant(Val, VT);
3244}
3245
3246/// getMemBasePlusOffset - Returns base and offset node for the
3247///
3248static SDValue getMemBasePlusOffset(SDValue Base, unsigned Offset,
3249                                      SelectionDAG &DAG) {
3250  EVT VT = Base.getValueType();
3251  return DAG.getNode(ISD::ADD, Base.getDebugLoc(),
3252                     VT, Base, DAG.getConstant(Offset, VT));
3253}
3254
3255/// isMemSrcFromString - Returns true if memcpy source is a string constant.
3256///
3257static bool isMemSrcFromString(SDValue Src, std::string &Str) {
3258  unsigned SrcDelta = 0;
3259  GlobalAddressSDNode *G = NULL;
3260  if (Src.getOpcode() == ISD::GlobalAddress)
3261    G = cast<GlobalAddressSDNode>(Src);
3262  else if (Src.getOpcode() == ISD::ADD &&
3263           Src.getOperand(0).getOpcode() == ISD::GlobalAddress &&
3264           Src.getOperand(1).getOpcode() == ISD::Constant) {
3265    G = cast<GlobalAddressSDNode>(Src.getOperand(0));
3266    SrcDelta = cast<ConstantSDNode>(Src.getOperand(1))->getZExtValue();
3267  }
3268  if (!G)
3269    return false;
3270
3271  const GlobalVariable *GV = dyn_cast<GlobalVariable>(G->getGlobal());
3272  if (GV && GetConstantStringInfo(GV, Str, SrcDelta, false))
3273    return true;
3274
3275  return false;
3276}
3277
3278/// FindOptimalMemOpLowering - Determines the optimial series memory ops
3279/// to replace the memset / memcpy. Return true if the number of memory ops
3280/// is below the threshold. It returns the types of the sequence of
3281/// memory ops to perform memset / memcpy by reference.
3282static bool FindOptimalMemOpLowering(std::vector<EVT> &MemOps,
3283                                     unsigned Limit, uint64_t Size,
3284                                     unsigned DstAlign, unsigned SrcAlign,
3285                                     bool NonScalarIntSafe,
3286                                     bool MemcpyStrSrc,
3287                                     SelectionDAG &DAG,
3288                                     const TargetLowering &TLI) {
3289  assert((SrcAlign == 0 || SrcAlign >= DstAlign) &&
3290         "Expecting memcpy / memset source to meet alignment requirement!");
3291  // If 'SrcAlign' is zero, that means the memory operation does not need load
3292  // the value, i.e. memset or memcpy from constant string. Otherwise, it's
3293  // the inferred alignment of the source. 'DstAlign', on the other hand, is the
3294  // specified alignment of the memory operation. If it is zero, that means
3295  // it's possible to change the alignment of the destination. 'MemcpyStrSrc'
3296  // indicates whether the memcpy source is constant so it does not need to be
3297  // loaded.
3298  EVT VT = TLI.getOptimalMemOpType(Size, DstAlign, SrcAlign,
3299                                   NonScalarIntSafe, MemcpyStrSrc,
3300                                   DAG.getMachineFunction());
3301
3302  if (VT == MVT::Other) {
3303    if (DstAlign >= TLI.getTargetData()->getPointerPrefAlignment() ||
3304        TLI.allowsUnalignedMemoryAccesses(VT)) {
3305      VT = TLI.getPointerTy();
3306    } else {
3307      switch (DstAlign & 7) {
3308      case 0:  VT = MVT::i64; break;
3309      case 4:  VT = MVT::i32; break;
3310      case 2:  VT = MVT::i16; break;
3311      default: VT = MVT::i8;  break;
3312      }
3313    }
3314
3315    MVT LVT = MVT::i64;
3316    while (!TLI.isTypeLegal(LVT))
3317      LVT = (MVT::SimpleValueType)(LVT.SimpleTy - 1);
3318    assert(LVT.isInteger());
3319
3320    if (VT.bitsGT(LVT))
3321      VT = LVT;
3322  }
3323
3324  unsigned NumMemOps = 0;
3325  while (Size != 0) {
3326    unsigned VTSize = VT.getSizeInBits() / 8;
3327    while (VTSize > Size) {
3328      // For now, only use non-vector load / store's for the left-over pieces.
3329      if (VT.isVector() || VT.isFloatingPoint()) {
3330        VT = MVT::i64;
3331        while (!TLI.isTypeLegal(VT))
3332          VT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy - 1);
3333        VTSize = VT.getSizeInBits() / 8;
3334      } else {
3335        // This can result in a type that is not legal on the target, e.g.
3336        // 1 or 2 bytes on PPC.
3337        VT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy - 1);
3338        VTSize >>= 1;
3339      }
3340    }
3341
3342    if (++NumMemOps > Limit)
3343      return false;
3344    MemOps.push_back(VT);
3345    Size -= VTSize;
3346  }
3347
3348  return true;
3349}
3350
3351static SDValue getMemcpyLoadsAndStores(SelectionDAG &DAG, DebugLoc dl,
3352                                       SDValue Chain, SDValue Dst,
3353                                       SDValue Src, uint64_t Size,
3354                                       unsigned Align, bool isVol,
3355                                       bool AlwaysInline,
3356                                       MachinePointerInfo DstPtrInfo,
3357                                       MachinePointerInfo SrcPtrInfo) {
3358  // Turn a memcpy of undef to nop.
3359  if (Src.getOpcode() == ISD::UNDEF)
3360    return Chain;
3361
3362  // Expand memcpy to a series of load and store ops if the size operand falls
3363  // below a certain threshold.
3364  // TODO: In the AlwaysInline case, if the size is big then generate a loop
3365  // rather than maybe a humongous number of loads and stores.
3366  const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3367  std::vector<EVT> MemOps;
3368  bool DstAlignCanChange = false;
3369  MachineFunction &MF = DAG.getMachineFunction();
3370  MachineFrameInfo *MFI = MF.getFrameInfo();
3371  bool OptSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
3372  FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst);
3373  if (FI && !MFI->isFixedObjectIndex(FI->getIndex()))
3374    DstAlignCanChange = true;
3375  unsigned SrcAlign = DAG.InferPtrAlignment(Src);
3376  if (Align > SrcAlign)
3377    SrcAlign = Align;
3378  std::string Str;
3379  bool CopyFromStr = isMemSrcFromString(Src, Str);
3380  bool isZeroStr = CopyFromStr && Str.empty();
3381  unsigned Limit = AlwaysInline ? ~0U : TLI.getMaxStoresPerMemcpy(OptSize);
3382
3383  if (!FindOptimalMemOpLowering(MemOps, Limit, Size,
3384                                (DstAlignCanChange ? 0 : Align),
3385                                (isZeroStr ? 0 : SrcAlign),
3386                                true, CopyFromStr, DAG, TLI))
3387    return SDValue();
3388
3389  if (DstAlignCanChange) {
3390    const Type *Ty = MemOps[0].getTypeForEVT(*DAG.getContext());
3391    unsigned NewAlign = (unsigned) TLI.getTargetData()->getABITypeAlignment(Ty);
3392    if (NewAlign > Align) {
3393      // Give the stack frame object a larger alignment if needed.
3394      if (MFI->getObjectAlignment(FI->getIndex()) < NewAlign)
3395        MFI->setObjectAlignment(FI->getIndex(), NewAlign);
3396      Align = NewAlign;
3397    }
3398  }
3399
3400  SmallVector<SDValue, 8> OutChains;
3401  unsigned NumMemOps = MemOps.size();
3402  uint64_t SrcOff = 0, DstOff = 0;
3403  for (unsigned i = 0; i != NumMemOps; ++i) {
3404    EVT VT = MemOps[i];
3405    unsigned VTSize = VT.getSizeInBits() / 8;
3406    SDValue Value, Store;
3407
3408    if (CopyFromStr &&
3409        (isZeroStr || (VT.isInteger() && !VT.isVector()))) {
3410      // It's unlikely a store of a vector immediate can be done in a single
3411      // instruction. It would require a load from a constantpool first.
3412      // We only handle zero vectors here.
3413      // FIXME: Handle other cases where store of vector immediate is done in
3414      // a single instruction.
3415      Value = getMemsetStringVal(VT, dl, DAG, TLI, Str, SrcOff);
3416      Store = DAG.getStore(Chain, dl, Value,
3417                           getMemBasePlusOffset(Dst, DstOff, DAG),
3418                           DstPtrInfo.getWithOffset(DstOff), isVol,
3419                           false, Align);
3420    } else {
3421      // The type might not be legal for the target.  This should only happen
3422      // if the type is smaller than a legal type, as on PPC, so the right
3423      // thing to do is generate a LoadExt/StoreTrunc pair.  These simplify
3424      // to Load/Store if NVT==VT.
3425      // FIXME does the case above also need this?
3426      EVT NVT = TLI.getTypeToTransformTo(*DAG.getContext(), VT);
3427      assert(NVT.bitsGE(VT));
3428      Value = DAG.getExtLoad(ISD::EXTLOAD, NVT, dl, Chain,
3429                             getMemBasePlusOffset(Src, SrcOff, DAG),
3430                             SrcPtrInfo.getWithOffset(SrcOff), VT, isVol, false,
3431                             MinAlign(SrcAlign, SrcOff));
3432      Store = DAG.getTruncStore(Chain, dl, Value,
3433                                getMemBasePlusOffset(Dst, DstOff, DAG),
3434                                DstPtrInfo.getWithOffset(DstOff), VT, isVol,
3435                                false, Align);
3436    }
3437    OutChains.push_back(Store);
3438    SrcOff += VTSize;
3439    DstOff += VTSize;
3440  }
3441
3442  return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3443                     &OutChains[0], OutChains.size());
3444}
3445
3446static SDValue getMemmoveLoadsAndStores(SelectionDAG &DAG, DebugLoc dl,
3447                                        SDValue Chain, SDValue Dst,
3448                                        SDValue Src, uint64_t Size,
3449                                        unsigned Align,  bool isVol,
3450                                        bool AlwaysInline,
3451                                        MachinePointerInfo DstPtrInfo,
3452                                        MachinePointerInfo SrcPtrInfo) {
3453  // Turn a memmove of undef to nop.
3454  if (Src.getOpcode() == ISD::UNDEF)
3455    return Chain;
3456
3457  // Expand memmove to a series of load and store ops if the size operand falls
3458  // below a certain threshold.
3459  const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3460  std::vector<EVT> MemOps;
3461  bool DstAlignCanChange = false;
3462  MachineFunction &MF = DAG.getMachineFunction();
3463  MachineFrameInfo *MFI = MF.getFrameInfo();
3464  bool OptSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
3465  FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst);
3466  if (FI && !MFI->isFixedObjectIndex(FI->getIndex()))
3467    DstAlignCanChange = true;
3468  unsigned SrcAlign = DAG.InferPtrAlignment(Src);
3469  if (Align > SrcAlign)
3470    SrcAlign = Align;
3471  unsigned Limit = AlwaysInline ? ~0U : TLI.getMaxStoresPerMemmove(OptSize);
3472
3473  if (!FindOptimalMemOpLowering(MemOps, Limit, Size,
3474                                (DstAlignCanChange ? 0 : Align),
3475                                SrcAlign, true, false, DAG, TLI))
3476    return SDValue();
3477
3478  if (DstAlignCanChange) {
3479    const Type *Ty = MemOps[0].getTypeForEVT(*DAG.getContext());
3480    unsigned NewAlign = (unsigned) TLI.getTargetData()->getABITypeAlignment(Ty);
3481    if (NewAlign > Align) {
3482      // Give the stack frame object a larger alignment if needed.
3483      if (MFI->getObjectAlignment(FI->getIndex()) < NewAlign)
3484        MFI->setObjectAlignment(FI->getIndex(), NewAlign);
3485      Align = NewAlign;
3486    }
3487  }
3488
3489  uint64_t SrcOff = 0, DstOff = 0;
3490  SmallVector<SDValue, 8> LoadValues;
3491  SmallVector<SDValue, 8> LoadChains;
3492  SmallVector<SDValue, 8> OutChains;
3493  unsigned NumMemOps = MemOps.size();
3494  for (unsigned i = 0; i < NumMemOps; i++) {
3495    EVT VT = MemOps[i];
3496    unsigned VTSize = VT.getSizeInBits() / 8;
3497    SDValue Value, Store;
3498
3499    Value = DAG.getLoad(VT, dl, Chain,
3500                        getMemBasePlusOffset(Src, SrcOff, DAG),
3501                        SrcPtrInfo.getWithOffset(SrcOff), isVol,
3502                        false, SrcAlign);
3503    LoadValues.push_back(Value);
3504    LoadChains.push_back(Value.getValue(1));
3505    SrcOff += VTSize;
3506  }
3507  Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3508                      &LoadChains[0], LoadChains.size());
3509  OutChains.clear();
3510  for (unsigned i = 0; i < NumMemOps; i++) {
3511    EVT VT = MemOps[i];
3512    unsigned VTSize = VT.getSizeInBits() / 8;
3513    SDValue Value, Store;
3514
3515    Store = DAG.getStore(Chain, dl, LoadValues[i],
3516                         getMemBasePlusOffset(Dst, DstOff, DAG),
3517                         DstPtrInfo.getWithOffset(DstOff), isVol, false, Align);
3518    OutChains.push_back(Store);
3519    DstOff += VTSize;
3520  }
3521
3522  return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3523                     &OutChains[0], OutChains.size());
3524}
3525
3526static SDValue getMemsetStores(SelectionDAG &DAG, DebugLoc dl,
3527                               SDValue Chain, SDValue Dst,
3528                               SDValue Src, uint64_t Size,
3529                               unsigned Align, bool isVol,
3530                               MachinePointerInfo DstPtrInfo) {
3531  // Turn a memset of undef to nop.
3532  if (Src.getOpcode() == ISD::UNDEF)
3533    return Chain;
3534
3535  // Expand memset to a series of load/store ops if the size operand
3536  // falls below a certain threshold.
3537  const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3538  std::vector<EVT> MemOps;
3539  bool DstAlignCanChange = false;
3540  MachineFunction &MF = DAG.getMachineFunction();
3541  MachineFrameInfo *MFI = MF.getFrameInfo();
3542  bool OptSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
3543  FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst);
3544  if (FI && !MFI->isFixedObjectIndex(FI->getIndex()))
3545    DstAlignCanChange = true;
3546  bool NonScalarIntSafe =
3547    isa<ConstantSDNode>(Src) && cast<ConstantSDNode>(Src)->isNullValue();
3548  if (!FindOptimalMemOpLowering(MemOps, TLI.getMaxStoresPerMemset(OptSize),
3549                                Size, (DstAlignCanChange ? 0 : Align), 0,
3550                                NonScalarIntSafe, false, DAG, TLI))
3551    return SDValue();
3552
3553  if (DstAlignCanChange) {
3554    const Type *Ty = MemOps[0].getTypeForEVT(*DAG.getContext());
3555    unsigned NewAlign = (unsigned) TLI.getTargetData()->getABITypeAlignment(Ty);
3556    if (NewAlign > Align) {
3557      // Give the stack frame object a larger alignment if needed.
3558      if (MFI->getObjectAlignment(FI->getIndex()) < NewAlign)
3559        MFI->setObjectAlignment(FI->getIndex(), NewAlign);
3560      Align = NewAlign;
3561    }
3562  }
3563
3564  SmallVector<SDValue, 8> OutChains;
3565  uint64_t DstOff = 0;
3566  unsigned NumMemOps = MemOps.size();
3567
3568  // Find the largest store and generate the bit pattern for it.
3569  EVT LargestVT = MemOps[0];
3570  for (unsigned i = 1; i < NumMemOps; i++)
3571    if (MemOps[i].bitsGT(LargestVT))
3572      LargestVT = MemOps[i];
3573  SDValue MemSetValue = getMemsetValue(Src, LargestVT, DAG, dl);
3574
3575  for (unsigned i = 0; i < NumMemOps; i++) {
3576    EVT VT = MemOps[i];
3577
3578    // If this store is smaller than the largest store see whether we can get
3579    // the smaller value for free with a truncate.
3580    SDValue Value = MemSetValue;
3581    if (VT.bitsLT(LargestVT)) {
3582      if (!LargestVT.isVector() && !VT.isVector() &&
3583          TLI.isTruncateFree(LargestVT, VT))
3584        Value = DAG.getNode(ISD::TRUNCATE, dl, VT, MemSetValue);
3585      else
3586        Value = getMemsetValue(Src, VT, DAG, dl);
3587    }
3588    assert(Value.getValueType() == VT && "Value with wrong type.");
3589    SDValue Store = DAG.getStore(Chain, dl, Value,
3590                                 getMemBasePlusOffset(Dst, DstOff, DAG),
3591                                 DstPtrInfo.getWithOffset(DstOff),
3592                                 isVol, false, Align);
3593    OutChains.push_back(Store);
3594    DstOff += VT.getSizeInBits() / 8;
3595  }
3596
3597  return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3598                     &OutChains[0], OutChains.size());
3599}
3600
3601SDValue SelectionDAG::getMemcpy(SDValue Chain, DebugLoc dl, SDValue Dst,
3602                                SDValue Src, SDValue Size,
3603                                unsigned Align, bool isVol, bool AlwaysInline,
3604                                MachinePointerInfo DstPtrInfo,
3605                                MachinePointerInfo SrcPtrInfo) {
3606
3607  // Check to see if we should lower the memcpy to loads and stores first.
3608  // For cases within the target-specified limits, this is the best choice.
3609  ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
3610  if (ConstantSize) {
3611    // Memcpy with size zero? Just return the original chain.
3612    if (ConstantSize->isNullValue())
3613      return Chain;
3614
3615    SDValue Result = getMemcpyLoadsAndStores(*this, dl, Chain, Dst, Src,
3616                                             ConstantSize->getZExtValue(),Align,
3617                                isVol, false, DstPtrInfo, SrcPtrInfo);
3618    if (Result.getNode())
3619      return Result;
3620  }
3621
3622  // Then check to see if we should lower the memcpy with target-specific
3623  // code. If the target chooses to do this, this is the next best.
3624  SDValue Result =
3625    TSI.EmitTargetCodeForMemcpy(*this, dl, Chain, Dst, Src, Size, Align,
3626                                isVol, AlwaysInline,
3627                                DstPtrInfo, SrcPtrInfo);
3628  if (Result.getNode())
3629    return Result;
3630
3631  // If we really need inline code and the target declined to provide it,
3632  // use a (potentially long) sequence of loads and stores.
3633  if (AlwaysInline) {
3634    assert(ConstantSize && "AlwaysInline requires a constant size!");
3635    return getMemcpyLoadsAndStores(*this, dl, Chain, Dst, Src,
3636                                   ConstantSize->getZExtValue(), Align, isVol,
3637                                   true, DstPtrInfo, SrcPtrInfo);
3638  }
3639
3640  // FIXME: If the memcpy is volatile (isVol), lowering it to a plain libc
3641  // memcpy is not guaranteed to be safe. libc memcpys aren't required to
3642  // respect volatile, so they may do things like read or write memory
3643  // beyond the given memory regions. But fixing this isn't easy, and most
3644  // people don't care.
3645
3646  // Emit a library call.
3647  TargetLowering::ArgListTy Args;
3648  TargetLowering::ArgListEntry Entry;
3649  Entry.Ty = TLI.getTargetData()->getIntPtrType(*getContext());
3650  Entry.Node = Dst; Args.push_back(Entry);
3651  Entry.Node = Src; Args.push_back(Entry);
3652  Entry.Node = Size; Args.push_back(Entry);
3653  // FIXME: pass in DebugLoc
3654  std::pair<SDValue,SDValue> CallResult =
3655    TLI.LowerCallTo(Chain, Type::getVoidTy(*getContext()),
3656                    false, false, false, false, 0,
3657                    TLI.getLibcallCallingConv(RTLIB::MEMCPY), false,
3658                    /*isReturnValueUsed=*/false,
3659                    getExternalSymbol(TLI.getLibcallName(RTLIB::MEMCPY),
3660                                      TLI.getPointerTy()),
3661                    Args, *this, dl);
3662  return CallResult.second;
3663}
3664
3665SDValue SelectionDAG::getMemmove(SDValue Chain, DebugLoc dl, SDValue Dst,
3666                                 SDValue Src, SDValue Size,
3667                                 unsigned Align, bool isVol,
3668                                 MachinePointerInfo DstPtrInfo,
3669                                 MachinePointerInfo SrcPtrInfo) {
3670
3671  // Check to see if we should lower the memmove to loads and stores first.
3672  // For cases within the target-specified limits, this is the best choice.
3673  ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
3674  if (ConstantSize) {
3675    // Memmove with size zero? Just return the original chain.
3676    if (ConstantSize->isNullValue())
3677      return Chain;
3678
3679    SDValue Result =
3680      getMemmoveLoadsAndStores(*this, dl, Chain, Dst, Src,
3681                               ConstantSize->getZExtValue(), Align, isVol,
3682                               false, DstPtrInfo, SrcPtrInfo);
3683    if (Result.getNode())
3684      return Result;
3685  }
3686
3687  // Then check to see if we should lower the memmove with target-specific
3688  // code. If the target chooses to do this, this is the next best.
3689  SDValue Result =
3690    TSI.EmitTargetCodeForMemmove(*this, dl, Chain, Dst, Src, Size, Align, isVol,
3691                                 DstPtrInfo, SrcPtrInfo);
3692  if (Result.getNode())
3693    return Result;
3694
3695  // FIXME: If the memmove is volatile, lowering it to plain libc memmove may
3696  // not be safe.  See memcpy above for more details.
3697
3698  // Emit a library call.
3699  TargetLowering::ArgListTy Args;
3700  TargetLowering::ArgListEntry Entry;
3701  Entry.Ty = TLI.getTargetData()->getIntPtrType(*getContext());
3702  Entry.Node = Dst; Args.push_back(Entry);
3703  Entry.Node = Src; Args.push_back(Entry);
3704  Entry.Node = Size; Args.push_back(Entry);
3705  // FIXME:  pass in DebugLoc
3706  std::pair<SDValue,SDValue> CallResult =
3707    TLI.LowerCallTo(Chain, Type::getVoidTy(*getContext()),
3708                    false, false, false, false, 0,
3709                    TLI.getLibcallCallingConv(RTLIB::MEMMOVE), false,
3710                    /*isReturnValueUsed=*/false,
3711                    getExternalSymbol(TLI.getLibcallName(RTLIB::MEMMOVE),
3712                                      TLI.getPointerTy()),
3713                    Args, *this, dl);
3714  return CallResult.second;
3715}
3716
3717SDValue SelectionDAG::getMemset(SDValue Chain, DebugLoc dl, SDValue Dst,
3718                                SDValue Src, SDValue Size,
3719                                unsigned Align, bool isVol,
3720                                MachinePointerInfo DstPtrInfo) {
3721
3722  // Check to see if we should lower the memset to stores first.
3723  // For cases within the target-specified limits, this is the best choice.
3724  ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
3725  if (ConstantSize) {
3726    // Memset with size zero? Just return the original chain.
3727    if (ConstantSize->isNullValue())
3728      return Chain;
3729
3730    SDValue Result =
3731      getMemsetStores(*this, dl, Chain, Dst, Src, ConstantSize->getZExtValue(),
3732                      Align, isVol, DstPtrInfo);
3733
3734    if (Result.getNode())
3735      return Result;
3736  }
3737
3738  // Then check to see if we should lower the memset with target-specific
3739  // code. If the target chooses to do this, this is the next best.
3740  SDValue Result =
3741    TSI.EmitTargetCodeForMemset(*this, dl, Chain, Dst, Src, Size, Align, isVol,
3742                                DstPtrInfo);
3743  if (Result.getNode())
3744    return Result;
3745
3746  // Emit a library call.
3747  const Type *IntPtrTy = TLI.getTargetData()->getIntPtrType(*getContext());
3748  TargetLowering::ArgListTy Args;
3749  TargetLowering::ArgListEntry Entry;
3750  Entry.Node = Dst; Entry.Ty = IntPtrTy;
3751  Args.push_back(Entry);
3752  // Extend or truncate the argument to be an i32 value for the call.
3753  if (Src.getValueType().bitsGT(MVT::i32))
3754    Src = getNode(ISD::TRUNCATE, dl, MVT::i32, Src);
3755  else
3756    Src = getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Src);
3757  Entry.Node = Src;
3758  Entry.Ty = Type::getInt32Ty(*getContext());
3759  Entry.isSExt = true;
3760  Args.push_back(Entry);
3761  Entry.Node = Size;
3762  Entry.Ty = IntPtrTy;
3763  Entry.isSExt = false;
3764  Args.push_back(Entry);
3765  // FIXME: pass in DebugLoc
3766  std::pair<SDValue,SDValue> CallResult =
3767    TLI.LowerCallTo(Chain, Type::getVoidTy(*getContext()),
3768                    false, false, false, false, 0,
3769                    TLI.getLibcallCallingConv(RTLIB::MEMSET), false,
3770                    /*isReturnValueUsed=*/false,
3771                    getExternalSymbol(TLI.getLibcallName(RTLIB::MEMSET),
3772                                      TLI.getPointerTy()),
3773                    Args, *this, dl);
3774  return CallResult.second;
3775}
3776
3777SDValue SelectionDAG::getAtomic(unsigned Opcode, DebugLoc dl, EVT MemVT,
3778                                SDValue Chain, SDValue Ptr, SDValue Cmp,
3779                                SDValue Swp, MachinePointerInfo PtrInfo,
3780                                unsigned Alignment) {
3781  if (Alignment == 0)  // Ensure that codegen never sees alignment 0
3782    Alignment = getEVTAlignment(MemVT);
3783
3784  MachineFunction &MF = getMachineFunction();
3785  unsigned Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOStore;
3786
3787  // For now, atomics are considered to be volatile always.
3788  Flags |= MachineMemOperand::MOVolatile;
3789
3790  MachineMemOperand *MMO =
3791    MF.getMachineMemOperand(PtrInfo, Flags, MemVT.getStoreSize(), Alignment);
3792
3793  return getAtomic(Opcode, dl, MemVT, Chain, Ptr, Cmp, Swp, MMO);
3794}
3795
3796SDValue SelectionDAG::getAtomic(unsigned Opcode, DebugLoc dl, EVT MemVT,
3797                                SDValue Chain,
3798                                SDValue Ptr, SDValue Cmp,
3799                                SDValue Swp, MachineMemOperand *MMO) {
3800  assert(Opcode == ISD::ATOMIC_CMP_SWAP && "Invalid Atomic Op");
3801  assert(Cmp.getValueType() == Swp.getValueType() && "Invalid Atomic Op Types");
3802
3803  EVT VT = Cmp.getValueType();
3804
3805  SDVTList VTs = getVTList(VT, MVT::Other);
3806  FoldingSetNodeID ID;
3807  ID.AddInteger(MemVT.getRawBits());
3808  SDValue Ops[] = {Chain, Ptr, Cmp, Swp};
3809  AddNodeIDNode(ID, Opcode, VTs, Ops, 4);
3810  void* IP = 0;
3811  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) {
3812    cast<AtomicSDNode>(E)->refineAlignment(MMO);
3813    return SDValue(E, 0);
3814  }
3815  SDNode *N = new (NodeAllocator) AtomicSDNode(Opcode, dl, VTs, MemVT, Chain,
3816                                               Ptr, Cmp, Swp, MMO);
3817  CSEMap.InsertNode(N, IP);
3818  AllNodes.push_back(N);
3819  return SDValue(N, 0);
3820}
3821
3822SDValue SelectionDAG::getAtomic(unsigned Opcode, DebugLoc dl, EVT MemVT,
3823                                SDValue Chain,
3824                                SDValue Ptr, SDValue Val,
3825                                const Value* PtrVal,
3826                                unsigned Alignment) {
3827  if (Alignment == 0)  // Ensure that codegen never sees alignment 0
3828    Alignment = getEVTAlignment(MemVT);
3829
3830  MachineFunction &MF = getMachineFunction();
3831  unsigned Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOStore;
3832
3833  // For now, atomics are considered to be volatile always.
3834  Flags |= MachineMemOperand::MOVolatile;
3835
3836  MachineMemOperand *MMO =
3837    MF.getMachineMemOperand(MachinePointerInfo(PtrVal), Flags,
3838                            MemVT.getStoreSize(), Alignment);
3839
3840  return getAtomic(Opcode, dl, MemVT, Chain, Ptr, Val, MMO);
3841}
3842
3843SDValue SelectionDAG::getAtomic(unsigned Opcode, DebugLoc dl, EVT MemVT,
3844                                SDValue Chain,
3845                                SDValue Ptr, SDValue Val,
3846                                MachineMemOperand *MMO) {
3847  assert((Opcode == ISD::ATOMIC_LOAD_ADD ||
3848          Opcode == ISD::ATOMIC_LOAD_SUB ||
3849          Opcode == ISD::ATOMIC_LOAD_AND ||
3850          Opcode == ISD::ATOMIC_LOAD_OR ||
3851          Opcode == ISD::ATOMIC_LOAD_XOR ||
3852          Opcode == ISD::ATOMIC_LOAD_NAND ||
3853          Opcode == ISD::ATOMIC_LOAD_MIN ||
3854          Opcode == ISD::ATOMIC_LOAD_MAX ||
3855          Opcode == ISD::ATOMIC_LOAD_UMIN ||
3856          Opcode == ISD::ATOMIC_LOAD_UMAX ||
3857          Opcode == ISD::ATOMIC_SWAP) &&
3858         "Invalid Atomic Op");
3859
3860  EVT VT = Val.getValueType();
3861
3862  SDVTList VTs = getVTList(VT, MVT::Other);
3863  FoldingSetNodeID ID;
3864  ID.AddInteger(MemVT.getRawBits());
3865  SDValue Ops[] = {Chain, Ptr, Val};
3866  AddNodeIDNode(ID, Opcode, VTs, Ops, 3);
3867  void* IP = 0;
3868  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) {
3869    cast<AtomicSDNode>(E)->refineAlignment(MMO);
3870    return SDValue(E, 0);
3871  }
3872  SDNode *N = new (NodeAllocator) AtomicSDNode(Opcode, dl, VTs, MemVT, Chain,
3873                                               Ptr, Val, MMO);
3874  CSEMap.InsertNode(N, IP);
3875  AllNodes.push_back(N);
3876  return SDValue(N, 0);
3877}
3878
3879/// getMergeValues - Create a MERGE_VALUES node from the given operands.
3880/// Allowed to return something different (and simpler) if Simplify is true.
3881SDValue SelectionDAG::getMergeValues(const SDValue *Ops, unsigned NumOps,
3882                                     DebugLoc dl) {
3883  if (NumOps == 1)
3884    return Ops[0];
3885
3886  SmallVector<EVT, 4> VTs;
3887  VTs.reserve(NumOps);
3888  for (unsigned i = 0; i < NumOps; ++i)
3889    VTs.push_back(Ops[i].getValueType());
3890  return getNode(ISD::MERGE_VALUES, dl, getVTList(&VTs[0], NumOps),
3891                 Ops, NumOps);
3892}
3893
3894SDValue
3895SelectionDAG::getMemIntrinsicNode(unsigned Opcode, DebugLoc dl,
3896                                  const EVT *VTs, unsigned NumVTs,
3897                                  const SDValue *Ops, unsigned NumOps,
3898                                  EVT MemVT, MachinePointerInfo PtrInfo,
3899                                  unsigned Align, bool Vol,
3900                                  bool ReadMem, bool WriteMem) {
3901  return getMemIntrinsicNode(Opcode, dl, makeVTList(VTs, NumVTs), Ops, NumOps,
3902                             MemVT, PtrInfo, Align, Vol,
3903                             ReadMem, WriteMem);
3904}
3905
3906SDValue
3907SelectionDAG::getMemIntrinsicNode(unsigned Opcode, DebugLoc dl, SDVTList VTList,
3908                                  const SDValue *Ops, unsigned NumOps,
3909                                  EVT MemVT, MachinePointerInfo PtrInfo,
3910                                  unsigned Align, bool Vol,
3911                                  bool ReadMem, bool WriteMem) {
3912  if (Align == 0)  // Ensure that codegen never sees alignment 0
3913    Align = getEVTAlignment(MemVT);
3914
3915  MachineFunction &MF = getMachineFunction();
3916  unsigned Flags = 0;
3917  if (WriteMem)
3918    Flags |= MachineMemOperand::MOStore;
3919  if (ReadMem)
3920    Flags |= MachineMemOperand::MOLoad;
3921  if (Vol)
3922    Flags |= MachineMemOperand::MOVolatile;
3923  MachineMemOperand *MMO =
3924    MF.getMachineMemOperand(PtrInfo, Flags, MemVT.getStoreSize(), Align);
3925
3926  return getMemIntrinsicNode(Opcode, dl, VTList, Ops, NumOps, MemVT, MMO);
3927}
3928
3929SDValue
3930SelectionDAG::getMemIntrinsicNode(unsigned Opcode, DebugLoc dl, SDVTList VTList,
3931                                  const SDValue *Ops, unsigned NumOps,
3932                                  EVT MemVT, MachineMemOperand *MMO) {
3933  assert((Opcode == ISD::INTRINSIC_VOID ||
3934          Opcode == ISD::INTRINSIC_W_CHAIN ||
3935          Opcode == ISD::PREFETCH ||
3936          (Opcode <= INT_MAX &&
3937           (int)Opcode >= ISD::FIRST_TARGET_MEMORY_OPCODE)) &&
3938         "Opcode is not a memory-accessing opcode!");
3939
3940  // Memoize the node unless it returns a flag.
3941  MemIntrinsicSDNode *N;
3942  if (VTList.VTs[VTList.NumVTs-1] != MVT::Glue) {
3943    FoldingSetNodeID ID;
3944    AddNodeIDNode(ID, Opcode, VTList, Ops, NumOps);
3945    void *IP = 0;
3946    if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) {
3947      cast<MemIntrinsicSDNode>(E)->refineAlignment(MMO);
3948      return SDValue(E, 0);
3949    }
3950
3951    N = new (NodeAllocator) MemIntrinsicSDNode(Opcode, dl, VTList, Ops, NumOps,
3952                                               MemVT, MMO);
3953    CSEMap.InsertNode(N, IP);
3954  } else {
3955    N = new (NodeAllocator) MemIntrinsicSDNode(Opcode, dl, VTList, Ops, NumOps,
3956                                               MemVT, MMO);
3957  }
3958  AllNodes.push_back(N);
3959  return SDValue(N, 0);
3960}
3961
3962/// InferPointerInfo - If the specified ptr/offset is a frame index, infer a
3963/// MachinePointerInfo record from it.  This is particularly useful because the
3964/// code generator has many cases where it doesn't bother passing in a
3965/// MachinePointerInfo to getLoad or getStore when it has "FI+Cst".
3966static MachinePointerInfo InferPointerInfo(SDValue Ptr, int64_t Offset = 0) {
3967  // If this is FI+Offset, we can model it.
3968  if (const FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Ptr))
3969    return MachinePointerInfo::getFixedStack(FI->getIndex(), Offset);
3970
3971  // If this is (FI+Offset1)+Offset2, we can model it.
3972  if (Ptr.getOpcode() != ISD::ADD ||
3973      !isa<ConstantSDNode>(Ptr.getOperand(1)) ||
3974      !isa<FrameIndexSDNode>(Ptr.getOperand(0)))
3975    return MachinePointerInfo();
3976
3977  int FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3978  return MachinePointerInfo::getFixedStack(FI, Offset+
3979                       cast<ConstantSDNode>(Ptr.getOperand(1))->getSExtValue());
3980}
3981
3982/// InferPointerInfo - If the specified ptr/offset is a frame index, infer a
3983/// MachinePointerInfo record from it.  This is particularly useful because the
3984/// code generator has many cases where it doesn't bother passing in a
3985/// MachinePointerInfo to getLoad or getStore when it has "FI+Cst".
3986static MachinePointerInfo InferPointerInfo(SDValue Ptr, SDValue OffsetOp) {
3987  // If the 'Offset' value isn't a constant, we can't handle this.
3988  if (ConstantSDNode *OffsetNode = dyn_cast<ConstantSDNode>(OffsetOp))
3989    return InferPointerInfo(Ptr, OffsetNode->getSExtValue());
3990  if (OffsetOp.getOpcode() == ISD::UNDEF)
3991    return InferPointerInfo(Ptr);
3992  return MachinePointerInfo();
3993}
3994
3995
3996SDValue
3997SelectionDAG::getLoad(ISD::MemIndexedMode AM, ISD::LoadExtType ExtType,
3998                      EVT VT, DebugLoc dl, SDValue Chain,
3999                      SDValue Ptr, SDValue Offset,
4000                      MachinePointerInfo PtrInfo, EVT MemVT,
4001                      bool isVolatile, bool isNonTemporal,
4002                      unsigned Alignment, const MDNode *TBAAInfo) {
4003  if (Alignment == 0)  // Ensure that codegen never sees alignment 0
4004    Alignment = getEVTAlignment(VT);
4005
4006  unsigned Flags = MachineMemOperand::MOLoad;
4007  if (isVolatile)
4008    Flags |= MachineMemOperand::MOVolatile;
4009  if (isNonTemporal)
4010    Flags |= MachineMemOperand::MONonTemporal;
4011
4012  // If we don't have a PtrInfo, infer the trivial frame index case to simplify
4013  // clients.
4014  if (PtrInfo.V == 0)
4015    PtrInfo = InferPointerInfo(Ptr, Offset);
4016
4017  MachineFunction &MF = getMachineFunction();
4018  MachineMemOperand *MMO =
4019    MF.getMachineMemOperand(PtrInfo, Flags, MemVT.getStoreSize(), Alignment,
4020                            TBAAInfo);
4021  return getLoad(AM, ExtType, VT, dl, Chain, Ptr, Offset, MemVT, MMO);
4022}
4023
4024SDValue
4025SelectionDAG::getLoad(ISD::MemIndexedMode AM, ISD::LoadExtType ExtType,
4026                      EVT VT, DebugLoc dl, SDValue Chain,
4027                      SDValue Ptr, SDValue Offset, EVT MemVT,
4028                      MachineMemOperand *MMO) {
4029  if (VT == MemVT) {
4030    ExtType = ISD::NON_EXTLOAD;
4031  } else if (ExtType == ISD::NON_EXTLOAD) {
4032    assert(VT == MemVT && "Non-extending load from different memory type!");
4033  } else {
4034    // Extending load.
4035    assert(MemVT.getScalarType().bitsLT(VT.getScalarType()) &&
4036           "Should only be an extending load, not truncating!");
4037    assert(VT.isInteger() == MemVT.isInteger() &&
4038           "Cannot convert from FP to Int or Int -> FP!");
4039    assert(VT.isVector() == MemVT.isVector() &&
4040           "Cannot use trunc store to convert to or from a vector!");
4041    assert((!VT.isVector() ||
4042            VT.getVectorNumElements() == MemVT.getVectorNumElements()) &&
4043           "Cannot use trunc store to change the number of vector elements!");
4044  }
4045
4046  bool Indexed = AM != ISD::UNINDEXED;
4047  assert((Indexed || Offset.getOpcode() == ISD::UNDEF) &&
4048         "Unindexed load with an offset!");
4049
4050  SDVTList VTs = Indexed ?
4051    getVTList(VT, Ptr.getValueType(), MVT::Other) : getVTList(VT, MVT::Other);
4052  SDValue Ops[] = { Chain, Ptr, Offset };
4053  FoldingSetNodeID ID;
4054  AddNodeIDNode(ID, ISD::LOAD, VTs, Ops, 3);
4055  ID.AddInteger(MemVT.getRawBits());
4056  ID.AddInteger(encodeMemSDNodeFlags(ExtType, AM, MMO->isVolatile(),
4057                                     MMO->isNonTemporal()));
4058  void *IP = 0;
4059  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) {
4060    cast<LoadSDNode>(E)->refineAlignment(MMO);
4061    return SDValue(E, 0);
4062  }
4063  SDNode *N = new (NodeAllocator) LoadSDNode(Ops, dl, VTs, AM, ExtType,
4064                                             MemVT, MMO);
4065  CSEMap.InsertNode(N, IP);
4066  AllNodes.push_back(N);
4067  return SDValue(N, 0);
4068}
4069
4070SDValue SelectionDAG::getLoad(EVT VT, DebugLoc dl,
4071                              SDValue Chain, SDValue Ptr,
4072                              MachinePointerInfo PtrInfo,
4073                              bool isVolatile, bool isNonTemporal,
4074                              unsigned Alignment, const MDNode *TBAAInfo) {
4075  SDValue Undef = getUNDEF(Ptr.getValueType());
4076  return getLoad(ISD::UNINDEXED, ISD::NON_EXTLOAD, VT, dl, Chain, Ptr, Undef,
4077                 PtrInfo, VT, isVolatile, isNonTemporal, Alignment, TBAAInfo);
4078}
4079
4080SDValue SelectionDAG::getExtLoad(ISD::LoadExtType ExtType, EVT VT, DebugLoc dl,
4081                                 SDValue Chain, SDValue Ptr,
4082                                 MachinePointerInfo PtrInfo, EVT MemVT,
4083                                 bool isVolatile, bool isNonTemporal,
4084                                 unsigned Alignment, const MDNode *TBAAInfo) {
4085  SDValue Undef = getUNDEF(Ptr.getValueType());
4086  return getLoad(ISD::UNINDEXED, ExtType, VT, dl, Chain, Ptr, Undef,
4087                 PtrInfo, MemVT, isVolatile, isNonTemporal, Alignment,
4088                 TBAAInfo);
4089}
4090
4091
4092SDValue
4093SelectionDAG::getIndexedLoad(SDValue OrigLoad, DebugLoc dl, SDValue Base,
4094                             SDValue Offset, ISD::MemIndexedMode AM) {
4095  LoadSDNode *LD = cast<LoadSDNode>(OrigLoad);
4096  assert(LD->getOffset().getOpcode() == ISD::UNDEF &&
4097         "Load is already a indexed load!");
4098  return getLoad(AM, LD->getExtensionType(), OrigLoad.getValueType(), dl,
4099                 LD->getChain(), Base, Offset, LD->getPointerInfo(),
4100                 LD->getMemoryVT(),
4101                 LD->isVolatile(), LD->isNonTemporal(), LD->getAlignment());
4102}
4103
4104SDValue SelectionDAG::getStore(SDValue Chain, DebugLoc dl, SDValue Val,
4105                               SDValue Ptr, MachinePointerInfo PtrInfo,
4106                               bool isVolatile, bool isNonTemporal,
4107                               unsigned Alignment, const MDNode *TBAAInfo) {
4108  if (Alignment == 0)  // Ensure that codegen never sees alignment 0
4109    Alignment = getEVTAlignment(Val.getValueType());
4110
4111  unsigned Flags = MachineMemOperand::MOStore;
4112  if (isVolatile)
4113    Flags |= MachineMemOperand::MOVolatile;
4114  if (isNonTemporal)
4115    Flags |= MachineMemOperand::MONonTemporal;
4116
4117  if (PtrInfo.V == 0)
4118    PtrInfo = InferPointerInfo(Ptr);
4119
4120  MachineFunction &MF = getMachineFunction();
4121  MachineMemOperand *MMO =
4122    MF.getMachineMemOperand(PtrInfo, Flags,
4123                            Val.getValueType().getStoreSize(), Alignment,
4124                            TBAAInfo);
4125
4126  return getStore(Chain, dl, Val, Ptr, MMO);
4127}
4128
4129SDValue SelectionDAG::getStore(SDValue Chain, DebugLoc dl, SDValue Val,
4130                               SDValue Ptr, MachineMemOperand *MMO) {
4131  EVT VT = Val.getValueType();
4132  SDVTList VTs = getVTList(MVT::Other);
4133  SDValue Undef = getUNDEF(Ptr.getValueType());
4134  SDValue Ops[] = { Chain, Val, Ptr, Undef };
4135  FoldingSetNodeID ID;
4136  AddNodeIDNode(ID, ISD::STORE, VTs, Ops, 4);
4137  ID.AddInteger(VT.getRawBits());
4138  ID.AddInteger(encodeMemSDNodeFlags(false, ISD::UNINDEXED, MMO->isVolatile(),
4139                                     MMO->isNonTemporal()));
4140  void *IP = 0;
4141  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) {
4142    cast<StoreSDNode>(E)->refineAlignment(MMO);
4143    return SDValue(E, 0);
4144  }
4145  SDNode *N = new (NodeAllocator) StoreSDNode(Ops, dl, VTs, ISD::UNINDEXED,
4146                                              false, VT, MMO);
4147  CSEMap.InsertNode(N, IP);
4148  AllNodes.push_back(N);
4149  return SDValue(N, 0);
4150}
4151
4152SDValue SelectionDAG::getTruncStore(SDValue Chain, DebugLoc dl, SDValue Val,
4153                                    SDValue Ptr, MachinePointerInfo PtrInfo,
4154                                    EVT SVT,bool isVolatile, bool isNonTemporal,
4155                                    unsigned Alignment,
4156                                    const MDNode *TBAAInfo) {
4157  if (Alignment == 0)  // Ensure that codegen never sees alignment 0
4158    Alignment = getEVTAlignment(SVT);
4159
4160  unsigned Flags = MachineMemOperand::MOStore;
4161  if (isVolatile)
4162    Flags |= MachineMemOperand::MOVolatile;
4163  if (isNonTemporal)
4164    Flags |= MachineMemOperand::MONonTemporal;
4165
4166  if (PtrInfo.V == 0)
4167    PtrInfo = InferPointerInfo(Ptr);
4168
4169  MachineFunction &MF = getMachineFunction();
4170  MachineMemOperand *MMO =
4171    MF.getMachineMemOperand(PtrInfo, Flags, SVT.getStoreSize(), Alignment,
4172                            TBAAInfo);
4173
4174  return getTruncStore(Chain, dl, Val, Ptr, SVT, MMO);
4175}
4176
4177SDValue SelectionDAG::getTruncStore(SDValue Chain, DebugLoc dl, SDValue Val,
4178                                    SDValue Ptr, EVT SVT,
4179                                    MachineMemOperand *MMO) {
4180  EVT VT = Val.getValueType();
4181
4182  if (VT == SVT)
4183    return getStore(Chain, dl, Val, Ptr, MMO);
4184
4185  assert(SVT.getScalarType().bitsLT(VT.getScalarType()) &&
4186         "Should only be a truncating store, not extending!");
4187  assert(VT.isInteger() == SVT.isInteger() &&
4188         "Can't do FP-INT conversion!");
4189  assert(VT.isVector() == SVT.isVector() &&
4190         "Cannot use trunc store to convert to or from a vector!");
4191  assert((!VT.isVector() ||
4192          VT.getVectorNumElements() == SVT.getVectorNumElements()) &&
4193         "Cannot use trunc store to change the number of vector elements!");
4194
4195  SDVTList VTs = getVTList(MVT::Other);
4196  SDValue Undef = getUNDEF(Ptr.getValueType());
4197  SDValue Ops[] = { Chain, Val, Ptr, Undef };
4198  FoldingSetNodeID ID;
4199  AddNodeIDNode(ID, ISD::STORE, VTs, Ops, 4);
4200  ID.AddInteger(SVT.getRawBits());
4201  ID.AddInteger(encodeMemSDNodeFlags(true, ISD::UNINDEXED, MMO->isVolatile(),
4202                                     MMO->isNonTemporal()));
4203  void *IP = 0;
4204  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) {
4205    cast<StoreSDNode>(E)->refineAlignment(MMO);
4206    return SDValue(E, 0);
4207  }
4208  SDNode *N = new (NodeAllocator) StoreSDNode(Ops, dl, VTs, ISD::UNINDEXED,
4209                                              true, SVT, MMO);
4210  CSEMap.InsertNode(N, IP);
4211  AllNodes.push_back(N);
4212  return SDValue(N, 0);
4213}
4214
4215SDValue
4216SelectionDAG::getIndexedStore(SDValue OrigStore, DebugLoc dl, SDValue Base,
4217                              SDValue Offset, ISD::MemIndexedMode AM) {
4218  StoreSDNode *ST = cast<StoreSDNode>(OrigStore);
4219  assert(ST->getOffset().getOpcode() == ISD::UNDEF &&
4220         "Store is already a indexed store!");
4221  SDVTList VTs = getVTList(Base.getValueType(), MVT::Other);
4222  SDValue Ops[] = { ST->getChain(), ST->getValue(), Base, Offset };
4223  FoldingSetNodeID ID;
4224  AddNodeIDNode(ID, ISD::STORE, VTs, Ops, 4);
4225  ID.AddInteger(ST->getMemoryVT().getRawBits());
4226  ID.AddInteger(ST->getRawSubclassData());
4227  void *IP = 0;
4228  if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
4229    return SDValue(E, 0);
4230
4231  SDNode *N = new (NodeAllocator) StoreSDNode(Ops, dl, VTs, AM,
4232                                              ST->isTruncatingStore(),
4233                                              ST->getMemoryVT(),
4234                                              ST->getMemOperand());
4235  CSEMap.InsertNode(N, IP);
4236  AllNodes.push_back(N);
4237  return SDValue(N, 0);
4238}
4239
4240SDValue SelectionDAG::getVAArg(EVT VT, DebugLoc dl,
4241                               SDValue Chain, SDValue Ptr,
4242                               SDValue SV,
4243                               unsigned Align) {
4244  SDValue Ops[] = { Chain, Ptr, SV, getTargetConstant(Align, MVT::i32) };
4245  return getNode(ISD::VAARG, dl, getVTList(VT, MVT::Other), Ops, 4);
4246}
4247
4248SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT,
4249                              const SDUse *Ops, unsigned NumOps) {
4250  switch (NumOps) {
4251  case 0: return getNode(Opcode, DL, VT);
4252  case 1: return getNode(Opcode, DL, VT, Ops[0]);
4253  case 2: return getNode(Opcode, DL, VT, Ops[0], Ops[1]);
4254  case 3: return getNode(Opcode, DL, VT, Ops[0], Ops[1], Ops[2]);
4255  default: break;
4256  }
4257
4258  // Copy from an SDUse array into an SDValue array for use with
4259  // the regular getNode logic.
4260  SmallVector<SDValue, 8> NewOps(Ops, Ops + NumOps);
4261  return getNode(Opcode, DL, VT, &NewOps[0], NumOps);
4262}
4263
4264SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT,
4265                              const SDValue *Ops, unsigned NumOps) {
4266  switch (NumOps) {
4267  case 0: return getNode(Opcode, DL, VT);
4268  case 1: return getNode(Opcode, DL, VT, Ops[0]);
4269  case 2: return getNode(Opcode, DL, VT, Ops[0], Ops[1]);
4270  case 3: return getNode(Opcode, DL, VT, Ops[0], Ops[1], Ops[2]);
4271  default: break;
4272  }
4273
4274  switch (Opcode) {
4275  default: break;
4276  case ISD::SELECT_CC: {
4277    assert(NumOps == 5 && "SELECT_CC takes 5 operands!");
4278    assert(Ops[0].getValueType() == Ops[1].getValueType() &&
4279           "LHS and RHS of condition must have same type!");
4280    assert(Ops[2].getValueType() == Ops[3].getValueType() &&
4281           "True and False arms of SelectCC must have same type!");
4282    assert(Ops[2].getValueType() == VT &&
4283           "select_cc node must be of same type as true and false value!");
4284    break;
4285  }
4286  case ISD::BR_CC: {
4287    assert(NumOps == 5 && "BR_CC takes 5 operands!");
4288    assert(Ops[2].getValueType() == Ops[3].getValueType() &&
4289           "LHS/RHS of comparison should match types!");
4290    break;
4291  }
4292  }
4293
4294  // Memoize nodes.
4295  SDNode *N;
4296  SDVTList VTs = getVTList(VT);
4297
4298  if (VT != MVT::Glue) {
4299    FoldingSetNodeID ID;
4300    AddNodeIDNode(ID, Opcode, VTs, Ops, NumOps);
4301    void *IP = 0;
4302
4303    if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
4304      return SDValue(E, 0);
4305
4306    N = new (NodeAllocator) SDNode(Opcode, DL, VTs, Ops, NumOps);
4307    CSEMap.InsertNode(N, IP);
4308  } else {
4309    N = new (NodeAllocator) SDNode(Opcode, DL, VTs, Ops, NumOps);
4310  }
4311
4312  AllNodes.push_back(N);
4313#ifndef NDEBUG
4314  VerifySDNode(N);
4315#endif
4316  return SDValue(N, 0);
4317}
4318
4319SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL,
4320                              const std::vector<EVT> &ResultTys,
4321                              const SDValue *Ops, unsigned NumOps) {
4322  return getNode(Opcode, DL, getVTList(&ResultTys[0], ResultTys.size()),
4323                 Ops, NumOps);
4324}
4325
4326SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL,
4327                              const EVT *VTs, unsigned NumVTs,
4328                              const SDValue *Ops, unsigned NumOps) {
4329  if (NumVTs == 1)
4330    return getNode(Opcode, DL, VTs[0], Ops, NumOps);
4331  return getNode(Opcode, DL, makeVTList(VTs, NumVTs), Ops, NumOps);
4332}
4333
4334SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList,
4335                              const SDValue *Ops, unsigned NumOps) {
4336  if (VTList.NumVTs == 1)
4337    return getNode(Opcode, DL, VTList.VTs[0], Ops, NumOps);
4338
4339#if 0
4340  switch (Opcode) {
4341  // FIXME: figure out how to safely handle things like
4342  // int foo(int x) { return 1 << (x & 255); }
4343  // int bar() { return foo(256); }
4344  case ISD::SRA_PARTS:
4345  case ISD::SRL_PARTS:
4346  case ISD::SHL_PARTS:
4347    if (N3.getOpcode() == ISD::SIGN_EXTEND_INREG &&
4348        cast<VTSDNode>(N3.getOperand(1))->getVT() != MVT::i1)
4349      return getNode(Opcode, DL, VT, N1, N2, N3.getOperand(0));
4350    else if (N3.getOpcode() == ISD::AND)
4351      if (ConstantSDNode *AndRHS = dyn_cast<ConstantSDNode>(N3.getOperand(1))) {
4352        // If the and is only masking out bits that cannot effect the shift,
4353        // eliminate the and.
4354        unsigned NumBits = VT.getScalarType().getSizeInBits()*2;
4355        if ((AndRHS->getValue() & (NumBits-1)) == NumBits-1)
4356          return getNode(Opcode, DL, VT, N1, N2, N3.getOperand(0));
4357      }
4358    break;
4359  }
4360#endif
4361
4362  // Memoize the node unless it returns a flag.
4363  SDNode *N;
4364  if (VTList.VTs[VTList.NumVTs-1] != MVT::Glue) {
4365    FoldingSetNodeID ID;
4366    AddNodeIDNode(ID, Opcode, VTList, Ops, NumOps);
4367    void *IP = 0;
4368    if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
4369      return SDValue(E, 0);
4370
4371    if (NumOps == 1) {
4372      N = new (NodeAllocator) UnarySDNode(Opcode, DL, VTList, Ops[0]);
4373    } else if (NumOps == 2) {
4374      N = new (NodeAllocator) BinarySDNode(Opcode, DL, VTList, Ops[0], Ops[1]);
4375    } else if (NumOps == 3) {
4376      N = new (NodeAllocator) TernarySDNode(Opcode, DL, VTList, Ops[0], Ops[1],
4377                                            Ops[2]);
4378    } else {
4379      N = new (NodeAllocator) SDNode(Opcode, DL, VTList, Ops, NumOps);
4380    }
4381    CSEMap.InsertNode(N, IP);
4382  } else {
4383    if (NumOps == 1) {
4384      N = new (NodeAllocator) UnarySDNode(Opcode, DL, VTList, Ops[0]);
4385    } else if (NumOps == 2) {
4386      N = new (NodeAllocator) BinarySDNode(Opcode, DL, VTList, Ops[0], Ops[1]);
4387    } else if (NumOps == 3) {
4388      N = new (NodeAllocator) TernarySDNode(Opcode, DL, VTList, Ops[0], Ops[1],
4389                                            Ops[2]);
4390    } else {
4391      N = new (NodeAllocator) SDNode(Opcode, DL, VTList, Ops, NumOps);
4392    }
4393  }
4394  AllNodes.push_back(N);
4395#ifndef NDEBUG
4396  VerifySDNode(N);
4397#endif
4398  return SDValue(N, 0);
4399}
4400
4401SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList) {
4402  return getNode(Opcode, DL, VTList, 0, 0);
4403}
4404
4405SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList,
4406                              SDValue N1) {
4407  SDValue Ops[] = { N1 };
4408  return getNode(Opcode, DL, VTList, Ops, 1);
4409}
4410
4411SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList,
4412                              SDValue N1, SDValue N2) {
4413  SDValue Ops[] = { N1, N2 };
4414  return getNode(Opcode, DL, VTList, Ops, 2);
4415}
4416
4417SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList,
4418                              SDValue N1, SDValue N2, SDValue N3) {
4419  SDValue Ops[] = { N1, N2, N3 };
4420  return getNode(Opcode, DL, VTList, Ops, 3);
4421}
4422
4423SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList,
4424                              SDValue N1, SDValue N2, SDValue N3,
4425                              SDValue N4) {
4426  SDValue Ops[] = { N1, N2, N3, N4 };
4427  return getNode(Opcode, DL, VTList, Ops, 4);
4428}
4429
4430SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList,
4431                              SDValue N1, SDValue N2, SDValue N3,
4432                              SDValue N4, SDValue N5) {
4433  SDValue Ops[] = { N1, N2, N3, N4, N5 };
4434  return getNode(Opcode, DL, VTList, Ops, 5);
4435}
4436
4437SDVTList SelectionDAG::getVTList(EVT VT) {
4438  return makeVTList(SDNode::getValueTypeList(VT), 1);
4439}
4440
4441SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2) {
4442  for (std::vector<SDVTList>::reverse_iterator I = VTList.rbegin(),
4443       E = VTList.rend(); I != E; ++I)
4444    if (I->NumVTs == 2 && I->VTs[0] == VT1 && I->VTs[1] == VT2)
4445      return *I;
4446
4447  EVT *Array = Allocator.Allocate<EVT>(2);
4448  Array[0] = VT1;
4449  Array[1] = VT2;
4450  SDVTList Result = makeVTList(Array, 2);
4451  VTList.push_back(Result);
4452  return Result;
4453}
4454
4455SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2, EVT VT3) {
4456  for (std::vector<SDVTList>::reverse_iterator I = VTList.rbegin(),
4457       E = VTList.rend(); I != E; ++I)
4458    if (I->NumVTs == 3 && I->VTs[0] == VT1 && I->VTs[1] == VT2 &&
4459                          I->VTs[2] == VT3)
4460      return *I;
4461
4462  EVT *Array = Allocator.Allocate<EVT>(3);
4463  Array[0] = VT1;
4464  Array[1] = VT2;
4465  Array[2] = VT3;
4466  SDVTList Result = makeVTList(Array, 3);
4467  VTList.push_back(Result);
4468  return Result;
4469}
4470
4471SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2, EVT VT3, EVT VT4) {
4472  for (std::vector<SDVTList>::reverse_iterator I = VTList.rbegin(),
4473       E = VTList.rend(); I != E; ++I)
4474    if (I->NumVTs == 4 && I->VTs[0] == VT1 && I->VTs[1] == VT2 &&
4475                          I->VTs[2] == VT3 && I->VTs[3] == VT4)
4476      return *I;
4477
4478  EVT *Array = Allocator.Allocate<EVT>(4);
4479  Array[0] = VT1;
4480  Array[1] = VT2;
4481  Array[2] = VT3;
4482  Array[3] = VT4;
4483  SDVTList Result = makeVTList(Array, 4);
4484  VTList.push_back(Result);
4485  return Result;
4486}
4487
4488SDVTList SelectionDAG::getVTList(const EVT *VTs, unsigned NumVTs) {
4489  switch (NumVTs) {
4490    case 0: llvm_unreachable("Cannot have nodes without results!");
4491    case 1: return getVTList(VTs[0]);
4492    case 2: return getVTList(VTs[0], VTs[1]);
4493    case 3: return getVTList(VTs[0], VTs[1], VTs[2]);
4494    case 4: return getVTList(VTs[0], VTs[1], VTs[2], VTs[3]);
4495    default: break;
4496  }
4497
4498  for (std::vector<SDVTList>::reverse_iterator I = VTList.rbegin(),
4499       E = VTList.rend(); I != E; ++I) {
4500    if (I->NumVTs != NumVTs || VTs[0] != I->VTs[0] || VTs[1] != I->VTs[1])
4501      continue;
4502
4503    bool NoMatch = false;
4504    for (unsigned i = 2; i != NumVTs; ++i)
4505      if (VTs[i] != I->VTs[i]) {
4506        NoMatch = true;
4507        break;
4508      }
4509    if (!NoMatch)
4510      return *I;
4511  }
4512
4513  EVT *Array = Allocator.Allocate<EVT>(NumVTs);
4514  std::copy(VTs, VTs+NumVTs, Array);
4515  SDVTList Result = makeVTList(Array, NumVTs);
4516  VTList.push_back(Result);
4517  return Result;
4518}
4519
4520
4521/// UpdateNodeOperands - *Mutate* the specified node in-place to have the
4522/// specified operands.  If the resultant node already exists in the DAG,
4523/// this does not modify the specified node, instead it returns the node that
4524/// already exists.  If the resultant node does not exist in the DAG, the
4525/// input node is returned.  As a degenerate case, if you specify the same
4526/// input operands as the node already has, the input node is returned.
4527SDNode *SelectionDAG::UpdateNodeOperands(SDNode *N, SDValue Op) {
4528  assert(N->getNumOperands() == 1 && "Update with wrong number of operands");
4529
4530  // Check to see if there is no change.
4531  if (Op == N->getOperand(0)) return N;
4532
4533  // See if the modified node already exists.
4534  void *InsertPos = 0;
4535  if (SDNode *Existing = FindModifiedNodeSlot(N, Op, InsertPos))
4536    return Existing;
4537
4538  // Nope it doesn't.  Remove the node from its current place in the maps.
4539  if (InsertPos)
4540    if (!RemoveNodeFromCSEMaps(N))
4541      InsertPos = 0;
4542
4543  // Now we update the operands.
4544  N->OperandList[0].set(Op);
4545
4546  // If this gets put into a CSE map, add it.
4547  if (InsertPos) CSEMap.InsertNode(N, InsertPos);
4548  return N;
4549}
4550
4551SDNode *SelectionDAG::UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2) {
4552  assert(N->getNumOperands() == 2 && "Update with wrong number of operands");
4553
4554  // Check to see if there is no change.
4555  if (Op1 == N->getOperand(0) && Op2 == N->getOperand(1))
4556    return N;   // No operands changed, just return the input node.
4557
4558  // See if the modified node already exists.
4559  void *InsertPos = 0;
4560  if (SDNode *Existing = FindModifiedNodeSlot(N, Op1, Op2, InsertPos))
4561    return Existing;
4562
4563  // Nope it doesn't.  Remove the node from its current place in the maps.
4564  if (InsertPos)
4565    if (!RemoveNodeFromCSEMaps(N))
4566      InsertPos = 0;
4567
4568  // Now we update the operands.
4569  if (N->OperandList[0] != Op1)
4570    N->OperandList[0].set(Op1);
4571  if (N->OperandList[1] != Op2)
4572    N->OperandList[1].set(Op2);
4573
4574  // If this gets put into a CSE map, add it.
4575  if (InsertPos) CSEMap.InsertNode(N, InsertPos);
4576  return N;
4577}
4578
4579SDNode *SelectionDAG::
4580UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2, SDValue Op3) {
4581  SDValue Ops[] = { Op1, Op2, Op3 };
4582  return UpdateNodeOperands(N, Ops, 3);
4583}
4584
4585SDNode *SelectionDAG::
4586UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2,
4587                   SDValue Op3, SDValue Op4) {
4588  SDValue Ops[] = { Op1, Op2, Op3, Op4 };
4589  return UpdateNodeOperands(N, Ops, 4);
4590}
4591
4592SDNode *SelectionDAG::
4593UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2,
4594                   SDValue Op3, SDValue Op4, SDValue Op5) {
4595  SDValue Ops[] = { Op1, Op2, Op3, Op4, Op5 };
4596  return UpdateNodeOperands(N, Ops, 5);
4597}
4598
4599SDNode *SelectionDAG::
4600UpdateNodeOperands(SDNode *N, const SDValue *Ops, unsigned NumOps) {
4601  assert(N->getNumOperands() == NumOps &&
4602         "Update with wrong number of operands");
4603
4604  // Check to see if there is no change.
4605  bool AnyChange = false;
4606  for (unsigned i = 0; i != NumOps; ++i) {
4607    if (Ops[i] != N->getOperand(i)) {
4608      AnyChange = true;
4609      break;
4610    }
4611  }
4612
4613  // No operands changed, just return the input node.
4614  if (!AnyChange) return N;
4615
4616  // See if the modified node already exists.
4617  void *InsertPos = 0;
4618  if (SDNode *Existing = FindModifiedNodeSlot(N, Ops, NumOps, InsertPos))
4619    return Existing;
4620
4621  // Nope it doesn't.  Remove the node from its current place in the maps.
4622  if (InsertPos)
4623    if (!RemoveNodeFromCSEMaps(N))
4624      InsertPos = 0;
4625
4626  // Now we update the operands.
4627  for (unsigned i = 0; i != NumOps; ++i)
4628    if (N->OperandList[i] != Ops[i])
4629      N->OperandList[i].set(Ops[i]);
4630
4631  // If this gets put into a CSE map, add it.
4632  if (InsertPos) CSEMap.InsertNode(N, InsertPos);
4633  return N;
4634}
4635
4636/// DropOperands - Release the operands and set this node to have
4637/// zero operands.
4638void SDNode::DropOperands() {
4639  // Unlike the code in MorphNodeTo that does this, we don't need to
4640  // watch for dead nodes here.
4641  for (op_iterator I = op_begin(), E = op_end(); I != E; ) {
4642    SDUse &Use = *I++;
4643    Use.set(SDValue());
4644  }
4645}
4646
4647/// SelectNodeTo - These are wrappers around MorphNodeTo that accept a
4648/// machine opcode.
4649///
4650SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4651                                   EVT VT) {
4652  SDVTList VTs = getVTList(VT);
4653  return SelectNodeTo(N, MachineOpc, VTs, 0, 0);
4654}
4655
4656SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4657                                   EVT VT, SDValue Op1) {
4658  SDVTList VTs = getVTList(VT);
4659  SDValue Ops[] = { Op1 };
4660  return SelectNodeTo(N, MachineOpc, VTs, Ops, 1);
4661}
4662
4663SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4664                                   EVT VT, SDValue Op1,
4665                                   SDValue Op2) {
4666  SDVTList VTs = getVTList(VT);
4667  SDValue Ops[] = { Op1, Op2 };
4668  return SelectNodeTo(N, MachineOpc, VTs, Ops, 2);
4669}
4670
4671SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4672                                   EVT VT, SDValue Op1,
4673                                   SDValue Op2, SDValue Op3) {
4674  SDVTList VTs = getVTList(VT);
4675  SDValue Ops[] = { Op1, Op2, Op3 };
4676  return SelectNodeTo(N, MachineOpc, VTs, Ops, 3);
4677}
4678
4679SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4680                                   EVT VT, const SDValue *Ops,
4681                                   unsigned NumOps) {
4682  SDVTList VTs = getVTList(VT);
4683  return SelectNodeTo(N, MachineOpc, VTs, Ops, NumOps);
4684}
4685
4686SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4687                                   EVT VT1, EVT VT2, const SDValue *Ops,
4688                                   unsigned NumOps) {
4689  SDVTList VTs = getVTList(VT1, VT2);
4690  return SelectNodeTo(N, MachineOpc, VTs, Ops, NumOps);
4691}
4692
4693SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4694                                   EVT VT1, EVT VT2) {
4695  SDVTList VTs = getVTList(VT1, VT2);
4696  return SelectNodeTo(N, MachineOpc, VTs, (SDValue *)0, 0);
4697}
4698
4699SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4700                                   EVT VT1, EVT VT2, EVT VT3,
4701                                   const SDValue *Ops, unsigned NumOps) {
4702  SDVTList VTs = getVTList(VT1, VT2, VT3);
4703  return SelectNodeTo(N, MachineOpc, VTs, Ops, NumOps);
4704}
4705
4706SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4707                                   EVT VT1, EVT VT2, EVT VT3, EVT VT4,
4708                                   const SDValue *Ops, unsigned NumOps) {
4709  SDVTList VTs = getVTList(VT1, VT2, VT3, VT4);
4710  return SelectNodeTo(N, MachineOpc, VTs, Ops, NumOps);
4711}
4712
4713SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4714                                   EVT VT1, EVT VT2,
4715                                   SDValue Op1) {
4716  SDVTList VTs = getVTList(VT1, VT2);
4717  SDValue Ops[] = { Op1 };
4718  return SelectNodeTo(N, MachineOpc, VTs, Ops, 1);
4719}
4720
4721SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4722                                   EVT VT1, EVT VT2,
4723                                   SDValue Op1, SDValue Op2) {
4724  SDVTList VTs = getVTList(VT1, VT2);
4725  SDValue Ops[] = { Op1, Op2 };
4726  return SelectNodeTo(N, MachineOpc, VTs, Ops, 2);
4727}
4728
4729SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4730                                   EVT VT1, EVT VT2,
4731                                   SDValue Op1, SDValue Op2,
4732                                   SDValue Op3) {
4733  SDVTList VTs = getVTList(VT1, VT2);
4734  SDValue Ops[] = { Op1, Op2, Op3 };
4735  return SelectNodeTo(N, MachineOpc, VTs, Ops, 3);
4736}
4737
4738SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4739                                   EVT VT1, EVT VT2, EVT VT3,
4740                                   SDValue Op1, SDValue Op2,
4741                                   SDValue Op3) {
4742  SDVTList VTs = getVTList(VT1, VT2, VT3);
4743  SDValue Ops[] = { Op1, Op2, Op3 };
4744  return SelectNodeTo(N, MachineOpc, VTs, Ops, 3);
4745}
4746
4747SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
4748                                   SDVTList VTs, const SDValue *Ops,
4749                                   unsigned NumOps) {
4750  N = MorphNodeTo(N, ~MachineOpc, VTs, Ops, NumOps);
4751  // Reset the NodeID to -1.
4752  N->setNodeId(-1);
4753  return N;
4754}
4755
4756/// MorphNodeTo - This *mutates* the specified node to have the specified
4757/// return type, opcode, and operands.
4758///
4759/// Note that MorphNodeTo returns the resultant node.  If there is already a
4760/// node of the specified opcode and operands, it returns that node instead of
4761/// the current one.  Note that the DebugLoc need not be the same.
4762///
4763/// Using MorphNodeTo is faster than creating a new node and swapping it in
4764/// with ReplaceAllUsesWith both because it often avoids allocating a new
4765/// node, and because it doesn't require CSE recalculation for any of
4766/// the node's users.
4767///
4768SDNode *SelectionDAG::MorphNodeTo(SDNode *N, unsigned Opc,
4769                                  SDVTList VTs, const SDValue *Ops,
4770                                  unsigned NumOps) {
4771  // If an identical node already exists, use it.
4772  void *IP = 0;
4773  if (VTs.VTs[VTs.NumVTs-1] != MVT::Glue) {
4774    FoldingSetNodeID ID;
4775    AddNodeIDNode(ID, Opc, VTs, Ops, NumOps);
4776    if (SDNode *ON = CSEMap.FindNodeOrInsertPos(ID, IP))
4777      return ON;
4778  }
4779
4780  if (!RemoveNodeFromCSEMaps(N))
4781    IP = 0;
4782
4783  // Start the morphing.
4784  N->NodeType = Opc;
4785  N->ValueList = VTs.VTs;
4786  N->NumValues = VTs.NumVTs;
4787
4788  // Clear the operands list, updating used nodes to remove this from their
4789  // use list.  Keep track of any operands that become dead as a result.
4790  SmallPtrSet<SDNode*, 16> DeadNodeSet;
4791  for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ) {
4792    SDUse &Use = *I++;
4793    SDNode *Used = Use.getNode();
4794    Use.set(SDValue());
4795    if (Used->use_empty())
4796      DeadNodeSet.insert(Used);
4797  }
4798
4799  if (MachineSDNode *MN = dyn_cast<MachineSDNode>(N)) {
4800    // Initialize the memory references information.
4801    MN->setMemRefs(0, 0);
4802    // If NumOps is larger than the # of operands we can have in a
4803    // MachineSDNode, reallocate the operand list.
4804    if (NumOps > MN->NumOperands || !MN->OperandsNeedDelete) {
4805      if (MN->OperandsNeedDelete)
4806        delete[] MN->OperandList;
4807      if (NumOps > array_lengthof(MN->LocalOperands))
4808        // We're creating a final node that will live unmorphed for the
4809        // remainder of the current SelectionDAG iteration, so we can allocate
4810        // the operands directly out of a pool with no recycling metadata.
4811        MN->InitOperands(OperandAllocator.Allocate<SDUse>(NumOps),
4812                         Ops, NumOps);
4813      else
4814        MN->InitOperands(MN->LocalOperands, Ops, NumOps);
4815      MN->OperandsNeedDelete = false;
4816    } else
4817      MN->InitOperands(MN->OperandList, Ops, NumOps);
4818  } else {
4819    // If NumOps is larger than the # of operands we currently have, reallocate
4820    // the operand list.
4821    if (NumOps > N->NumOperands) {
4822      if (N->OperandsNeedDelete)
4823        delete[] N->OperandList;
4824      N->InitOperands(new SDUse[NumOps], Ops, NumOps);
4825      N->OperandsNeedDelete = true;
4826    } else
4827      N->InitOperands(N->OperandList, Ops, NumOps);
4828  }
4829
4830  // Delete any nodes that are still dead after adding the uses for the
4831  // new operands.
4832  if (!DeadNodeSet.empty()) {
4833    SmallVector<SDNode *, 16> DeadNodes;
4834    for (SmallPtrSet<SDNode *, 16>::iterator I = DeadNodeSet.begin(),
4835         E = DeadNodeSet.end(); I != E; ++I)
4836      if ((*I)->use_empty())
4837        DeadNodes.push_back(*I);
4838    RemoveDeadNodes(DeadNodes);
4839  }
4840
4841  if (IP)
4842    CSEMap.InsertNode(N, IP);   // Memoize the new node.
4843  return N;
4844}
4845
4846
4847/// getMachineNode - These are used for target selectors to create a new node
4848/// with specified return type(s), MachineInstr opcode, and operands.
4849///
4850/// Note that getMachineNode returns the resultant node.  If there is already a
4851/// node of the specified opcode and operands, it returns that node instead of
4852/// the current one.
4853MachineSDNode *
4854SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT) {
4855  SDVTList VTs = getVTList(VT);
4856  return getMachineNode(Opcode, dl, VTs, 0, 0);
4857}
4858
4859MachineSDNode *
4860SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT, SDValue Op1) {
4861  SDVTList VTs = getVTList(VT);
4862  SDValue Ops[] = { Op1 };
4863  return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops));
4864}
4865
4866MachineSDNode *
4867SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT,
4868                             SDValue Op1, SDValue Op2) {
4869  SDVTList VTs = getVTList(VT);
4870  SDValue Ops[] = { Op1, Op2 };
4871  return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops));
4872}
4873
4874MachineSDNode *
4875SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT,
4876                             SDValue Op1, SDValue Op2, SDValue Op3) {
4877  SDVTList VTs = getVTList(VT);
4878  SDValue Ops[] = { Op1, Op2, Op3 };
4879  return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops));
4880}
4881
4882MachineSDNode *
4883SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT,
4884                             const SDValue *Ops, unsigned NumOps) {
4885  SDVTList VTs = getVTList(VT);
4886  return getMachineNode(Opcode, dl, VTs, Ops, NumOps);
4887}
4888
4889MachineSDNode *
4890SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT1, EVT VT2) {
4891  SDVTList VTs = getVTList(VT1, VT2);
4892  return getMachineNode(Opcode, dl, VTs, 0, 0);
4893}
4894
4895MachineSDNode *
4896SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl,
4897                             EVT VT1, EVT VT2, SDValue Op1) {
4898  SDVTList VTs = getVTList(VT1, VT2);
4899  SDValue Ops[] = { Op1 };
4900  return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops));
4901}
4902
4903MachineSDNode *
4904SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl,
4905                             EVT VT1, EVT VT2, SDValue Op1, SDValue Op2) {
4906  SDVTList VTs = getVTList(VT1, VT2);
4907  SDValue Ops[] = { Op1, Op2 };
4908  return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops));
4909}
4910
4911MachineSDNode *
4912SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl,
4913                             EVT VT1, EVT VT2, SDValue Op1,
4914                             SDValue Op2, SDValue Op3) {
4915  SDVTList VTs = getVTList(VT1, VT2);
4916  SDValue Ops[] = { Op1, Op2, Op3 };
4917  return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops));
4918}
4919
4920MachineSDNode *
4921SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl,
4922                             EVT VT1, EVT VT2,
4923                             const SDValue *Ops, unsigned NumOps) {
4924  SDVTList VTs = getVTList(VT1, VT2);
4925  return getMachineNode(Opcode, dl, VTs, Ops, NumOps);
4926}
4927
4928MachineSDNode *
4929SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl,
4930                             EVT VT1, EVT VT2, EVT VT3,
4931                             SDValue Op1, SDValue Op2) {
4932  SDVTList VTs = getVTList(VT1, VT2, VT3);
4933  SDValue Ops[] = { Op1, Op2 };
4934  return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops));
4935}
4936
4937MachineSDNode *
4938SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl,
4939                             EVT VT1, EVT VT2, EVT VT3,
4940                             SDValue Op1, SDValue Op2, SDValue Op3) {
4941  SDVTList VTs = getVTList(VT1, VT2, VT3);
4942  SDValue Ops[] = { Op1, Op2, Op3 };
4943  return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops));
4944}
4945
4946MachineSDNode *
4947SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl,
4948                             EVT VT1, EVT VT2, EVT VT3,
4949                             const SDValue *Ops, unsigned NumOps) {
4950  SDVTList VTs = getVTList(VT1, VT2, VT3);
4951  return getMachineNode(Opcode, dl, VTs, Ops, NumOps);
4952}
4953
4954MachineSDNode *
4955SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT1,
4956                             EVT VT2, EVT VT3, EVT VT4,
4957                             const SDValue *Ops, unsigned NumOps) {
4958  SDVTList VTs = getVTList(VT1, VT2, VT3, VT4);
4959  return getMachineNode(Opcode, dl, VTs, Ops, NumOps);
4960}
4961
4962MachineSDNode *
4963SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl,
4964                             const std::vector<EVT> &ResultTys,
4965                             const SDValue *Ops, unsigned NumOps) {
4966  SDVTList VTs = getVTList(&ResultTys[0], ResultTys.size());
4967  return getMachineNode(Opcode, dl, VTs, Ops, NumOps);
4968}
4969
4970MachineSDNode *
4971SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc DL, SDVTList VTs,
4972                             const SDValue *Ops, unsigned NumOps) {
4973  bool DoCSE = VTs.VTs[VTs.NumVTs-1] != MVT::Glue;
4974  MachineSDNode *N;
4975  void *IP = 0;
4976
4977  if (DoCSE) {
4978    FoldingSetNodeID ID;
4979    AddNodeIDNode(ID, ~Opcode, VTs, Ops, NumOps);
4980    IP = 0;
4981    if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
4982      return cast<MachineSDNode>(E);
4983  }
4984
4985  // Allocate a new MachineSDNode.
4986  N = new (NodeAllocator) MachineSDNode(~Opcode, DL, VTs);
4987
4988  // Initialize the operands list.
4989  if (NumOps > array_lengthof(N->LocalOperands))
4990    // We're creating a final node that will live unmorphed for the
4991    // remainder of the current SelectionDAG iteration, so we can allocate
4992    // the operands directly out of a pool with no recycling metadata.
4993    N->InitOperands(OperandAllocator.Allocate<SDUse>(NumOps),
4994                    Ops, NumOps);
4995  else
4996    N->InitOperands(N->LocalOperands, Ops, NumOps);
4997  N->OperandsNeedDelete = false;
4998
4999  if (DoCSE)
5000    CSEMap.InsertNode(N, IP);
5001
5002  AllNodes.push_back(N);
5003#ifndef NDEBUG
5004  VerifyMachineNode(N);
5005#endif
5006  return N;
5007}
5008
5009/// getTargetExtractSubreg - A convenience function for creating
5010/// TargetOpcode::EXTRACT_SUBREG nodes.
5011SDValue
5012SelectionDAG::getTargetExtractSubreg(int SRIdx, DebugLoc DL, EVT VT,
5013                                     SDValue Operand) {
5014  SDValue SRIdxVal = getTargetConstant(SRIdx, MVT::i32);
5015  SDNode *Subreg = getMachineNode(TargetOpcode::EXTRACT_SUBREG, DL,
5016                                  VT, Operand, SRIdxVal);
5017  return SDValue(Subreg, 0);
5018}
5019
5020/// getTargetInsertSubreg - A convenience function for creating
5021/// TargetOpcode::INSERT_SUBREG nodes.
5022SDValue
5023SelectionDAG::getTargetInsertSubreg(int SRIdx, DebugLoc DL, EVT VT,
5024                                    SDValue Operand, SDValue Subreg) {
5025  SDValue SRIdxVal = getTargetConstant(SRIdx, MVT::i32);
5026  SDNode *Result = getMachineNode(TargetOpcode::INSERT_SUBREG, DL,
5027                                  VT, Operand, Subreg, SRIdxVal);
5028  return SDValue(Result, 0);
5029}
5030
5031/// getNodeIfExists - Get the specified node if it's already available, or
5032/// else return NULL.
5033SDNode *SelectionDAG::getNodeIfExists(unsigned Opcode, SDVTList VTList,
5034                                      const SDValue *Ops, unsigned NumOps) {
5035  if (VTList.VTs[VTList.NumVTs-1] != MVT::Glue) {
5036    FoldingSetNodeID ID;
5037    AddNodeIDNode(ID, Opcode, VTList, Ops, NumOps);
5038    void *IP = 0;
5039    if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP))
5040      return E;
5041  }
5042  return NULL;
5043}
5044
5045/// getDbgValue - Creates a SDDbgValue node.
5046///
5047SDDbgValue *
5048SelectionDAG::getDbgValue(MDNode *MDPtr, SDNode *N, unsigned R, uint64_t Off,
5049                          DebugLoc DL, unsigned O) {
5050  return new (Allocator) SDDbgValue(MDPtr, N, R, Off, DL, O);
5051}
5052
5053SDDbgValue *
5054SelectionDAG::getDbgValue(MDNode *MDPtr, const Value *C, uint64_t Off,
5055                          DebugLoc DL, unsigned O) {
5056  return new (Allocator) SDDbgValue(MDPtr, C, Off, DL, O);
5057}
5058
5059SDDbgValue *
5060SelectionDAG::getDbgValue(MDNode *MDPtr, unsigned FI, uint64_t Off,
5061                          DebugLoc DL, unsigned O) {
5062  return new (Allocator) SDDbgValue(MDPtr, FI, Off, DL, O);
5063}
5064
5065namespace {
5066
5067/// RAUWUpdateListener - Helper for ReplaceAllUsesWith - When the node
5068/// pointed to by a use iterator is deleted, increment the use iterator
5069/// so that it doesn't dangle.
5070///
5071/// This class also manages a "downlink" DAGUpdateListener, to forward
5072/// messages to ReplaceAllUsesWith's callers.
5073///
5074class RAUWUpdateListener : public SelectionDAG::DAGUpdateListener {
5075  SelectionDAG::DAGUpdateListener *DownLink;
5076  SDNode::use_iterator &UI;
5077  SDNode::use_iterator &UE;
5078
5079  virtual void NodeDeleted(SDNode *N, SDNode *E) {
5080    // Increment the iterator as needed.
5081    while (UI != UE && N == *UI)
5082      ++UI;
5083
5084    // Then forward the message.
5085    if (DownLink) DownLink->NodeDeleted(N, E);
5086  }
5087
5088  virtual void NodeUpdated(SDNode *N) {
5089    // Just forward the message.
5090    if (DownLink) DownLink->NodeUpdated(N);
5091  }
5092
5093public:
5094  RAUWUpdateListener(SelectionDAG::DAGUpdateListener *dl,
5095                     SDNode::use_iterator &ui,
5096                     SDNode::use_iterator &ue)
5097    : DownLink(dl), UI(ui), UE(ue) {}
5098};
5099
5100}
5101
5102/// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead.
5103/// This can cause recursive merging of nodes in the DAG.
5104///
5105/// This version assumes From has a single result value.
5106///
5107void SelectionDAG::ReplaceAllUsesWith(SDValue FromN, SDValue To,
5108                                      DAGUpdateListener *UpdateListener) {
5109  SDNode *From = FromN.getNode();
5110  assert(From->getNumValues() == 1 && FromN.getResNo() == 0 &&
5111         "Cannot replace with this method!");
5112  assert(From != To.getNode() && "Cannot replace uses of with self");
5113
5114  // Iterate over all the existing uses of From. New uses will be added
5115  // to the beginning of the use list, which we avoid visiting.
5116  // This specifically avoids visiting uses of From that arise while the
5117  // replacement is happening, because any such uses would be the result
5118  // of CSE: If an existing node looks like From after one of its operands
5119  // is replaced by To, we don't want to replace of all its users with To
5120  // too. See PR3018 for more info.
5121  SDNode::use_iterator UI = From->use_begin(), UE = From->use_end();
5122  RAUWUpdateListener Listener(UpdateListener, UI, UE);
5123  while (UI != UE) {
5124    SDNode *User = *UI;
5125
5126    // This node is about to morph, remove its old self from the CSE maps.
5127    RemoveNodeFromCSEMaps(User);
5128
5129    // A user can appear in a use list multiple times, and when this
5130    // happens the uses are usually next to each other in the list.
5131    // To help reduce the number of CSE recomputations, process all
5132    // the uses of this user that we can find this way.
5133    do {
5134      SDUse &Use = UI.getUse();
5135      ++UI;
5136      Use.set(To);
5137    } while (UI != UE && *UI == User);
5138
5139    // Now that we have modified User, add it back to the CSE maps.  If it
5140    // already exists there, recursively merge the results together.
5141    AddModifiedNodeToCSEMaps(User, &Listener);
5142  }
5143}
5144
5145/// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead.
5146/// This can cause recursive merging of nodes in the DAG.
5147///
5148/// This version assumes that for each value of From, there is a
5149/// corresponding value in To in the same position with the same type.
5150///
5151void SelectionDAG::ReplaceAllUsesWith(SDNode *From, SDNode *To,
5152                                      DAGUpdateListener *UpdateListener) {
5153#ifndef NDEBUG
5154  for (unsigned i = 0, e = From->getNumValues(); i != e; ++i)
5155    assert((!From->hasAnyUseOfValue(i) ||
5156            From->getValueType(i) == To->getValueType(i)) &&
5157           "Cannot use this version of ReplaceAllUsesWith!");
5158#endif
5159
5160  // Handle the trivial case.
5161  if (From == To)
5162    return;
5163
5164  // Iterate over just the existing users of From. See the comments in
5165  // the ReplaceAllUsesWith above.
5166  SDNode::use_iterator UI = From->use_begin(), UE = From->use_end();
5167  RAUWUpdateListener Listener(UpdateListener, UI, UE);
5168  while (UI != UE) {
5169    SDNode *User = *UI;
5170
5171    // This node is about to morph, remove its old self from the CSE maps.
5172    RemoveNodeFromCSEMaps(User);
5173
5174    // A user can appear in a use list multiple times, and when this
5175    // happens the uses are usually next to each other in the list.
5176    // To help reduce the number of CSE recomputations, process all
5177    // the uses of this user that we can find this way.
5178    do {
5179      SDUse &Use = UI.getUse();
5180      ++UI;
5181      Use.setNode(To);
5182    } while (UI != UE && *UI == User);
5183
5184    // Now that we have modified User, add it back to the CSE maps.  If it
5185    // already exists there, recursively merge the results together.
5186    AddModifiedNodeToCSEMaps(User, &Listener);
5187  }
5188}
5189
5190/// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead.
5191/// This can cause recursive merging of nodes in the DAG.
5192///
5193/// This version can replace From with any result values.  To must match the
5194/// number and types of values returned by From.
5195void SelectionDAG::ReplaceAllUsesWith(SDNode *From,
5196                                      const SDValue *To,
5197                                      DAGUpdateListener *UpdateListener) {
5198  if (From->getNumValues() == 1)  // Handle the simple case efficiently.
5199    return ReplaceAllUsesWith(SDValue(From, 0), To[0], UpdateListener);
5200
5201  // Iterate over just the existing users of From. See the comments in
5202  // the ReplaceAllUsesWith above.
5203  SDNode::use_iterator UI = From->use_begin(), UE = From->use_end();
5204  RAUWUpdateListener Listener(UpdateListener, UI, UE);
5205  while (UI != UE) {
5206    SDNode *User = *UI;
5207
5208    // This node is about to morph, remove its old self from the CSE maps.
5209    RemoveNodeFromCSEMaps(User);
5210
5211    // A user can appear in a use list multiple times, and when this
5212    // happens the uses are usually next to each other in the list.
5213    // To help reduce the number of CSE recomputations, process all
5214    // the uses of this user that we can find this way.
5215    do {
5216      SDUse &Use = UI.getUse();
5217      const SDValue &ToOp = To[Use.getResNo()];
5218      ++UI;
5219      Use.set(ToOp);
5220    } while (UI != UE && *UI == User);
5221
5222    // Now that we have modified User, add it back to the CSE maps.  If it
5223    // already exists there, recursively merge the results together.
5224    AddModifiedNodeToCSEMaps(User, &Listener);
5225  }
5226}
5227
5228/// ReplaceAllUsesOfValueWith - Replace any uses of From with To, leaving
5229/// uses of other values produced by From.getNode() alone.  The Deleted
5230/// vector is handled the same way as for ReplaceAllUsesWith.
5231void SelectionDAG::ReplaceAllUsesOfValueWith(SDValue From, SDValue To,
5232                                             DAGUpdateListener *UpdateListener){
5233  // Handle the really simple, really trivial case efficiently.
5234  if (From == To) return;
5235
5236  // Handle the simple, trivial, case efficiently.
5237  if (From.getNode()->getNumValues() == 1) {
5238    ReplaceAllUsesWith(From, To, UpdateListener);
5239    return;
5240  }
5241
5242  // Iterate over just the existing users of From. See the comments in
5243  // the ReplaceAllUsesWith above.
5244  SDNode::use_iterator UI = From.getNode()->use_begin(),
5245                       UE = From.getNode()->use_end();
5246  RAUWUpdateListener Listener(UpdateListener, UI, UE);
5247  while (UI != UE) {
5248    SDNode *User = *UI;
5249    bool UserRemovedFromCSEMaps = false;
5250
5251    // A user can appear in a use list multiple times, and when this
5252    // happens the uses are usually next to each other in the list.
5253    // To help reduce the number of CSE recomputations, process all
5254    // the uses of this user that we can find this way.
5255    do {
5256      SDUse &Use = UI.getUse();
5257
5258      // Skip uses of different values from the same node.
5259      if (Use.getResNo() != From.getResNo()) {
5260        ++UI;
5261        continue;
5262      }
5263
5264      // If this node hasn't been modified yet, it's still in the CSE maps,
5265      // so remove its old self from the CSE maps.
5266      if (!UserRemovedFromCSEMaps) {
5267        RemoveNodeFromCSEMaps(User);
5268        UserRemovedFromCSEMaps = true;
5269      }
5270
5271      ++UI;
5272      Use.set(To);
5273    } while (UI != UE && *UI == User);
5274
5275    // We are iterating over all uses of the From node, so if a use
5276    // doesn't use the specific value, no changes are made.
5277    if (!UserRemovedFromCSEMaps)
5278      continue;
5279
5280    // Now that we have modified User, add it back to the CSE maps.  If it
5281    // already exists there, recursively merge the results together.
5282    AddModifiedNodeToCSEMaps(User, &Listener);
5283  }
5284}
5285
5286namespace {
5287  /// UseMemo - This class is used by SelectionDAG::ReplaceAllUsesOfValuesWith
5288  /// to record information about a use.
5289  struct UseMemo {
5290    SDNode *User;
5291    unsigned Index;
5292    SDUse *Use;
5293  };
5294
5295  /// operator< - Sort Memos by User.
5296  bool operator<(const UseMemo &L, const UseMemo &R) {
5297    return (intptr_t)L.User < (intptr_t)R.User;
5298  }
5299}
5300
5301/// ReplaceAllUsesOfValuesWith - Replace any uses of From with To, leaving
5302/// uses of other values produced by From.getNode() alone.  The same value
5303/// may appear in both the From and To list.  The Deleted vector is
5304/// handled the same way as for ReplaceAllUsesWith.
5305void SelectionDAG::ReplaceAllUsesOfValuesWith(const SDValue *From,
5306                                              const SDValue *To,
5307                                              unsigned Num,
5308                                              DAGUpdateListener *UpdateListener){
5309  // Handle the simple, trivial case efficiently.
5310  if (Num == 1)
5311    return ReplaceAllUsesOfValueWith(*From, *To, UpdateListener);
5312
5313  // Read up all the uses and make records of them. This helps
5314  // processing new uses that are introduced during the
5315  // replacement process.
5316  SmallVector<UseMemo, 4> Uses;
5317  for (unsigned i = 0; i != Num; ++i) {
5318    unsigned FromResNo = From[i].getResNo();
5319    SDNode *FromNode = From[i].getNode();
5320    for (SDNode::use_iterator UI = FromNode->use_begin(),
5321         E = FromNode->use_end(); UI != E; ++UI) {
5322      SDUse &Use = UI.getUse();
5323      if (Use.getResNo() == FromResNo) {
5324        UseMemo Memo = { *UI, i, &Use };
5325        Uses.push_back(Memo);
5326      }
5327    }
5328  }
5329
5330  // Sort the uses, so that all the uses from a given User are together.
5331  std::sort(Uses.begin(), Uses.end());
5332
5333  for (unsigned UseIndex = 0, UseIndexEnd = Uses.size();
5334       UseIndex != UseIndexEnd; ) {
5335    // We know that this user uses some value of From.  If it is the right
5336    // value, update it.
5337    SDNode *User = Uses[UseIndex].User;
5338
5339    // This node is about to morph, remove its old self from the CSE maps.
5340    RemoveNodeFromCSEMaps(User);
5341
5342    // The Uses array is sorted, so all the uses for a given User
5343    // are next to each other in the list.
5344    // To help reduce the number of CSE recomputations, process all
5345    // the uses of this user that we can find this way.
5346    do {
5347      unsigned i = Uses[UseIndex].Index;
5348      SDUse &Use = *Uses[UseIndex].Use;
5349      ++UseIndex;
5350
5351      Use.set(To[i]);
5352    } while (UseIndex != UseIndexEnd && Uses[UseIndex].User == User);
5353
5354    // Now that we have modified User, add it back to the CSE maps.  If it
5355    // already exists there, recursively merge the results together.
5356    AddModifiedNodeToCSEMaps(User, UpdateListener);
5357  }
5358}
5359
5360/// AssignTopologicalOrder - Assign a unique node id for each node in the DAG
5361/// based on their topological order. It returns the maximum id and a vector
5362/// of the SDNodes* in assigned order by reference.
5363unsigned SelectionDAG::AssignTopologicalOrder() {
5364
5365  unsigned DAGSize = 0;
5366
5367  // SortedPos tracks the progress of the algorithm. Nodes before it are
5368  // sorted, nodes after it are unsorted. When the algorithm completes
5369  // it is at the end of the list.
5370  allnodes_iterator SortedPos = allnodes_begin();
5371
5372  // Visit all the nodes. Move nodes with no operands to the front of
5373  // the list immediately. Annotate nodes that do have operands with their
5374  // operand count. Before we do this, the Node Id fields of the nodes
5375  // may contain arbitrary values. After, the Node Id fields for nodes
5376  // before SortedPos will contain the topological sort index, and the
5377  // Node Id fields for nodes At SortedPos and after will contain the
5378  // count of outstanding operands.
5379  for (allnodes_iterator I = allnodes_begin(),E = allnodes_end(); I != E; ) {
5380    SDNode *N = I++;
5381    checkForCycles(N);
5382    unsigned Degree = N->getNumOperands();
5383    if (Degree == 0) {
5384      // A node with no uses, add it to the result array immediately.
5385      N->setNodeId(DAGSize++);
5386      allnodes_iterator Q = N;
5387      if (Q != SortedPos)
5388        SortedPos = AllNodes.insert(SortedPos, AllNodes.remove(Q));
5389      assert(SortedPos != AllNodes.end() && "Overran node list");
5390      ++SortedPos;
5391    } else {
5392      // Temporarily use the Node Id as scratch space for the degree count.
5393      N->setNodeId(Degree);
5394    }
5395  }
5396
5397  // Visit all the nodes. As we iterate, moves nodes into sorted order,
5398  // such that by the time the end is reached all nodes will be sorted.
5399  for (allnodes_iterator I = allnodes_begin(),E = allnodes_end(); I != E; ++I) {
5400    SDNode *N = I;
5401    checkForCycles(N);
5402    // N is in sorted position, so all its uses have one less operand
5403    // that needs to be sorted.
5404    for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
5405         UI != UE; ++UI) {
5406      SDNode *P = *UI;
5407      unsigned Degree = P->getNodeId();
5408      assert(Degree != 0 && "Invalid node degree");
5409      --Degree;
5410      if (Degree == 0) {
5411        // All of P's operands are sorted, so P may sorted now.
5412        P->setNodeId(DAGSize++);
5413        if (P != SortedPos)
5414          SortedPos = AllNodes.insert(SortedPos, AllNodes.remove(P));
5415        assert(SortedPos != AllNodes.end() && "Overran node list");
5416        ++SortedPos;
5417      } else {
5418        // Update P's outstanding operand count.
5419        P->setNodeId(Degree);
5420      }
5421    }
5422    if (I == SortedPos) {
5423#ifndef NDEBUG
5424      SDNode *S = ++I;
5425      dbgs() << "Overran sorted position:\n";
5426      S->dumprFull();
5427#endif
5428      llvm_unreachable(0);
5429    }
5430  }
5431
5432  assert(SortedPos == AllNodes.end() &&
5433         "Topological sort incomplete!");
5434  assert(AllNodes.front().getOpcode() == ISD::EntryToken &&
5435         "First node in topological sort is not the entry token!");
5436  assert(AllNodes.front().getNodeId() == 0 &&
5437         "First node in topological sort has non-zero id!");
5438  assert(AllNodes.front().getNumOperands() == 0 &&
5439         "First node in topological sort has operands!");
5440  assert(AllNodes.back().getNodeId() == (int)DAGSize-1 &&
5441         "Last node in topologic sort has unexpected id!");
5442  assert(AllNodes.back().use_empty() &&
5443         "Last node in topologic sort has users!");
5444  assert(DAGSize == allnodes_size() && "Node count mismatch!");
5445  return DAGSize;
5446}
5447
5448/// AssignOrdering - Assign an order to the SDNode.
5449void SelectionDAG::AssignOrdering(const SDNode *SD, unsigned Order) {
5450  assert(SD && "Trying to assign an order to a null node!");
5451  Ordering->add(SD, Order);
5452}
5453
5454/// GetOrdering - Get the order for the SDNode.
5455unsigned SelectionDAG::GetOrdering(const SDNode *SD) const {
5456  assert(SD && "Trying to get the order of a null node!");
5457  return Ordering->getOrder(SD);
5458}
5459
5460/// AddDbgValue - Add a dbg_value SDNode. If SD is non-null that means the
5461/// value is produced by SD.
5462void SelectionDAG::AddDbgValue(SDDbgValue *DB, SDNode *SD, bool isParameter) {
5463  DbgInfo->add(DB, SD, isParameter);
5464  if (SD)
5465    SD->setHasDebugValue(true);
5466}
5467
5468/// TransferDbgValues - Transfer SDDbgValues.
5469void SelectionDAG::TransferDbgValues(SDValue From, SDValue To) {
5470  if (From == To || !From.getNode()->getHasDebugValue())
5471    return;
5472  SDNode *FromNode = From.getNode();
5473  SDNode *ToNode = To.getNode();
5474  SmallVector<SDDbgValue*,2> &DVs = GetDbgValues(FromNode);
5475  DbgInfo->removeSDDbgValues(FromNode);
5476  for (SmallVector<SDDbgValue *, 2>::iterator I = DVs.begin(), E = DVs.end();
5477       I != E; ++I) {
5478    if ((*I)->getKind() == SDDbgValue::SDNODE) {
5479      AddDbgValue(*I, ToNode, false);
5480      (*I)->setSDNode(ToNode, To.getResNo());
5481    }
5482  }
5483}
5484
5485//===----------------------------------------------------------------------===//
5486//                              SDNode Class
5487//===----------------------------------------------------------------------===//
5488
5489HandleSDNode::~HandleSDNode() {
5490  DropOperands();
5491}
5492
5493GlobalAddressSDNode::GlobalAddressSDNode(unsigned Opc, DebugLoc DL,
5494                                         const GlobalValue *GA,
5495                                         EVT VT, int64_t o, unsigned char TF)
5496  : SDNode(Opc, DL, getSDVTList(VT)), Offset(o), TargetFlags(TF) {
5497  TheGlobal = GA;
5498}
5499
5500MemSDNode::MemSDNode(unsigned Opc, DebugLoc dl, SDVTList VTs, EVT memvt,
5501                     MachineMemOperand *mmo)
5502 : SDNode(Opc, dl, VTs), MemoryVT(memvt), MMO(mmo) {
5503  SubclassData = encodeMemSDNodeFlags(0, ISD::UNINDEXED, MMO->isVolatile(),
5504                                      MMO->isNonTemporal());
5505  assert(isVolatile() == MMO->isVolatile() && "Volatile encoding error!");
5506  assert(isNonTemporal() == MMO->isNonTemporal() &&
5507         "Non-temporal encoding error!");
5508  assert(memvt.getStoreSize() == MMO->getSize() && "Size mismatch!");
5509}
5510
5511MemSDNode::MemSDNode(unsigned Opc, DebugLoc dl, SDVTList VTs,
5512                     const SDValue *Ops, unsigned NumOps, EVT memvt,
5513                     MachineMemOperand *mmo)
5514   : SDNode(Opc, dl, VTs, Ops, NumOps),
5515     MemoryVT(memvt), MMO(mmo) {
5516  SubclassData = encodeMemSDNodeFlags(0, ISD::UNINDEXED, MMO->isVolatile(),
5517                                      MMO->isNonTemporal());
5518  assert(isVolatile() == MMO->isVolatile() && "Volatile encoding error!");
5519  assert(memvt.getStoreSize() == MMO->getSize() && "Size mismatch!");
5520}
5521
5522/// Profile - Gather unique data for the node.
5523///
5524void SDNode::Profile(FoldingSetNodeID &ID) const {
5525  AddNodeIDNode(ID, this);
5526}
5527
5528namespace {
5529  struct EVTArray {
5530    std::vector<EVT> VTs;
5531
5532    EVTArray() {
5533      VTs.reserve(MVT::LAST_VALUETYPE);
5534      for (unsigned i = 0; i < MVT::LAST_VALUETYPE; ++i)
5535        VTs.push_back(MVT((MVT::SimpleValueType)i));
5536    }
5537  };
5538}
5539
5540static ManagedStatic<std::set<EVT, EVT::compareRawBits> > EVTs;
5541static ManagedStatic<EVTArray> SimpleVTArray;
5542static ManagedStatic<sys::SmartMutex<true> > VTMutex;
5543
5544/// getValueTypeList - Return a pointer to the specified value type.
5545///
5546const EVT *SDNode::getValueTypeList(EVT VT) {
5547  if (VT.isExtended()) {
5548    sys::SmartScopedLock<true> Lock(*VTMutex);
5549    return &(*EVTs->insert(VT).first);
5550  } else {
5551    assert(VT.getSimpleVT() < MVT::LAST_VALUETYPE &&
5552           "Value type out of range!");
5553    return &SimpleVTArray->VTs[VT.getSimpleVT().SimpleTy];
5554  }
5555}
5556
5557/// hasNUsesOfValue - Return true if there are exactly NUSES uses of the
5558/// indicated value.  This method ignores uses of other values defined by this
5559/// operation.
5560bool SDNode::hasNUsesOfValue(unsigned NUses, unsigned Value) const {
5561  assert(Value < getNumValues() && "Bad value!");
5562
5563  // TODO: Only iterate over uses of a given value of the node
5564  for (SDNode::use_iterator UI = use_begin(), E = use_end(); UI != E; ++UI) {
5565    if (UI.getUse().getResNo() == Value) {
5566      if (NUses == 0)
5567        return false;
5568      --NUses;
5569    }
5570  }
5571
5572  // Found exactly the right number of uses?
5573  return NUses == 0;
5574}
5575
5576
5577/// hasAnyUseOfValue - Return true if there are any use of the indicated
5578/// value. This method ignores uses of other values defined by this operation.
5579bool SDNode::hasAnyUseOfValue(unsigned Value) const {
5580  assert(Value < getNumValues() && "Bad value!");
5581
5582  for (SDNode::use_iterator UI = use_begin(), E = use_end(); UI != E; ++UI)
5583    if (UI.getUse().getResNo() == Value)
5584      return true;
5585
5586  return false;
5587}
5588
5589
5590/// isOnlyUserOf - Return true if this node is the only use of N.
5591///
5592bool SDNode::isOnlyUserOf(SDNode *N) const {
5593  bool Seen = false;
5594  for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
5595    SDNode *User = *I;
5596    if (User == this)
5597      Seen = true;
5598    else
5599      return false;
5600  }
5601
5602  return Seen;
5603}
5604
5605/// isOperand - Return true if this node is an operand of N.
5606///
5607bool SDValue::isOperandOf(SDNode *N) const {
5608  for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
5609    if (*this == N->getOperand(i))
5610      return true;
5611  return false;
5612}
5613
5614bool SDNode::isOperandOf(SDNode *N) const {
5615  for (unsigned i = 0, e = N->NumOperands; i != e; ++i)
5616    if (this == N->OperandList[i].getNode())
5617      return true;
5618  return false;
5619}
5620
5621/// reachesChainWithoutSideEffects - Return true if this operand (which must
5622/// be a chain) reaches the specified operand without crossing any
5623/// side-effecting instructions on any chain path.  In practice, this looks
5624/// through token factors and non-volatile loads.  In order to remain efficient,
5625/// this only looks a couple of nodes in, it does not do an exhaustive search.
5626bool SDValue::reachesChainWithoutSideEffects(SDValue Dest,
5627                                               unsigned Depth) const {
5628  if (*this == Dest) return true;
5629
5630  // Don't search too deeply, we just want to be able to see through
5631  // TokenFactor's etc.
5632  if (Depth == 0) return false;
5633
5634  // If this is a token factor, all inputs to the TF happen in parallel.  If any
5635  // of the operands of the TF does not reach dest, then we cannot do the xform.
5636  if (getOpcode() == ISD::TokenFactor) {
5637    for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
5638      if (!getOperand(i).reachesChainWithoutSideEffects(Dest, Depth-1))
5639        return false;
5640    return true;
5641  }
5642
5643  // Loads don't have side effects, look through them.
5644  if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(*this)) {
5645    if (!Ld->isVolatile())
5646      return Ld->getChain().reachesChainWithoutSideEffects(Dest, Depth-1);
5647  }
5648  return false;
5649}
5650
5651/// isPredecessorOf - Return true if this node is a predecessor of N. This node
5652/// is either an operand of N or it can be reached by traversing up the operands.
5653/// NOTE: this is an expensive method. Use it carefully.
5654bool SDNode::isPredecessorOf(SDNode *N) const {
5655  SmallPtrSet<SDNode *, 32> Visited;
5656  SmallVector<SDNode *, 16> Worklist;
5657  Worklist.push_back(N);
5658
5659  do {
5660    N = Worklist.pop_back_val();
5661    for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
5662      SDNode *Op = N->getOperand(i).getNode();
5663      if (Op == this)
5664        return true;
5665      if (Visited.insert(Op))
5666        Worklist.push_back(Op);
5667    }
5668  } while (!Worklist.empty());
5669
5670  return false;
5671}
5672
5673uint64_t SDNode::getConstantOperandVal(unsigned Num) const {
5674  assert(Num < NumOperands && "Invalid child # of SDNode!");
5675  return cast<ConstantSDNode>(OperandList[Num])->getZExtValue();
5676}
5677
5678std::string SDNode::getOperationName(const SelectionDAG *G) const {
5679  switch (getOpcode()) {
5680  default:
5681    if (getOpcode() < ISD::BUILTIN_OP_END)
5682      return "<<Unknown DAG Node>>";
5683    if (isMachineOpcode()) {
5684      if (G)
5685        if (const TargetInstrInfo *TII = G->getTarget().getInstrInfo())
5686          if (getMachineOpcode() < TII->getNumOpcodes())
5687            return TII->get(getMachineOpcode()).getName();
5688      return "<<Unknown Machine Node #" + utostr(getOpcode()) + ">>";
5689    }
5690    if (G) {
5691      const TargetLowering &TLI = G->getTargetLoweringInfo();
5692      const char *Name = TLI.getTargetNodeName(getOpcode());
5693      if (Name) return Name;
5694      return "<<Unknown Target Node #" + utostr(getOpcode()) + ">>";
5695    }
5696    return "<<Unknown Node #" + utostr(getOpcode()) + ">>";
5697
5698#ifndef NDEBUG
5699  case ISD::DELETED_NODE:
5700    return "<<Deleted Node!>>";
5701#endif
5702  case ISD::PREFETCH:      return "Prefetch";
5703  case ISD::MEMBARRIER:    return "MemBarrier";
5704  case ISD::ATOMIC_CMP_SWAP:    return "AtomicCmpSwap";
5705  case ISD::ATOMIC_SWAP:        return "AtomicSwap";
5706  case ISD::ATOMIC_LOAD_ADD:    return "AtomicLoadAdd";
5707  case ISD::ATOMIC_LOAD_SUB:    return "AtomicLoadSub";
5708  case ISD::ATOMIC_LOAD_AND:    return "AtomicLoadAnd";
5709  case ISD::ATOMIC_LOAD_OR:     return "AtomicLoadOr";
5710  case ISD::ATOMIC_LOAD_XOR:    return "AtomicLoadXor";
5711  case ISD::ATOMIC_LOAD_NAND:   return "AtomicLoadNand";
5712  case ISD::ATOMIC_LOAD_MIN:    return "AtomicLoadMin";
5713  case ISD::ATOMIC_LOAD_MAX:    return "AtomicLoadMax";
5714  case ISD::ATOMIC_LOAD_UMIN:   return "AtomicLoadUMin";
5715  case ISD::ATOMIC_LOAD_UMAX:   return "AtomicLoadUMax";
5716  case ISD::PCMARKER:      return "PCMarker";
5717  case ISD::READCYCLECOUNTER: return "ReadCycleCounter";
5718  case ISD::SRCVALUE:      return "SrcValue";
5719  case ISD::MDNODE_SDNODE: return "MDNode";
5720  case ISD::EntryToken:    return "EntryToken";
5721  case ISD::TokenFactor:   return "TokenFactor";
5722  case ISD::AssertSext:    return "AssertSext";
5723  case ISD::AssertZext:    return "AssertZext";
5724
5725  case ISD::BasicBlock:    return "BasicBlock";
5726  case ISD::VALUETYPE:     return "ValueType";
5727  case ISD::Register:      return "Register";
5728
5729  case ISD::Constant:      return "Constant";
5730  case ISD::ConstantFP:    return "ConstantFP";
5731  case ISD::GlobalAddress: return "GlobalAddress";
5732  case ISD::GlobalTLSAddress: return "GlobalTLSAddress";
5733  case ISD::FrameIndex:    return "FrameIndex";
5734  case ISD::JumpTable:     return "JumpTable";
5735  case ISD::GLOBAL_OFFSET_TABLE: return "GLOBAL_OFFSET_TABLE";
5736  case ISD::RETURNADDR: return "RETURNADDR";
5737  case ISD::FRAMEADDR: return "FRAMEADDR";
5738  case ISD::FRAME_TO_ARGS_OFFSET: return "FRAME_TO_ARGS_OFFSET";
5739  case ISD::EXCEPTIONADDR: return "EXCEPTIONADDR";
5740  case ISD::LSDAADDR: return "LSDAADDR";
5741  case ISD::EHSELECTION: return "EHSELECTION";
5742  case ISD::EH_RETURN: return "EH_RETURN";
5743  case ISD::EH_SJLJ_SETJMP: return "EH_SJLJ_SETJMP";
5744  case ISD::EH_SJLJ_LONGJMP: return "EH_SJLJ_LONGJMP";
5745  case ISD::EH_SJLJ_DISPATCHSETUP: return "EH_SJLJ_DISPATCHSETUP";
5746  case ISD::ConstantPool:  return "ConstantPool";
5747  case ISD::ExternalSymbol: return "ExternalSymbol";
5748  case ISD::BlockAddress:  return "BlockAddress";
5749  case ISD::INTRINSIC_WO_CHAIN:
5750  case ISD::INTRINSIC_VOID:
5751  case ISD::INTRINSIC_W_CHAIN: {
5752    unsigned OpNo = getOpcode() == ISD::INTRINSIC_WO_CHAIN ? 0 : 1;
5753    unsigned IID = cast<ConstantSDNode>(getOperand(OpNo))->getZExtValue();
5754    if (IID < Intrinsic::num_intrinsics)
5755      return Intrinsic::getName((Intrinsic::ID)IID);
5756    else if (const TargetIntrinsicInfo *TII = G->getTarget().getIntrinsicInfo())
5757      return TII->getName(IID);
5758    llvm_unreachable("Invalid intrinsic ID");
5759  }
5760
5761  case ISD::BUILD_VECTOR:   return "BUILD_VECTOR";
5762  case ISD::TargetConstant: return "TargetConstant";
5763  case ISD::TargetConstantFP:return "TargetConstantFP";
5764  case ISD::TargetGlobalAddress: return "TargetGlobalAddress";
5765  case ISD::TargetGlobalTLSAddress: return "TargetGlobalTLSAddress";
5766  case ISD::TargetFrameIndex: return "TargetFrameIndex";
5767  case ISD::TargetJumpTable:  return "TargetJumpTable";
5768  case ISD::TargetConstantPool:  return "TargetConstantPool";
5769  case ISD::TargetExternalSymbol: return "TargetExternalSymbol";
5770  case ISD::TargetBlockAddress: return "TargetBlockAddress";
5771
5772  case ISD::CopyToReg:     return "CopyToReg";
5773  case ISD::CopyFromReg:   return "CopyFromReg";
5774  case ISD::UNDEF:         return "undef";
5775  case ISD::MERGE_VALUES:  return "merge_values";
5776  case ISD::INLINEASM:     return "inlineasm";
5777  case ISD::EH_LABEL:      return "eh_label";
5778  case ISD::HANDLENODE:    return "handlenode";
5779
5780  // Unary operators
5781  case ISD::FABS:   return "fabs";
5782  case ISD::FNEG:   return "fneg";
5783  case ISD::FSQRT:  return "fsqrt";
5784  case ISD::FSIN:   return "fsin";
5785  case ISD::FCOS:   return "fcos";
5786  case ISD::FTRUNC: return "ftrunc";
5787  case ISD::FFLOOR: return "ffloor";
5788  case ISD::FCEIL:  return "fceil";
5789  case ISD::FRINT:  return "frint";
5790  case ISD::FNEARBYINT: return "fnearbyint";
5791  case ISD::FEXP:   return "fexp";
5792  case ISD::FEXP2:  return "fexp2";
5793  case ISD::FLOG:   return "flog";
5794  case ISD::FLOG2:  return "flog2";
5795  case ISD::FLOG10: return "flog10";
5796
5797  // Binary operators
5798  case ISD::ADD:    return "add";
5799  case ISD::SUB:    return "sub";
5800  case ISD::MUL:    return "mul";
5801  case ISD::MULHU:  return "mulhu";
5802  case ISD::MULHS:  return "mulhs";
5803  case ISD::SDIV:   return "sdiv";
5804  case ISD::UDIV:   return "udiv";
5805  case ISD::SREM:   return "srem";
5806  case ISD::UREM:   return "urem";
5807  case ISD::SMUL_LOHI:  return "smul_lohi";
5808  case ISD::UMUL_LOHI:  return "umul_lohi";
5809  case ISD::SDIVREM:    return "sdivrem";
5810  case ISD::UDIVREM:    return "udivrem";
5811  case ISD::AND:    return "and";
5812  case ISD::OR:     return "or";
5813  case ISD::XOR:    return "xor";
5814  case ISD::SHL:    return "shl";
5815  case ISD::SRA:    return "sra";
5816  case ISD::SRL:    return "srl";
5817  case ISD::ROTL:   return "rotl";
5818  case ISD::ROTR:   return "rotr";
5819  case ISD::FADD:   return "fadd";
5820  case ISD::FSUB:   return "fsub";
5821  case ISD::FMUL:   return "fmul";
5822  case ISD::FDIV:   return "fdiv";
5823  case ISD::FREM:   return "frem";
5824  case ISD::FCOPYSIGN: return "fcopysign";
5825  case ISD::FGETSIGN:  return "fgetsign";
5826  case ISD::FPOW:   return "fpow";
5827
5828  case ISD::FPOWI:  return "fpowi";
5829  case ISD::SETCC:       return "setcc";
5830  case ISD::VSETCC:      return "vsetcc";
5831  case ISD::SELECT:      return "select";
5832  case ISD::SELECT_CC:   return "select_cc";
5833  case ISD::INSERT_VECTOR_ELT:   return "insert_vector_elt";
5834  case ISD::EXTRACT_VECTOR_ELT:  return "extract_vector_elt";
5835  case ISD::CONCAT_VECTORS:      return "concat_vectors";
5836  case ISD::INSERT_SUBVECTOR:    return "insert_subvector";
5837  case ISD::EXTRACT_SUBVECTOR:   return "extract_subvector";
5838  case ISD::SCALAR_TO_VECTOR:    return "scalar_to_vector";
5839  case ISD::VECTOR_SHUFFLE:      return "vector_shuffle";
5840  case ISD::CARRY_FALSE:         return "carry_false";
5841  case ISD::ADDC:        return "addc";
5842  case ISD::ADDE:        return "adde";
5843  case ISD::SADDO:       return "saddo";
5844  case ISD::UADDO:       return "uaddo";
5845  case ISD::SSUBO:       return "ssubo";
5846  case ISD::USUBO:       return "usubo";
5847  case ISD::SMULO:       return "smulo";
5848  case ISD::UMULO:       return "umulo";
5849  case ISD::SUBC:        return "subc";
5850  case ISD::SUBE:        return "sube";
5851  case ISD::SHL_PARTS:   return "shl_parts";
5852  case ISD::SRA_PARTS:   return "sra_parts";
5853  case ISD::SRL_PARTS:   return "srl_parts";
5854
5855  // Conversion operators.
5856  case ISD::SIGN_EXTEND: return "sign_extend";
5857  case ISD::ZERO_EXTEND: return "zero_extend";
5858  case ISD::ANY_EXTEND:  return "any_extend";
5859  case ISD::SIGN_EXTEND_INREG: return "sign_extend_inreg";
5860  case ISD::TRUNCATE:    return "truncate";
5861  case ISD::FP_ROUND:    return "fp_round";
5862  case ISD::FLT_ROUNDS_: return "flt_rounds";
5863  case ISD::FP_ROUND_INREG: return "fp_round_inreg";
5864  case ISD::FP_EXTEND:   return "fp_extend";
5865
5866  case ISD::SINT_TO_FP:  return "sint_to_fp";
5867  case ISD::UINT_TO_FP:  return "uint_to_fp";
5868  case ISD::FP_TO_SINT:  return "fp_to_sint";
5869  case ISD::FP_TO_UINT:  return "fp_to_uint";
5870  case ISD::BITCAST:     return "bit_convert";
5871  case ISD::FP16_TO_FP32: return "fp16_to_fp32";
5872  case ISD::FP32_TO_FP16: return "fp32_to_fp16";
5873
5874  case ISD::CONVERT_RNDSAT: {
5875    switch (cast<CvtRndSatSDNode>(this)->getCvtCode()) {
5876    default: llvm_unreachable("Unknown cvt code!");
5877    case ISD::CVT_FF:  return "cvt_ff";
5878    case ISD::CVT_FS:  return "cvt_fs";
5879    case ISD::CVT_FU:  return "cvt_fu";
5880    case ISD::CVT_SF:  return "cvt_sf";
5881    case ISD::CVT_UF:  return "cvt_uf";
5882    case ISD::CVT_SS:  return "cvt_ss";
5883    case ISD::CVT_SU:  return "cvt_su";
5884    case ISD::CVT_US:  return "cvt_us";
5885    case ISD::CVT_UU:  return "cvt_uu";
5886    }
5887  }
5888
5889    // Control flow instructions
5890  case ISD::BR:      return "br";
5891  case ISD::BRIND:   return "brind";
5892  case ISD::BR_JT:   return "br_jt";
5893  case ISD::BRCOND:  return "brcond";
5894  case ISD::BR_CC:   return "br_cc";
5895  case ISD::CALLSEQ_START:  return "callseq_start";
5896  case ISD::CALLSEQ_END:    return "callseq_end";
5897
5898    // Other operators
5899  case ISD::LOAD:               return "load";
5900  case ISD::STORE:              return "store";
5901  case ISD::VAARG:              return "vaarg";
5902  case ISD::VACOPY:             return "vacopy";
5903  case ISD::VAEND:              return "vaend";
5904  case ISD::VASTART:            return "vastart";
5905  case ISD::DYNAMIC_STACKALLOC: return "dynamic_stackalloc";
5906  case ISD::EXTRACT_ELEMENT:    return "extract_element";
5907  case ISD::BUILD_PAIR:         return "build_pair";
5908  case ISD::STACKSAVE:          return "stacksave";
5909  case ISD::STACKRESTORE:       return "stackrestore";
5910  case ISD::TRAP:               return "trap";
5911
5912  // Bit manipulation
5913  case ISD::BSWAP:   return "bswap";
5914  case ISD::CTPOP:   return "ctpop";
5915  case ISD::CTTZ:    return "cttz";
5916  case ISD::CTLZ:    return "ctlz";
5917
5918  // Trampolines
5919  case ISD::TRAMPOLINE: return "trampoline";
5920
5921  case ISD::CONDCODE:
5922    switch (cast<CondCodeSDNode>(this)->get()) {
5923    default: llvm_unreachable("Unknown setcc condition!");
5924    case ISD::SETOEQ:  return "setoeq";
5925    case ISD::SETOGT:  return "setogt";
5926    case ISD::SETOGE:  return "setoge";
5927    case ISD::SETOLT:  return "setolt";
5928    case ISD::SETOLE:  return "setole";
5929    case ISD::SETONE:  return "setone";
5930
5931    case ISD::SETO:    return "seto";
5932    case ISD::SETUO:   return "setuo";
5933    case ISD::SETUEQ:  return "setue";
5934    case ISD::SETUGT:  return "setugt";
5935    case ISD::SETUGE:  return "setuge";
5936    case ISD::SETULT:  return "setult";
5937    case ISD::SETULE:  return "setule";
5938    case ISD::SETUNE:  return "setune";
5939
5940    case ISD::SETEQ:   return "seteq";
5941    case ISD::SETGT:   return "setgt";
5942    case ISD::SETGE:   return "setge";
5943    case ISD::SETLT:   return "setlt";
5944    case ISD::SETLE:   return "setle";
5945    case ISD::SETNE:   return "setne";
5946    }
5947  }
5948}
5949
5950const char *SDNode::getIndexedModeName(ISD::MemIndexedMode AM) {
5951  switch (AM) {
5952  default:
5953    return "";
5954  case ISD::PRE_INC:
5955    return "<pre-inc>";
5956  case ISD::PRE_DEC:
5957    return "<pre-dec>";
5958  case ISD::POST_INC:
5959    return "<post-inc>";
5960  case ISD::POST_DEC:
5961    return "<post-dec>";
5962  }
5963}
5964
5965std::string ISD::ArgFlagsTy::getArgFlagsString() {
5966  std::string S = "< ";
5967
5968  if (isZExt())
5969    S += "zext ";
5970  if (isSExt())
5971    S += "sext ";
5972  if (isInReg())
5973    S += "inreg ";
5974  if (isSRet())
5975    S += "sret ";
5976  if (isByVal())
5977    S += "byval ";
5978  if (isNest())
5979    S += "nest ";
5980  if (getByValAlign())
5981    S += "byval-align:" + utostr(getByValAlign()) + " ";
5982  if (getOrigAlign())
5983    S += "orig-align:" + utostr(getOrigAlign()) + " ";
5984  if (getByValSize())
5985    S += "byval-size:" + utostr(getByValSize()) + " ";
5986  return S + ">";
5987}
5988
5989void SDNode::dump() const { dump(0); }
5990void SDNode::dump(const SelectionDAG *G) const {
5991  print(dbgs(), G);
5992  dbgs() << '\n';
5993}
5994
5995void SDNode::print_types(raw_ostream &OS, const SelectionDAG *G) const {
5996  OS << (void*)this << ": ";
5997
5998  for (unsigned i = 0, e = getNumValues(); i != e; ++i) {
5999    if (i) OS << ",";
6000    if (getValueType(i) == MVT::Other)
6001      OS << "ch";
6002    else
6003      OS << getValueType(i).getEVTString();
6004  }
6005  OS << " = " << getOperationName(G);
6006}
6007
6008void SDNode::print_details(raw_ostream &OS, const SelectionDAG *G) const {
6009  if (const MachineSDNode *MN = dyn_cast<MachineSDNode>(this)) {
6010    if (!MN->memoperands_empty()) {
6011      OS << "<";
6012      OS << "Mem:";
6013      for (MachineSDNode::mmo_iterator i = MN->memoperands_begin(),
6014           e = MN->memoperands_end(); i != e; ++i) {
6015        OS << **i;
6016        if (llvm::next(i) != e)
6017          OS << " ";
6018      }
6019      OS << ">";
6020    }
6021  } else if (const ShuffleVectorSDNode *SVN =
6022               dyn_cast<ShuffleVectorSDNode>(this)) {
6023    OS << "<";
6024    for (unsigned i = 0, e = ValueList[0].getVectorNumElements(); i != e; ++i) {
6025      int Idx = SVN->getMaskElt(i);
6026      if (i) OS << ",";
6027      if (Idx < 0)
6028        OS << "u";
6029      else
6030        OS << Idx;
6031    }
6032    OS << ">";
6033  } else if (const ConstantSDNode *CSDN = dyn_cast<ConstantSDNode>(this)) {
6034    OS << '<' << CSDN->getAPIntValue() << '>';
6035  } else if (const ConstantFPSDNode *CSDN = dyn_cast<ConstantFPSDNode>(this)) {
6036    if (&CSDN->getValueAPF().getSemantics()==&APFloat::IEEEsingle)
6037      OS << '<' << CSDN->getValueAPF().convertToFloat() << '>';
6038    else if (&CSDN->getValueAPF().getSemantics()==&APFloat::IEEEdouble)
6039      OS << '<' << CSDN->getValueAPF().convertToDouble() << '>';
6040    else {
6041      OS << "<APFloat(";
6042      CSDN->getValueAPF().bitcastToAPInt().dump();
6043      OS << ")>";
6044    }
6045  } else if (const GlobalAddressSDNode *GADN =
6046             dyn_cast<GlobalAddressSDNode>(this)) {
6047    int64_t offset = GADN->getOffset();
6048    OS << '<';
6049    WriteAsOperand(OS, GADN->getGlobal());
6050    OS << '>';
6051    if (offset > 0)
6052      OS << " + " << offset;
6053    else
6054      OS << " " << offset;
6055    if (unsigned int TF = GADN->getTargetFlags())
6056      OS << " [TF=" << TF << ']';
6057  } else if (const FrameIndexSDNode *FIDN = dyn_cast<FrameIndexSDNode>(this)) {
6058    OS << "<" << FIDN->getIndex() << ">";
6059  } else if (const JumpTableSDNode *JTDN = dyn_cast<JumpTableSDNode>(this)) {
6060    OS << "<" << JTDN->getIndex() << ">";
6061    if (unsigned int TF = JTDN->getTargetFlags())
6062      OS << " [TF=" << TF << ']';
6063  } else if (const ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(this)){
6064    int offset = CP->getOffset();
6065    if (CP->isMachineConstantPoolEntry())
6066      OS << "<" << *CP->getMachineCPVal() << ">";
6067    else
6068      OS << "<" << *CP->getConstVal() << ">";
6069    if (offset > 0)
6070      OS << " + " << offset;
6071    else
6072      OS << " " << offset;
6073    if (unsigned int TF = CP->getTargetFlags())
6074      OS << " [TF=" << TF << ']';
6075  } else if (const BasicBlockSDNode *BBDN = dyn_cast<BasicBlockSDNode>(this)) {
6076    OS << "<";
6077    const Value *LBB = (const Value*)BBDN->getBasicBlock()->getBasicBlock();
6078    if (LBB)
6079      OS << LBB->getName() << " ";
6080    OS << (const void*)BBDN->getBasicBlock() << ">";
6081  } else if (const RegisterSDNode *R = dyn_cast<RegisterSDNode>(this)) {
6082    OS << ' ' << PrintReg(R->getReg(), G ? G->getTarget().getRegisterInfo() :0);
6083  } else if (const ExternalSymbolSDNode *ES =
6084             dyn_cast<ExternalSymbolSDNode>(this)) {
6085    OS << "'" << ES->getSymbol() << "'";
6086    if (unsigned int TF = ES->getTargetFlags())
6087      OS << " [TF=" << TF << ']';
6088  } else if (const SrcValueSDNode *M = dyn_cast<SrcValueSDNode>(this)) {
6089    if (M->getValue())
6090      OS << "<" << M->getValue() << ">";
6091    else
6092      OS << "<null>";
6093  } else if (const MDNodeSDNode *MD = dyn_cast<MDNodeSDNode>(this)) {
6094    if (MD->getMD())
6095      OS << "<" << MD->getMD() << ">";
6096    else
6097      OS << "<null>";
6098  } else if (const VTSDNode *N = dyn_cast<VTSDNode>(this)) {
6099    OS << ":" << N->getVT().getEVTString();
6100  }
6101  else if (const LoadSDNode *LD = dyn_cast<LoadSDNode>(this)) {
6102    OS << "<" << *LD->getMemOperand();
6103
6104    bool doExt = true;
6105    switch (LD->getExtensionType()) {
6106    default: doExt = false; break;
6107    case ISD::EXTLOAD: OS << ", anyext"; break;
6108    case ISD::SEXTLOAD: OS << ", sext"; break;
6109    case ISD::ZEXTLOAD: OS << ", zext"; break;
6110    }
6111    if (doExt)
6112      OS << " from " << LD->getMemoryVT().getEVTString();
6113
6114    const char *AM = getIndexedModeName(LD->getAddressingMode());
6115    if (*AM)
6116      OS << ", " << AM;
6117
6118    OS << ">";
6119  } else if (const StoreSDNode *ST = dyn_cast<StoreSDNode>(this)) {
6120    OS << "<" << *ST->getMemOperand();
6121
6122    if (ST->isTruncatingStore())
6123      OS << ", trunc to " << ST->getMemoryVT().getEVTString();
6124
6125    const char *AM = getIndexedModeName(ST->getAddressingMode());
6126    if (*AM)
6127      OS << ", " << AM;
6128
6129    OS << ">";
6130  } else if (const MemSDNode* M = dyn_cast<MemSDNode>(this)) {
6131    OS << "<" << *M->getMemOperand() << ">";
6132  } else if (const BlockAddressSDNode *BA =
6133               dyn_cast<BlockAddressSDNode>(this)) {
6134    OS << "<";
6135    WriteAsOperand(OS, BA->getBlockAddress()->getFunction(), false);
6136    OS << ", ";
6137    WriteAsOperand(OS, BA->getBlockAddress()->getBasicBlock(), false);
6138    OS << ">";
6139    if (unsigned int TF = BA->getTargetFlags())
6140      OS << " [TF=" << TF << ']';
6141  }
6142
6143  if (G)
6144    if (unsigned Order = G->GetOrdering(this))
6145      OS << " [ORD=" << Order << ']';
6146
6147  if (getNodeId() != -1)
6148    OS << " [ID=" << getNodeId() << ']';
6149
6150  DebugLoc dl = getDebugLoc();
6151  if (G && !dl.isUnknown()) {
6152    DIScope
6153      Scope(dl.getScope(G->getMachineFunction().getFunction()->getContext()));
6154    OS << " dbg:";
6155    // Omit the directory, since it's usually long and uninteresting.
6156    if (Scope.Verify())
6157      OS << Scope.getFilename();
6158    else
6159      OS << "<unknown>";
6160    OS << ':' << dl.getLine();
6161    if (dl.getCol() != 0)
6162      OS << ':' << dl.getCol();
6163  }
6164}
6165
6166void SDNode::print(raw_ostream &OS, const SelectionDAG *G) const {
6167  print_types(OS, G);
6168  for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
6169    if (i) OS << ", "; else OS << " ";
6170    OS << (void*)getOperand(i).getNode();
6171    if (unsigned RN = getOperand(i).getResNo())
6172      OS << ":" << RN;
6173  }
6174  print_details(OS, G);
6175}
6176
6177static void printrWithDepthHelper(raw_ostream &OS, const SDNode *N,
6178                                  const SelectionDAG *G, unsigned depth,
6179                                  unsigned indent)
6180{
6181  if (depth == 0)
6182    return;
6183
6184  OS.indent(indent);
6185
6186  N->print(OS, G);
6187
6188  if (depth < 1)
6189    return;
6190
6191  for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
6192    OS << '\n';
6193    printrWithDepthHelper(OS, N->getOperand(i).getNode(), G, depth-1, indent+2);
6194  }
6195}
6196
6197void SDNode::printrWithDepth(raw_ostream &OS, const SelectionDAG *G,
6198                            unsigned depth) const {
6199  printrWithDepthHelper(OS, this, G, depth, 0);
6200}
6201
6202void SDNode::printrFull(raw_ostream &OS, const SelectionDAG *G) const {
6203  // Don't print impossibly deep things.
6204  printrWithDepth(OS, G, 100);
6205}
6206
6207void SDNode::dumprWithDepth(const SelectionDAG *G, unsigned depth) const {
6208  printrWithDepth(dbgs(), G, depth);
6209}
6210
6211void SDNode::dumprFull(const SelectionDAG *G) const {
6212  // Don't print impossibly deep things.
6213  dumprWithDepth(G, 100);
6214}
6215
6216static void DumpNodes(const SDNode *N, unsigned indent, const SelectionDAG *G) {
6217  for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
6218    if (N->getOperand(i).getNode()->hasOneUse())
6219      DumpNodes(N->getOperand(i).getNode(), indent+2, G);
6220    else
6221      dbgs() << "\n" << std::string(indent+2, ' ')
6222           << (void*)N->getOperand(i).getNode() << ": <multiple use>";
6223
6224
6225  dbgs() << "\n";
6226  dbgs().indent(indent);
6227  N->dump(G);
6228}
6229
6230SDValue SelectionDAG::UnrollVectorOp(SDNode *N, unsigned ResNE) {
6231  assert(N->getNumValues() == 1 &&
6232         "Can't unroll a vector with multiple results!");
6233
6234  EVT VT = N->getValueType(0);
6235  unsigned NE = VT.getVectorNumElements();
6236  EVT EltVT = VT.getVectorElementType();
6237  DebugLoc dl = N->getDebugLoc();
6238
6239  SmallVector<SDValue, 8> Scalars;
6240  SmallVector<SDValue, 4> Operands(N->getNumOperands());
6241
6242  // If ResNE is 0, fully unroll the vector op.
6243  if (ResNE == 0)
6244    ResNE = NE;
6245  else if (NE > ResNE)
6246    NE = ResNE;
6247
6248  unsigned i;
6249  for (i= 0; i != NE; ++i) {
6250    for (unsigned j = 0, e = N->getNumOperands(); j != e; ++j) {
6251      SDValue Operand = N->getOperand(j);
6252      EVT OperandVT = Operand.getValueType();
6253      if (OperandVT.isVector()) {
6254        // A vector operand; extract a single element.
6255        EVT OperandEltVT = OperandVT.getVectorElementType();
6256        Operands[j] = getNode(ISD::EXTRACT_VECTOR_ELT, dl,
6257                              OperandEltVT,
6258                              Operand,
6259                              getConstant(i, MVT::i32));
6260      } else {
6261        // A scalar operand; just use it as is.
6262        Operands[j] = Operand;
6263      }
6264    }
6265
6266    switch (N->getOpcode()) {
6267    default:
6268      Scalars.push_back(getNode(N->getOpcode(), dl, EltVT,
6269                                &Operands[0], Operands.size()));
6270      break;
6271    case ISD::SHL:
6272    case ISD::SRA:
6273    case ISD::SRL:
6274    case ISD::ROTL:
6275    case ISD::ROTR:
6276      Scalars.push_back(getNode(N->getOpcode(), dl, EltVT, Operands[0],
6277                                getShiftAmountOperand(Operands[1])));
6278      break;
6279    case ISD::SIGN_EXTEND_INREG:
6280    case ISD::FP_ROUND_INREG: {
6281      EVT ExtVT = cast<VTSDNode>(Operands[1])->getVT().getVectorElementType();
6282      Scalars.push_back(getNode(N->getOpcode(), dl, EltVT,
6283                                Operands[0],
6284                                getValueType(ExtVT)));
6285    }
6286    }
6287  }
6288
6289  for (; i < ResNE; ++i)
6290    Scalars.push_back(getUNDEF(EltVT));
6291
6292  return getNode(ISD::BUILD_VECTOR, dl,
6293                 EVT::getVectorVT(*getContext(), EltVT, ResNE),
6294                 &Scalars[0], Scalars.size());
6295}
6296
6297
6298/// isConsecutiveLoad - Return true if LD is loading 'Bytes' bytes from a
6299/// location that is 'Dist' units away from the location that the 'Base' load
6300/// is loading from.
6301bool SelectionDAG::isConsecutiveLoad(LoadSDNode *LD, LoadSDNode *Base,
6302                                     unsigned Bytes, int Dist) const {
6303  if (LD->getChain() != Base->getChain())
6304    return false;
6305  EVT VT = LD->getValueType(0);
6306  if (VT.getSizeInBits() / 8 != Bytes)
6307    return false;
6308
6309  SDValue Loc = LD->getOperand(1);
6310  SDValue BaseLoc = Base->getOperand(1);
6311  if (Loc.getOpcode() == ISD::FrameIndex) {
6312    if (BaseLoc.getOpcode() != ISD::FrameIndex)
6313      return false;
6314    const MachineFrameInfo *MFI = getMachineFunction().getFrameInfo();
6315    int FI  = cast<FrameIndexSDNode>(Loc)->getIndex();
6316    int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
6317    int FS  = MFI->getObjectSize(FI);
6318    int BFS = MFI->getObjectSize(BFI);
6319    if (FS != BFS || FS != (int)Bytes) return false;
6320    return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
6321  }
6322  if (Loc.getOpcode() == ISD::ADD && Loc.getOperand(0) == BaseLoc) {
6323    ConstantSDNode *V = dyn_cast<ConstantSDNode>(Loc.getOperand(1));
6324    if (V && (V->getSExtValue() == Dist*Bytes))
6325      return true;
6326  }
6327
6328  const GlobalValue *GV1 = NULL;
6329  const GlobalValue *GV2 = NULL;
6330  int64_t Offset1 = 0;
6331  int64_t Offset2 = 0;
6332  bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
6333  bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
6334  if (isGA1 && isGA2 && GV1 == GV2)
6335    return Offset1 == (Offset2 + Dist*Bytes);
6336  return false;
6337}
6338
6339
6340/// InferPtrAlignment - Infer alignment of a load / store address. Return 0 if
6341/// it cannot be inferred.
6342unsigned SelectionDAG::InferPtrAlignment(SDValue Ptr) const {
6343  // If this is a GlobalAddress + cst, return the alignment.
6344  const GlobalValue *GV;
6345  int64_t GVOffset = 0;
6346  if (TLI.isGAPlusOffset(Ptr.getNode(), GV, GVOffset)) {
6347    // If GV has specified alignment, then use it. Otherwise, use the preferred
6348    // alignment.
6349    unsigned Align = GV->getAlignment();
6350    if (!Align) {
6351      if (const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV)) {
6352        if (GVar->hasInitializer()) {
6353          const TargetData *TD = TLI.getTargetData();
6354          Align = TD->getPreferredAlignment(GVar);
6355        }
6356      }
6357    }
6358    return MinAlign(Align, GVOffset);
6359  }
6360
6361  // If this is a direct reference to a stack slot, use information about the
6362  // stack slot's alignment.
6363  int FrameIdx = 1 << 31;
6364  int64_t FrameOffset = 0;
6365  if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Ptr)) {
6366    FrameIdx = FI->getIndex();
6367  } else if (Ptr.getOpcode() == ISD::ADD &&
6368             isa<ConstantSDNode>(Ptr.getOperand(1)) &&
6369             isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
6370    FrameIdx = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
6371    FrameOffset = Ptr.getConstantOperandVal(1);
6372  }
6373
6374  if (FrameIdx != (1 << 31)) {
6375    // FIXME: Handle FI+CST.
6376    const MachineFrameInfo &MFI = *getMachineFunction().getFrameInfo();
6377    unsigned FIInfoAlign = MinAlign(MFI.getObjectAlignment(FrameIdx),
6378                                    FrameOffset);
6379    return FIInfoAlign;
6380  }
6381
6382  return 0;
6383}
6384
6385void SelectionDAG::dump() const {
6386  dbgs() << "SelectionDAG has " << AllNodes.size() << " nodes:";
6387
6388  for (allnodes_const_iterator I = allnodes_begin(), E = allnodes_end();
6389       I != E; ++I) {
6390    const SDNode *N = I;
6391    if (!N->hasOneUse() && N != getRoot().getNode())
6392      DumpNodes(N, 2, this);
6393  }
6394
6395  if (getRoot().getNode()) DumpNodes(getRoot().getNode(), 2, this);
6396
6397  dbgs() << "\n\n";
6398}
6399
6400void SDNode::printr(raw_ostream &OS, const SelectionDAG *G) const {
6401  print_types(OS, G);
6402  print_details(OS, G);
6403}
6404
6405typedef SmallPtrSet<const SDNode *, 128> VisitedSDNodeSet;
6406static void DumpNodesr(raw_ostream &OS, const SDNode *N, unsigned indent,
6407                       const SelectionDAG *G, VisitedSDNodeSet &once) {
6408  if (!once.insert(N))          // If we've been here before, return now.
6409    return;
6410
6411  // Dump the current SDNode, but don't end the line yet.
6412  OS << std::string(indent, ' ');
6413  N->printr(OS, G);
6414
6415  // Having printed this SDNode, walk the children:
6416  for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
6417    const SDNode *child = N->getOperand(i).getNode();
6418
6419    if (i) OS << ",";
6420    OS << " ";
6421
6422    if (child->getNumOperands() == 0) {
6423      // This child has no grandchildren; print it inline right here.
6424      child->printr(OS, G);
6425      once.insert(child);
6426    } else {         // Just the address. FIXME: also print the child's opcode.
6427      OS << (void*)child;
6428      if (unsigned RN = N->getOperand(i).getResNo())
6429        OS << ":" << RN;
6430    }
6431  }
6432
6433  OS << "\n";
6434
6435  // Dump children that have grandchildren on their own line(s).
6436  for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
6437    const SDNode *child = N->getOperand(i).getNode();
6438    DumpNodesr(OS, child, indent+2, G, once);
6439  }
6440}
6441
6442void SDNode::dumpr() const {
6443  VisitedSDNodeSet once;
6444  DumpNodesr(dbgs(), this, 0, 0, once);
6445}
6446
6447void SDNode::dumpr(const SelectionDAG *G) const {
6448  VisitedSDNodeSet once;
6449  DumpNodesr(dbgs(), this, 0, G, once);
6450}
6451
6452
6453// getAddressSpace - Return the address space this GlobalAddress belongs to.
6454unsigned GlobalAddressSDNode::getAddressSpace() const {
6455  return getGlobal()->getType()->getAddressSpace();
6456}
6457
6458
6459const Type *ConstantPoolSDNode::getType() const {
6460  if (isMachineConstantPoolEntry())
6461    return Val.MachineCPVal->getType();
6462  return Val.ConstVal->getType();
6463}
6464
6465bool BuildVectorSDNode::isConstantSplat(APInt &SplatValue,
6466                                        APInt &SplatUndef,
6467                                        unsigned &SplatBitSize,
6468                                        bool &HasAnyUndefs,
6469                                        unsigned MinSplatBits,
6470                                        bool isBigEndian) {
6471  EVT VT = getValueType(0);
6472  assert(VT.isVector() && "Expected a vector type");
6473  unsigned sz = VT.getSizeInBits();
6474  if (MinSplatBits > sz)
6475    return false;
6476
6477  SplatValue = APInt(sz, 0);
6478  SplatUndef = APInt(sz, 0);
6479
6480  // Get the bits.  Bits with undefined values (when the corresponding element
6481  // of the vector is an ISD::UNDEF value) are set in SplatUndef and cleared
6482  // in SplatValue.  If any of the values are not constant, give up and return
6483  // false.
6484  unsigned int nOps = getNumOperands();
6485  assert(nOps > 0 && "isConstantSplat has 0-size build vector");
6486  unsigned EltBitSize = VT.getVectorElementType().getSizeInBits();
6487
6488  for (unsigned j = 0; j < nOps; ++j) {
6489    unsigned i = isBigEndian ? nOps-1-j : j;
6490    SDValue OpVal = getOperand(i);
6491    unsigned BitPos = j * EltBitSize;
6492
6493    if (OpVal.getOpcode() == ISD::UNDEF)
6494      SplatUndef |= APInt::getBitsSet(sz, BitPos, BitPos + EltBitSize);
6495    else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal))
6496      SplatValue |= CN->getAPIntValue().zextOrTrunc(EltBitSize).
6497                    zextOrTrunc(sz) << BitPos;
6498    else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal))
6499      SplatValue |= CN->getValueAPF().bitcastToAPInt().zextOrTrunc(sz) <<BitPos;
6500     else
6501      return false;
6502  }
6503
6504  // The build_vector is all constants or undefs.  Find the smallest element
6505  // size that splats the vector.
6506
6507  HasAnyUndefs = (SplatUndef != 0);
6508  while (sz > 8) {
6509
6510    unsigned HalfSize = sz / 2;
6511    APInt HighValue = SplatValue.lshr(HalfSize).trunc(HalfSize);
6512    APInt LowValue = SplatValue.trunc(HalfSize);
6513    APInt HighUndef = SplatUndef.lshr(HalfSize).trunc(HalfSize);
6514    APInt LowUndef = SplatUndef.trunc(HalfSize);
6515
6516    // If the two halves do not match (ignoring undef bits), stop here.
6517    if ((HighValue & ~LowUndef) != (LowValue & ~HighUndef) ||
6518        MinSplatBits > HalfSize)
6519      break;
6520
6521    SplatValue = HighValue | LowValue;
6522    SplatUndef = HighUndef & LowUndef;
6523
6524    sz = HalfSize;
6525  }
6526
6527  SplatBitSize = sz;
6528  return true;
6529}
6530
6531bool ShuffleVectorSDNode::isSplatMask(const int *Mask, EVT VT) {
6532  // Find the first non-undef value in the shuffle mask.
6533  unsigned i, e;
6534  for (i = 0, e = VT.getVectorNumElements(); i != e && Mask[i] < 0; ++i)
6535    /* search */;
6536
6537  assert(i != e && "VECTOR_SHUFFLE node with all undef indices!");
6538
6539  // Make sure all remaining elements are either undef or the same as the first
6540  // non-undef value.
6541  for (int Idx = Mask[i]; i != e; ++i)
6542    if (Mask[i] >= 0 && Mask[i] != Idx)
6543      return false;
6544  return true;
6545}
6546
6547#ifdef XDEBUG
6548static void checkForCyclesHelper(const SDNode *N,
6549                                 SmallPtrSet<const SDNode*, 32> &Visited,
6550                                 SmallPtrSet<const SDNode*, 32> &Checked) {
6551  // If this node has already been checked, don't check it again.
6552  if (Checked.count(N))
6553    return;
6554
6555  // If a node has already been visited on this depth-first walk, reject it as
6556  // a cycle.
6557  if (!Visited.insert(N)) {
6558    dbgs() << "Offending node:\n";
6559    N->dumprFull();
6560    errs() << "Detected cycle in SelectionDAG\n";
6561    abort();
6562  }
6563
6564  for(unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
6565    checkForCyclesHelper(N->getOperand(i).getNode(), Visited, Checked);
6566
6567  Checked.insert(N);
6568  Visited.erase(N);
6569}
6570#endif
6571
6572void llvm::checkForCycles(const llvm::SDNode *N) {
6573#ifdef XDEBUG
6574  assert(N && "Checking nonexistant SDNode");
6575  SmallPtrSet<const SDNode*, 32> visited;
6576  SmallPtrSet<const SDNode*, 32> checked;
6577  checkForCyclesHelper(N, visited, checked);
6578#endif
6579}
6580
6581void llvm::checkForCycles(const llvm::SelectionDAG *DAG) {
6582  checkForCycles(DAG->getRoot().getNode());
6583}
6584