History log of /external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
Revision Date Author Comments (<<< Hide modified files) (Show modified files >>>)
f7fcaa07df7b3aab124576dec346ae4fa7c6715b 02-Aug-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove CMOVLOG DAG node
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
2f921101c0826dc52a2c69f85c3da0f7f6e8212a 30-Jul-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Rename all AMDIL* classes to AMDGPU*
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
b72ab79d73b29ec087d90cf2c698adbab4db5def 30-Jul-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Merge AMDILSubtarget into AMDGPUSubtarget
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
27ae41c83dafcec09e870b3cf08b060064dbb122 30-Jul-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Merge AMDILTargetLowering class into AMDGPUTargetLowering
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
c96490e3b5ea0e369837dbb8067cf3d6b0d6b767 30-Jul-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove IL_cmp DAG node
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
0ce6e506016222b264163ee718202371f19064db 27-Jul-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove lowering code for unsupported features

e.g. function calls, load/store from stack
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
3a0187b1b53eca3143286a5ae7917cd71117b902 27-Jul-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Merge AMDILRegisterInfo into AMDGPURegisterInfo
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
87272e9e2560a88352cf54d164507569ac43e502 18-Jul-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Move lowering of BR_CC node to R600ISelLowering

SI will handle BR_CC different from R600, so we need to move it
out of the shared instruction selector.
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
92823fb72abf1539bdb545fedc5525e9fc0b04cc 18-Jul-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Move lowering of SETCC node to R600ISelLowering

SI will handle SETCC different from R600, so we need to move it
out of the shared instruction selector.
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
46d12c99a24cebe01cd00575b39961231dec47c8 18-Jul-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Use correct node type when lowering SETCC
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
bc4b4c605cc04138e5209782fa5939bfd71930bd 14-Jul-2012 Vincent Lejeune <vljn@ovi.com> radeon/llvm: Fix a bug with IF LOGICALNZ with int operand

Signed-off-by: Tom Stellard <thomas.stellard@amd.com>
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
76b44034b9b234d3db4012342f0fae677d4f10f6 08-Jul-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Rename namespace from AMDIL to AMDGPU
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
c53c8d05551083437eb991e79002c0a272541a79 20-Jun-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Lower ROTL to BIT_ALIGN
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
984ad0788c54386801b185740b973c446e55d3b9 07-Jun-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove unused AMDIL TableGen definitons
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
34ff22b75f8e3616109c3deacea2ec27f12f3398 15-Jun-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Eliminate getRegClassFromType() function

We can use TargetLowering::getRegClassFor() instead.
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
440ab9ea02690008b4d8da11494fd1e9cd86e57e 15-Jun-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove deadcode from AMDILISelLowering.cpp
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
edceed1b9a46c4a92a6113e8b1c5d2433568143d 06-Jun-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove AMDIL MOVE* instructions
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
1777c99bff40f160b09dd3c9708b0963c772610a 02-Jun-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove deadcode from the AMDILISelLowering class
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
8d53ddb375d2a82860b398bc463294373c5a62b0 02-Jun-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove AMDIL LOADCONST* instructions

This obsoletes the R600LowerInstruction and SIPropagateImmReads passes.
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
65917004d99ccb79f709e621f8f6cf66715ffdca 31-May-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Change prefix on tablegen files to AMDGPU
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
467f51613eb1f2cdaa8624bbbb3d5fae2abca4f2 16-May-2012 Tom Stellard <thomas.stellard@amd.com> radeonsi: Handle TGSI CONST registers

We now emit LLVM load instructions for TGSI CONST register reads,
which are lowered in the backend to S_LOAD_DWORD* instructions.
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
49fb99bd131a4ed89e6f55cf360f67618acafec4 28-May-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove AMDILTargetMachine
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
4863477e22e02af046915ca2a33dbecfd0ed34b4 25-May-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Use tablegen pattern to lower bitconvert
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
33e7db9a1dafdcf5c7c745180831403e0485544d 24-May-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Lower UDIV using the Selection DAG
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
177b420283547e472632bc650f218ad4b0b541d5 24-May-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove AMDIL bitshift instructions (SHL, SHR, USHR)
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
9d41a401dcdfda1e3bfdabdedac239ef1d6b93e4 24-May-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove AMDIL FTOI and ITOF instructions
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
dd9927eb36614eccbc48b316befe6a3e37644694 23-May-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove AMDIL ADD instructions
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
1404e6b9fcc6ff4f962cafa8d81226dff5fef54d 23-May-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove AMDIL binary instrutions (OR, AND, XOR, NOT)
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
e9d8901a80dfcc9825ddcc1f258b0431d7b42ac0 23-May-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove AMDIL CMP instructions and associated lowering code
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
76e4898ba3c67082524786a0e0c67557a8abc58b 15-May-2012 Vadim Girlin <vadimgirlin@gmail.com> radeon/llvm: fix BUILD_VECTOR lowering for replicated value

We expect that all elements will be assigned even if they are equal

Signed-off-by: Vadim Girlin <vadimgirlin@gmail.com>
Reviewed-by: Tom Stellard <thomas.stellard@amd.com>
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
5aaaa6a426258dc714c7346bec062795998f9986 08-May-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove AMDILUtilityFunctions.cpp
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
7bf3fe851c9ac45f0c297d05b5272c3b312109d7 28-Apr-2012 Dragomir Ivanov <drago.ivanov@gmail.com> r600g/llvm: Remove unnecessary dynamic casts

When the result of dynamic_cast is not checked, it can be replaced with
static_cast

Signed-off-by: Tom Stellard <thomas.stellard@amd.com>
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
30f2a38cef4d4a75776fbd822ff4ad716302b888 25-Apr-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove AMDILMachineFunctionInfo.cpp
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
04993c963008ded3a6ad5e5b4d69ba08d1948a93 25-Apr-2012 Tom Stellard <thomas.stellard@amd.com> radeon/llvm: Remove GlobalManager and KernelManager
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp
a75c6163e605f35b14f26930dd9227e4f337ec9e 06-Jan-2012 Tom Stellard <thomas.stellard@amd.com> radeonsi: initial WIP SI code

This commit adds initial support for acceleration
on SI chips. egltri is starting to work.

The SI/R600 llvm backend is currently included in mesa
but that may change in the future.

The plan is to write a single gallium driver and
use gallium to support X acceleration.

This commit contains patches from:
Tom Stellard <thomas.stellard@amd.com>
Michel Dänzer <michel.daenzer@amd.com>
Alex Deucher <alexander.deucher@amd.com>
Vadim Girlin <vadimgirlin@gmail.com>

Signed-off-by: Alex Deucher <alexander.deucher@amd.com>

The following commits were squashed in:

======================================================================

radeonsi: Remove unused winsys pointer

This was removed from r600g in commit:

commit 96d882939d612fcc8332f107befec470ed4359de
Author: Marek Olšák <maraeo@gmail.com>
Date: Fri Feb 17 01:49:49 2012 +0100

gallium: remove unused winsys pointers in pipe_screen and pipe_context

A winsys is already a private object of a driver.

======================================================================

radeonsi: Copy color clamping CAPs from r600

Not sure if the values of these CAPS are correct for radeonsi, but the
same changed were made to r600g in commit:

commit bc1c8369384b5e16547c5bf9728aa78f8dfd66cc
Author: Marek Olšák <maraeo@gmail.com>
Date: Mon Jan 23 03:11:17 2012 +0100

st/mesa: do vertex and fragment color clamping in shaders

For ARB_color_buffer_float. Most hardware can't do it and st/mesa is
the perfect place for a fallback.
The exceptions are:
- r500 (vertex clamp only)
- nv50 (both)
- nvc0 (both)
- softpipe (both)

We also have to take into account that r300 can do CLAMPED vertex colors only,
while r600 can do UNCLAMPED vertex colors only. The difference can be expressed
with the two new CAPs.

======================================================================

radeonsi: Remove PIPE_CAP_OUTPUT_READ

This CAP was dropped in commit:

commit 04e324008759282728a95a1394bac2c4c2a1a3f9
Author: Marek Olšák <maraeo@gmail.com>
Date: Thu Feb 23 23:44:36 2012 +0100

gallium: remove PIPE_SHADER_CAP_OUTPUT_READ

r600g is the only driver which has made use of it. The reason the CAP was
added was to fix some piglit tests when the GLSL pass lower_output_reads
didn't exist.

However, not removing output reads breaks the fallback for glClampColorARB,
which assumes outputs are not readable. The fix would be non-trivial
and my personal preference is to remove the CAP, considering that reading
outputs is uncommon and that we can now use lower_output_reads to fix
the issue that the CAP was supposed to workaround in the first place.

======================================================================

radeonsi: Add missing parameters to rws->buffer_get_tiling() call

This was changed in commit:

commit c0c979eebc076b95cc8d18a013ce2968fe6311ad
Author: Jerome Glisse <jglisse@redhat.com>
Date: Mon Jan 30 17:22:13 2012 -0500

r600g: add support for common surface allocator for tiling v13

Tiled surface have all kind of alignment constraint that needs to
be met. Instead of having all this code duplicated btw ddx and
mesa use common code in libdrm_radeon this also ensure that both
ddx and mesa compute those alignment in the same way.

v2 fix evergreen
v3 fix compressed texture and workaround cube texture issue by
disabling 2D array mode for cubemap (need to check if r7xx and
newer are also affected by the issue)
v4 fix texture array
v5 fix evergreen and newer, split surface values computation from
mipmap tree generation so that we can get them directly from the
ddx
v6 final fix to evergreen tile split value
v7 fix mipmap offset to avoid to use random value, use color view
depth view to address different layer as hardware is doing some
magic rotation depending on the layer
v8 fix COLOR_VIEW on r6xx for linear array mode, use COLOR_VIEW on
evergreen, align bytes per pixel to a multiple of a dword
v9 fix handling of stencil on evergreen, half fix for compressed
texture
v10 fix evergreen compressed texture proper support for stencil
tile split. Fix stencil issue when array mode was clear by
the kernel, always program stencil bo. On evergreen depth
buffer bo need to be big enough to hold depth buffer + stencil
buffer as even with stencil disabled things get written there.
v11 rebase on top of mesa, fix pitch issue with 1d surface on evergreen,
old ddx overestimate those. Fix linear case when pitch*height < 64.
Fix r300g.
v12 Fix linear case when pitch*height < 64 for old path, adapt to
libdrm API change
v13 add libdrm check

Signed-off-by: Jerome Glisse <jglisse@redhat.com>

======================================================================

radeonsi: Remove PIPE_TRANSFER_MAP_PERMANENTLY

This was removed in commit:

commit 62f44f670bb0162e89fd4786af877f8da9ff607c
Author: Marek Olšák <maraeo@gmail.com>
Date: Mon Mar 5 13:45:00 2012 +0100

Revert "gallium: add flag PIPE_TRANSFER_MAP_PERMANENTLY"

This reverts commit 0950086376b1c8b7fb89eda81ed7f2f06dee58bc.

It was decided to refactor the transfer API instead of adding workarounds
to address the performance issues.

======================================================================

radeonsi: Handle PIPE_VIDEO_CAP_PREFERED_FORMAT.

Reintroduced in commit 9d9afcb5bac2931d4b8e6d1aa571e941c5110c90.

======================================================================

radeonsi: nuke the fallback for vertex and fragment color clamping

Ported from r600g commit c2b800cf38b299c1ab1c53dc0e4ea00c7acef853.

======================================================================

radeonsi: don't expose transform_feedback2 without kernel support

Ported from r600g commit 15146fd1bcbb08e44a1cbb984440ee1a5de63d48.

======================================================================

radeonsi: Handle PIPE_CAP_GLSL_FEATURE_LEVEL.

Ported from r600g part of commit 171be755223d99f8cc5cc1bdaf8bd7b4caa04b4f.

======================================================================

radeonsi: set minimum point size to 1.0 for non-sprite non-aa points.

Ported from r600g commit f183cc9ce3ad1d043bdf8b38fd519e8f437714fc.

======================================================================

radeonsi: rework and consolidate stencilref state setting.

Ported from r600g commit a2361946e782b57f0c63587841ca41c0ea707070.

======================================================================

radeonsi: cleanup setting DB_SHADER_CONTROL.

Ported from r600g commit 3d061caaed13b646ff40754f8ebe73f3d4983c5b.

======================================================================

radeonsi: Get rid of register masks.

Ported from r600g commits
3d061caaed13b646ff40754f8ebe73f3d4983c5b..9344ab382a1765c1a7c2560e771485edf4954fe2.

======================================================================

radeonsi: get rid of r600_context_reg.

Ported from r600g commits
9344ab382a1765c1a7c2560e771485edf4954fe2..bed20f02a771f43e1c5092254705701c228cfa7f.

======================================================================

radeonsi: Fix regression from 'Get rid of register masks'.

======================================================================

radeonsi: optimize r600_resource_va.

Ported from r600g commit 669d8766ff3403938794eb80d7769347b6e52174.

======================================================================

radeonsi: remove u8,u16,u32,u64 types.

Ported from r600g commit 78293b99b23268e6698f1267aaf40647c17d95a5.

======================================================================

radeonsi: merge r600_context with r600_pipe_context.

Ported from r600g commit e4340c1908a6a3b09e1a15d5195f6da7d00494d0.

======================================================================

radeonsi: Miscellaneous context cleanups.

Ported from r600g commits
e4340c1908a6a3b09e1a15d5195f6da7d00494d0..621e0db71c5ddcb379171064a4f720c9cf01e888.

======================================================================

radeonsi: add a new simple API for state emission.

Ported from r600g commits
621e0db71c5ddcb379171064a4f720c9cf01e888..f661405637bba32c2cfbeecf6e2e56e414e9521e.

======================================================================

radeonsi: Also remove sbu_flags member of struct r600_reg.

Requires using sid.h instead of r600d.h for the new CP_COHER_CNTL definitions,
so some code needs to be disabled for now.

======================================================================

radeonsi: Miscellaneous simplifications.

Ported from r600g commits 38bf2763482b4f1b6d95cd51aecec75601d8b90f and
b0337b679ad4c2feae59215104cfa60b58a619d5.

======================================================================

radeonsi: Handle PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION.

Ported from commit 8b4f7b0672d663273310fffa9490ad996f5b914a.

======================================================================

radeonsi: Use a fake reloc to sleep for fences.

Ported from r600g commit 8cd03b933cf868ff867e2db4a0937005a02fd0e4.

======================================================================

radeonsi: adapt to get_query_result interface change.

Ported from r600g commit 4445e170bee23a3607ece0e010adef7058ac6a11.
/external/mesa3d/src/gallium/drivers/radeon/AMDILISelLowering.cpp