/external/llvm/lib/CodeGen/SelectionDAG/ |
H A D | LegalizeDAG.cpp | 582 SDValue Tmp1 = Vec; local 592 EVT VT = Tmp1.getValueType(); 601 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, Tmp1, StackPtr, 1546 SDValue Tmp1 = Node->getOperand(0); 1597 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, Tmp1.getValueType(), Tmp1); 1612 SDValue Tmp1 = SDValue(Node, 0); 1615 SDValue Chain = Tmp1.getOperand(0); 1627 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, SP, Size); // Value 1629 Tmp1 [all...] |
H A D | LegalizeFloatTypes.cpp | 1323 SDValue Tmp1, Tmp2, Tmp3; local 1324 Tmp1 = DAG.getSetCC(dl, getSetCCResultType(LHSHi.getValueType()), 1328 Tmp3 = DAG.getNode(ISD::AND, dl, Tmp1.getValueType(), Tmp1, Tmp2); 1329 Tmp1 = DAG.getSetCC(dl, getSetCCResultType(LHSHi.getValueType()), 1333 Tmp1 = DAG.getNode(ISD::AND, dl, Tmp1.getValueType(), Tmp1, Tmp2); 1334 NewLHS = DAG.getNode(ISD::OR, dl, Tmp1.getValueType(), Tmp1, Tmp [all...] |
H A D | LegalizeVectorOps.cpp | 319 SDValue Tmp1 = TLI.LowerOperation(Op, DAG); local 320 if (Tmp1.getNode()) { 321 Result = Tmp1;
|
H A D | LegalizeIntegerTypes.cpp | 2567 // Tmp1 = lo(op1) < lo(op2) // Always unsigned comparison 2569 // dest = hi(op1) == hi(op2) ? Tmp1 : Tmp2; 2575 SDValue Tmp1, Tmp2; local 2578 Tmp1 = TLI.SimplifySetCC(getSetCCResultType(LHSLo.getValueType()), 2580 if (!Tmp1.getNode()) 2581 Tmp1 = DAG.getSetCC(dl, getSetCCResultType(LHSLo.getValueType()), 2592 ConstantSDNode *Tmp1C = dyn_cast<ConstantSDNode>(Tmp1.getNode()); 2615 NewLHS = DAG.getSelect(dl, Tmp1.getValueType(), 2616 NewLHS, Tmp1, Tmp2);
|
/external/pdfium/core/src/fxcodec/lcms2/lcms2-2.6/src/ |
H A D | cmsintrp.c | 842 cmsUInt16Number Tmp1[MAX_STAGE_CHANNELS], Tmp2[MAX_STAGE_CHANNELS]; local 932 Tmp1[OutChan] = (cmsUInt16Number) c0 + ROUND_FIXED_TO_INT(_cmsToFixedDomain(Rest)); 1002 Output[i] = LinearInterp(rk, Tmp1[i], Tmp2[i]); 1023 cmsFloat32Number Tmp1[MAX_STAGE_CHANNELS], Tmp2[MAX_STAGE_CHANNELS]; local 1039 TetrahedralInterpFloat(Input + 1, Tmp1, &p1); 1047 cmsFloat32Number y0 = Tmp1[i]; 1067 cmsUInt16Number Tmp1[MAX_STAGE_CHANNELS], Tmp2[MAX_STAGE_CHANNELS]; local 1084 Eval4Inputs(Input + 1, Tmp1, &p1); 1093 Output[i] = LinearInterp(rk, Tmp1[i], Tmp2[i]); 1110 cmsFloat32Number Tmp1[MAX_STAGE_CHANNEL local 1155 cmsUInt16Number Tmp1[MAX_STAGE_CHANNELS], Tmp2[MAX_STAGE_CHANNELS]; local 1197 cmsFloat32Number Tmp1[MAX_STAGE_CHANNELS], Tmp2[MAX_STAGE_CHANNELS]; local 1241 cmsUInt16Number Tmp1[MAX_STAGE_CHANNELS], Tmp2[MAX_STAGE_CHANNELS]; local 1282 cmsFloat32Number Tmp1[MAX_STAGE_CHANNELS], Tmp2[MAX_STAGE_CHANNELS]; local 1327 cmsUInt16Number Tmp1[MAX_STAGE_CHANNELS], Tmp2[MAX_STAGE_CHANNELS]; local 1367 cmsFloat32Number Tmp1[MAX_STAGE_CHANNELS], Tmp2[MAX_STAGE_CHANNELS]; local [all...] |
/external/llvm/lib/CodeGen/ |
H A D | IntrinsicLowering.cpp | 176 Value *Tmp1 = Builder.CreateShl(V, ConstantInt::get(V->getType(), 8), local 180 V = Builder.CreateOr(Tmp1, Tmp2, "bswap.i16"); 190 Value *Tmp1 = Builder.CreateLShr(V,ConstantInt::get(V->getType(), 24), local 199 Tmp2 = Builder.CreateOr(Tmp2, Tmp1, "bswap.or2"); 220 Value* Tmp1 = Builder.CreateLShr(V, local 250 Tmp2 = Builder.CreateOr(Tmp2, Tmp1, "bswap.or4");
|
/external/llvm/lib/Transforms/Utils/ |
H A D | IntegerDivision.cpp | 132 Value *Tmp1 = Builder.CreateAShr(Divisor, Shift); local 135 Value *Tmp3 = Builder.CreateXor(Tmp1, Divisor); 136 Value *U_Dvsr = Builder.CreateSub(Tmp3, Tmp1); 137 Value *Q_Sgn = Builder.CreateXor(Tmp1, Tmp); 256 Value *Tmp1 = Builder.CreateCall2(CTLZ, Dividend, True); local 257 Value *SR = Builder.CreateSub(Tmp0, Tmp1);
|
/external/chromium_org/third_party/mesa/src/src/gallium/drivers/radeon/ |
H A D | AMDGPUISelLowering.cpp | 243 // Tmp1 = Remainder_GE_Den & Remainder_GE_Zero 244 SDValue Tmp1 = DAG.getNode(ISD::AND, DL, VT, Remainder_GE_Den, local 257 // Div = (Tmp1 == 0 ? Quotient : Quotient_A_One) 258 SDValue Div = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, VT), 273 // Rem = (Tmp1 == 0 ? Remainder : Remainder_S_Den) 274 SDValue Rem = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, VT),
|
/external/mesa3d/src/gallium/drivers/radeon/ |
H A D | AMDGPUISelLowering.cpp | 243 // Tmp1 = Remainder_GE_Den & Remainder_GE_Zero 244 SDValue Tmp1 = DAG.getNode(ISD::AND, DL, VT, Remainder_GE_Den, local 257 // Div = (Tmp1 == 0 ? Quotient : Quotient_A_One) 258 SDValue Div = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, VT), 273 // Rem = (Tmp1 == 0 ? Remainder : Remainder_S_Den) 274 SDValue Rem = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, VT),
|
/external/llvm/lib/Target/R600/ |
H A D | AMDGPUPromoteAlloca.cpp | 310 Value *Tmp1 = Builder.CreateMul(TIdY, TCntZ); local 311 Value *TID = Builder.CreateAdd(Tmp0, Tmp1);
|
H A D | AMDGPUISelLowering.cpp | 1584 // Tmp1 = Remainder_GE_Den & Remainder_GE_Zero 1585 SDValue Tmp1 = DAG.getNode(ISD::AND, DL, VT, Remainder_GE_Den, local 1598 // Div = (Tmp1 == 0 ? Quotient : Quotient_A_One) 1599 SDValue Div = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, VT), 1614 // Rem = (Tmp1 == 0 ? Remainder : Remainder_S_Den) 1615 SDValue Rem = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, VT), 1739 SDValue Tmp1 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpLt0, SignBit64, Tmp0); local 1740 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpGt51, BcInt, Tmp1); 1755 SDValue Tmp1 = DAG.getNode(ISD::FADD, SL, MVT::f64, Src, CopySign); local 1756 SDValue Tmp2 = DAG.getNode(ISD::FSUB, SL, MVT::f64, Tmp1, CopySig [all...] |
/external/llvm/lib/Target/X86/ |
H A D | X86ISelDAGToDAG.cpp | 1576 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4; local 1577 if (!SelectAddr(Node, In1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) 1581 const SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, In2L, In2H, Chain}; 1777 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4; local 1778 if (!SelectAddr(Node, Ptr, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) 1850 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Chain }; 1853 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Val, Chain }; 2295 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4; local 2296 bool foldedLoad = TryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4); 2299 foldedLoad = TryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp 2436 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4; local 2444 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain; local [all...] |
H A D | X86ISelLowering.cpp | 10631 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi, 10655 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond }; 13132 SDValue Tmp1 = SDValue(Node, 0); 13135 SDValue Chain = Tmp1.getOperand(0); 13148 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, SP, Size); // Value 13150 Tmp1 = DAG.getNode(ISD::AND, dl, VT, Tmp1, 13152 Chain = DAG.getCopyToReg(Chain, dl, SPReg, Tmp1); // Output chain 13158 SDValue Ops[2] = { Tmp1, Tmp2 }; 15889 SDValue Tmp1; [all...] |
/external/chromium_org/third_party/webrtc/modules/audio_coding/codecs/isac/main/source/ |
H A D | structs.h | 250 double Tmp1[MAXFFTSIZE]; member in struct:__anon15778
|
H A D | fft.c | 341 Itmp = (REAL *) fftstate->Tmp1;
|
/external/webrtc/src/modules/audio_coding/codecs/isac/main/source/ |
H A D | structs.h | 251 double Tmp1[MAXFFTSIZE]; member in struct:__anon33453
|
H A D | fft.c | 338 if (fftstate->Tmp0 == NULL || fftstate->Tmp1 == NULL || fftstate->Tmp2 == NULL || fftstate->Tmp3 == NULL 345 Itmp = (REAL *) fftstate->Tmp1;
|
/external/clang/lib/CodeGen/ |
H A D | CGExprComplex.cpp | 584 llvm::Value *Tmp1 = Builder.CreateFMul(LHSr, RHSr); // a*c local 586 llvm::Value *Tmp3 = Builder.CreateFAdd(Tmp1, Tmp2); // ac+bd 600 llvm::Value *Tmp1 = Builder.CreateMul(LHSr, RHSr); // a*c local 602 llvm::Value *Tmp3 = Builder.CreateAdd(Tmp1, Tmp2); // ac+bd
|
/external/clang/lib/StaticAnalyzer/Core/ |
H A D | CheckerManager.cpp | 108 ExplodedNodeSet Tmp1, Tmp2; local 116 CurrSet = (PrevSet == &Tmp1) ? &Tmp2 : &Tmp1;
|
/external/llvm/lib/Target/Hexagon/ |
H A D | HexagonHardwareLoops.cpp | 1432 SmallVector<MachineOperand,2> Tmp1; local 1435 if (TII->AnalyzeBranch(*Latch, TB, FB, Tmp1, false)) 1441 bool NotAnalyzed = TII->AnalyzeBranch(*PB, TB, FB, Tmp1, false);
|
/external/llvm/lib/Target/PowerPC/ |
H A D | PPCISelDAGToDAG.cpp | 456 SDValue Tmp1, Tmp2; local 1536 SDNode *Tmp1 = CurDAG->getMachineNode(Opc1, dl, VT, EltVal); local 1539 return CurDAG->getMachineNode(Opc3, dl, VT, SDValue(Tmp1, 0), 1550 SDNode *Tmp1 = CurDAG->getMachineNode(Opc1, dl, VT, EltVal); local 1553 return CurDAG->getMachineNode(Opc2, dl, VT, SDValue(Tmp1, 0),
|
/external/llvm/lib/Support/ |
H A D | APInt.cpp | 785 unsigned Tmp1 = unsigned(VAL >> 16); 786 Tmp1 = ByteSwap_32(Tmp1); 789 return APInt(BitWidth, (uint64_t(Tmp2) << 32) | Tmp1);
|
/external/llvm/lib/Target/NVPTX/ |
H A D | NVPTXISelLowering.cpp | 1320 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt); local 1324 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2); 1380 SDValue Tmp1 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt); local 1384 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2); 1560 SDValue Tmp1 = ST->getChain(); local 1568 SDValue Result = DAG.getTruncStore(Tmp1, dl, Tmp3, Tmp2,
|
/external/llvm/lib/Target/ARM/ |
H A D | ARMISelLowering.cpp | 3806 SDValue Tmp1 = Op.getOperand(1); local 3809 EVT SrcVT = Tmp1.getValueType(); 3827 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1); 3829 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT, 3830 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1), 3833 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64, 3834 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1), 3837 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1); 4018 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt); local 4052 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt); local [all...] |
/external/llvm/lib/Target/AArch64/ |
H A D | AArch64ISelLowering.cpp | 3713 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt); local 3722 SDValue FalseValLo = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2); 3757 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt); local 3763 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
|