Searched refs:ddivu (Results 1 - 19 of 19) sorted by relevance

/external/chromium_org/v8/test/cctest/
H A Dtest-disasm-mips64.cc171 COMPARE(ddivu(a0, a1),
172 "0085001f ddivu a0, a1");
173 COMPARE(ddivu(a6, a7),
174 "014b001f ddivu a6, a7");
175 COMPARE(ddivu(v0, v1),
176 "0043001f ddivu v0, v1");
263 COMPARE(ddivu(a0, a1, a2),
264 "00a6209f ddivu a0, a1, a2");
271 COMPARE(ddivu(a5, a6, a7),
272 "014b489f ddivu a
[all...]
/external/llvm/test/MC/Mips/mips64r6/
H A Dinvalid-mips3.s31 # ddivu has been re-encoded. See valid.s
H A Dinvalid-mips64.s52 # ddivu has been re-encoded. See valid.s
/external/chromium_org/v8/src/mips64/
H A Ddisasm-mips64.cc842 Format(instr, "ddivu 'rs, 'rt");
845 Format(instr, "ddivu 'rd, 'rs, 'rt");
H A Dassembler-mips64.h748 void ddivu(Register rs, Register rt);
752 void ddivu(Register rd, Register rs, Register rt);
H A Dassembler-mips64.cc1603 void Assembler::ddivu(Register rs, Register rt) { function in class:v8::Assembler
1608 void Assembler::ddivu(Register rd, Register rs, Register rt) { function in class:v8::Assembler
H A Dmacro-assembler-mips64.cc869 ddivu(rs, rt.rm());
874 ddivu(rs, at);
/external/llvm/test/MC/Mips/mips2/
H A Dinvalid-mips3.s19 ddivu $zero,$s0,$s1 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
H A Dinvalid-mips4.s21 ddivu $zero,$s0,$s1 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
H A Dinvalid-mips5.s21 ddivu $zero,$s0,$s1 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
/external/llvm/test/MC/Mips/mips1/
H A Dinvalid-mips3.s23 ddivu $zero,$s0,$s1 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
H A Dinvalid-mips4.s23 ddivu $zero,$s0,$s1 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
H A Dinvalid-mips5.s23 ddivu $zero,$s0,$s1 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
/external/llvm/test/MC/Mips/mips3/
H A Dvalid.s54 ddivu $zero,$s0,$s1
/external/llvm/test/MC/Mips/mips4/
H A Dvalid.s56 ddivu $zero,$s0,$s1
/external/llvm/test/MC/Mips/mips5/
H A Dvalid.s56 ddivu $zero,$s0,$s1
/external/llvm/test/MC/Mips/mips64/
H A Dvalid.s61 ddivu $zero,$s0,$s1
/external/llvm/test/MC/Mips/mips64r2/
H A Dvalid.s62 ddivu $zero,$s0,$s1
/external/openssl/crypto/bn/asm/
H A Dmips3.s667 ddivu zero,a0,DH
700 ddivu zero,a0,DH

Completed in 879 milliseconds