/external/chromium_org/v8/test/cctest/ |
H A D | test-disasm-mips64.cc | 449 COMPARE(dsrlv(a0, a1, a2), 450 "00c52016 dsrlv a0, a1, a2"); 451 COMPARE(dsrlv(s0, s1, s2), 452 "02518016 dsrlv s0, s1, s2"); 453 COMPARE(dsrlv(a6, a7, t0), 454 "018b5016 dsrlv a6, a7, t0"); 455 COMPARE(dsrlv(v0, v1, fp), 456 "03c31016 dsrlv v0, v1, fp");
|
/external/llvm/test/MC/Mips/mips3/ |
H A D | valid.s | 77 dsrl $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x16] 80 dsrlv $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x16]
|
/external/llvm/test/MC/Mips/mips4/ |
H A D | valid.s | 79 dsrl $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x16] 82 dsrlv $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x16]
|
/external/llvm/test/MC/Mips/mips5/ |
H A D | valid.s | 79 dsrl $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x16] 82 dsrlv $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x16]
|
/external/llvm/test/MC/Mips/mips64/ |
H A D | valid.s | 84 dsrl $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x16] 87 dsrlv $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x16]
|
/external/llvm/test/MC/Mips/mips64r2/ |
H A D | valid.s | 92 dsrl $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x16] 95 dsrlv $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x16]
|
/external/llvm/test/MC/Mips/mips2/ |
H A D | invalid-mips3.s | 40 dsrlv $s3,$t2,$s4 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
|
H A D | invalid-mips4.s | 43 dsrlv $s3,$14,$s4 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
|
H A D | invalid-mips5.s | 42 dsrlv $s3,$t2,$s4 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
|
/external/llvm/test/MC/Mips/mips1/ |
H A D | invalid-mips3.s | 44 dsrlv $s3,$14,$s4 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
|
H A D | invalid-mips4.s | 45 dsrlv $s3,$14,$s4 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
|
H A D | invalid-mips5.s | 44 dsrlv $s3,$t2,$s4 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
|
/external/chromium_org/v8/src/mips64/ |
H A D | disasm-mips64.cc | 742 Format(instr, "dsrlv 'rd, 'rt, 'rs");
|
H A D | assembler-mips64.h | 806 void dsrlv(Register rd, Register rt, Register rs);
|
H A D | assembler-mips64.cc | 1734 void Assembler::dsrlv(Register rd, Register rt, Register rs) { function in class:v8::Assembler
|
H A D | full-codegen-mips64.cc | 2391 __ dsrlv(scratch1, scratch1, scratch2);
|
/external/linux-tools-perf/perf-3.12.0/arch/mips/lib/ |
H A D | memcpy.S | 115 #define SRLV dsrlv
|