MachineRegisterInfo.cpp revision ff2b99afc8cbc6cfa73181072888e0f9f07deb7e
162ed6b9ade63bf01717ce5274fa11e93e873d245Chris Lattner//===-- lib/Codegen/MachineRegisterInfo.cpp -------------------------------===//
284bc5427d6883f73cfeae3da640acd011d35c006Chris Lattner//
384bc5427d6883f73cfeae3da640acd011d35c006Chris Lattner//                     The LLVM Compiler Infrastructure
484bc5427d6883f73cfeae3da640acd011d35c006Chris Lattner//
584bc5427d6883f73cfeae3da640acd011d35c006Chris Lattner// This file is distributed under the University of Illinois Open Source
684bc5427d6883f73cfeae3da640acd011d35c006Chris Lattner// License. See LICENSE.TXT for details.
784bc5427d6883f73cfeae3da640acd011d35c006Chris Lattner//
884bc5427d6883f73cfeae3da640acd011d35c006Chris Lattner//===----------------------------------------------------------------------===//
984bc5427d6883f73cfeae3da640acd011d35c006Chris Lattner//
1084bc5427d6883f73cfeae3da640acd011d35c006Chris Lattner// Implementation of the MachineRegisterInfo class.
1184bc5427d6883f73cfeae3da640acd011d35c006Chris Lattner//
1284bc5427d6883f73cfeae3da640acd011d35c006Chris Lattner//===----------------------------------------------------------------------===//
1384bc5427d6883f73cfeae3da640acd011d35c006Chris Lattner
1484bc5427d6883f73cfeae3da640acd011d35c006Chris Lattner#include "llvm/CodeGen/MachineRegisterInfo.h"
15f48023b3cf80f3a360cfef94b1e0d0084fd5d760Evan Cheng#include "llvm/CodeGen/MachineInstrBuilder.h"
1698708260f55cab997a5db77e930a2bd35f4172aaDan Gohman#include "llvm/Target/TargetInstrInfo.h"
176d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesen#include "llvm/Target/TargetMachine.h"
1884bc5427d6883f73cfeae3da640acd011d35c006Chris Lattnerusing namespace llvm;
1984bc5427d6883f73cfeae3da640acd011d35c006Chris Lattner
2073e7dced3892f2abb4344526147d4df0f62aee61Jakob Stoklund OlesenMachineRegisterInfo::MachineRegisterInfo(const TargetRegisterInfo &TRI)
21aba6559370c3d453588103fb667ffa3b11b76652Jakob Stoklund Olesen  : TRI(&TRI), IsSSA(true), TracksLiveness(true) {
2284bc5427d6883f73cfeae3da640acd011d35c006Chris Lattner  VRegInfo.reserve(256);
2390f95f88c6ce09c6744777dc9d140c3c77203b92Evan Cheng  RegAllocHints.reserve(256);
246f0d024a534af18d9e60b3ea757376cd8a3a980eDan Gohman  UsedPhysRegs.resize(TRI.getNumRegs());
25d9f0ff56a1878347fe5a0f162ef8c2ef2b63aeb5Jakob Stoklund Olesen  UsedPhysRegMask.resize(TRI.getNumRegs());
26d9f0ff56a1878347fe5a0f162ef8c2ef2b63aeb5Jakob Stoklund Olesen
2762ed6b9ade63bf01717ce5274fa11e93e873d245Chris Lattner  // Create the physreg use/def lists.
286f0d024a534af18d9e60b3ea757376cd8a3a980eDan Gohman  PhysRegUseDefLists = new MachineOperand*[TRI.getNumRegs()];
296f0d024a534af18d9e60b3ea757376cd8a3a980eDan Gohman  memset(PhysRegUseDefLists, 0, sizeof(MachineOperand*)*TRI.getNumRegs());
3062ed6b9ade63bf01717ce5274fa11e93e873d245Chris Lattner}
3162ed6b9ade63bf01717ce5274fa11e93e873d245Chris Lattner
3262ed6b9ade63bf01717ce5274fa11e93e873d245Chris LattnerMachineRegisterInfo::~MachineRegisterInfo() {
3362ed6b9ade63bf01717ce5274fa11e93e873d245Chris Lattner#ifndef NDEBUG
3419273aec441411b4d571fdb87c6daa0fbe7a33a0Andrew Trick  clearVirtRegs();
3503bafaf802579d0c659af6f2bc1ca539ac0704caDan Gohman  for (unsigned i = 0, e = UsedPhysRegs.size(); i != e; ++i)
3603bafaf802579d0c659af6f2bc1ca539ac0704caDan Gohman    assert(!PhysRegUseDefLists[i] &&
3703bafaf802579d0c659af6f2bc1ca539ac0704caDan Gohman           "PhysRegUseDefLists has entries after all instructions are deleted");
3862ed6b9ade63bf01717ce5274fa11e93e873d245Chris Lattner#endif
3962ed6b9ade63bf01717ce5274fa11e93e873d245Chris Lattner  delete [] PhysRegUseDefLists;
4062ed6b9ade63bf01717ce5274fa11e93e873d245Chris Lattner}
4162ed6b9ade63bf01717ce5274fa11e93e873d245Chris Lattner
4233f1c68cba4e905fdd2bf7d2848c52052d46fbffDan Gohman/// setRegClass - Set the register class of the specified virtual register.
4333f1c68cba4e905fdd2bf7d2848c52052d46fbffDan Gohman///
4433f1c68cba4e905fdd2bf7d2848c52052d46fbffDan Gohmanvoid
4533f1c68cba4e905fdd2bf7d2848c52052d46fbffDan GohmanMachineRegisterInfo::setRegClass(unsigned Reg, const TargetRegisterClass *RC) {
4633f1c68cba4e905fdd2bf7d2848c52052d46fbffDan Gohman  VRegInfo[Reg].first = RC;
4733f1c68cba4e905fdd2bf7d2848c52052d46fbffDan Gohman}
4833f1c68cba4e905fdd2bf7d2848c52052d46fbffDan Gohman
49bf4699c56100a0184bbe4fb53937c7204ca1ceb0Jakob Stoklund Olesenconst TargetRegisterClass *
50bf4699c56100a0184bbe4fb53937c7204ca1ceb0Jakob Stoklund OlesenMachineRegisterInfo::constrainRegClass(unsigned Reg,
5191fb536a345dc268e5b73dbddb9bee4cba87b28fJakob Stoklund Olesen                                       const TargetRegisterClass *RC,
5291fb536a345dc268e5b73dbddb9bee4cba87b28fJakob Stoklund Olesen                                       unsigned MinNumRegs) {
53bf4699c56100a0184bbe4fb53937c7204ca1ceb0Jakob Stoklund Olesen  const TargetRegisterClass *OldRC = getRegClass(Reg);
54bf4699c56100a0184bbe4fb53937c7204ca1ceb0Jakob Stoklund Olesen  if (OldRC == RC)
55bf4699c56100a0184bbe4fb53937c7204ca1ceb0Jakob Stoklund Olesen    return RC;
56e27e1ca3c90b69e78242c98a669337f84ccded7fJakob Stoklund Olesen  const TargetRegisterClass *NewRC = TRI->getCommonSubClass(OldRC, RC);
5791fb536a345dc268e5b73dbddb9bee4cba87b28fJakob Stoklund Olesen  if (!NewRC || NewRC == OldRC)
5891fb536a345dc268e5b73dbddb9bee4cba87b28fJakob Stoklund Olesen    return NewRC;
5991fb536a345dc268e5b73dbddb9bee4cba87b28fJakob Stoklund Olesen  if (NewRC->getNumRegs() < MinNumRegs)
60bf4699c56100a0184bbe4fb53937c7204ca1ceb0Jakob Stoklund Olesen    return 0;
6191fb536a345dc268e5b73dbddb9bee4cba87b28fJakob Stoklund Olesen  setRegClass(Reg, NewRC);
62bf4699c56100a0184bbe4fb53937c7204ca1ceb0Jakob Stoklund Olesen  return NewRC;
63bf4699c56100a0184bbe4fb53937c7204ca1ceb0Jakob Stoklund Olesen}
64bf4699c56100a0184bbe4fb53937c7204ca1ceb0Jakob Stoklund Olesen
656d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesenbool
666d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund OlesenMachineRegisterInfo::recomputeRegClass(unsigned Reg, const TargetMachine &TM) {
676d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesen  const TargetInstrInfo *TII = TM.getInstrInfo();
686d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesen  const TargetRegisterClass *OldRC = getRegClass(Reg);
696d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesen  const TargetRegisterClass *NewRC = TRI->getLargestLegalSuperClass(OldRC);
706d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesen
716d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesen  // Stop early if there is no room to grow.
726d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesen  if (NewRC == OldRC)
736d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesen    return false;
746d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesen
756d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesen  // Accumulate constraints from all uses.
766d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesen  for (reg_nodbg_iterator I = reg_nodbg_begin(Reg), E = reg_nodbg_end(); I != E;
776d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesen       ++I) {
786d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesen    const TargetRegisterClass *OpRC =
79dee83c90bb7bda57f6d0db2d8f9138f411ecdbbcJakob Stoklund Olesen      I->getRegClassConstraint(I.getOperandNo(), TII, TRI);
800488d6ee5deed63cc46efb5931d5761ab6f9c64cJakob Stoklund Olesen    if (unsigned SubIdx = I.getOperand().getSubReg()) {
810488d6ee5deed63cc46efb5931d5761ab6f9c64cJakob Stoklund Olesen      if (OpRC)
820488d6ee5deed63cc46efb5931d5761ab6f9c64cJakob Stoklund Olesen        NewRC = TRI->getMatchingSuperRegClass(NewRC, OpRC, SubIdx);
830488d6ee5deed63cc46efb5931d5761ab6f9c64cJakob Stoklund Olesen      else
840488d6ee5deed63cc46efb5931d5761ab6f9c64cJakob Stoklund Olesen        NewRC = TRI->getSubClassWithSubReg(NewRC, SubIdx);
850488d6ee5deed63cc46efb5931d5761ab6f9c64cJakob Stoklund Olesen    } else if (OpRC)
86e27e1ca3c90b69e78242c98a669337f84ccded7fJakob Stoklund Olesen      NewRC = TRI->getCommonSubClass(NewRC, OpRC);
876d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesen    if (!NewRC || NewRC == OldRC)
886d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesen      return false;
896d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesen  }
906d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesen  setRegClass(Reg, NewRC);
916d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesen  return true;
926d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesen}
936d1fd0b979cb88809ebb77a24f4da69e1d67606bJakob Stoklund Olesen
942e3e5bf42742a7421b513829101501f2de6d2b02Dan Gohman/// createVirtualRegister - Create and return a new virtual register in the
952e3e5bf42742a7421b513829101501f2de6d2b02Dan Gohman/// function with the specified register class.
962e3e5bf42742a7421b513829101501f2de6d2b02Dan Gohman///
972e3e5bf42742a7421b513829101501f2de6d2b02Dan Gohmanunsigned
982e3e5bf42742a7421b513829101501f2de6d2b02Dan GohmanMachineRegisterInfo::createVirtualRegister(const TargetRegisterClass *RegClass){
992e3e5bf42742a7421b513829101501f2de6d2b02Dan Gohman  assert(RegClass && "Cannot create register without RegClass!");
100f462e3fac7ac67503657d63dc35330d0b19359b3Jakob Stoklund Olesen  assert(RegClass->isAllocatable() &&
101f462e3fac7ac67503657d63dc35330d0b19359b3Jakob Stoklund Olesen         "Virtual register RegClass must be allocatable.");
102994c727b5790e5c976e32c75364d78eb9b22a568Jakob Stoklund Olesen
103994c727b5790e5c976e32c75364d78eb9b22a568Jakob Stoklund Olesen  // New virtual register number.
104994c727b5790e5c976e32c75364d78eb9b22a568Jakob Stoklund Olesen  unsigned Reg = TargetRegisterInfo::index2VirtReg(getNumVirtRegs());
105994c727b5790e5c976e32c75364d78eb9b22a568Jakob Stoklund Olesen
1062e3e5bf42742a7421b513829101501f2de6d2b02Dan Gohman  // Add a reg, but keep track of whether the vector reallocated or not.
107994c727b5790e5c976e32c75364d78eb9b22a568Jakob Stoklund Olesen  const unsigned FirstVirtReg = TargetRegisterInfo::index2VirtReg(0);
108994c727b5790e5c976e32c75364d78eb9b22a568Jakob Stoklund Olesen  void *ArrayBase = getNumVirtRegs() == 0 ? 0 : &VRegInfo[FirstVirtReg];
109994c727b5790e5c976e32c75364d78eb9b22a568Jakob Stoklund Olesen  VRegInfo.grow(Reg);
110994c727b5790e5c976e32c75364d78eb9b22a568Jakob Stoklund Olesen  VRegInfo[Reg].first = RegClass;
111994c727b5790e5c976e32c75364d78eb9b22a568Jakob Stoklund Olesen  RegAllocHints.grow(Reg);
1122e3e5bf42742a7421b513829101501f2de6d2b02Dan Gohman
113994c727b5790e5c976e32c75364d78eb9b22a568Jakob Stoklund Olesen  if (ArrayBase && &VRegInfo[FirstVirtReg] != ArrayBase)
1142e3e5bf42742a7421b513829101501f2de6d2b02Dan Gohman    // The vector reallocated, handle this now.
1152e3e5bf42742a7421b513829101501f2de6d2b02Dan Gohman    HandleVRegListReallocation();
116994c727b5790e5c976e32c75364d78eb9b22a568Jakob Stoklund Olesen  return Reg;
1172e3e5bf42742a7421b513829101501f2de6d2b02Dan Gohman}
1182e3e5bf42742a7421b513829101501f2de6d2b02Dan Gohman
11919273aec441411b4d571fdb87c6daa0fbe7a33a0Andrew Trick/// clearVirtRegs - Remove all virtual registers (after physreg assignment).
12019273aec441411b4d571fdb87c6daa0fbe7a33a0Andrew Trickvoid MachineRegisterInfo::clearVirtRegs() {
12119273aec441411b4d571fdb87c6daa0fbe7a33a0Andrew Trick#ifndef NDEBUG
12219273aec441411b4d571fdb87c6daa0fbe7a33a0Andrew Trick  for (unsigned i = 0, e = getNumVirtRegs(); i != e; ++i)
12319273aec441411b4d571fdb87c6daa0fbe7a33a0Andrew Trick    assert(VRegInfo[TargetRegisterInfo::index2VirtReg(i)].second == 0 &&
12419273aec441411b4d571fdb87c6daa0fbe7a33a0Andrew Trick           "Vreg use list non-empty still?");
12519273aec441411b4d571fdb87c6daa0fbe7a33a0Andrew Trick#endif
12619273aec441411b4d571fdb87c6daa0fbe7a33a0Andrew Trick  VRegInfo.clear();
12719273aec441411b4d571fdb87c6daa0fbe7a33a0Andrew Trick}
12819273aec441411b4d571fdb87c6daa0fbe7a33a0Andrew Trick
129ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen/// Add MO to the linked list of operands for its register.
130ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesenvoid MachineRegisterInfo::addRegOperandToUseList(MachineOperand *MO) {
131ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen  assert(!MO->isOnRegUseList() && "Already on list");
132ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen  MachineOperand **Head = &getRegUseDefListHead(MO->getReg());
133ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen
134ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen  // For SSA values, we prefer to keep the definition at the start of the list.
135ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen  // we do this by skipping over the definition if it is at the head of the
136ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen  // list.
137ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen  if (*Head && (*Head)->isDef())
138ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen    Head = &(*Head)->Contents.Reg.Next;
139ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen
140ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen  MO->Contents.Reg.Next = *Head;
141ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen  if (MO->Contents.Reg.Next) {
142ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen    assert(MO->getReg() == MO->Contents.Reg.Next->getReg() &&
143ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen           "Different regs on the same list!");
144ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen    MO->Contents.Reg.Next->Contents.Reg.Prev = &MO->Contents.Reg.Next;
145ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen  }
146ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen
147ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen  MO->Contents.Reg.Prev = Head;
148ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen  *Head = MO;
149ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen}
150ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen
151ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen/// Remove MO from its use-def list.
152ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesenvoid MachineRegisterInfo::removeRegOperandFromUseList(MachineOperand *MO) {
153ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen  assert(MO->isOnRegUseList() && "Operand not on use list");
154ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen
155ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen  // Unlink this from the doubly linked list of operands.
156ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen  MachineOperand *NextOp = MO->Contents.Reg.Next;
157ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen  *MO->Contents.Reg.Prev = NextOp;
158ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen  if (NextOp) {
159ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen    assert(NextOp->getReg() == MO->getReg() && "Corrupt reg use/def chain!");
160ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen    NextOp->Contents.Reg.Prev = MO->Contents.Reg.Prev;
161ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen  }
162ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen  MO->Contents.Reg.Prev = 0;
163ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen  MO->Contents.Reg.Next = 0;
164ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen}
165ff2b99afc8cbc6cfa73181072888e0f9f07deb7eJakob Stoklund Olesen
16662ed6b9ade63bf01717ce5274fa11e93e873d245Chris Lattner/// HandleVRegListReallocation - We just added a virtual register to the
16762ed6b9ade63bf01717ce5274fa11e93e873d245Chris Lattner/// VRegInfo info list and it reallocated.  Update the use/def lists info
16862ed6b9ade63bf01717ce5274fa11e93e873d245Chris Lattner/// pointers.
16962ed6b9ade63bf01717ce5274fa11e93e873d245Chris Lattnervoid MachineRegisterInfo::HandleVRegListReallocation() {
17062ed6b9ade63bf01717ce5274fa11e93e873d245Chris Lattner  // The back pointers for the vreg lists point into the previous vector.
17162ed6b9ade63bf01717ce5274fa11e93e873d245Chris Lattner  // Update them to point to their correct slots.
172994c727b5790e5c976e32c75364d78eb9b22a568Jakob Stoklund Olesen  for (unsigned i = 0, e = getNumVirtRegs(); i != e; ++i) {
173994c727b5790e5c976e32c75364d78eb9b22a568Jakob Stoklund Olesen    unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
174994c727b5790e5c976e32c75364d78eb9b22a568Jakob Stoklund Olesen    MachineOperand *List = VRegInfo[Reg].second;
17562ed6b9ade63bf01717ce5274fa11e93e873d245Chris Lattner    if (!List) continue;
17662ed6b9ade63bf01717ce5274fa11e93e873d245Chris Lattner    // Update the back-pointer to be accurate once more.
177994c727b5790e5c976e32c75364d78eb9b22a568Jakob Stoklund Olesen    List->Contents.Reg.Prev = &VRegInfo[Reg].second;
17862ed6b9ade63bf01717ce5274fa11e93e873d245Chris Lattner  }
17984bc5427d6883f73cfeae3da640acd011d35c006Chris Lattner}
180a91a7d594ff1e1503731ca92f72e627bdfd18f3fChris Lattner
181e138b3dd1ff02d826233482831318708a166ed93Chris Lattner/// replaceRegWith - Replace all instances of FromReg with ToReg in the
182e138b3dd1ff02d826233482831318708a166ed93Chris Lattner/// machine function.  This is like llvm-level X->replaceAllUsesWith(Y),
183e138b3dd1ff02d826233482831318708a166ed93Chris Lattner/// except that it also changes any definitions of the register as well.
184e138b3dd1ff02d826233482831318708a166ed93Chris Lattnervoid MachineRegisterInfo::replaceRegWith(unsigned FromReg, unsigned ToReg) {
185e138b3dd1ff02d826233482831318708a166ed93Chris Lattner  assert(FromReg != ToReg && "Cannot replace a reg with itself");
186e138b3dd1ff02d826233482831318708a166ed93Chris Lattner
187e138b3dd1ff02d826233482831318708a166ed93Chris Lattner  // TODO: This could be more efficient by bulk changing the operands.
188e138b3dd1ff02d826233482831318708a166ed93Chris Lattner  for (reg_iterator I = reg_begin(FromReg), E = reg_end(); I != E; ) {
189e138b3dd1ff02d826233482831318708a166ed93Chris Lattner    MachineOperand &O = I.getOperand();
190e138b3dd1ff02d826233482831318708a166ed93Chris Lattner    ++I;
191e138b3dd1ff02d826233482831318708a166ed93Chris Lattner    O.setReg(ToReg);
192e138b3dd1ff02d826233482831318708a166ed93Chris Lattner  }
193e138b3dd1ff02d826233482831318708a166ed93Chris Lattner}
194e138b3dd1ff02d826233482831318708a166ed93Chris Lattner
195a91a7d594ff1e1503731ca92f72e627bdfd18f3fChris Lattner
196a91a7d594ff1e1503731ca92f72e627bdfd18f3fChris Lattner/// getVRegDef - Return the machine instr that defines the specified virtual
197a91a7d594ff1e1503731ca92f72e627bdfd18f3fChris Lattner/// register or null if none is found.  This assumes that the code is in SSA
198a91a7d594ff1e1503731ca92f72e627bdfd18f3fChris Lattner/// form, so there should only be one definition.
199a91a7d594ff1e1503731ca92f72e627bdfd18f3fChris LattnerMachineInstr *MachineRegisterInfo::getVRegDef(unsigned Reg) const {
2002bf0649e053d1589689d2e4cf32c7bf1e5e6ae12Dan Gohman  // Since we are in SSA form, we can use the first definition.
2011e8db1a4faac5c9fdd486a6ddcdec1909f12e789Benjamin Kramer  def_iterator I = def_begin(Reg);
2025f917cd3fada4507c0f4b718dd6af24b5e7086f1Manman Ren  assert((I.atEnd() || llvm::next(I) == def_end()) &&
2035f917cd3fada4507c0f4b718dd6af24b5e7086f1Manman Ren         "getVRegDef assumes a single definition or no definition");
2041e8db1a4faac5c9fdd486a6ddcdec1909f12e789Benjamin Kramer  return !I.atEnd() ? &*I : 0;
205a91a7d594ff1e1503731ca92f72e627bdfd18f3fChris Lattner}
2061eb5cf9c7d0b0b04402eddc007b0de414488baf4Evan Cheng
20754d69668b22b8c37aa6e45f14445f3988cc430d4Manman Ren/// getUniqueVRegDef - Return the unique machine instr that defines the
20854d69668b22b8c37aa6e45f14445f3988cc430d4Manman Ren/// specified virtual register or null if none is found.  If there are
20954d69668b22b8c37aa6e45f14445f3988cc430d4Manman Ren/// multiple definitions or no definition, return null.
21054d69668b22b8c37aa6e45f14445f3988cc430d4Manman RenMachineInstr *MachineRegisterInfo::getUniqueVRegDef(unsigned Reg) const {
21154d69668b22b8c37aa6e45f14445f3988cc430d4Manman Ren  if (def_empty(Reg)) return 0;
21254d69668b22b8c37aa6e45f14445f3988cc430d4Manman Ren  def_iterator I = def_begin(Reg);
21354d69668b22b8c37aa6e45f14445f3988cc430d4Manman Ren  if (llvm::next(I) != def_end())
21454d69668b22b8c37aa6e45f14445f3988cc430d4Manman Ren    return 0;
21554d69668b22b8c37aa6e45f14445f3988cc430d4Manman Ren  return &*I;
21654d69668b22b8c37aa6e45f14445f3988cc430d4Manman Ren}
21754d69668b22b8c37aa6e45f14445f3988cc430d4Manman Ren
2181423c70b8f1b1a757c640fac9a17cb015012e8e9Evan Chengbool MachineRegisterInfo::hasOneNonDBGUse(unsigned RegNo) const {
2191423c70b8f1b1a757c640fac9a17cb015012e8e9Evan Cheng  use_nodbg_iterator UI = use_nodbg_begin(RegNo);
2201423c70b8f1b1a757c640fac9a17cb015012e8e9Evan Cheng  if (UI == use_nodbg_end())
2211423c70b8f1b1a757c640fac9a17cb015012e8e9Evan Cheng    return false;
2221423c70b8f1b1a757c640fac9a17cb015012e8e9Evan Cheng  return ++UI == use_nodbg_end();
2231423c70b8f1b1a757c640fac9a17cb015012e8e9Evan Cheng}
2241eb5cf9c7d0b0b04402eddc007b0de414488baf4Evan Cheng
22549b4589978ca181537c8ae694ac4c8d58d27a09aDan Gohman/// clearKillFlags - Iterate over all the uses of the given register and
22649b4589978ca181537c8ae694ac4c8d58d27a09aDan Gohman/// clear the kill flag from the MachineOperand. This function is used by
22749b4589978ca181537c8ae694ac4c8d58d27a09aDan Gohman/// optimization passes which extend register lifetimes and need only
22849b4589978ca181537c8ae694ac4c8d58d27a09aDan Gohman/// preserve conservative kill flag information.
22949b4589978ca181537c8ae694ac4c8d58d27a09aDan Gohmanvoid MachineRegisterInfo::clearKillFlags(unsigned Reg) const {
23049b4589978ca181537c8ae694ac4c8d58d27a09aDan Gohman  for (use_iterator UI = use_begin(Reg), UE = use_end(); UI != UE; ++UI)
23149b4589978ca181537c8ae694ac4c8d58d27a09aDan Gohman    UI.getOperand().setIsKill(false);
23249b4589978ca181537c8ae694ac4c8d58d27a09aDan Gohman}
23349b4589978ca181537c8ae694ac4c8d58d27a09aDan Gohman
23413e73f483ef2ba630962dad3125393292533b756Dan Gohmanbool MachineRegisterInfo::isLiveIn(unsigned Reg) const {
23513e73f483ef2ba630962dad3125393292533b756Dan Gohman  for (livein_iterator I = livein_begin(), E = livein_end(); I != E; ++I)
23613e73f483ef2ba630962dad3125393292533b756Dan Gohman    if (I->first == Reg || I->second == Reg)
23713e73f483ef2ba630962dad3125393292533b756Dan Gohman      return true;
23813e73f483ef2ba630962dad3125393292533b756Dan Gohman  return false;
23913e73f483ef2ba630962dad3125393292533b756Dan Gohman}
24013e73f483ef2ba630962dad3125393292533b756Dan Gohman
24113e73f483ef2ba630962dad3125393292533b756Dan Gohmanbool MachineRegisterInfo::isLiveOut(unsigned Reg) const {
24213e73f483ef2ba630962dad3125393292533b756Dan Gohman  for (liveout_iterator I = liveout_begin(), E = liveout_end(); I != E; ++I)
24313e73f483ef2ba630962dad3125393292533b756Dan Gohman    if (*I == Reg)
24413e73f483ef2ba630962dad3125393292533b756Dan Gohman      return true;
24513e73f483ef2ba630962dad3125393292533b756Dan Gohman  return false;
24613e73f483ef2ba630962dad3125393292533b756Dan Gohman}
24713e73f483ef2ba630962dad3125393292533b756Dan Gohman
2482ad0fcf794924f618a7240741cc14a39be99d0f2Evan Cheng/// getLiveInPhysReg - If VReg is a live-in virtual register, return the
2492ad0fcf794924f618a7240741cc14a39be99d0f2Evan Cheng/// corresponding live-in physical register.
2502ad0fcf794924f618a7240741cc14a39be99d0f2Evan Chengunsigned MachineRegisterInfo::getLiveInPhysReg(unsigned VReg) const {
2512ad0fcf794924f618a7240741cc14a39be99d0f2Evan Cheng  for (livein_iterator I = livein_begin(), E = livein_end(); I != E; ++I)
2522ad0fcf794924f618a7240741cc14a39be99d0f2Evan Cheng    if (I->second == VReg)
2532ad0fcf794924f618a7240741cc14a39be99d0f2Evan Cheng      return I->first;
2542ad0fcf794924f618a7240741cc14a39be99d0f2Evan Cheng  return 0;
2552ad0fcf794924f618a7240741cc14a39be99d0f2Evan Cheng}
2562ad0fcf794924f618a7240741cc14a39be99d0f2Evan Cheng
2573946043a80a043b3cf43b34bf068feaadc46485bEvan Cheng/// getLiveInVirtReg - If PReg is a live-in physical register, return the
2583946043a80a043b3cf43b34bf068feaadc46485bEvan Cheng/// corresponding live-in physical register.
2593946043a80a043b3cf43b34bf068feaadc46485bEvan Chengunsigned MachineRegisterInfo::getLiveInVirtReg(unsigned PReg) const {
2603946043a80a043b3cf43b34bf068feaadc46485bEvan Cheng  for (livein_iterator I = livein_begin(), E = livein_end(); I != E; ++I)
2613946043a80a043b3cf43b34bf068feaadc46485bEvan Cheng    if (I->first == PReg)
2623946043a80a043b3cf43b34bf068feaadc46485bEvan Cheng      return I->second;
2633946043a80a043b3cf43b34bf068feaadc46485bEvan Cheng  return 0;
2643946043a80a043b3cf43b34bf068feaadc46485bEvan Cheng}
2653946043a80a043b3cf43b34bf068feaadc46485bEvan Cheng
26698708260f55cab997a5db77e930a2bd35f4172aaDan Gohman/// EmitLiveInCopies - Emit copies to initialize livein virtual registers
26798708260f55cab997a5db77e930a2bd35f4172aaDan Gohman/// into the given entry block.
26898708260f55cab997a5db77e930a2bd35f4172aaDan Gohmanvoid
26998708260f55cab997a5db77e930a2bd35f4172aaDan GohmanMachineRegisterInfo::EmitLiveInCopies(MachineBasicBlock *EntryMBB,
27098708260f55cab997a5db77e930a2bd35f4172aaDan Gohman                                      const TargetRegisterInfo &TRI,
27198708260f55cab997a5db77e930a2bd35f4172aaDan Gohman                                      const TargetInstrInfo &TII) {
272701d4d309f892d34428e3078f350d3d28d7d2a94Evan Cheng  // Emit the copies into the top of the block.
273fe5e4dabbf05f3b7b8c6d652adb6b500e5dec8cdDan Gohman  for (unsigned i = 0, e = LiveIns.size(); i != e; ++i)
274fe5e4dabbf05f3b7b8c6d652adb6b500e5dec8cdDan Gohman    if (LiveIns[i].second) {
275fe5e4dabbf05f3b7b8c6d652adb6b500e5dec8cdDan Gohman      if (use_empty(LiveIns[i].second)) {
276fe5e4dabbf05f3b7b8c6d652adb6b500e5dec8cdDan Gohman        // The livein has no uses. Drop it.
277fe5e4dabbf05f3b7b8c6d652adb6b500e5dec8cdDan Gohman        //
278fe5e4dabbf05f3b7b8c6d652adb6b500e5dec8cdDan Gohman        // It would be preferable to have isel avoid creating live-in
279fe5e4dabbf05f3b7b8c6d652adb6b500e5dec8cdDan Gohman        // records for unused arguments in the first place, but it's
280fe5e4dabbf05f3b7b8c6d652adb6b500e5dec8cdDan Gohman        // complicated by the debug info code for arguments.
281fe5e4dabbf05f3b7b8c6d652adb6b500e5dec8cdDan Gohman        LiveIns.erase(LiveIns.begin() + i);
282fe5e4dabbf05f3b7b8c6d652adb6b500e5dec8cdDan Gohman        --i; --e;
283fe5e4dabbf05f3b7b8c6d652adb6b500e5dec8cdDan Gohman      } else {
284fe5e4dabbf05f3b7b8c6d652adb6b500e5dec8cdDan Gohman        // Emit a copy.
28568e6beeccc0b9ac2e8d3687a8a5b7d4b172edca1Devang Patel        BuildMI(*EntryMBB, EntryMBB->begin(), DebugLoc(),
2861e1098c6f39590e1e74e5cb3c2a1652d8f3cb16aJakob Stoklund Olesen                TII.get(TargetOpcode::COPY), LiveIns[i].second)
2871e1098c6f39590e1e74e5cb3c2a1652d8f3cb16aJakob Stoklund Olesen          .addReg(LiveIns[i].first);
288fe5e4dabbf05f3b7b8c6d652adb6b500e5dec8cdDan Gohman
289fe5e4dabbf05f3b7b8c6d652adb6b500e5dec8cdDan Gohman        // Add the register to the entry block live-in set.
290fe5e4dabbf05f3b7b8c6d652adb6b500e5dec8cdDan Gohman        EntryMBB->addLiveIn(LiveIns[i].first);
291fe5e4dabbf05f3b7b8c6d652adb6b500e5dec8cdDan Gohman      }
292fe5e4dabbf05f3b7b8c6d652adb6b500e5dec8cdDan Gohman    } else {
293fe5e4dabbf05f3b7b8c6d652adb6b500e5dec8cdDan Gohman      // Add the register to the entry block live-in set.
294fe5e4dabbf05f3b7b8c6d652adb6b500e5dec8cdDan Gohman      EntryMBB->addLiveIn(LiveIns[i].first);
295701d4d309f892d34428e3078f350d3d28d7d2a94Evan Cheng    }
29698708260f55cab997a5db77e930a2bd35f4172aaDan Gohman}
29798708260f55cab997a5db77e930a2bd35f4172aaDan Gohman
2981eb5cf9c7d0b0b04402eddc007b0de414488baf4Evan Cheng#ifndef NDEBUG
2991eb5cf9c7d0b0b04402eddc007b0de414488baf4Evan Chengvoid MachineRegisterInfo::dumpUses(unsigned Reg) const {
3001eb5cf9c7d0b0b04402eddc007b0de414488baf4Evan Cheng  for (use_iterator I = use_begin(Reg), E = use_end(); I != E; ++I)
3011eb5cf9c7d0b0b04402eddc007b0de414488baf4Evan Cheng    I.getOperand().getParent()->dump();
3021eb5cf9c7d0b0b04402eddc007b0de414488baf4Evan Cheng}
3031eb5cf9c7d0b0b04402eddc007b0de414488baf4Evan Cheng#endif
304d9e5c764bfea339fc5082bf17e558db959fd6d28Jakob Stoklund Olesen
305d9e5c764bfea339fc5082bf17e558db959fd6d28Jakob Stoklund Olesenvoid MachineRegisterInfo::freezeReservedRegs(const MachineFunction &MF) {
306d9e5c764bfea339fc5082bf17e558db959fd6d28Jakob Stoklund Olesen  ReservedRegs = TRI->getReservedRegs(MF);
307d9e5c764bfea339fc5082bf17e558db959fd6d28Jakob Stoklund Olesen}
308c035c940a656f34a58ebe22fcc5f9b2a7d8e97fbJakob Stoklund Olesen
309c035c940a656f34a58ebe22fcc5f9b2a7d8e97fbJakob Stoklund Olesenbool MachineRegisterInfo::isConstantPhysReg(unsigned PhysReg,
310c035c940a656f34a58ebe22fcc5f9b2a7d8e97fbJakob Stoklund Olesen                                            const MachineFunction &MF) const {
311c035c940a656f34a58ebe22fcc5f9b2a7d8e97fbJakob Stoklund Olesen  assert(TargetRegisterInfo::isPhysicalRegister(PhysReg));
312c035c940a656f34a58ebe22fcc5f9b2a7d8e97fbJakob Stoklund Olesen
313c035c940a656f34a58ebe22fcc5f9b2a7d8e97fbJakob Stoklund Olesen  // Check if any overlapping register is modified.
314396618b43a85e12d290a90b181c6af5d7c0c5f11Jakob Stoklund Olesen  for (MCRegAliasIterator AI(PhysReg, TRI, true); AI.isValid(); ++AI)
315396618b43a85e12d290a90b181c6af5d7c0c5f11Jakob Stoklund Olesen    if (!def_empty(*AI))
316c035c940a656f34a58ebe22fcc5f9b2a7d8e97fbJakob Stoklund Olesen      return false;
317c035c940a656f34a58ebe22fcc5f9b2a7d8e97fbJakob Stoklund Olesen
318c035c940a656f34a58ebe22fcc5f9b2a7d8e97fbJakob Stoklund Olesen  // Check if any overlapping register is allocatable so it may be used later.
319c035c940a656f34a58ebe22fcc5f9b2a7d8e97fbJakob Stoklund Olesen  if (AllocatableRegs.empty())
320c035c940a656f34a58ebe22fcc5f9b2a7d8e97fbJakob Stoklund Olesen    AllocatableRegs = TRI->getAllocatableSet(MF);
321396618b43a85e12d290a90b181c6af5d7c0c5f11Jakob Stoklund Olesen  for (MCRegAliasIterator AI(PhysReg, TRI, true); AI.isValid(); ++AI)
322396618b43a85e12d290a90b181c6af5d7c0c5f11Jakob Stoklund Olesen    if (AllocatableRegs.test(*AI))
323c035c940a656f34a58ebe22fcc5f9b2a7d8e97fbJakob Stoklund Olesen      return false;
324c035c940a656f34a58ebe22fcc5f9b2a7d8e97fbJakob Stoklund Olesen  return true;
325c035c940a656f34a58ebe22fcc5f9b2a7d8e97fbJakob Stoklund Olesen}
326