ARMBaseInstrInfo.cpp revision 08da4865576056f997a9c8013240d716018f7edf
131d157ae1ac2cd9c787dc3c1d28e64c682803844Jia Liu//===-- ARMBaseInstrInfo.cpp - ARM Instruction Information ----------------===// 2334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin// 3334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin// The LLVM Compiler Infrastructure 4334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin// 5334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin// This file is distributed under the University of Illinois Open Source 6334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin// License. See LICENSE.TXT for details. 7334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin// 8334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin//===----------------------------------------------------------------------===// 9334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin// 10334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin// This file contains the Base ARM implementation of the TargetInstrInfo class. 11334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin// 12334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin//===----------------------------------------------------------------------===// 13334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 14334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin#include "ARMBaseInstrInfo.h" 15334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin#include "ARM.h" 160e5233a9e5ee9385c6a940e3985194d77bee0bbbCraig Topper#include "ARMBaseRegisterInfo.h" 17d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng#include "ARMConstantPoolValue.h" 1848575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng#include "ARMHazardRecognizer.h" 19334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin#include "ARMMachineFunctionInfo.h" 20ee04a6d3a40c3017124e3fd89a0db473a2824498Evan Cheng#include "MCTargetDesc/ARMAddressingModes.h" 21d04a8d4b33ff316ca4cf961e06c9e312eff8e64fChandler Carruth#include "llvm/ADT/STLExtras.h" 22334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin#include "llvm/CodeGen/LiveVariables.h" 23d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng#include "llvm/CodeGen/MachineConstantPool.h" 24334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin#include "llvm/CodeGen/MachineFrameInfo.h" 25334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin#include "llvm/CodeGen/MachineInstrBuilder.h" 26334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin#include "llvm/CodeGen/MachineJumpTableInfo.h" 27249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov#include "llvm/CodeGen/MachineMemOperand.h" 282457f2c66184e978d4ed8fa9e2128effff26cb0bEvan Cheng#include "llvm/CodeGen/MachineRegisterInfo.h" 29ee04a6d3a40c3017124e3fd89a0db473a2824498Evan Cheng#include "llvm/CodeGen/SelectionDAGNodes.h" 300b8c9a80f20772c3793201ab5b251d3520b9cea3Chandler Carruth#include "llvm/IR/Constants.h" 310b8c9a80f20772c3793201ab5b251d3520b9cea3Chandler Carruth#include "llvm/IR/Function.h" 320b8c9a80f20772c3793201ab5b251d3520b9cea3Chandler Carruth#include "llvm/IR/GlobalValue.h" 33af76e592c7f9deff0e55c13dbb4a34f07f1c7f64Chris Lattner#include "llvm/MC/MCAsmInfo.h" 34f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak#include "llvm/Support/BranchProbability.h" 35334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin#include "llvm/Support/CommandLine.h" 36f95215f551949d5e5adfbf4753aa833b9009b77aAnton Korobeynikov#include "llvm/Support/Debug.h" 37c25e7581b9b8088910da31702d4ca21c4734c6d7Torok Edwin#include "llvm/Support/ErrorHandling.h" 3822fee2dff4c43b551aefa44a96ca74fcade6bfacEvan Cheng 394db3cffe94a5285239cc0056f939c6b74a5ca0b6Evan Cheng#define GET_INSTRINFO_CTOR 4022fee2dff4c43b551aefa44a96ca74fcade6bfacEvan Cheng#include "ARMGenInstrInfo.inc" 4122fee2dff4c43b551aefa44a96ca74fcade6bfacEvan Cheng 42334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinusing namespace llvm; 43334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 44334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinstatic cl::opt<bool> 45334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid GoodwinEnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden, 46334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin cl::desc("Enable ARM 2-addr to 3-addr conv")); 47334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 4861545829832ba0375249c42c84843d0b62c8f55fJakob Stoklund Olesenstatic cl::opt<bool> 493805d85e38c29d9106c758b63851eb847201f315Jakob Stoklund OlesenWidenVMOVS("widen-vmovs", cl::Hidden, cl::init(true), 5061545829832ba0375249c42c84843d0b62c8f55fJakob Stoklund Olesen cl::desc("Widen ARM vmovs to vmovd when possible")); 5161545829832ba0375249c42c84843d0b62c8f55fJakob Stoklund Olesen 52eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilsonstatic cl::opt<unsigned> 53eb1641d54a7eda7717304bc4d55d059208d8ebedBob WilsonSwiftPartialUpdateClearance("swift-partial-update-clearance", 54eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson cl::Hidden, cl::init(12), 55eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson cl::desc("Clearance before partial register updates")); 56eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 5748575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng/// ARM_MLxEntry - Record information about MLA / MLS instructions. 5848575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Chengstruct ARM_MLxEntry { 59cd2859eef83708c00330c94f6842499b48d5ed02Craig Topper uint16_t MLxOpc; // MLA / MLS opcode 60cd2859eef83708c00330c94f6842499b48d5ed02Craig Topper uint16_t MulOpc; // Expanded multiplication opcode 61cd2859eef83708c00330c94f6842499b48d5ed02Craig Topper uint16_t AddSubOpc; // Expanded add / sub opcode 6248575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng bool NegAcc; // True if the acc is negated before the add / sub. 6348575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng bool HasLane; // True if instruction has an extra "lane" operand. 6448575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng}; 6548575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng 6648575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Chengstatic const ARM_MLxEntry ARM_MLxTable[] = { 6748575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng // MLxOpc, MulOpc, AddSubOpc, NegAcc, HasLane 6848575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng // fp scalar ops 6948575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng { ARM::VMLAS, ARM::VMULS, ARM::VADDS, false, false }, 7048575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng { ARM::VMLSS, ARM::VMULS, ARM::VSUBS, false, false }, 7148575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng { ARM::VMLAD, ARM::VMULD, ARM::VADDD, false, false }, 7248575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng { ARM::VMLSD, ARM::VMULD, ARM::VSUBD, false, false }, 7348575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng { ARM::VNMLAS, ARM::VNMULS, ARM::VSUBS, true, false }, 7448575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng { ARM::VNMLSS, ARM::VMULS, ARM::VSUBS, true, false }, 7548575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng { ARM::VNMLAD, ARM::VNMULD, ARM::VSUBD, true, false }, 7648575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng { ARM::VNMLSD, ARM::VMULD, ARM::VSUBD, true, false }, 7748575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng 7848575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng // fp SIMD ops 7948575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng { ARM::VMLAfd, ARM::VMULfd, ARM::VADDfd, false, false }, 8048575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng { ARM::VMLSfd, ARM::VMULfd, ARM::VSUBfd, false, false }, 8148575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng { ARM::VMLAfq, ARM::VMULfq, ARM::VADDfq, false, false }, 8248575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng { ARM::VMLSfq, ARM::VMULfq, ARM::VSUBfq, false, false }, 8348575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng { ARM::VMLAslfd, ARM::VMULslfd, ARM::VADDfd, false, true }, 8448575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng { ARM::VMLSslfd, ARM::VMULslfd, ARM::VSUBfd, false, true }, 8548575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng { ARM::VMLAslfq, ARM::VMULslfq, ARM::VADDfq, false, true }, 8648575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng { ARM::VMLSslfq, ARM::VMULslfq, ARM::VSUBfq, false, true }, 8748575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng}; 8848575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng 89f95215f551949d5e5adfbf4753aa833b9009b77aAnton KorobeynikovARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget& STI) 904db3cffe94a5285239cc0056f939c6b74a5ca0b6Evan Cheng : ARMGenInstrInfo(ARM::ADJCALLSTACKDOWN, ARM::ADJCALLSTACKUP), 91f95215f551949d5e5adfbf4753aa833b9009b77aAnton Korobeynikov Subtarget(STI) { 9248575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng for (unsigned i = 0, e = array_lengthof(ARM_MLxTable); i != e; ++i) { 9348575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng if (!MLxEntryMap.insert(std::make_pair(ARM_MLxTable[i].MLxOpc, i)).second) 9448575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng assert(false && "Duplicated entries?"); 9548575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng MLxHazardOpcodes.insert(ARM_MLxTable[i].AddSubOpc); 9648575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng MLxHazardOpcodes.insert(ARM_MLxTable[i].MulOpc); 9748575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng } 9848575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng} 9948575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng 1002da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick// Use a ScoreboardHazardRecognizer for prepass ARM scheduling. TargetInstrImpl 1012da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick// currently defaults to no prepass hazard recognizer. 10248575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan ChengScheduleHazardRecognizer *ARMBaseInstrInfo:: 1032da8bc8a5f7705ac131184cd247f48500da0d74eAndrew TrickCreateTargetHazardRecognizer(const TargetMachine *TM, 1042da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick const ScheduleDAG *DAG) const { 105c8bfd1d78ff9a307d1d4cb57cce4549b538e60f4Andrew Trick if (usePreRAHazardRecognizer()) { 1062da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick const InstrItineraryData *II = TM->getInstrItineraryData(); 1072da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick return new ScoreboardHazardRecognizer(II, DAG, "pre-RA-sched"); 1082da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick } 109a9fa4fd9736f7d1066223f32fa54efbe86c0fcebJakob Stoklund Olesen return TargetInstrInfo::CreateTargetHazardRecognizer(TM, DAG); 1102da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick} 1112da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick 1122da8bc8a5f7705ac131184cd247f48500da0d74eAndrew TrickScheduleHazardRecognizer *ARMBaseInstrInfo:: 1132da8bc8a5f7705ac131184cd247f48500da0d74eAndrew TrickCreateTargetPostRAHazardRecognizer(const InstrItineraryData *II, 1142da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick const ScheduleDAG *DAG) const { 11548575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng if (Subtarget.isThumb2() || Subtarget.hasVFP2()) 11648575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng return (ScheduleHazardRecognizer *) 1172da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick new ARMHazardRecognizer(II, *this, getRegisterInfo(), Subtarget, DAG); 118a9fa4fd9736f7d1066223f32fa54efbe86c0fcebJakob Stoklund Olesen return TargetInstrInfo::CreateTargetPostRAHazardRecognizer(II, DAG); 119334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin} 120334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 121334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid GoodwinMachineInstr * 122334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid GoodwinARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI, 123334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MachineBasicBlock::iterator &MBBI, 124334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin LiveVariables *LV) const { 12578703ddafe3d037f75d8ca188e4829d238289ac3Evan Cheng // FIXME: Thumb2 support. 12678703ddafe3d037f75d8ca188e4829d238289ac3Evan Cheng 127334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (!EnableARM3Addr) 128334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return NULL; 129334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 130334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MachineInstr *MI = MBBI; 131334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MachineFunction &MF = *MI->getParent()->getParent(); 13299405df044f2c584242e711cc9023ec90356da82Bruno Cardoso Lopes uint64_t TSFlags = MI->getDesc().TSFlags; 133334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin bool isPre = false; 134334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) { 135334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin default: return NULL; 136334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin case ARMII::IndexModePre: 137334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin isPre = true; 138334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin break; 139334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin case ARMII::IndexModePost: 140334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin break; 141334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 142334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 143334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // Try splitting an indexed load/store to an un-indexed one plus an add/sub 144334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // operation. 145334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin unsigned MemOpc = getUnindexedOpcode(MI->getOpcode()); 146334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (MemOpc == 0) 147334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return NULL; 148334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 149334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MachineInstr *UpdateMI = NULL; 150334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MachineInstr *MemMI = NULL; 151334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin unsigned AddrMode = (TSFlags & ARMII::AddrModeMask); 152e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng const MCInstrDesc &MCID = MI->getDesc(); 153e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng unsigned NumOps = MCID.getNumOperands(); 1545a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng bool isLoad = !MI->mayStore(); 155334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0); 156334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin const MachineOperand &Base = MI->getOperand(2); 157334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin const MachineOperand &Offset = MI->getOperand(NumOps-3); 158334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin unsigned WBReg = WB.getReg(); 159334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin unsigned BaseReg = Base.getReg(); 160334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin unsigned OffReg = Offset.getReg(); 161334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin unsigned OffImm = MI->getOperand(NumOps-2).getImm(); 162334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm(); 163334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin switch (AddrMode) { 164bc2198133a1836598b54b943420748e75d5dea94Craig Topper default: llvm_unreachable("Unknown indexed op!"); 165334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin case ARMII::AddrMode2: { 166334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub; 167334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin unsigned Amt = ARM_AM::getAM2Offset(OffImm); 168334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (OffReg == 0) { 169e7cbe4118b7ddf05032ff8772a98c51e1637bb5cEvan Cheng if (ARM_AM::getSOImmVal(Amt) == -1) 170334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // Can't encode it in a so_imm operand. This transformation will 171334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // add more than 1 instruction. Abandon! 172334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return NULL; 173334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin UpdateMI = BuildMI(MF, MI->getDebugLoc(), 17478703ddafe3d037f75d8ca188e4829d238289ac3Evan Cheng get(isSub ? ARM::SUBri : ARM::ADDri), WBReg) 175e7cbe4118b7ddf05032ff8772a98c51e1637bb5cEvan Cheng .addReg(BaseReg).addImm(Amt) 176334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin .addImm(Pred).addReg(0).addReg(0); 177334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } else if (Amt != 0) { 178334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm); 179334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt); 180334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin UpdateMI = BuildMI(MF, MI->getDebugLoc(), 18192a202213bb4c20301abf6ab64e46df3695e60bfOwen Anderson get(isSub ? ARM::SUBrsi : ARM::ADDrsi), WBReg) 182334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc) 183334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin .addImm(Pred).addReg(0).addReg(0); 184334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } else 185334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin UpdateMI = BuildMI(MF, MI->getDebugLoc(), 18678703ddafe3d037f75d8ca188e4829d238289ac3Evan Cheng get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg) 187334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin .addReg(BaseReg).addReg(OffReg) 188334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin .addImm(Pred).addReg(0).addReg(0); 189334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin break; 190334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 191334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin case ARMII::AddrMode3 : { 192334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub; 193334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin unsigned Amt = ARM_AM::getAM3Offset(OffImm); 194334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (OffReg == 0) 195334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand. 196334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin UpdateMI = BuildMI(MF, MI->getDebugLoc(), 19778703ddafe3d037f75d8ca188e4829d238289ac3Evan Cheng get(isSub ? ARM::SUBri : ARM::ADDri), WBReg) 198334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin .addReg(BaseReg).addImm(Amt) 199334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin .addImm(Pred).addReg(0).addReg(0); 200334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin else 201334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin UpdateMI = BuildMI(MF, MI->getDebugLoc(), 20278703ddafe3d037f75d8ca188e4829d238289ac3Evan Cheng get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg) 203334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin .addReg(BaseReg).addReg(OffReg) 204334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin .addImm(Pred).addReg(0).addReg(0); 205334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin break; 206334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 207334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 208334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 209334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin std::vector<MachineInstr*> NewMIs; 210334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (isPre) { 211334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (isLoad) 212334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MemMI = BuildMI(MF, MI->getDebugLoc(), 213334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin get(MemOpc), MI->getOperand(0).getReg()) 2143e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach .addReg(WBReg).addImm(0).addImm(Pred); 215334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin else 216334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MemMI = BuildMI(MF, MI->getDebugLoc(), 217334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin get(MemOpc)).addReg(MI->getOperand(1).getReg()) 218334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin .addReg(WBReg).addReg(0).addImm(0).addImm(Pred); 219334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin NewMIs.push_back(MemMI); 220334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin NewMIs.push_back(UpdateMI); 221334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } else { 222334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (isLoad) 223334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MemMI = BuildMI(MF, MI->getDebugLoc(), 224334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin get(MemOpc), MI->getOperand(0).getReg()) 2253e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach .addReg(BaseReg).addImm(0).addImm(Pred); 226334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin else 227334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MemMI = BuildMI(MF, MI->getDebugLoc(), 228334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin get(MemOpc)).addReg(MI->getOperand(1).getReg()) 229334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred); 230334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (WB.isDead()) 231334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin UpdateMI->getOperand(0).setIsDead(); 232334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin NewMIs.push_back(UpdateMI); 233334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin NewMIs.push_back(MemMI); 234334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 235334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 236334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // Transfer LiveVariables states, kill / dead info. 237334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (LV) { 238334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { 239334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MachineOperand &MO = MI->getOperand(i); 240c9df025e33ac435adb3b3318d237c36ca7cec659Jakob Stoklund Olesen if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg())) { 241334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin unsigned Reg = MO.getReg(); 242334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 243334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin LiveVariables::VarInfo &VI = LV->getVarInfo(Reg); 244334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (MO.isDef()) { 245334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI; 246334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (MO.isDead()) 247334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin LV->addVirtualRegisterDead(Reg, NewMI); 248334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 249334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (MO.isUse() && MO.isKill()) { 250334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin for (unsigned j = 0; j < 2; ++j) { 251334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // Look at the two new MI's in reverse order. 252334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MachineInstr *NewMI = NewMIs[j]; 253334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (!NewMI->readsRegister(Reg)) 254334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin continue; 255334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin LV->addVirtualRegisterKilled(Reg, NewMI); 256334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (VI.removeKill(MI)) 257334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin VI.Kills.push_back(NewMI); 258334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin break; 259334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 260334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 261334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 262334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 263334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 264334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 265334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MFI->insert(MBBI, NewMIs[1]); 266334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MFI->insert(MBBI, NewMIs[0]); 267334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return NewMIs[0]; 268334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin} 269334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 270334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin// Branch analysis. 271334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinbool 272334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid GoodwinARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB, 273334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MachineBasicBlock *&FBB, 274334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin SmallVectorImpl<MachineOperand> &Cond, 275334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin bool AllowModify) const { 276334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // If the block has no terminators, it just falls into the block after it. 277334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MachineBasicBlock::iterator I = MBB.end(); 27893d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen if (I == MBB.begin()) 27993d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen return false; 28093d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen --I; 28193d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen while (I->isDebugValue()) { 28293d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen if (I == MBB.begin()) 28393d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen return false; 28493d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen --I; 28593d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen } 28693d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen if (!isUnpredicatedTerminator(I)) 287334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return false; 288334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 289334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // Get the last instruction in the block. 290334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MachineInstr *LastInst = I; 291334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 292334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // If there is only one terminator instruction, process it. 293334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin unsigned LastOpc = LastInst->getOpcode(); 294334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) { 2955ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng if (isUncondBranchOpcode(LastOpc)) { 296334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin TBB = LastInst->getOperand(0).getMBB(); 297334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return false; 298334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 2995ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng if (isCondBranchOpcode(LastOpc)) { 300334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // Block ends with fall-through condbranch. 301334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin TBB = LastInst->getOperand(0).getMBB(); 302334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin Cond.push_back(LastInst->getOperand(1)); 303334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin Cond.push_back(LastInst->getOperand(2)); 304334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return false; 305334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 306334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return true; // Can't handle indirect branch. 307334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 308334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 309334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // Get the instruction before it if it is a terminator. 310334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MachineInstr *SecondLastInst = I; 311108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng unsigned SecondLastOpc = SecondLastInst->getOpcode(); 312108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng 313108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng // If AllowModify is true and the block ends with two or more unconditional 314108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng // branches, delete all but the first unconditional branch. 315108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng if (AllowModify && isUncondBranchOpcode(LastOpc)) { 316108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng while (isUncondBranchOpcode(SecondLastOpc)) { 317108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng LastInst->eraseFromParent(); 318108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng LastInst = SecondLastInst; 319108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng LastOpc = LastInst->getOpcode(); 320676e258366dd17a0b4ee6ac66914237ce181202eEvan Cheng if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) { 321676e258366dd17a0b4ee6ac66914237ce181202eEvan Cheng // Return now the only terminator is an unconditional branch. 322676e258366dd17a0b4ee6ac66914237ce181202eEvan Cheng TBB = LastInst->getOperand(0).getMBB(); 323676e258366dd17a0b4ee6ac66914237ce181202eEvan Cheng return false; 324676e258366dd17a0b4ee6ac66914237ce181202eEvan Cheng } else { 325108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng SecondLastInst = I; 326108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng SecondLastOpc = SecondLastInst->getOpcode(); 327108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng } 328108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng } 329108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng } 330334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 331334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // If there are three terminators, we don't know what sort of block this is. 332334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I)) 333334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return true; 334334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 3355ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng // If the block ends with a B and a Bcc, handle it. 3365ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) { 337334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin TBB = SecondLastInst->getOperand(0).getMBB(); 338334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin Cond.push_back(SecondLastInst->getOperand(1)); 339334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin Cond.push_back(SecondLastInst->getOperand(2)); 340334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin FBB = LastInst->getOperand(0).getMBB(); 341334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return false; 342334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 343334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 344334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // If the block ends with two unconditional branches, handle it. The second 345334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // one is not executed, so remove it. 3465ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) { 347334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin TBB = SecondLastInst->getOperand(0).getMBB(); 348334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin I = LastInst; 349334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (AllowModify) 350334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin I->eraseFromParent(); 351334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return false; 352334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 353334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 354334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // ...likewise if it ends with a branch table followed by an unconditional 355334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // branch. The branch folder can create these, and we must get rid of them for 356334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // correctness of Thumb constant islands. 3578d4de5abfa1bcd974554ea14904ebf7af289e84dBob Wilson if ((isJumpTableBranchOpcode(SecondLastOpc) || 3588d4de5abfa1bcd974554ea14904ebf7af289e84dBob Wilson isIndirectBranchOpcode(SecondLastOpc)) && 3595ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng isUncondBranchOpcode(LastOpc)) { 360334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin I = LastInst; 361334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (AllowModify) 362334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin I->eraseFromParent(); 363334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return true; 364334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 365334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 366334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // Otherwise, can't handle this. 367334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return true; 368334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin} 369334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 370334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 371334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinunsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const { 372334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MachineBasicBlock::iterator I = MBB.end(); 373334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (I == MBB.begin()) return 0; 374334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin --I; 37593d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen while (I->isDebugValue()) { 37693d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen if (I == MBB.begin()) 37793d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen return 0; 37893d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen --I; 37993d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen } 3805ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng if (!isUncondBranchOpcode(I->getOpcode()) && 3815ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng !isCondBranchOpcode(I->getOpcode())) 382334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return 0; 383334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 384334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // Remove the branch. 385334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin I->eraseFromParent(); 386334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 387334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin I = MBB.end(); 388334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 389334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (I == MBB.begin()) return 1; 390334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin --I; 3915ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng if (!isCondBranchOpcode(I->getOpcode())) 392334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return 1; 393334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 394334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // Remove the branch. 395334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin I->eraseFromParent(); 396334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return 2; 397334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin} 398334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 399334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinunsigned 400334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid GoodwinARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, 4013bf912593301152b65accb9d9c37a95172f1df5aStuart Hastings MachineBasicBlock *FBB, 4023bf912593301152b65accb9d9c37a95172f1df5aStuart Hastings const SmallVectorImpl<MachineOperand> &Cond, 4033bf912593301152b65accb9d9c37a95172f1df5aStuart Hastings DebugLoc DL) const { 4046495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>(); 4056495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng int BOpc = !AFI->isThumbFunction() 4066495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB); 4076495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng int BccOpc = !AFI->isThumbFunction() 4086495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc); 40951f6a7abf27fc92c3d8904c2334feab8b498e8e9Owen Anderson bool isThumb = AFI->isThumbFunction() || AFI->isThumb2Function(); 410e23dc9c0ef50b0a1934c04c1786f3a0478d62f41Andrew Trick 411334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // Shouldn't be a fall through. 412334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin assert(TBB && "InsertBranch must not be told to insert a fallthrough"); 413334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin assert((Cond.size() == 2 || Cond.size() == 0) && 414334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin "ARM branch conditions have two components!"); 415334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 416334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (FBB == 0) { 417112fb73502d54dd7dd61ae2de24c92d4df181294Owen Anderson if (Cond.empty()) { // Unconditional branch? 41851f6a7abf27fc92c3d8904c2334feab8b498e8e9Owen Anderson if (isThumb) 41951f6a7abf27fc92c3d8904c2334feab8b498e8e9Owen Anderson BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB).addImm(ARMCC::AL).addReg(0); 42051f6a7abf27fc92c3d8904c2334feab8b498e8e9Owen Anderson else 42151f6a7abf27fc92c3d8904c2334feab8b498e8e9Owen Anderson BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB); 422112fb73502d54dd7dd61ae2de24c92d4df181294Owen Anderson } else 4233bf912593301152b65accb9d9c37a95172f1df5aStuart Hastings BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB) 424334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()); 425334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return 1; 426334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 427334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 428334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin // Two-way conditional branch. 4293bf912593301152b65accb9d9c37a95172f1df5aStuart Hastings BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB) 430334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()); 43151f6a7abf27fc92c3d8904c2334feab8b498e8e9Owen Anderson if (isThumb) 43251f6a7abf27fc92c3d8904c2334feab8b498e8e9Owen Anderson BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB).addImm(ARMCC::AL).addReg(0); 43351f6a7abf27fc92c3d8904c2334feab8b498e8e9Owen Anderson else 43451f6a7abf27fc92c3d8904c2334feab8b498e8e9Owen Anderson BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB); 435334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return 2; 436334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin} 437334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 438334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinbool ARMBaseInstrInfo:: 439334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid GoodwinReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const { 440334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm(); 441334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin Cond[0].setImm(ARMCC::getOppositeCondition(CC)); 442334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return false; 443334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin} 444334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 445ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Chengbool ARMBaseInstrInfo::isPredicated(const MachineInstr *MI) const { 446ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng if (MI->isBundle()) { 447ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng MachineBasicBlock::const_instr_iterator I = MI; 448ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end(); 449ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng while (++I != E && I->isInsideBundle()) { 450ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng int PIdx = I->findFirstPredOperandIdx(); 451ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng if (PIdx != -1 && I->getOperand(PIdx).getImm() != ARMCC::AL) 452ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng return true; 453ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng } 454ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng return false; 455ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng } 456ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng 457ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng int PIdx = MI->findFirstPredOperandIdx(); 458ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng return PIdx != -1 && MI->getOperand(PIdx).getImm() != ARMCC::AL; 459ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng} 460ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng 461334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinbool ARMBaseInstrInfo:: 462334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid GoodwinPredicateInstruction(MachineInstr *MI, 463334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin const SmallVectorImpl<MachineOperand> &Pred) const { 464334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin unsigned Opc = MI->getOpcode(); 4655ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng if (isUncondBranchOpcode(Opc)) { 4665ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng MI->setDesc(get(getMatchingCondBranchOpcode(Opc))); 467b9efafe54d61e85ca5209c4043aa814f89785195Jakob Stoklund Olesen MachineInstrBuilder(*MI->getParent()->getParent(), MI) 468b9efafe54d61e85ca5209c4043aa814f89785195Jakob Stoklund Olesen .addImm(Pred[0].getImm()) 469b9efafe54d61e85ca5209c4043aa814f89785195Jakob Stoklund Olesen .addReg(Pred[1].getReg()); 470334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return true; 471334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 472334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 473334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin int PIdx = MI->findFirstPredOperandIdx(); 474334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (PIdx != -1) { 475334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MachineOperand &PMO = MI->getOperand(PIdx); 476334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin PMO.setImm(Pred[0].getImm()); 477334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin MI->getOperand(PIdx+1).setReg(Pred[1].getReg()); 478334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return true; 479334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 480334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return false; 481334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin} 482334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 483334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinbool ARMBaseInstrInfo:: 484334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid GoodwinSubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1, 485334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin const SmallVectorImpl<MachineOperand> &Pred2) const { 486334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (Pred1.size() > 2 || Pred2.size() > 2) 487334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return false; 488334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 489334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm(); 490334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm(); 491334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (CC1 == CC2) 492334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return true; 493334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 494334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin switch (CC1) { 495334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin default: 496334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return false; 497334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin case ARMCC::AL: 498334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return true; 499334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin case ARMCC::HS: 500334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return CC2 == ARMCC::HI; 501334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin case ARMCC::LS: 502334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return CC2 == ARMCC::LO || CC2 == ARMCC::EQ; 503334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin case ARMCC::GE: 504334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return CC2 == ARMCC::GT; 505334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin case ARMCC::LE: 506334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return CC2 == ARMCC::LT; 507334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 508334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin} 509334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 510334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinbool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI, 511334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin std::vector<MachineOperand> &Pred) const { 512334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin bool Found = false; 513334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { 514334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin const MachineOperand &MO = MI->getOperand(i); 5152420b558de5d291d8503c1339004e5b5bf99a48aJakob Stoklund Olesen if ((MO.isRegMask() && MO.clobbersPhysReg(ARM::CPSR)) || 5162420b558de5d291d8503c1339004e5b5bf99a48aJakob Stoklund Olesen (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)) { 517334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin Pred.push_back(MO); 518334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin Found = true; 519334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 520334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 521334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 522334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return Found; 523334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin} 524334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 525ac0869dc8a7986855c5557cc67d4709600158ef5Evan Cheng/// isPredicable - Return true if the specified instruction can be predicated. 526ac0869dc8a7986855c5557cc67d4709600158ef5Evan Cheng/// By default, this returns true for every instruction with a 527ac0869dc8a7986855c5557cc67d4709600158ef5Evan Cheng/// PredicateOperand. 528ac0869dc8a7986855c5557cc67d4709600158ef5Evan Chengbool ARMBaseInstrInfo::isPredicable(MachineInstr *MI) const { 5295a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng if (!MI->isPredicable()) 530ac0869dc8a7986855c5557cc67d4709600158ef5Evan Cheng return false; 531ac0869dc8a7986855c5557cc67d4709600158ef5Evan Cheng 5325a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng if ((MI->getDesc().TSFlags & ARMII::DomainMask) == ARMII::DomainNEON) { 533ac0869dc8a7986855c5557cc67d4709600158ef5Evan Cheng ARMFunctionInfo *AFI = 534ac0869dc8a7986855c5557cc67d4709600158ef5Evan Cheng MI->getParent()->getParent()->getInfo<ARMFunctionInfo>(); 535d7f0810c934a7d13acb28c42d737ce58ec990ea8Evan Cheng return AFI->isThumb2Function(); 536ac0869dc8a7986855c5557cc67d4709600158ef5Evan Cheng } 537ac0869dc8a7986855c5557cc67d4709600158ef5Evan Cheng return true; 538ac0869dc8a7986855c5557cc67d4709600158ef5Evan Cheng} 539334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 54056856b1f46ec1f073ceef4e826c544b8b1691608Chris Lattner/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing. 54119e57025d458d3cb50804fd821fd89b868a819bdChandler CarruthLLVM_ATTRIBUTE_NOINLINE 542334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinstatic unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT, 54356856b1f46ec1f073ceef4e826c544b8b1691608Chris Lattner unsigned JTI); 544334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinstatic unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT, 545334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin unsigned JTI) { 54656856b1f46ec1f073ceef4e826c544b8b1691608Chris Lattner assert(JTI < JT.size()); 547334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin return JT[JTI].MBBs.size(); 548334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin} 549334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 550334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin/// GetInstSize - Return the size of the specified MachineInstr. 551334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin/// 552334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinunsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const { 553334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin const MachineBasicBlock &MBB = *MI->getParent(); 554334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin const MachineFunction *MF = MBB.getParent(); 55533adcfb4d217f5f23d9bde8ba02b8e48f9605fc5Chris Lattner const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo(); 556334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 557e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng const MCInstrDesc &MCID = MI->getDesc(); 55816884415db751c75f2133bd04921393c792b1158Owen Anderson if (MCID.getSize()) 55916884415db751c75f2133bd04921393c792b1158Owen Anderson return MCID.getSize(); 560334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 5614d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie // If this machine instr is an inline asm, measure it. 5624d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie if (MI->getOpcode() == ARM::INLINEASM) 5634d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie return getInlineAsmLength(MI->getOperand(0).getSymbolName(), *MAI); 5644d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie if (MI->isLabel()) 5654d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie return 0; 5664d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie unsigned Opc = MI->getOpcode(); 5674d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie switch (Opc) { 5684d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case TargetOpcode::IMPLICIT_DEF: 5694d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case TargetOpcode::KILL: 5704d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case TargetOpcode::PROLOG_LABEL: 5714d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case TargetOpcode::EH_LABEL: 5724d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case TargetOpcode::DBG_VALUE: 5734d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie return 0; 5744d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case TargetOpcode::BUNDLE: 5754d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie return getInstBundleLength(MI); 5764d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::MOVi16_ga_pcrel: 5774d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::MOVTi16_ga_pcrel: 5784d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::t2MOVi16_ga_pcrel: 5794d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::t2MOVTi16_ga_pcrel: 5804d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie return 4; 5814d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::MOVi32imm: 5824d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::t2MOVi32imm: 5834d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie return 8; 5844d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::CONSTPOOL_ENTRY: 5854d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie // If this machine instr is a constant pool entry, its size is recorded as 5864d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie // operand #2. 5874d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie return MI->getOperand(2).getImm(); 5884d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::Int_eh_sjlj_longjmp: 5894d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie return 16; 5904d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::tInt_eh_sjlj_longjmp: 5914d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie return 10; 5924d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::Int_eh_sjlj_setjmp: 5934d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::Int_eh_sjlj_setjmp_nofp: 5944d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie return 20; 5954d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::tInt_eh_sjlj_setjmp: 5964d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::t2Int_eh_sjlj_setjmp: 5974d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::t2Int_eh_sjlj_setjmp_nofp: 5984d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie return 12; 5994d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::BR_JTr: 6004d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::BR_JTm: 6014d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::BR_JTadd: 6024d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::tBR_JTr: 6034d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::t2BR_JT: 6044d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::t2TBB_JT: 6054d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie case ARM::t2TBH_JT: { 6064d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie // These are jumptable branches, i.e. a branch followed by an inlined 6074d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie // jumptable. The size is 4 + 4 * number of entries. For TBB, each 6084d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie // entry is one byte; TBH two byte each. 6094d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie unsigned EntrySize = (Opc == ARM::t2TBB_JT) 6104d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie ? 1 : ((Opc == ARM::t2TBH_JT) ? 2 : 4); 6114d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie unsigned NumOps = MCID.getNumOperands(); 6124d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie MachineOperand JTOP = 6134d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie MI->getOperand(NumOps - (MI->isPredicable() ? 3 : 2)); 6144d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie unsigned JTI = JTOP.getIndex(); 6154d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); 6164d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie assert(MJTI != 0); 6174d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); 6184d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie assert(JTI < JT.size()); 6194d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie // Thumb instructions are 2 byte aligned, but JT entries are 4 byte 6204d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie // 4 aligned. The assembler / linker may add 2 byte padding just before 6214d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie // the JT entries. The size does not include this padding; the 6224d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie // constant islands pass does separate bookkeeping for it. 6234d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie // FIXME: If we know the size of the function is less than (1 << 16) *2 6244d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie // bytes, we can use 16-bit entries instead. Then there won't be an 6254d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie // alignment issue. 6264d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie unsigned InstSize = (Opc == ARM::tBR_JTr || Opc == ARM::t2BR_JT) ? 2 : 4; 6274d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie unsigned NumEntries = getNumJTEntries(JT, JTI); 6284d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie if (Opc == ARM::t2TBB_JT && (NumEntries & 1)) 6294d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie // Make sure the instruction that follows TBB is 2-byte aligned. 6304d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie // FIXME: Constant island pass should insert an "ALIGN" instruction 6314d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie // instead. 6324d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie ++NumEntries; 6334d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie return NumEntries * EntrySize + InstSize; 6344d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie } 6354d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie default: 6364d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie // Otherwise, pseudo-instruction sizes are zero. 6374d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie return 0; 6384d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie } 639334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin} 640334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 641ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Chengunsigned ARMBaseInstrInfo::getInstBundleLength(const MachineInstr *MI) const { 642ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng unsigned Size = 0; 643ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng MachineBasicBlock::const_instr_iterator I = MI; 644ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end(); 645ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng while (++I != E && I->isInsideBundle()) { 646ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng assert(!I->isBundle() && "No nested bundle!"); 647ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng Size += GetInstSizeInBytes(&*I); 648ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng } 649ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng return Size; 650ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng} 651ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng 652ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesenvoid ARMBaseInstrInfo::copyPhysReg(MachineBasicBlock &MBB, 653ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen MachineBasicBlock::iterator I, DebugLoc DL, 654ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen unsigned DestReg, unsigned SrcReg, 655ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen bool KillSrc) const { 656ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen bool GPRDest = ARM::GPRRegClass.contains(DestReg); 657ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen bool GPRSrc = ARM::GPRRegClass.contains(SrcReg); 658ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen 659ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen if (GPRDest && GPRSrc) { 660ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr), DestReg) 661ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen .addReg(SrcReg, getKillRegState(KillSrc)))); 662ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen return; 6637bfdca0206f51132b26094c6f83a5ac97ee0f943David Goodwin } 664334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 665ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen bool SPRDest = ARM::SPRRegClass.contains(DestReg); 666ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen bool SPRSrc = ARM::SPRRegClass.contains(SrcReg); 667ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen 668e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier unsigned Opc = 0; 669142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen if (SPRDest && SPRSrc) 670ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen Opc = ARM::VMOVS; 671142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen else if (GPRDest && SPRSrc) 672ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen Opc = ARM::VMOVRS; 673ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen else if (SPRDest && GPRSrc) 674ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen Opc = ARM::VMOVSR; 675ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen else if (ARM::DPRRegClass.contains(DestReg, SrcReg)) 676ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen Opc = ARM::VMOVD; 677ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen else if (ARM::QPRRegClass.contains(DestReg, SrcReg)) 67843967a97cf9a296623e1cf5ed643e2f40b7e5766Owen Anderson Opc = ARM::VORRq; 679e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier 680e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier if (Opc) { 681e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc), DestReg); 68243967a97cf9a296623e1cf5ed643e2f40b7e5766Owen Anderson MIB.addReg(SrcReg, getKillRegState(KillSrc)); 683e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier if (Opc == ARM::VORRq) 684e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier MIB.addReg(SrcReg, getKillRegState(KillSrc)); 685fea95c6bade86fcfa5bd07efdda9bd902f53be8cChad Rosier AddDefaultPred(MIB); 686e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier return; 687e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier } 688e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier 68985bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen // Handle register classes that require multiple instructions. 69085bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen unsigned BeginIdx = 0; 69185bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen unsigned SubRegs = 0; 6927611a88b58e0a6960cdb5c72dc18a6c93e44cdc2Andrew Trick int Spacing = 1; 69385bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen 69485bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen // Use VORRq when possible. 69585bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen if (ARM::QQPRRegClass.contains(DestReg, SrcReg)) 69685bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen Opc = ARM::VORRq, BeginIdx = ARM::qsub_0, SubRegs = 2; 69785bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen else if (ARM::QQQQPRRegClass.contains(DestReg, SrcReg)) 69885bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen Opc = ARM::VORRq, BeginIdx = ARM::qsub_0, SubRegs = 4; 69985bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen // Fall back to VMOVD. 70085bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen else if (ARM::DPairRegClass.contains(DestReg, SrcReg)) 70185bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen Opc = ARM::VMOVD, BeginIdx = ARM::dsub_0, SubRegs = 2; 70285bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen else if (ARM::DTripleRegClass.contains(DestReg, SrcReg)) 70385bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen Opc = ARM::VMOVD, BeginIdx = ARM::dsub_0, SubRegs = 3; 70485bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen else if (ARM::DQuadRegClass.contains(DestReg, SrcReg)) 70585bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen Opc = ARM::VMOVD, BeginIdx = ARM::dsub_0, SubRegs = 4; 706cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen else if (ARM::GPRPairRegClass.contains(DestReg, SrcReg)) 707cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen Opc = ARM::MOVr, BeginIdx = ARM::gsub_0, SubRegs = 2; 70885bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen 70985bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen else if (ARM::DPairSpcRegClass.contains(DestReg, SrcReg)) 71085bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen Opc = ARM::VMOVD, BeginIdx = ARM::dsub_0, SubRegs = 2, Spacing = 2; 71185bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen else if (ARM::DTripleSpcRegClass.contains(DestReg, SrcReg)) 71285bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen Opc = ARM::VMOVD, BeginIdx = ARM::dsub_0, SubRegs = 3, Spacing = 2; 71385bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen else if (ARM::DQuadSpcRegClass.contains(DestReg, SrcReg)) 71485bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen Opc = ARM::VMOVD, BeginIdx = ARM::dsub_0, SubRegs = 4, Spacing = 2; 71585bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen 7167611a88b58e0a6960cdb5c72dc18a6c93e44cdc2Andrew Trick assert(Opc && "Impossible reg-to-reg copy"); 717d79dedd458c1de07fbc568ea8c3b4194e94df48eAndrew Trick 718d79dedd458c1de07fbc568ea8c3b4194e94df48eAndrew Trick const TargetRegisterInfo *TRI = &getRegisterInfo(); 719d79dedd458c1de07fbc568ea8c3b4194e94df48eAndrew Trick MachineInstrBuilder Mov; 720f26e43df26bb7b0c7bf4853477e36611e2c90deaAndrew Trick 721f26e43df26bb7b0c7bf4853477e36611e2c90deaAndrew Trick // Copy register tuples backward when the first Dest reg overlaps with SrcReg. 722f26e43df26bb7b0c7bf4853477e36611e2c90deaAndrew Trick if (TRI->regsOverlap(SrcReg, TRI->getSubReg(DestReg, BeginIdx))) { 723f26e43df26bb7b0c7bf4853477e36611e2c90deaAndrew Trick BeginIdx = BeginIdx + ((SubRegs-1)*Spacing); 724f26e43df26bb7b0c7bf4853477e36611e2c90deaAndrew Trick Spacing = -Spacing; 725f26e43df26bb7b0c7bf4853477e36611e2c90deaAndrew Trick } 726f26e43df26bb7b0c7bf4853477e36611e2c90deaAndrew Trick#ifndef NDEBUG 727f26e43df26bb7b0c7bf4853477e36611e2c90deaAndrew Trick SmallSet<unsigned, 4> DstRegs; 728f26e43df26bb7b0c7bf4853477e36611e2c90deaAndrew Trick#endif 729d79dedd458c1de07fbc568ea8c3b4194e94df48eAndrew Trick for (unsigned i = 0; i != SubRegs; ++i) { 730d79dedd458c1de07fbc568ea8c3b4194e94df48eAndrew Trick unsigned Dst = TRI->getSubReg(DestReg, BeginIdx + i*Spacing); 731d79dedd458c1de07fbc568ea8c3b4194e94df48eAndrew Trick unsigned Src = TRI->getSubReg(SrcReg, BeginIdx + i*Spacing); 732d79dedd458c1de07fbc568ea8c3b4194e94df48eAndrew Trick assert(Dst && Src && "Bad sub-register"); 733f26e43df26bb7b0c7bf4853477e36611e2c90deaAndrew Trick#ifndef NDEBUG 734f26e43df26bb7b0c7bf4853477e36611e2c90deaAndrew Trick assert(!DstRegs.count(Src) && "destructive vector copy"); 7357611a88b58e0a6960cdb5c72dc18a6c93e44cdc2Andrew Trick DstRegs.insert(Dst); 736f26e43df26bb7b0c7bf4853477e36611e2c90deaAndrew Trick#endif 737d79dedd458c1de07fbc568ea8c3b4194e94df48eAndrew Trick Mov = BuildMI(MBB, I, I->getDebugLoc(), get(Opc), Dst) 738d79dedd458c1de07fbc568ea8c3b4194e94df48eAndrew Trick .addReg(Src); 739d79dedd458c1de07fbc568ea8c3b4194e94df48eAndrew Trick // VORR takes two source operands. 740d79dedd458c1de07fbc568ea8c3b4194e94df48eAndrew Trick if (Opc == ARM::VORRq) 741d79dedd458c1de07fbc568ea8c3b4194e94df48eAndrew Trick Mov.addReg(Src); 742d79dedd458c1de07fbc568ea8c3b4194e94df48eAndrew Trick Mov = AddDefaultPred(Mov); 743e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier } 744d79dedd458c1de07fbc568ea8c3b4194e94df48eAndrew Trick // Add implicit super-register defs and kills to the last instruction. 745d79dedd458c1de07fbc568ea8c3b4194e94df48eAndrew Trick Mov->addRegisterDefined(DestReg, TRI); 746d79dedd458c1de07fbc568ea8c3b4194e94df48eAndrew Trick if (KillSrc) 747d79dedd458c1de07fbc568ea8c3b4194e94df48eAndrew Trick Mov->addRegisterKilled(SrcReg, TRI); 748334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin} 749334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 750c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Chengstatic const 751c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan ChengMachineInstrBuilder &AddDReg(MachineInstrBuilder &MIB, 752c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Cheng unsigned Reg, unsigned SubIdx, unsigned State, 753c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Cheng const TargetRegisterInfo *TRI) { 754c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Cheng if (!SubIdx) 755c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Cheng return MIB.addReg(Reg, State); 756c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Cheng 757c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Cheng if (TargetRegisterInfo::isPhysicalRegister(Reg)) 758c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Cheng return MIB.addReg(TRI->getSubReg(Reg, SubIdx), State); 759c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Cheng return MIB.addReg(Reg, State, SubIdx); 760c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Cheng} 761c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Cheng 762334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinvoid ARMBaseInstrInfo:: 763334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid GoodwinstoreRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, 764334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin unsigned SrcReg, bool isKill, int FI, 765746ad69e088176819981b4b2c5ac8dcd49f5e60eEvan Cheng const TargetRegisterClass *RC, 766746ad69e088176819981b4b2c5ac8dcd49f5e60eEvan Cheng const TargetRegisterInfo *TRI) const { 767c7f3ace20c325521c68335a1689645b43b06ddf0Chris Lattner DebugLoc DL; 768334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (I != MBB.end()) DL = I->getDebugLoc(); 769249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov MachineFunction &MF = *MBB.getParent(); 770249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov MachineFrameInfo &MFI = *MF.getFrameInfo(); 77131bc849123011b8eae6bb3c79876d9a3c26a6a1dJim Grosbach unsigned Align = MFI.getObjectAlignment(FI); 772249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov 773249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov MachineMemOperand *MMO = 774978e0dfe46e481bfb1281e683aa308329e879e95Jay Foad MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI), 77559db5496f4fc2ef6111569e542f8b65480ef14c1Chris Lattner MachineMemOperand::MOStore, 776249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov MFI.getObjectSize(FI), 77731bc849123011b8eae6bb3c79876d9a3c26a6a1dJim Grosbach Align); 778334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 779e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson switch (RC->getSize()) { 780e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson case 4: 781e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson if (ARM::GPRRegClass.hasSubClassEq(RC)) { 782e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STRi12)) 783334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin .addReg(SrcReg, getKillRegState(isKill)) 7847e3383c007f53b3a00675af225e428cb66ddf404Jim Grosbach .addFrameIndex(FI).addImm(0).addMemOperand(MMO)); 785e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson } else if (ARM::SPRRegClass.hasSubClassEq(RC)) { 786e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRS)) 787d31c5496d7e1580058b5c6fbc8fd537a641ea590Evan Cheng .addReg(SrcReg, getKillRegState(isKill)) 788d31c5496d7e1580058b5c6fbc8fd537a641ea590Evan Cheng .addFrameIndex(FI).addImm(0).addMemOperand(MMO)); 789e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson } else 790e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson llvm_unreachable("Unknown reg class!"); 791e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson break; 792e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson case 8: 793e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson if (ARM::DPRRegClass.hasSubClassEq(RC)) { 794e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRD)) 795334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin .addReg(SrcReg, getKillRegState(isKill)) 796249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov .addFrameIndex(FI).addImm(0).addMemOperand(MMO)); 797cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen } else if (ARM::GPRPairRegClass.hasSubClassEq(RC)) { 798cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen MachineInstrBuilder MIB = 799cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STMIA)) 800cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen .addFrameIndex(FI)) 801cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen .addMemOperand(MMO); 802cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen MIB = AddDReg(MIB, SrcReg, ARM::gsub_0, getKillRegState(isKill), TRI); 803cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen AddDReg(MIB, SrcReg, ARM::gsub_1, 0, TRI); 804e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson } else 805e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson llvm_unreachable("Unknown reg class!"); 806e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson break; 807e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson case 16: 8085b2f9136644c58ae32e00d8317540692a697d1c9Jakob Stoklund Olesen if (ARM::DPairRegClass.hasSubClassEq(RC)) { 8097255a4e1332ccb69918ebe041dff05f9e4e5815dJakob Stoklund Olesen // Use aligned spills if the stack can be realigned. 8107255a4e1332ccb69918ebe041dff05f9e4e5815dJakob Stoklund Olesen if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) { 81128f08c93e75d291695ea89b9004145103292e85bJim Grosbach AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1q64)) 812f967ca0eaf30325cabe3c1971bf0dba16cf1b027Bob Wilson .addFrameIndex(FI).addImm(16) 81369b9f9883e10efa266d59a5dd2f4d99de92c6707Evan Cheng .addReg(SrcReg, getKillRegState(isKill)) 81469b9f9883e10efa266d59a5dd2f4d99de92c6707Evan Cheng .addMemOperand(MMO)); 815e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson } else { 816e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMQIA)) 81769b9f9883e10efa266d59a5dd2f4d99de92c6707Evan Cheng .addReg(SrcReg, getKillRegState(isKill)) 81869b9f9883e10efa266d59a5dd2f4d99de92c6707Evan Cheng .addFrameIndex(FI) 81969b9f9883e10efa266d59a5dd2f4d99de92c6707Evan Cheng .addMemOperand(MMO)); 820e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson } 821e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson } else 822e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson llvm_unreachable("Unknown reg class!"); 823e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson break; 824b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov case 24: 825b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov if (ARM::DTripleRegClass.hasSubClassEq(RC)) { 826b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov // Use aligned spills if the stack can be realigned. 827b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) { 828b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1d64TPseudo)) 829b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov .addFrameIndex(FI).addImm(16) 830b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov .addReg(SrcReg, getKillRegState(isKill)) 831b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov .addMemOperand(MMO)); 832b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov } else { 833b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov MachineInstrBuilder MIB = 834b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA)) 835b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov .addFrameIndex(FI)) 836b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov .addMemOperand(MMO); 837b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI); 838b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI); 839b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI); 840b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov } 841b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov } else 842b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov llvm_unreachable("Unknown reg class!"); 843b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov break; 844e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson case 32: 845b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov if (ARM::QQPRRegClass.hasSubClassEq(RC) || ARM::DQuadRegClass.hasSubClassEq(RC)) { 846e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) { 847e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson // FIXME: It's possible to only store part of the QQ register if the 848e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson // spilled def has a sub-register index. 849e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1d64QPseudo)) 850168f382dc67e5940cabdb28dc933c4f91cdd3137Bob Wilson .addFrameIndex(FI).addImm(16) 851168f382dc67e5940cabdb28dc933c4f91cdd3137Bob Wilson .addReg(SrcReg, getKillRegState(isKill)) 852168f382dc67e5940cabdb28dc933c4f91cdd3137Bob Wilson .addMemOperand(MMO)); 853e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson } else { 854e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson MachineInstrBuilder MIB = 855e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA)) 85673fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling .addFrameIndex(FI)) 857e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson .addMemOperand(MMO); 858e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI); 859e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI); 860e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI); 861e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI); 862e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson } 863e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson } else 864e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson llvm_unreachable("Unknown reg class!"); 865e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson break; 866e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson case 64: 867e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson if (ARM::QQQQPRRegClass.hasSubClassEq(RC)) { 868e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson MachineInstrBuilder MIB = 869e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA)) 870e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson .addFrameIndex(FI)) 871e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson .addMemOperand(MMO); 872e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI); 873e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI); 874e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI); 875e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson MIB = AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI); 876e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson MIB = AddDReg(MIB, SrcReg, ARM::dsub_4, 0, TRI); 877e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson MIB = AddDReg(MIB, SrcReg, ARM::dsub_5, 0, TRI); 878e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson MIB = AddDReg(MIB, SrcReg, ARM::dsub_6, 0, TRI); 879e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson AddDReg(MIB, SrcReg, ARM::dsub_7, 0, TRI); 880e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson } else 881e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson llvm_unreachable("Unknown reg class!"); 882e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson break; 883e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson default: 884e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson llvm_unreachable("Unknown reg class!"); 885334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 886334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin} 887334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 88834327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesenunsigned 88934327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund OlesenARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI, 89034327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen int &FrameIndex) const { 89134327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen switch (MI->getOpcode()) { 89234327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen default: break; 8937e3383c007f53b3a00675af225e428cb66ddf404Jim Grosbach case ARM::STRrs: 89434327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen case ARM::t2STRs: // FIXME: don't use t2STRs to access frame. 89534327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen if (MI->getOperand(1).isFI() && 89634327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen MI->getOperand(2).isReg() && 89734327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen MI->getOperand(3).isImm() && 89834327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen MI->getOperand(2).getReg() == 0 && 89934327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen MI->getOperand(3).getImm() == 0) { 90034327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen FrameIndex = MI->getOperand(1).getIndex(); 90134327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen return MI->getOperand(0).getReg(); 90234327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen } 90334327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen break; 9047e3383c007f53b3a00675af225e428cb66ddf404Jim Grosbach case ARM::STRi12: 90534327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen case ARM::t2STRi12: 90674472b4bf963c424da04f42dffdb94c85ef964bcJim Grosbach case ARM::tSTRspi: 90734327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen case ARM::VSTRD: 90834327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen case ARM::VSTRS: 90934327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen if (MI->getOperand(1).isFI() && 91034327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen MI->getOperand(2).isImm() && 91134327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen MI->getOperand(2).getImm() == 0) { 91234327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen FrameIndex = MI->getOperand(1).getIndex(); 91334327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen return MI->getOperand(0).getReg(); 91434327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen } 91534327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen break; 91628f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VST1q64: 917161474d198d44ab505861c1ec55f022b27314b35Anton Korobeynikov case ARM::VST1d64TPseudo: 918161474d198d44ab505861c1ec55f022b27314b35Anton Korobeynikov case ARM::VST1d64QPseudo: 919d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen if (MI->getOperand(0).isFI() && 920d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen MI->getOperand(2).getSubReg() == 0) { 921d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen FrameIndex = MI->getOperand(0).getIndex(); 922d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen return MI->getOperand(2).getReg(); 923d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen } 92431bbc51ac9245bc82c933c9db8358ca9bb558ac5Jakob Stoklund Olesen break; 92573fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VSTMQIA: 926d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen if (MI->getOperand(1).isFI() && 927d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen MI->getOperand(0).getSubReg() == 0) { 928d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen FrameIndex = MI->getOperand(1).getIndex(); 929d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen return MI->getOperand(0).getReg(); 930d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen } 931d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen break; 93234327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen } 93334327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen 93434327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen return 0; 93534327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen} 93634327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen 93736ee0e640554b8cc6ad1658fc3049e05d9967160Jakob Stoklund Olesenunsigned ARMBaseInstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI, 93836ee0e640554b8cc6ad1658fc3049e05d9967160Jakob Stoklund Olesen int &FrameIndex) const { 93936ee0e640554b8cc6ad1658fc3049e05d9967160Jakob Stoklund Olesen const MachineMemOperand *Dummy; 9405a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng return MI->mayStore() && hasStoreToStackSlot(MI, Dummy, FrameIndex); 94136ee0e640554b8cc6ad1658fc3049e05d9967160Jakob Stoklund Olesen} 94236ee0e640554b8cc6ad1658fc3049e05d9967160Jakob Stoklund Olesen 943334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinvoid ARMBaseInstrInfo:: 944334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid GoodwinloadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, 945334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin unsigned DestReg, int FI, 946746ad69e088176819981b4b2c5ac8dcd49f5e60eEvan Cheng const TargetRegisterClass *RC, 947746ad69e088176819981b4b2c5ac8dcd49f5e60eEvan Cheng const TargetRegisterInfo *TRI) const { 948c7f3ace20c325521c68335a1689645b43b06ddf0Chris Lattner DebugLoc DL; 949334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin if (I != MBB.end()) DL = I->getDebugLoc(); 950249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov MachineFunction &MF = *MBB.getParent(); 951cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 952249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov MachineFrameInfo &MFI = *MF.getFrameInfo(); 95331bc849123011b8eae6bb3c79876d9a3c26a6a1dJim Grosbach unsigned Align = MFI.getObjectAlignment(FI); 954249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov MachineMemOperand *MMO = 95559db5496f4fc2ef6111569e542f8b65480ef14c1Chris Lattner MF.getMachineMemOperand( 956978e0dfe46e481bfb1281e683aa308329e879e95Jay Foad MachinePointerInfo::getFixedStack(FI), 95759db5496f4fc2ef6111569e542f8b65480ef14c1Chris Lattner MachineMemOperand::MOLoad, 958249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov MFI.getObjectSize(FI), 95931bc849123011b8eae6bb3c79876d9a3c26a6a1dJim Grosbach Align); 960334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 961e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson switch (RC->getSize()) { 962e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson case 4: 963e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson if (ARM::GPRRegClass.hasSubClassEq(RC)) { 964e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDRi12), DestReg) 9653e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach .addFrameIndex(FI).addImm(0).addMemOperand(MMO)); 966e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson 967e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson } else if (ARM::SPRRegClass.hasSubClassEq(RC)) { 968e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRS), DestReg) 969d31c5496d7e1580058b5c6fbc8fd537a641ea590Evan Cheng .addFrameIndex(FI).addImm(0).addMemOperand(MMO)); 970e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson } else 971e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson llvm_unreachable("Unknown reg class!"); 972ebe99b2c198ec08c5e4a032ec0afb0345c747706Bob Wilson break; 973e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson case 8: 974e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson if (ARM::DPRRegClass.hasSubClassEq(RC)) { 975e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRD), DestReg) 976249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov .addFrameIndex(FI).addImm(0).addMemOperand(MMO)); 977cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen } else if (ARM::GPRPairRegClass.hasSubClassEq(RC)) { 978cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen unsigned LdmOpc = AFI->isThumbFunction() ? ARM::t2LDMIA : ARM::LDMIA; 979cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen MachineInstrBuilder MIB = 980cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen AddDefaultPred(BuildMI(MBB, I, DL, get(LdmOpc)) 981cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen .addFrameIndex(FI).addImm(0).addMemOperand(MMO)); 982cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen MIB = AddDReg(MIB, DestReg, ARM::gsub_0, RegState::DefineNoRead, TRI); 983cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen MIB = AddDReg(MIB, DestReg, ARM::gsub_1, RegState::DefineNoRead, TRI); 984cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen if (TargetRegisterInfo::isPhysicalRegister(DestReg)) 985cd275f5687799e63956beabe35fc1718dc022f70Jakob Stoklund Olesen MIB.addReg(DestReg, RegState::ImplicitDefine); 986e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson } else 987e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson llvm_unreachable("Unknown reg class!"); 988ebe99b2c198ec08c5e4a032ec0afb0345c747706Bob Wilson break; 989e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson case 16: 9905b2f9136644c58ae32e00d8317540692a697d1c9Jakob Stoklund Olesen if (ARM::DPairRegClass.hasSubClassEq(RC)) { 9917255a4e1332ccb69918ebe041dff05f9e4e5815dJakob Stoklund Olesen if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) { 99228f08c93e75d291695ea89b9004145103292e85bJim Grosbach AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1q64), DestReg) 993f967ca0eaf30325cabe3c1971bf0dba16cf1b027Bob Wilson .addFrameIndex(FI).addImm(16) 99469b9f9883e10efa266d59a5dd2f4d99de92c6707Evan Cheng .addMemOperand(MMO)); 995e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson } else { 996e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMQIA), DestReg) 997e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson .addFrameIndex(FI) 998e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson .addMemOperand(MMO)); 999e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson } 1000e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson } else 1001e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson llvm_unreachable("Unknown reg class!"); 1002ebe99b2c198ec08c5e4a032ec0afb0345c747706Bob Wilson break; 1003b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov case 24: 1004b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov if (ARM::DTripleRegClass.hasSubClassEq(RC)) { 1005b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) { 1006b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1d64TPseudo), DestReg) 1007b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov .addFrameIndex(FI).addImm(16) 1008b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov .addMemOperand(MMO)); 1009b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov } else { 1010b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov MachineInstrBuilder MIB = 1011b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA)) 1012b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov .addFrameIndex(FI) 1013b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov .addMemOperand(MMO)); 1014b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::DefineNoRead, TRI); 1015b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::DefineNoRead, TRI); 1016b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::DefineNoRead, TRI); 1017b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov if (TargetRegisterInfo::isPhysicalRegister(DestReg)) 1018b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov MIB.addReg(DestReg, RegState::ImplicitDefine); 1019b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov } 1020b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov } else 1021b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov llvm_unreachable("Unknown reg class!"); 1022b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov break; 1023b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov case 32: 1024b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov if (ARM::QQPRRegClass.hasSubClassEq(RC) || ARM::DQuadRegClass.hasSubClassEq(RC)) { 1025e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) { 1026e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1d64QPseudo), DestReg) 1027168f382dc67e5940cabdb28dc933c4f91cdd3137Bob Wilson .addFrameIndex(FI).addImm(16) 1028168f382dc67e5940cabdb28dc933c4f91cdd3137Bob Wilson .addMemOperand(MMO)); 1029e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson } else { 1030e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson MachineInstrBuilder MIB = 103173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA)) 103273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling .addFrameIndex(FI)) 1033e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson .addMemOperand(MMO); 1034fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::DefineNoRead, TRI); 1035fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::DefineNoRead, TRI); 1036fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::DefineNoRead, TRI); 1037fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::DefineNoRead, TRI); 10383247af294996ff8588077c06505b64966ad41542Jakob Stoklund Olesen if (TargetRegisterInfo::isPhysicalRegister(DestReg)) 10393247af294996ff8588077c06505b64966ad41542Jakob Stoklund Olesen MIB.addReg(DestReg, RegState::ImplicitDefine); 1040e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson } 1041e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson } else 1042e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson llvm_unreachable("Unknown reg class!"); 1043ebe99b2c198ec08c5e4a032ec0afb0345c747706Bob Wilson break; 1044e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson case 64: 1045e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson if (ARM::QQQQPRRegClass.hasSubClassEq(RC)) { 1046e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson MachineInstrBuilder MIB = 104773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA)) 104873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling .addFrameIndex(FI)) 1049e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson .addMemOperand(MMO); 1050fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::DefineNoRead, TRI); 1051fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::DefineNoRead, TRI); 1052fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::DefineNoRead, TRI); 1053fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::DefineNoRead, TRI); 1054fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen MIB = AddDReg(MIB, DestReg, ARM::dsub_4, RegState::DefineNoRead, TRI); 1055fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen MIB = AddDReg(MIB, DestReg, ARM::dsub_5, RegState::DefineNoRead, TRI); 1056fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen MIB = AddDReg(MIB, DestReg, ARM::dsub_6, RegState::DefineNoRead, TRI); 1057fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen MIB = AddDReg(MIB, DestReg, ARM::dsub_7, RegState::DefineNoRead, TRI); 10583247af294996ff8588077c06505b64966ad41542Jakob Stoklund Olesen if (TargetRegisterInfo::isPhysicalRegister(DestReg)) 10593247af294996ff8588077c06505b64966ad41542Jakob Stoklund Olesen MIB.addReg(DestReg, RegState::ImplicitDefine); 1060e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson } else 1061e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson llvm_unreachable("Unknown reg class!"); 1062ebe99b2c198ec08c5e4a032ec0afb0345c747706Bob Wilson break; 1063ebe99b2c198ec08c5e4a032ec0afb0345c747706Bob Wilson default: 1064ebe99b2c198ec08c5e4a032ec0afb0345c747706Bob Wilson llvm_unreachable("Unknown regclass!"); 1065334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin } 1066334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin} 1067334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin 106834327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesenunsigned 106934327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund OlesenARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI, 107034327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen int &FrameIndex) const { 107134327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen switch (MI->getOpcode()) { 107234327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen default: break; 10733e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach case ARM::LDRrs: 107434327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame. 107534327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen if (MI->getOperand(1).isFI() && 107634327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen MI->getOperand(2).isReg() && 107734327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen MI->getOperand(3).isImm() && 107834327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen MI->getOperand(2).getReg() == 0 && 107934327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen MI->getOperand(3).getImm() == 0) { 108034327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen FrameIndex = MI->getOperand(1).getIndex(); 108134327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen return MI->getOperand(0).getReg(); 108234327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen } 108334327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen break; 10843e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach case ARM::LDRi12: 108534327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen case ARM::t2LDRi12: 108674472b4bf963c424da04f42dffdb94c85ef964bcJim Grosbach case ARM::tLDRspi: 108734327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen case ARM::VLDRD: 108834327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen case ARM::VLDRS: 108934327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen if (MI->getOperand(1).isFI() && 109034327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen MI->getOperand(2).isImm() && 109134327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen MI->getOperand(2).getImm() == 0) { 109234327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen FrameIndex = MI->getOperand(1).getIndex(); 1093d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen return MI->getOperand(0).getReg(); 1094d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen } 1095d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen break; 109628f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD1q64: 1097161474d198d44ab505861c1ec55f022b27314b35Anton Korobeynikov case ARM::VLD1d64TPseudo: 1098161474d198d44ab505861c1ec55f022b27314b35Anton Korobeynikov case ARM::VLD1d64QPseudo: 1099d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen if (MI->getOperand(1).isFI() && 1100d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen MI->getOperand(0).getSubReg() == 0) { 1101d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen FrameIndex = MI->getOperand(1).getIndex(); 110206f264e504d75f0426eea55b9f9e36c780d8a4fcJakob Stoklund Olesen return MI->getOperand(0).getReg(); 110306f264e504d75f0426eea55b9f9e36c780d8a4fcJakob Stoklund Olesen } 110406f264e504d75f0426eea55b9f9e36c780d8a4fcJakob Stoklund Olesen break; 110573fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VLDMQIA: 110606f264e504d75f0426eea55b9f9e36c780d8a4fcJakob Stoklund Olesen if (MI->getOperand(1).isFI() && 110706f264e504d75f0426eea55b9f9e36c780d8a4fcJakob Stoklund Olesen MI->getOperand(0).getSubReg() == 0) { 110806f264e504d75f0426eea55b9f9e36c780d8a4fcJakob Stoklund Olesen FrameIndex = MI->getOperand(1).getIndex(); 110934327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen return MI->getOperand(0).getReg(); 111034327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen } 111134327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen break; 111234327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen } 111334327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen 111434327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen return 0; 111534327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen} 111634327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen 111736ee0e640554b8cc6ad1658fc3049e05d9967160Jakob Stoklund Olesenunsigned ARMBaseInstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI, 111836ee0e640554b8cc6ad1658fc3049e05d9967160Jakob Stoklund Olesen int &FrameIndex) const { 111936ee0e640554b8cc6ad1658fc3049e05d9967160Jakob Stoklund Olesen const MachineMemOperand *Dummy; 11205a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng return MI->mayLoad() && hasLoadFromStackSlot(MI, Dummy, FrameIndex); 112136ee0e640554b8cc6ad1658fc3049e05d9967160Jakob Stoklund Olesen} 112236ee0e640554b8cc6ad1658fc3049e05d9967160Jakob Stoklund Olesen 1123142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesenbool ARMBaseInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const{ 1124142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen // This hook gets to expand COPY instructions before they become 1125142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen // copyPhysReg() calls. Look for VMOVS instructions that can legally be 1126142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen // widened to VMOVD. We prefer the VMOVD when possible because it may be 1127142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen // changed into a VORR that can go down the NEON pipeline. 1128bcbf3fddef46f1f6e2f2408064c4b75e4b6c90f5Silviu Baranga if (!WidenVMOVS || !MI->isCopy() || Subtarget.isCortexA15()) 1129142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen return false; 1130142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen 1131142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen // Look for a copy between even S-registers. That is where we keep floats 1132142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen // when using NEON v2f32 instructions for f32 arithmetic. 1133142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen unsigned DstRegS = MI->getOperand(0).getReg(); 1134142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen unsigned SrcRegS = MI->getOperand(1).getReg(); 1135142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen if (!ARM::SPRRegClass.contains(DstRegS, SrcRegS)) 1136142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen return false; 1137142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen 1138142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen const TargetRegisterInfo *TRI = &getRegisterInfo(); 1139142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen unsigned DstRegD = TRI->getMatchingSuperReg(DstRegS, ARM::ssub_0, 1140142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen &ARM::DPRRegClass); 1141142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen unsigned SrcRegD = TRI->getMatchingSuperReg(SrcRegS, ARM::ssub_0, 1142142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen &ARM::DPRRegClass); 1143142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen if (!DstRegD || !SrcRegD) 1144142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen return false; 1145142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen 1146142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen // We want to widen this into a DstRegD = VMOVD SrcRegD copy. This is only 1147142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen // legal if the COPY already defines the full DstRegD, and it isn't a 1148142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen // sub-register insertion. 1149142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen if (!MI->definesRegister(DstRegD, TRI) || MI->readsRegister(DstRegD, TRI)) 1150142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen return false; 1151142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen 11521c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen // A dead copy shouldn't show up here, but reject it just in case. 11531c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen if (MI->getOperand(0).isDead()) 11541c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen return false; 11551c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen 11561c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen // All clear, widen the COPY. 1157142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen DEBUG(dbgs() << "widening: " << *MI); 115837a942cd52725b1d390989a8267a764b42fcb5d3Jakob Stoklund Olesen MachineInstrBuilder MIB(*MI->getParent()->getParent(), MI); 11591c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen 11601c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen // Get rid of the old <imp-def> of DstRegD. Leave it if it defines a Q-reg 11611c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen // or some other super-register. 11621c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen int ImpDefIdx = MI->findRegisterDefOperandIdx(DstRegD); 11631c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen if (ImpDefIdx != -1) 11641c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen MI->RemoveOperand(ImpDefIdx); 11651c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen 11661c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen // Change the opcode and operands. 1167142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen MI->setDesc(get(ARM::VMOVD)); 1168142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen MI->getOperand(0).setReg(DstRegD); 1169142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen MI->getOperand(1).setReg(SrcRegD); 117037a942cd52725b1d390989a8267a764b42fcb5d3Jakob Stoklund Olesen AddDefaultPred(MIB); 11711c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen 11721c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen // We are now reading SrcRegD instead of SrcRegS. This may upset the 11731c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen // register scavenger and machine verifier, so we need to indicate that we 11741c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen // are reading an undefined value from SrcRegD, but a proper value from 11751c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen // SrcRegS. 11761c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen MI->getOperand(1).setIsUndef(); 117737a942cd52725b1d390989a8267a764b42fcb5d3Jakob Stoklund Olesen MIB.addReg(SrcRegS, RegState::Implicit); 11781c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen 11791c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen // SrcRegD may actually contain an unrelated value in the ssub_1 11801c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen // sub-register. Don't kill it. Only kill the ssub_0 sub-register. 11811c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen if (MI->getOperand(1).isKill()) { 11821c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen MI->getOperand(1).setIsKill(false); 11831c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen MI->addRegisterKilled(SrcRegS, TRI, true); 11841c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen } 11851c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen 1186142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen DEBUG(dbgs() << "replaced by: " << *MI); 1187142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen return true; 1188142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen} 1189142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen 119062b50656ceb854eb0be265d63b2a1d46e7400d8aEvan ChengMachineInstr* 119162b50656ceb854eb0be265d63b2a1d46e7400d8aEvan ChengARMBaseInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF, 11928601a3d4decff0a380e059b037dabf71075497d3Evan Cheng int FrameIx, uint64_t Offset, 119362b50656ceb854eb0be265d63b2a1d46e7400d8aEvan Cheng const MDNode *MDPtr, 119462b50656ceb854eb0be265d63b2a1d46e7400d8aEvan Cheng DebugLoc DL) const { 119562b50656ceb854eb0be265d63b2a1d46e7400d8aEvan Cheng MachineInstrBuilder MIB = BuildMI(MF, DL, get(ARM::DBG_VALUE)) 119662b50656ceb854eb0be265d63b2a1d46e7400d8aEvan Cheng .addFrameIndex(FrameIx).addImm(0).addImm(Offset).addMetadata(MDPtr); 119762b50656ceb854eb0be265d63b2a1d46e7400d8aEvan Cheng return &*MIB; 119862b50656ceb854eb0be265d63b2a1d46e7400d8aEvan Cheng} 119962b50656ceb854eb0be265d63b2a1d46e7400d8aEvan Cheng 120030ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen/// Create a copy of a const pool value. Update CPI to the new index and return 120130ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen/// the label UID. 120230ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesenstatic unsigned duplicateCPV(MachineFunction &MF, unsigned &CPI) { 120330ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen MachineConstantPool *MCP = MF.getConstantPool(); 120430ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 120530ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen 120630ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI]; 120730ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen assert(MCPE.isMachineConstantPoolEntry() && 120830ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen "Expecting a machine constantpool entry!"); 120930ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen ARMConstantPoolValue *ACPV = 121030ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal); 121130ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen 12125de5d4b6d0eb3fd379fa571d82f6fa764460b3b8Evan Cheng unsigned PCLabelId = AFI->createPICLabelUId(); 121330ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen ARMConstantPoolValue *NewCPV = 0; 121451f5b67395780b8421f4aa6ee998ed51b23dae9dJim Grosbach // FIXME: The below assumes PIC relocation model and that the function 121551f5b67395780b8421f4aa6ee998ed51b23dae9dJim Grosbach // is Thumb mode (t1 or t2). PCAdjustment would be 8 for ARM mode PIC, and 121651f5b67395780b8421f4aa6ee998ed51b23dae9dJim Grosbach // zero for non-PIC in ARM or Thumb. The callers are all of thumb LDR 121751f5b67395780b8421f4aa6ee998ed51b23dae9dJim Grosbach // instructions, so that's probably OK, but is PIC always correct when 121851f5b67395780b8421f4aa6ee998ed51b23dae9dJim Grosbach // we get here? 121930ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen if (ACPV->isGlobalValue()) 12205bb779976a7d8e48408051ec2289fe69206dc072Bill Wendling NewCPV = ARMConstantPoolConstant:: 12215bb779976a7d8e48408051ec2289fe69206dc072Bill Wendling Create(cast<ARMConstantPoolConstant>(ACPV)->getGV(), PCLabelId, 12225bb779976a7d8e48408051ec2289fe69206dc072Bill Wendling ARMCP::CPValue, 4); 122330ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen else if (ACPV->isExtSymbol()) 1224fe31e673506ef9a1080eaa684b43b34178c6f447Bill Wendling NewCPV = ARMConstantPoolSymbol:: 1225fe31e673506ef9a1080eaa684b43b34178c6f447Bill Wendling Create(MF.getFunction()->getContext(), 1226fe31e673506ef9a1080eaa684b43b34178c6f447Bill Wendling cast<ARMConstantPoolSymbol>(ACPV)->getSymbol(), PCLabelId, 4); 122730ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen else if (ACPV->isBlockAddress()) 12285bb779976a7d8e48408051ec2289fe69206dc072Bill Wendling NewCPV = ARMConstantPoolConstant:: 12295bb779976a7d8e48408051ec2289fe69206dc072Bill Wendling Create(cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress(), PCLabelId, 12305bb779976a7d8e48408051ec2289fe69206dc072Bill Wendling ARMCP::CPBlockAddress, 4); 123151f5b67395780b8421f4aa6ee998ed51b23dae9dJim Grosbach else if (ACPV->isLSDA()) 12325bb779976a7d8e48408051ec2289fe69206dc072Bill Wendling NewCPV = ARMConstantPoolConstant::Create(MF.getFunction(), PCLabelId, 12335bb779976a7d8e48408051ec2289fe69206dc072Bill Wendling ARMCP::CPLSDA, 4); 1234e00897c5a91febe90ba21082fc636be892bf9bf1Bill Wendling else if (ACPV->isMachineBasicBlock()) 12353320f2a3bfd4daec23ba7ceb50525140cc6316daBill Wendling NewCPV = ARMConstantPoolMBB:: 12363320f2a3bfd4daec23ba7ceb50525140cc6316daBill Wendling Create(MF.getFunction()->getContext(), 12373320f2a3bfd4daec23ba7ceb50525140cc6316daBill Wendling cast<ARMConstantPoolMBB>(ACPV)->getMBB(), PCLabelId, 4); 123830ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen else 123930ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen llvm_unreachable("Unexpected ARM constantpool value type!!"); 124030ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen CPI = MCP->getConstantPoolIndex(NewCPV, MCPE.getAlignment()); 124130ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen return PCLabelId; 124230ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen} 124330ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen 1244fdc834046efd427d474e3b899ec69354c05071e0Evan Chengvoid ARMBaseInstrInfo:: 1245fdc834046efd427d474e3b899ec69354c05071e0Evan ChengreMaterialize(MachineBasicBlock &MBB, 1246fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng MachineBasicBlock::iterator I, 1247fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng unsigned DestReg, unsigned SubIdx, 1248d57cdd5683ea926e489067364fb7ffe5fd5d35eeEvan Cheng const MachineInstr *Orig, 12499edf7deb37f0f97664f279040fa15d89f32e23d9Jakob Stoklund Olesen const TargetRegisterInfo &TRI) const { 1250fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng unsigned Opcode = Orig->getOpcode(); 1251fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng switch (Opcode) { 1252fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng default: { 1253fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig); 12549edf7deb37f0f97664f279040fa15d89f32e23d9Jakob Stoklund Olesen MI->substituteRegister(Orig->getOperand(0).getReg(), DestReg, SubIdx, TRI); 1255fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng MBB.insert(I, MI); 1256fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng break; 1257fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng } 1258fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng case ARM::tLDRpci_pic: 1259fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng case ARM::t2LDRpci_pic: { 1260fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng MachineFunction &MF = *MBB.getParent(); 1261fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng unsigned CPI = Orig->getOperand(1).getIndex(); 126230ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen unsigned PCLabelId = duplicateCPV(MF, CPI); 1263fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng MachineInstrBuilder MIB = BuildMI(MBB, I, Orig->getDebugLoc(), get(Opcode), 1264fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng DestReg) 1265fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng .addConstantPoolIndex(CPI).addImm(PCLabelId); 1266d7d030a44796adc73a6eaa939cd17e52047734c1Chris Lattner MIB->setMemRefs(Orig->memoperands_begin(), Orig->memoperands_end()); 1267fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng break; 1268fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng } 1269fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng } 1270fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng} 1271fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng 127230ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund OlesenMachineInstr * 127330ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund OlesenARMBaseInstrInfo::duplicate(MachineInstr *Orig, MachineFunction &MF) const { 1274a9fa4fd9736f7d1066223f32fa54efbe86c0fcebJakob Stoklund Olesen MachineInstr *MI = TargetInstrInfo::duplicate(Orig, MF); 127530ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen switch(Orig->getOpcode()) { 127630ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen case ARM::tLDRpci_pic: 127730ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen case ARM::t2LDRpci_pic: { 127830ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen unsigned CPI = Orig->getOperand(1).getIndex(); 127930ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen unsigned PCLabelId = duplicateCPV(MF, CPI); 128030ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen Orig->getOperand(1).setIndex(CPI); 128130ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen Orig->getOperand(2).setImm(PCLabelId); 128230ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen break; 128330ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen } 128430ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen } 128530ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen return MI; 128630ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen} 128730ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen 1288506049f29f4f202a8e45feb916cc0264440a7f6dEvan Chengbool ARMBaseInstrInfo::produceSameValue(const MachineInstr *MI0, 12899fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng const MachineInstr *MI1, 12909fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng const MachineRegisterInfo *MRI) const { 1291d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng int Opcode = MI0->getOpcode(); 1292d7e3cc840b81b0438e47f05d9664137a198876dfEvan Cheng if (Opcode == ARM::t2LDRpci || 12939b82425cb0105fd5704f6b9bcd5e7693b05b1759Evan Cheng Opcode == ARM::t2LDRpci_pic || 12949b82425cb0105fd5704f6b9bcd5e7693b05b1759Evan Cheng Opcode == ARM::tLDRpci || 12959fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng Opcode == ARM::tLDRpci_pic || 129653519f015e3e84e9f57b677cc8724805a6009b73Evan Cheng Opcode == ARM::MOV_ga_dyn || 129753519f015e3e84e9f57b677cc8724805a6009b73Evan Cheng Opcode == ARM::MOV_ga_pcrel || 129853519f015e3e84e9f57b677cc8724805a6009b73Evan Cheng Opcode == ARM::MOV_ga_pcrel_ldr || 129953519f015e3e84e9f57b677cc8724805a6009b73Evan Cheng Opcode == ARM::t2MOV_ga_dyn || 130053519f015e3e84e9f57b677cc8724805a6009b73Evan Cheng Opcode == ARM::t2MOV_ga_pcrel) { 1301d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng if (MI1->getOpcode() != Opcode) 1302d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng return false; 1303d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng if (MI0->getNumOperands() != MI1->getNumOperands()) 1304d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng return false; 1305d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng 1306d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng const MachineOperand &MO0 = MI0->getOperand(1); 1307d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng const MachineOperand &MO1 = MI1->getOperand(1); 1308d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng if (MO0.getOffset() != MO1.getOffset()) 1309d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng return false; 1310d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng 131153519f015e3e84e9f57b677cc8724805a6009b73Evan Cheng if (Opcode == ARM::MOV_ga_dyn || 131253519f015e3e84e9f57b677cc8724805a6009b73Evan Cheng Opcode == ARM::MOV_ga_pcrel || 131353519f015e3e84e9f57b677cc8724805a6009b73Evan Cheng Opcode == ARM::MOV_ga_pcrel_ldr || 131453519f015e3e84e9f57b677cc8724805a6009b73Evan Cheng Opcode == ARM::t2MOV_ga_dyn || 131553519f015e3e84e9f57b677cc8724805a6009b73Evan Cheng Opcode == ARM::t2MOV_ga_pcrel) 13169fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng // Ignore the PC labels. 13179fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng return MO0.getGlobal() == MO1.getGlobal(); 13189fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng 1319d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng const MachineFunction *MF = MI0->getParent()->getParent(); 1320d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng const MachineConstantPool *MCP = MF->getConstantPool(); 1321d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng int CPI0 = MO0.getIndex(); 1322d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng int CPI1 = MO1.getIndex(); 1323d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng const MachineConstantPoolEntry &MCPE0 = MCP->getConstants()[CPI0]; 1324d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng const MachineConstantPoolEntry &MCPE1 = MCP->getConstants()[CPI1]; 1325d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng bool isARMCP0 = MCPE0.isMachineConstantPoolEntry(); 1326d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng bool isARMCP1 = MCPE1.isMachineConstantPoolEntry(); 1327d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng if (isARMCP0 && isARMCP1) { 1328d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng ARMConstantPoolValue *ACPV0 = 1329d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng static_cast<ARMConstantPoolValue*>(MCPE0.Val.MachineCPVal); 1330d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng ARMConstantPoolValue *ACPV1 = 1331d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng static_cast<ARMConstantPoolValue*>(MCPE1.Val.MachineCPVal); 1332d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng return ACPV0->hasSameValue(ACPV1); 1333d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng } else if (!isARMCP0 && !isARMCP1) { 1334d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng return MCPE0.Val.ConstVal == MCPE1.Val.ConstVal; 1335d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng } 1336d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng return false; 13379fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng } else if (Opcode == ARM::PICLDR) { 13389fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng if (MI1->getOpcode() != Opcode) 13399fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng return false; 13409fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng if (MI0->getNumOperands() != MI1->getNumOperands()) 13419fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng return false; 13429fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng 13439fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng unsigned Addr0 = MI0->getOperand(1).getReg(); 13449fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng unsigned Addr1 = MI1->getOperand(1).getReg(); 13459fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng if (Addr0 != Addr1) { 13469fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng if (!MRI || 13479fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng !TargetRegisterInfo::isVirtualRegister(Addr0) || 13489fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng !TargetRegisterInfo::isVirtualRegister(Addr1)) 13499fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng return false; 13509fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng 13519fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng // This assumes SSA form. 13529fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng MachineInstr *Def0 = MRI->getVRegDef(Addr0); 13539fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng MachineInstr *Def1 = MRI->getVRegDef(Addr1); 13549fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng // Check if the loaded value, e.g. a constantpool of a global address, are 13559fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng // the same. 13569fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng if (!produceSameValue(Def0, Def1, MRI)) 13579fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng return false; 13589fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng } 13599fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng 13609fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng for (unsigned i = 3, e = MI0->getNumOperands(); i != e; ++i) { 13619fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng // %vreg12<def> = PICLDR %vreg11, 0, pred:14, pred:%noreg 13629fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng const MachineOperand &MO0 = MI0->getOperand(i); 13639fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng const MachineOperand &MO1 = MI1->getOperand(i); 13649fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng if (!MO0.isIdenticalTo(MO1)) 13659fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng return false; 13669fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng } 13679fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng return true; 1368d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng } 1369d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng 1370506049f29f4f202a8e45feb916cc0264440a7f6dEvan Cheng return MI0->isIdenticalTo(MI1, MachineInstr::IgnoreVRegDefs); 1371d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng} 1372d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng 13734b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// areLoadsFromSameBasePtr - This is used by the pre-regalloc scheduler to 13744b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// determine if two loads are loading from the same base address. It should 13754b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// only return true if the base pointers are the same and the only differences 13764b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// between the two addresses is the offset. It also returns the offsets by 13774b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// reference. 13789b5caaa9c452f262a52dd5ac7ebbc722da5a63deAndrew Trick/// 13799b5caaa9c452f262a52dd5ac7ebbc722da5a63deAndrew Trick/// FIXME: remove this in favor of the MachineInstr interface once pre-RA-sched 13809b5caaa9c452f262a52dd5ac7ebbc722da5a63deAndrew Trick/// is permanently disabled. 13814b722108e2cf8e77157e0879a23789cd44829933Bill Wendlingbool ARMBaseInstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2, 13824b722108e2cf8e77157e0879a23789cd44829933Bill Wendling int64_t &Offset1, 13834b722108e2cf8e77157e0879a23789cd44829933Bill Wendling int64_t &Offset2) const { 13844b722108e2cf8e77157e0879a23789cd44829933Bill Wendling // Don't worry about Thumb: just ARM and Thumb2. 13854b722108e2cf8e77157e0879a23789cd44829933Bill Wendling if (Subtarget.isThumb1Only()) return false; 13864b722108e2cf8e77157e0879a23789cd44829933Bill Wendling 13874b722108e2cf8e77157e0879a23789cd44829933Bill Wendling if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode()) 13884b722108e2cf8e77157e0879a23789cd44829933Bill Wendling return false; 13894b722108e2cf8e77157e0879a23789cd44829933Bill Wendling 13904b722108e2cf8e77157e0879a23789cd44829933Bill Wendling switch (Load1->getMachineOpcode()) { 13914b722108e2cf8e77157e0879a23789cd44829933Bill Wendling default: 13924b722108e2cf8e77157e0879a23789cd44829933Bill Wendling return false; 13933e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach case ARM::LDRi12: 1394c1d30212e911d1e55ff6b25bffefb503708883c3Jim Grosbach case ARM::LDRBi12: 13954b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::LDRD: 13964b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::LDRH: 13974b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::LDRSB: 13984b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::LDRSH: 13994b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::VLDRD: 14004b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::VLDRS: 14014b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::t2LDRi8: 14024b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::t2LDRDi8: 14034b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::t2LDRSHi8: 14044b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::t2LDRi12: 14054b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::t2LDRSHi12: 14064b722108e2cf8e77157e0879a23789cd44829933Bill Wendling break; 14074b722108e2cf8e77157e0879a23789cd44829933Bill Wendling } 14084b722108e2cf8e77157e0879a23789cd44829933Bill Wendling 14094b722108e2cf8e77157e0879a23789cd44829933Bill Wendling switch (Load2->getMachineOpcode()) { 14104b722108e2cf8e77157e0879a23789cd44829933Bill Wendling default: 14114b722108e2cf8e77157e0879a23789cd44829933Bill Wendling return false; 14123e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach case ARM::LDRi12: 1413c1d30212e911d1e55ff6b25bffefb503708883c3Jim Grosbach case ARM::LDRBi12: 14144b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::LDRD: 14154b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::LDRH: 14164b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::LDRSB: 14174b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::LDRSH: 14184b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::VLDRD: 14194b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::VLDRS: 14204b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::t2LDRi8: 14214b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::t2LDRSHi8: 14224b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::t2LDRi12: 14234b722108e2cf8e77157e0879a23789cd44829933Bill Wendling case ARM::t2LDRSHi12: 14244b722108e2cf8e77157e0879a23789cd44829933Bill Wendling break; 14254b722108e2cf8e77157e0879a23789cd44829933Bill Wendling } 14264b722108e2cf8e77157e0879a23789cd44829933Bill Wendling 14274b722108e2cf8e77157e0879a23789cd44829933Bill Wendling // Check if base addresses and chain operands match. 14284b722108e2cf8e77157e0879a23789cd44829933Bill Wendling if (Load1->getOperand(0) != Load2->getOperand(0) || 14294b722108e2cf8e77157e0879a23789cd44829933Bill Wendling Load1->getOperand(4) != Load2->getOperand(4)) 14304b722108e2cf8e77157e0879a23789cd44829933Bill Wendling return false; 14314b722108e2cf8e77157e0879a23789cd44829933Bill Wendling 14324b722108e2cf8e77157e0879a23789cd44829933Bill Wendling // Index should be Reg0. 14334b722108e2cf8e77157e0879a23789cd44829933Bill Wendling if (Load1->getOperand(3) != Load2->getOperand(3)) 14344b722108e2cf8e77157e0879a23789cd44829933Bill Wendling return false; 14354b722108e2cf8e77157e0879a23789cd44829933Bill Wendling 14364b722108e2cf8e77157e0879a23789cd44829933Bill Wendling // Determine the offsets. 14374b722108e2cf8e77157e0879a23789cd44829933Bill Wendling if (isa<ConstantSDNode>(Load1->getOperand(1)) && 14384b722108e2cf8e77157e0879a23789cd44829933Bill Wendling isa<ConstantSDNode>(Load2->getOperand(1))) { 14394b722108e2cf8e77157e0879a23789cd44829933Bill Wendling Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getSExtValue(); 14404b722108e2cf8e77157e0879a23789cd44829933Bill Wendling Offset2 = cast<ConstantSDNode>(Load2->getOperand(1))->getSExtValue(); 14414b722108e2cf8e77157e0879a23789cd44829933Bill Wendling return true; 14424b722108e2cf8e77157e0879a23789cd44829933Bill Wendling } 14434b722108e2cf8e77157e0879a23789cd44829933Bill Wendling 14444b722108e2cf8e77157e0879a23789cd44829933Bill Wendling return false; 14454b722108e2cf8e77157e0879a23789cd44829933Bill Wendling} 14464b722108e2cf8e77157e0879a23789cd44829933Bill Wendling 14474b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// shouldScheduleLoadsNear - This is a used by the pre-regalloc scheduler to 14487a2bdde0a0eebcd2125055e0eacaca040f0b766cChris Lattner/// determine (in conjunction with areLoadsFromSameBasePtr) if two loads should 14494b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// be scheduled togther. On some targets if two loads are loading from 14504b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// addresses in the same cache line, it's better if they are scheduled 14514b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// together. This function takes two integers that represent the load offsets 14524b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// from the common base address. It returns true if it decides it's desirable 14534b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// to schedule the two loads together. "NumLoads" is the number of loads that 14544b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// have already been scheduled after Load1. 14559b5caaa9c452f262a52dd5ac7ebbc722da5a63deAndrew Trick/// 14569b5caaa9c452f262a52dd5ac7ebbc722da5a63deAndrew Trick/// FIXME: remove this in favor of the MachineInstr interface once pre-RA-sched 14579b5caaa9c452f262a52dd5ac7ebbc722da5a63deAndrew Trick/// is permanently disabled. 14584b722108e2cf8e77157e0879a23789cd44829933Bill Wendlingbool ARMBaseInstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2, 14594b722108e2cf8e77157e0879a23789cd44829933Bill Wendling int64_t Offset1, int64_t Offset2, 14604b722108e2cf8e77157e0879a23789cd44829933Bill Wendling unsigned NumLoads) const { 14614b722108e2cf8e77157e0879a23789cd44829933Bill Wendling // Don't worry about Thumb: just ARM and Thumb2. 14624b722108e2cf8e77157e0879a23789cd44829933Bill Wendling if (Subtarget.isThumb1Only()) return false; 14634b722108e2cf8e77157e0879a23789cd44829933Bill Wendling 14644b722108e2cf8e77157e0879a23789cd44829933Bill Wendling assert(Offset2 > Offset1); 14654b722108e2cf8e77157e0879a23789cd44829933Bill Wendling 14664b722108e2cf8e77157e0879a23789cd44829933Bill Wendling if ((Offset2 - Offset1) / 8 > 64) 14674b722108e2cf8e77157e0879a23789cd44829933Bill Wendling return false; 14684b722108e2cf8e77157e0879a23789cd44829933Bill Wendling 14694b722108e2cf8e77157e0879a23789cd44829933Bill Wendling if (Load1->getMachineOpcode() != Load2->getMachineOpcode()) 14704b722108e2cf8e77157e0879a23789cd44829933Bill Wendling return false; // FIXME: overly conservative? 14714b722108e2cf8e77157e0879a23789cd44829933Bill Wendling 14724b722108e2cf8e77157e0879a23789cd44829933Bill Wendling // Four loads in a row should be sufficient. 14734b722108e2cf8e77157e0879a23789cd44829933Bill Wendling if (NumLoads >= 3) 14744b722108e2cf8e77157e0879a23789cd44829933Bill Wendling return false; 14754b722108e2cf8e77157e0879a23789cd44829933Bill Wendling 14764b722108e2cf8e77157e0879a23789cd44829933Bill Wendling return true; 14774b722108e2cf8e77157e0879a23789cd44829933Bill Wendling} 14784b722108e2cf8e77157e0879a23789cd44829933Bill Wendling 147986050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Chengbool ARMBaseInstrInfo::isSchedulingBoundary(const MachineInstr *MI, 148086050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng const MachineBasicBlock *MBB, 148186050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng const MachineFunction &MF) const { 148257bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach // Debug info is never a scheduling boundary. It's necessary to be explicit 148357bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach // due to the special treatment of IT instructions below, otherwise a 148457bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach // dbg_value followed by an IT will result in the IT instruction being 148557bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach // considered a scheduling hazard, which is wrong. It should be the actual 148657bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach // instruction preceding the dbg_value instruction(s), just like it is 148757bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach // when debug info is not present. 148857bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach if (MI->isDebugValue()) 148957bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach return false; 149057bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach 149186050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng // Terminators and labels can't be scheduled around. 14925a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng if (MI->isTerminator() || MI->isLabel()) 149386050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng return true; 149486050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng 149586050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng // Treat the start of the IT block as a scheduling boundary, but schedule 149686050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng // t2IT along with all instructions following it. 149786050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng // FIXME: This is a big hammer. But the alternative is to add all potential 149886050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng // true and anti dependencies to IT block instructions as implicit operands 149986050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng // to the t2IT instruction. The added compile time and complexity does not 150086050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng // seem worth it. 150186050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng MachineBasicBlock::const_iterator I = MI; 150257bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach // Make sure to skip any dbg_value instructions 150357bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach while (++I != MBB->end() && I->isDebugValue()) 150457bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach ; 150557bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach if (I != MBB->end() && I->getOpcode() == ARM::t2IT) 150686050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng return true; 150786050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng 150886050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng // Don't attempt to schedule around any instruction that defines 150986050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng // a stack-oriented pointer, as it's unlikely to be profitable. This 151086050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng // saves compile time, because it doesn't require every single 151186050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng // stack slot reference to depend on the instruction that does the 151286050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng // modification. 1513a1aa8db51715bdd21770fbe4f7d7abf2c5d28829Jakob Stoklund Olesen // Calls don't actually change the stack pointer, even if they have imp-defs. 1514209600bb8830036f981238494ab0188c25364837Jakob Stoklund Olesen // No ARM calling conventions change the stack pointer. (X86 calling 1515209600bb8830036f981238494ab0188c25364837Jakob Stoklund Olesen // conventions sometimes do). 1516a1aa8db51715bdd21770fbe4f7d7abf2c5d28829Jakob Stoklund Olesen if (!MI->isCall() && MI->definesRegister(ARM::SP)) 151786050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng return true; 151886050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng 151986050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng return false; 152086050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng} 152186050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng 1522f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszakbool ARMBaseInstrInfo:: 1523f81b7f6069b27c0a515070dcb392f6828437412fJakub StaszakisProfitableToIfCvt(MachineBasicBlock &MBB, 1524f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak unsigned NumCycles, unsigned ExtraPredCycles, 1525f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak const BranchProbability &Probability) const { 15265876db7a66fcc4ec4444a9f3e387c1cdc8baf9e5Cameron Zwarich if (!NumCycles) 152713151432edace19ee867a93b5c14573df4f75d24Evan Cheng return false; 15282bbb76909126db5bed6bde84b16d94ab5de4d372Michael J. Spencer 1529b20b85168c0e9819e6545f08281e9b83c82108f0Owen Anderson // Attempt to estimate the relative costs of predication versus branching. 1530f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak unsigned UnpredCost = Probability.getNumerator() * NumCycles; 1531f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak UnpredCost /= Probability.getDenominator(); 1532f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak UnpredCost += 1; // The branch itself 1533f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak UnpredCost += Subtarget.getMispredictionPenalty() / 10; 15342bbb76909126db5bed6bde84b16d94ab5de4d372Michael J. Spencer 1535f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak return (NumCycles + ExtraPredCycles) <= UnpredCost; 153613151432edace19ee867a93b5c14573df4f75d24Evan Cheng} 15372bbb76909126db5bed6bde84b16d94ab5de4d372Michael J. Spencer 153813151432edace19ee867a93b5c14573df4f75d24Evan Chengbool ARMBaseInstrInfo:: 15398239daf7c83a65a189c352cce3191cdc3bbfe151Evan ChengisProfitableToIfCvt(MachineBasicBlock &TMBB, 15408239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng unsigned TCycles, unsigned TExtra, 15418239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng MachineBasicBlock &FMBB, 15428239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng unsigned FCycles, unsigned FExtra, 1543f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak const BranchProbability &Probability) const { 15448239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng if (!TCycles || !FCycles) 1545b20b85168c0e9819e6545f08281e9b83c82108f0Owen Anderson return false; 15462bbb76909126db5bed6bde84b16d94ab5de4d372Michael J. Spencer 1547b20b85168c0e9819e6545f08281e9b83c82108f0Owen Anderson // Attempt to estimate the relative costs of predication versus branching. 1548f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak unsigned TUnpredCost = Probability.getNumerator() * TCycles; 1549f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak TUnpredCost /= Probability.getDenominator(); 1550e23dc9c0ef50b0a1934c04c1786f3a0478d62f41Andrew Trick 1551f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak uint32_t Comp = Probability.getDenominator() - Probability.getNumerator(); 1552f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak unsigned FUnpredCost = Comp * FCycles; 1553f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak FUnpredCost /= Probability.getDenominator(); 1554f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak 1555f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak unsigned UnpredCost = TUnpredCost + FUnpredCost; 1556f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak UnpredCost += 1; // The branch itself 1557f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak UnpredCost += Subtarget.getMispredictionPenalty() / 10; 1558f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak 1559f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak return (TCycles + FCycles + TExtra + FExtra) <= UnpredCost; 156013151432edace19ee867a93b5c14573df4f75d24Evan Cheng} 156113151432edace19ee867a93b5c14573df4f75d24Evan Cheng 1562eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilsonbool 1563eb1641d54a7eda7717304bc4d55d059208d8ebedBob WilsonARMBaseInstrInfo::isProfitableToUnpredicate(MachineBasicBlock &TMBB, 1564eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson MachineBasicBlock &FMBB) const { 1565eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // Reduce false anti-dependencies to let Swift's out-of-order execution 1566eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // engine do its thing. 1567eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return Subtarget.isSwift(); 1568eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson} 1569eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 15708fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng/// getInstrPredicate - If instruction is predicated, returns its predicate 15718fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng/// condition, otherwise returns AL. It also returns the condition code 15728fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng/// register by reference. 15735adb66a646e2ec32265263739f5b01c3f50c176aEvan ChengARMCC::CondCodes 15745adb66a646e2ec32265263739f5b01c3f50c176aEvan Chengllvm::getInstrPredicate(const MachineInstr *MI, unsigned &PredReg) { 15758fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng int PIdx = MI->findFirstPredOperandIdx(); 15768fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng if (PIdx == -1) { 15778fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng PredReg = 0; 15788fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng return ARMCC::AL; 15798fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng } 15808fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng 15818fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng PredReg = MI->getOperand(PIdx+1).getReg(); 15828fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm(); 15838fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng} 15848fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng 15858fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng 15866495f63945e8dbde81f03a1dc2ab421993b9a495Evan Chengint llvm::getMatchingCondBranchOpcode(int Opc) { 15875ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng if (Opc == ARM::B) 15885ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng return ARM::Bcc; 15894d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie if (Opc == ARM::tB) 15905ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng return ARM::tBcc; 15914d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie if (Opc == ARM::t2B) 15924d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie return ARM::t2Bcc; 15935ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng 15945ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng llvm_unreachable("Unknown unconditional branch opcode!"); 15955ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng} 15965ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng 1597c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen/// commuteInstruction - Handle commutable instructions. 1598c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund OlesenMachineInstr * 1599c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund OlesenARMBaseInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const { 1600c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen switch (MI->getOpcode()) { 1601c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen case ARM::MOVCCr: 1602c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen case ARM::t2MOVCCr: { 1603c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen // MOVCC can be commuted by inverting the condition. 1604c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen unsigned PredReg = 0; 1605c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen ARMCC::CondCodes CC = getInstrPredicate(MI, PredReg); 1606c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen // MOVCC AL can't be inverted. Shouldn't happen. 1607c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen if (CC == ARMCC::AL || PredReg != ARM::CPSR) 1608c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen return NULL; 1609a9fa4fd9736f7d1066223f32fa54efbe86c0fcebJakob Stoklund Olesen MI = TargetInstrInfo::commuteInstruction(MI, NewMI); 1610c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen if (!MI) 1611c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen return NULL; 1612c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen // After swapping the MOVCC operands, also invert the condition. 1613c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen MI->getOperand(MI->findFirstPredOperandIdx()) 1614c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen .setImm(ARMCC::getOppositeCondition(CC)); 1615c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen return MI; 1616c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen } 1617c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen } 1618a9fa4fd9736f7d1066223f32fa54efbe86c0fcebJakob Stoklund Olesen return TargetInstrInfo::commuteInstruction(MI, NewMI); 1619c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen} 16206495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng 16212860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen/// Identify instructions that can be folded into a MOVCC instruction, and 1622098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen/// return the defining instruction. 1623098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesenstatic MachineInstr *canFoldIntoMOVCC(unsigned Reg, 1624098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen const MachineRegisterInfo &MRI, 1625098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen const TargetInstrInfo *TII) { 16262860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen if (!TargetRegisterInfo::isVirtualRegister(Reg)) 16272860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen return 0; 16282860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen if (!MRI.hasOneNonDBGUse(Reg)) 16292860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen return 0; 1630098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen MachineInstr *MI = MRI.getVRegDef(Reg); 16312860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen if (!MI) 16322860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen return 0; 1633098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen // MI is folded into the MOVCC by predicating it. 1634098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen if (!MI->isPredicable()) 1635098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen return 0; 16362860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen // Check if MI has any non-dead defs or physreg uses. This also detects 16372860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen // predicated instructions which will be reading CPSR. 16382860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) { 16392860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen const MachineOperand &MO = MI->getOperand(i); 1640a7fb3f68047556a7355e1f1080fb3d1ca9eb7078Jakob Stoklund Olesen // Reject frame index operands, PEI can't handle the predicated pseudos. 1641a7fb3f68047556a7355e1f1080fb3d1ca9eb7078Jakob Stoklund Olesen if (MO.isFI() || MO.isCPI() || MO.isJTI()) 1642a7fb3f68047556a7355e1f1080fb3d1ca9eb7078Jakob Stoklund Olesen return 0; 16432860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen if (!MO.isReg()) 16442860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen continue; 1645098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen // MI can't have any tied operands, that would conflict with predication. 1646098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen if (MO.isTied()) 1647098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen return 0; 16482860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen if (TargetRegisterInfo::isPhysicalRegister(MO.getReg())) 16492860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen return 0; 16502860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen if (MO.isDef() && !MO.isDead()) 16512860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen return 0; 16522860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen } 1653098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen bool DontMoveAcrossStores = true; 1654098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen if (!MI->isSafeToMove(TII, /* AliasAnalysis = */ 0, DontMoveAcrossStores)) 1655098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen return 0; 1656098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen return MI; 16572860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen} 16582860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen 1659053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesenbool ARMBaseInstrInfo::analyzeSelect(const MachineInstr *MI, 1660053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen SmallVectorImpl<MachineOperand> &Cond, 1661053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen unsigned &TrueOp, unsigned &FalseOp, 1662053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen bool &Optimizable) const { 1663053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen assert((MI->getOpcode() == ARM::MOVCCr || MI->getOpcode() == ARM::t2MOVCCr) && 1664053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen "Unknown select instruction"); 1665053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen // MOVCC operands: 1666053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen // 0: Def. 1667053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen // 1: True use. 1668053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen // 2: False use. 1669053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen // 3: Condition code. 1670053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen // 4: CPSR use. 1671053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen TrueOp = 1; 1672053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen FalseOp = 2; 1673053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen Cond.push_back(MI->getOperand(3)); 1674053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen Cond.push_back(MI->getOperand(4)); 1675053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen // We can always fold a def. 1676053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen Optimizable = true; 1677053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen return false; 1678053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen} 1679053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen 1680053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund OlesenMachineInstr *ARMBaseInstrInfo::optimizeSelect(MachineInstr *MI, 1681053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen bool PreferFalse) const { 1682053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen assert((MI->getOpcode() == ARM::MOVCCr || MI->getOpcode() == ARM::t2MOVCCr) && 1683053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen "Unknown select instruction"); 1684053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo(); 1685098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen MachineInstr *DefMI = canFoldIntoMOVCC(MI->getOperand(2).getReg(), MRI, this); 1686098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen bool Invert = !DefMI; 1687098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen if (!DefMI) 1688098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen DefMI = canFoldIntoMOVCC(MI->getOperand(1).getReg(), MRI, this); 1689098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen if (!DefMI) 1690053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen return 0; 1691053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen 1692053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen // Create a new predicated version of DefMI. 1693053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen // Rfalse is the first use. 1694053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen MachineInstrBuilder NewMI = BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), 1695098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen DefMI->getDesc(), 1696098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen MI->getOperand(0).getReg()); 1697053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen 1698053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen // Copy all the DefMI operands, excluding its (null) predicate. 1699053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen const MCInstrDesc &DefDesc = DefMI->getDesc(); 1700053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen for (unsigned i = 1, e = DefDesc.getNumOperands(); 1701053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen i != e && !DefDesc.OpInfo[i].isPredicate(); ++i) 1702053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen NewMI.addOperand(DefMI->getOperand(i)); 1703053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen 1704053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen unsigned CondCode = MI->getOperand(3).getImm(); 1705053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen if (Invert) 1706053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen NewMI.addImm(ARMCC::getOppositeCondition(ARMCC::CondCodes(CondCode))); 1707053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen else 1708053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen NewMI.addImm(CondCode); 1709053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen NewMI.addOperand(MI->getOperand(4)); 1710053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen 1711053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen // DefMI is not the -S version that sets CPSR, so add an optional %noreg. 1712053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen if (NewMI->hasOptionalDef()) 1713053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen AddDefaultCC(NewMI); 1714053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen 1715098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen // The output register value when the predicate is false is an implicit 1716098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen // register operand tied to the first def. 1717098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen // The tie makes the register allocator ensure the FalseReg is allocated the 1718098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen // same register as operand 0. 1719098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen MachineOperand FalseReg = MI->getOperand(Invert ? 2 : 1); 1720098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen FalseReg.setImplicit(); 1721b9efafe54d61e85ca5209c4043aa814f89785195Jakob Stoklund Olesen NewMI.addOperand(FalseReg); 1722098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen NewMI->tieOperands(0, NewMI->getNumOperands() - 1); 1723098c6a547fe540b3bbace4c3d4713f400c67b8a9Jakob Stoklund Olesen 1724053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen // The caller will erase MI, but not DefMI. 1725053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen DefMI->eraseFromParent(); 1726053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen return NewMI; 1727053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen} 1728053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen 17293be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick/// Map pseudo instructions that imply an 'S' bit onto real opcodes. Whether the 17303be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick/// instruction is encoded with an 'S' bit is determined by the optional CPSR 17313be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick/// def operand. 17323be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick/// 17333be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick/// This will go away once we can teach tblgen how to set the optional CPSR def 17343be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick/// operand itself. 17353be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trickstruct AddSubFlagsOpcodePair { 1736cd2859eef83708c00330c94f6842499b48d5ed02Craig Topper uint16_t PseudoOpc; 1737cd2859eef83708c00330c94f6842499b48d5ed02Craig Topper uint16_t MachineOpc; 17383be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick}; 17393be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick 1740cd2859eef83708c00330c94f6842499b48d5ed02Craig Topperstatic const AddSubFlagsOpcodePair AddSubFlagsOpcodeMap[] = { 17413be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick {ARM::ADDSri, ARM::ADDri}, 17423be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick {ARM::ADDSrr, ARM::ADDrr}, 17433be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick {ARM::ADDSrsi, ARM::ADDrsi}, 17443be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick {ARM::ADDSrsr, ARM::ADDrsr}, 17453be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick 17463be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick {ARM::SUBSri, ARM::SUBri}, 17473be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick {ARM::SUBSrr, ARM::SUBrr}, 17483be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick {ARM::SUBSrsi, ARM::SUBrsi}, 17493be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick {ARM::SUBSrsr, ARM::SUBrsr}, 17503be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick 17513be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick {ARM::RSBSri, ARM::RSBri}, 17523be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick {ARM::RSBSrsi, ARM::RSBrsi}, 17533be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick {ARM::RSBSrsr, ARM::RSBrsr}, 17543be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick 17553be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick {ARM::t2ADDSri, ARM::t2ADDri}, 17563be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick {ARM::t2ADDSrr, ARM::t2ADDrr}, 17573be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick {ARM::t2ADDSrs, ARM::t2ADDrs}, 17583be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick 17593be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick {ARM::t2SUBSri, ARM::t2SUBri}, 17603be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick {ARM::t2SUBSrr, ARM::t2SUBrr}, 17613be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick {ARM::t2SUBSrs, ARM::t2SUBrs}, 17623be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick 17633be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick {ARM::t2RSBSri, ARM::t2RSBri}, 17643be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick {ARM::t2RSBSrs, ARM::t2RSBrs}, 17653be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick}; 17663be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick 17673be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trickunsigned llvm::convertAddSubFlagsOpcode(unsigned OldOpc) { 1768cd2859eef83708c00330c94f6842499b48d5ed02Craig Topper for (unsigned i = 0, e = array_lengthof(AddSubFlagsOpcodeMap); i != e; ++i) 1769cd2859eef83708c00330c94f6842499b48d5ed02Craig Topper if (OldOpc == AddSubFlagsOpcodeMap[i].PseudoOpc) 1770cd2859eef83708c00330c94f6842499b48d5ed02Craig Topper return AddSubFlagsOpcodeMap[i].MachineOpc; 17713be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick return 0; 17723be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick} 17733be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick 17746495f63945e8dbde81f03a1dc2ab421993b9a495Evan Chengvoid llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB, 17756495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng MachineBasicBlock::iterator &MBBI, DebugLoc dl, 17766495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng unsigned DestReg, unsigned BaseReg, int NumBytes, 17776495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng ARMCC::CondCodes Pred, unsigned PredReg, 177857caad7a33ff145b71545f10dcfbbf2fd0f595d3Anton Korobeynikov const ARMBaseInstrInfo &TII, unsigned MIFlags) { 17796495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng bool isSub = NumBytes < 0; 17806495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng if (isSub) NumBytes = -NumBytes; 17816495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng 17826495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng while (NumBytes) { 17836495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes); 17846495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt); 17856495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng assert(ThisVal && "Didn't extract field correctly"); 17866495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng 17876495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng // We will handle these bits from offset, clear them. 17886495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng NumBytes &= ~ThisVal; 17896495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng 17906495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?"); 17916495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng 17926495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng // Build the new ADD / SUB. 17936495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri; 17946495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg) 17956495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng .addReg(BaseReg, RegState::Kill).addImm(ThisVal) 179657caad7a33ff145b71545f10dcfbbf2fd0f595d3Anton Korobeynikov .addImm((unsigned)Pred).addReg(PredReg).addReg(0) 179757caad7a33ff145b71545f10dcfbbf2fd0f595d3Anton Korobeynikov .setMIFlags(MIFlags); 17986495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng BaseReg = DestReg; 17996495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng } 18006495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng} 18016495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng 1802cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Chengbool llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx, 1803cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng unsigned FrameReg, int &Offset, 1804cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng const ARMBaseInstrInfo &TII) { 18056495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng unsigned Opcode = MI.getOpcode(); 1806e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng const MCInstrDesc &Desc = MI.getDesc(); 18076495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask); 18086495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng bool isSub = false; 1809764ab52dd80310a205c9888bf166d09dab858f90Jim Grosbach 18106495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng // Memory operands in inline assembly always use AddrMode2. 18116495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng if (Opcode == ARM::INLINEASM) 18126495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng AddrMode = ARMII::AddrMode2; 1813764ab52dd80310a205c9888bf166d09dab858f90Jim Grosbach 18146495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng if (Opcode == ARM::ADDri) { 18156495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng Offset += MI.getOperand(FrameRegIdx+1).getImm(); 18166495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng if (Offset == 0) { 18176495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng // Turn it into a move. 18186495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng MI.setDesc(TII.get(ARM::MOVr)); 18196495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); 18206495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng MI.RemoveOperand(FrameRegIdx+1); 1821cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng Offset = 0; 1822cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng return true; 18236495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng } else if (Offset < 0) { 18246495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng Offset = -Offset; 18256495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng isSub = true; 18266495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng MI.setDesc(TII.get(ARM::SUBri)); 18276495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng } 18286495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng 18296495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng // Common case: small offset, fits into instruction. 18306495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng if (ARM_AM::getSOImmVal(Offset) != -1) { 18316495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng // Replace the FrameIndex with sp / fp 18326495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); 18336495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset); 1834cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng Offset = 0; 1835cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng return true; 18366495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng } 18376495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng 18386495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng // Otherwise, pull as much of the immedidate into this ADDri/SUBri 18396495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng // as possible. 18406495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset); 18416495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt); 18426495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng 18436495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng // We will handle these bits from offset, clear them. 18446495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng Offset &= ~ThisImmVal; 18456495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng 18466495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng // Get the properly encoded SOImmVal field. 18476495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 && 18486495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng "Bit extraction didn't work?"); 18496495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal); 18506495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng } else { 18516495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng unsigned ImmIdx = 0; 18526495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng int InstrOffs = 0; 18536495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng unsigned NumBits = 0; 18546495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng unsigned Scale = 1; 18556495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng switch (AddrMode) { 18563e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach case ARMII::AddrMode_i12: { 18573e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach ImmIdx = FrameRegIdx + 1; 18583e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach InstrOffs = MI.getOperand(ImmIdx).getImm(); 18593e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach NumBits = 12; 18603e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach break; 18613e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach } 18626495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng case ARMII::AddrMode2: { 18636495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng ImmIdx = FrameRegIdx+2; 18646495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm()); 18656495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub) 18666495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng InstrOffs *= -1; 18676495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng NumBits = 12; 18686495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng break; 18696495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng } 18706495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng case ARMII::AddrMode3: { 18716495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng ImmIdx = FrameRegIdx+2; 18726495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm()); 18736495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub) 18746495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng InstrOffs *= -1; 18756495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng NumBits = 8; 18766495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng break; 18776495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng } 1878baf31088f1472f48ea5ae81f0b93636cc44ca444Anton Korobeynikov case ARMII::AddrMode4: 1879a44321776ecd96fa0344335d3027758be3386e45Jim Grosbach case ARMII::AddrMode6: 1880cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng // Can't fold any offset even if it's zero. 1881cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng return false; 18826495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng case ARMII::AddrMode5: { 18836495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng ImmIdx = FrameRegIdx+1; 18846495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm()); 18856495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub) 18866495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng InstrOffs *= -1; 18876495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng NumBits = 8; 18886495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng Scale = 4; 18896495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng break; 18906495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng } 18916495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng default: 18926495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng llvm_unreachable("Unsupported addressing mode!"); 18936495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng } 18946495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng 18956495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng Offset += InstrOffs * Scale; 18966495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!"); 18976495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng if (Offset < 0) { 18986495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng Offset = -Offset; 18996495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng isSub = true; 19006495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng } 19016495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng 19026495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng // Attempt to fold address comp. if opcode has offset bits 19036495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng if (NumBits > 0) { 19046495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng // Common case: small offset, fits into instruction. 19056495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng MachineOperand &ImmOp = MI.getOperand(ImmIdx); 19066495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng int ImmedOffset = Offset / Scale; 19076495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng unsigned Mask = (1 << NumBits) - 1; 19086495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng if ((unsigned)Offset <= Mask * Scale) { 19096495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng // Replace the FrameIndex with sp 19106495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); 191177aee8e22c36257716c2df2f275724765704f20cJim Grosbach // FIXME: When addrmode2 goes away, this will simplify (like the 191277aee8e22c36257716c2df2f275724765704f20cJim Grosbach // T2 version), as the LDR.i12 versions don't need the encoding 191377aee8e22c36257716c2df2f275724765704f20cJim Grosbach // tricks for the offset value. 191477aee8e22c36257716c2df2f275724765704f20cJim Grosbach if (isSub) { 191577aee8e22c36257716c2df2f275724765704f20cJim Grosbach if (AddrMode == ARMII::AddrMode_i12) 191677aee8e22c36257716c2df2f275724765704f20cJim Grosbach ImmedOffset = -ImmedOffset; 191777aee8e22c36257716c2df2f275724765704f20cJim Grosbach else 191877aee8e22c36257716c2df2f275724765704f20cJim Grosbach ImmedOffset |= 1 << NumBits; 191977aee8e22c36257716c2df2f275724765704f20cJim Grosbach } 19206495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng ImmOp.ChangeToImmediate(ImmedOffset); 1921cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng Offset = 0; 1922cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng return true; 19236495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng } 1924764ab52dd80310a205c9888bf166d09dab858f90Jim Grosbach 19256495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng // Otherwise, it didn't fit. Pull in what we can to simplify the immed. 19266495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng ImmedOffset = ImmedOffset & Mask; 1927063efbf569e46776093ddf50099c98fdbb362167Jim Grosbach if (isSub) { 1928063efbf569e46776093ddf50099c98fdbb362167Jim Grosbach if (AddrMode == ARMII::AddrMode_i12) 1929063efbf569e46776093ddf50099c98fdbb362167Jim Grosbach ImmedOffset = -ImmedOffset; 1930063efbf569e46776093ddf50099c98fdbb362167Jim Grosbach else 1931063efbf569e46776093ddf50099c98fdbb362167Jim Grosbach ImmedOffset |= 1 << NumBits; 1932063efbf569e46776093ddf50099c98fdbb362167Jim Grosbach } 19336495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng ImmOp.ChangeToImmediate(ImmedOffset); 19346495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng Offset &= ~(Mask*Scale); 19356495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng } 19366495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng } 19376495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng 1938cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng Offset = (isSub) ? -Offset : Offset; 1939cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng return Offset == 0; 19406495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng} 1941e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling 1942de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// analyzeCompare - For a comparison instruction, return the source registers 1943de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// in SrcReg and SrcReg2 if having two register operands, and the value it 1944de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// compares against in CmpValue. Return true if the comparison instruction 1945de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// can be analyzed. 1946e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendlingbool ARMBaseInstrInfo:: 1947de7266c611b37ec050efb53b73166081a98cea13Manman RenanalyzeCompare(const MachineInstr *MI, unsigned &SrcReg, unsigned &SrcReg2, 1948de7266c611b37ec050efb53b73166081a98cea13Manman Ren int &CmpMask, int &CmpValue) const { 1949e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling switch (MI->getOpcode()) { 1950e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling default: break; 195138ae997e63e3e1bb2c8679e01ea74cf8fd0be893Bill Wendling case ARM::CMPri: 1952e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling case ARM::t2CMPri: 1953e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling SrcReg = MI->getOperand(0).getReg(); 1954de7266c611b37ec050efb53b73166081a98cea13Manman Ren SrcReg2 = 0; 195504ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif CmpMask = ~0; 1956e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling CmpValue = MI->getOperand(1).getImm(); 1957e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling return true; 1958247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren case ARM::CMPrr: 1959247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren case ARM::t2CMPrr: 1960247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren SrcReg = MI->getOperand(0).getReg(); 1961de7266c611b37ec050efb53b73166081a98cea13Manman Ren SrcReg2 = MI->getOperand(1).getReg(); 1962247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren CmpMask = ~0; 1963247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren CmpValue = 0; 1964247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren return true; 196504ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif case ARM::TSTri: 196604ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif case ARM::t2TSTri: 196704ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif SrcReg = MI->getOperand(0).getReg(); 1968de7266c611b37ec050efb53b73166081a98cea13Manman Ren SrcReg2 = 0; 196904ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif CmpMask = MI->getOperand(1).getImm(); 197004ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif CmpValue = 0; 197104ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif return true; 197204ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif } 197304ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif 197404ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif return false; 197504ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif} 197604ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif 197705642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif/// isSuitableForMask - Identify a suitable 'and' instruction that 197805642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif/// operates on the given source register and applies the same mask 197905642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif/// as a 'tst' instruction. Provide a limited look-through for copies. 198005642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif/// When successful, MI will hold the found instruction. 198105642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greifstatic bool isSuitableForMask(MachineInstr *&MI, unsigned SrcReg, 19828ff9bb189ce188452e6cae6ed65cb2745814126cGabor Greif int CmpMask, bool CommonUse) { 198305642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif switch (MI->getOpcode()) { 198404ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif case ARM::ANDri: 198504ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif case ARM::t2ANDri: 198605642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif if (CmpMask != MI->getOperand(2).getImm()) 19878ff9bb189ce188452e6cae6ed65cb2745814126cGabor Greif return false; 198805642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif if (SrcReg == MI->getOperand(CommonUse ? 1 : 0).getReg()) 198904ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif return true; 199004ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif break; 199105642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif case ARM::COPY: { 199205642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif // Walk down one instruction which is potentially an 'and'. 199305642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif const MachineInstr &Copy = *MI; 1994f000a7a212590bfd45e23c05bff5e1b683d25dd6Michael J. Spencer MachineBasicBlock::iterator AND( 1995f000a7a212590bfd45e23c05bff5e1b683d25dd6Michael J. Spencer llvm::next(MachineBasicBlock::iterator(MI))); 199605642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif if (AND == MI->getParent()->end()) return false; 199705642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif MI = AND; 199805642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif return isSuitableForMask(MI, Copy.getOperand(0).getReg(), 199905642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif CmpMask, true); 200005642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif } 2001e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling } 2002e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling 2003e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling return false; 2004e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling} 2005e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling 200676c6ccbd4cee0637c961e32435177ab89e931fedManman Ren/// getSwappedCondition - assume the flags are set by MI(a,b), return 200776c6ccbd4cee0637c961e32435177ab89e931fedManman Ren/// the condition code if we modify the instructions such that flags are 200876c6ccbd4cee0637c961e32435177ab89e931fedManman Ren/// set by MI(b,a). 200976c6ccbd4cee0637c961e32435177ab89e931fedManman Reninline static ARMCC::CondCodes getSwappedCondition(ARMCC::CondCodes CC) { 201076c6ccbd4cee0637c961e32435177ab89e931fedManman Ren switch (CC) { 201176c6ccbd4cee0637c961e32435177ab89e931fedManman Ren default: return ARMCC::AL; 201276c6ccbd4cee0637c961e32435177ab89e931fedManman Ren case ARMCC::EQ: return ARMCC::EQ; 201376c6ccbd4cee0637c961e32435177ab89e931fedManman Ren case ARMCC::NE: return ARMCC::NE; 201476c6ccbd4cee0637c961e32435177ab89e931fedManman Ren case ARMCC::HS: return ARMCC::LS; 201576c6ccbd4cee0637c961e32435177ab89e931fedManman Ren case ARMCC::LO: return ARMCC::HI; 201676c6ccbd4cee0637c961e32435177ab89e931fedManman Ren case ARMCC::HI: return ARMCC::LO; 201776c6ccbd4cee0637c961e32435177ab89e931fedManman Ren case ARMCC::LS: return ARMCC::HS; 201876c6ccbd4cee0637c961e32435177ab89e931fedManman Ren case ARMCC::GE: return ARMCC::LE; 201976c6ccbd4cee0637c961e32435177ab89e931fedManman Ren case ARMCC::LT: return ARMCC::GT; 202076c6ccbd4cee0637c961e32435177ab89e931fedManman Ren case ARMCC::GT: return ARMCC::LT; 202176c6ccbd4cee0637c961e32435177ab89e931fedManman Ren case ARMCC::LE: return ARMCC::GE; 202276c6ccbd4cee0637c961e32435177ab89e931fedManman Ren } 202376c6ccbd4cee0637c961e32435177ab89e931fedManman Ren} 202476c6ccbd4cee0637c961e32435177ab89e931fedManman Ren 202576c6ccbd4cee0637c961e32435177ab89e931fedManman Ren/// isRedundantFlagInstr - check whether the first instruction, whose only 202676c6ccbd4cee0637c961e32435177ab89e931fedManman Ren/// purpose is to update flags, can be made redundant. 202776c6ccbd4cee0637c961e32435177ab89e931fedManman Ren/// CMPrr can be made redundant by SUBrr if the operands are the same. 202876c6ccbd4cee0637c961e32435177ab89e931fedManman Ren/// CMPri can be made redundant by SUBri if the operands are the same. 202976c6ccbd4cee0637c961e32435177ab89e931fedManman Ren/// This function can be extended later on. 203076c6ccbd4cee0637c961e32435177ab89e931fedManman Reninline static bool isRedundantFlagInstr(MachineInstr *CmpI, unsigned SrcReg, 203176c6ccbd4cee0637c961e32435177ab89e931fedManman Ren unsigned SrcReg2, int ImmValue, 203276c6ccbd4cee0637c961e32435177ab89e931fedManman Ren MachineInstr *OI) { 203376c6ccbd4cee0637c961e32435177ab89e931fedManman Ren if ((CmpI->getOpcode() == ARM::CMPrr || 203476c6ccbd4cee0637c961e32435177ab89e931fedManman Ren CmpI->getOpcode() == ARM::t2CMPrr) && 203576c6ccbd4cee0637c961e32435177ab89e931fedManman Ren (OI->getOpcode() == ARM::SUBrr || 203676c6ccbd4cee0637c961e32435177ab89e931fedManman Ren OI->getOpcode() == ARM::t2SUBrr) && 203776c6ccbd4cee0637c961e32435177ab89e931fedManman Ren ((OI->getOperand(1).getReg() == SrcReg && 203876c6ccbd4cee0637c961e32435177ab89e931fedManman Ren OI->getOperand(2).getReg() == SrcReg2) || 203976c6ccbd4cee0637c961e32435177ab89e931fedManman Ren (OI->getOperand(1).getReg() == SrcReg2 && 204076c6ccbd4cee0637c961e32435177ab89e931fedManman Ren OI->getOperand(2).getReg() == SrcReg))) 204176c6ccbd4cee0637c961e32435177ab89e931fedManman Ren return true; 204276c6ccbd4cee0637c961e32435177ab89e931fedManman Ren 204376c6ccbd4cee0637c961e32435177ab89e931fedManman Ren if ((CmpI->getOpcode() == ARM::CMPri || 204476c6ccbd4cee0637c961e32435177ab89e931fedManman Ren CmpI->getOpcode() == ARM::t2CMPri) && 204576c6ccbd4cee0637c961e32435177ab89e931fedManman Ren (OI->getOpcode() == ARM::SUBri || 204676c6ccbd4cee0637c961e32435177ab89e931fedManman Ren OI->getOpcode() == ARM::t2SUBri) && 204776c6ccbd4cee0637c961e32435177ab89e931fedManman Ren OI->getOperand(1).getReg() == SrcReg && 204876c6ccbd4cee0637c961e32435177ab89e931fedManman Ren OI->getOperand(2).getImm() == ImmValue) 204976c6ccbd4cee0637c961e32435177ab89e931fedManman Ren return true; 205076c6ccbd4cee0637c961e32435177ab89e931fedManman Ren return false; 205176c6ccbd4cee0637c961e32435177ab89e931fedManman Ren} 205276c6ccbd4cee0637c961e32435177ab89e931fedManman Ren 2053de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// optimizeCompareInstr - Convert the instruction supplying the argument to the 2054de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// comparison into one that sets the zero bit in the flags register; 2055de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// Remove a redundant Compare instruction if an earlier instruction can set the 2056de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// flags in the same way as Compare. 2057de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// E.g. SUBrr(r1,r2) and CMPrr(r1,r2). We also handle the case where two 2058de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// operands are swapped: SUBrr(r1,r2) and CMPrr(r2,r1), by updating the 2059de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// condition code of instructions which use the flags. 2060e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendlingbool ARMBaseInstrInfo:: 2061de7266c611b37ec050efb53b73166081a98cea13Manman RenoptimizeCompareInstr(MachineInstr *CmpInstr, unsigned SrcReg, unsigned SrcReg2, 2062de7266c611b37ec050efb53b73166081a98cea13Manman Ren int CmpMask, int CmpValue, 2063de7266c611b37ec050efb53b73166081a98cea13Manman Ren const MachineRegisterInfo *MRI) const { 206476c6ccbd4cee0637c961e32435177ab89e931fedManman Ren // Get the unique definition of SrcReg. 206576c6ccbd4cee0637c961e32435177ab89e931fedManman Ren MachineInstr *MI = MRI->getUniqueVRegDef(SrcReg); 206676c6ccbd4cee0637c961e32435177ab89e931fedManman Ren if (!MI) return false; 206792ad57f066e9f256e4e3d72febf152e68caa80c7Bill Wendling 206804ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif // Masked compares sometimes use the same register as the corresponding 'and'. 206904ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif if (CmpMask != ~0) { 2070519daf5d2dd80614ac4e529b199e6f3e595bfc80Jakob Stoklund Olesen if (!isSuitableForMask(MI, SrcReg, CmpMask, false) || isPredicated(MI)) { 207104ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif MI = 0; 2072b41ee96d76ccf1eec2fd898def4cfd7c16868708Bill Wendling for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(SrcReg), 2073b41ee96d76ccf1eec2fd898def4cfd7c16868708Bill Wendling UE = MRI->use_end(); UI != UE; ++UI) { 207404ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif if (UI->getParent() != CmpInstr->getParent()) continue; 207505642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif MachineInstr *PotentialAND = &*UI; 2076519daf5d2dd80614ac4e529b199e6f3e595bfc80Jakob Stoklund Olesen if (!isSuitableForMask(PotentialAND, SrcReg, CmpMask, true) || 2077519daf5d2dd80614ac4e529b199e6f3e595bfc80Jakob Stoklund Olesen isPredicated(PotentialAND)) 207804ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif continue; 207905642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif MI = PotentialAND; 208004ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif break; 208104ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif } 208204ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif if (!MI) return false; 208304ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif } 208404ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif } 208504ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif 2086247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren // Get ready to iterate backward from CmpInstr. 2087247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren MachineBasicBlock::iterator I = CmpInstr, E = MI, 2088247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren B = CmpInstr->getParent()->begin(); 20890aa38b9381a5be42abd4f5ca5baa8c2930d148d3Bill Wendling 20900aa38b9381a5be42abd4f5ca5baa8c2930d148d3Bill Wendling // Early exit if CmpInstr is at the beginning of the BB. 20910aa38b9381a5be42abd4f5ca5baa8c2930d148d3Bill Wendling if (I == B) return false; 20920aa38b9381a5be42abd4f5ca5baa8c2930d148d3Bill Wendling 2093247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren // There are two possible candidates which can be changed to set CPSR: 2094247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren // One is MI, the other is a SUB instruction. 2095247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren // For CMPrr(r1,r2), we are looking for SUB(r1,r2) or SUB(r2,r1). 2096247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren // For CMPri(r1, CmpValue), we are looking for SUBri(r1, CmpValue). 2097247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren MachineInstr *Sub = NULL; 2098de7266c611b37ec050efb53b73166081a98cea13Manman Ren if (SrcReg2 != 0) 2099247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren // MI is not a candidate for CMPrr. 2100247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren MI = NULL; 2101de7266c611b37ec050efb53b73166081a98cea13Manman Ren else if (MI->getParent() != CmpInstr->getParent() || CmpValue != 0) { 2102247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren // Conservatively refuse to convert an instruction which isn't in the same 2103247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren // BB as the comparison. 2104247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren // For CMPri, we need to check Sub, thus we can't return here. 21054949e98cccb98abb0ba3f67c22be757d446ab108Manman Ren if (CmpInstr->getOpcode() == ARM::CMPri || 2106247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren CmpInstr->getOpcode() == ARM::t2CMPri) 2107247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren MI = NULL; 2108247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren else 2109247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren return false; 2110247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren } 2111247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren 2112247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren // Check that CPSR isn't set between the comparison instruction and the one we 2113247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren // want to change. At the same time, search for Sub. 211476c6ccbd4cee0637c961e32435177ab89e931fedManman Ren const TargetRegisterInfo *TRI = &getRegisterInfo(); 2115e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling --I; 2116e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling for (; I != E; --I) { 2117e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling const MachineInstr &Instr = *I; 2118e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling 211976c6ccbd4cee0637c961e32435177ab89e931fedManman Ren if (Instr.modifiesRegister(ARM::CPSR, TRI) || 212076c6ccbd4cee0637c961e32435177ab89e931fedManman Ren Instr.readsRegister(ARM::CPSR, TRI)) 212140a5eb18b031fa1a5e9697e21e251e613d441cc5Bill Wendling // This instruction modifies or uses CPSR after the one we want to 212240a5eb18b031fa1a5e9697e21e251e613d441cc5Bill Wendling // change. We can't do this transformation. 212376c6ccbd4cee0637c961e32435177ab89e931fedManman Ren return false; 2124247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren 212576c6ccbd4cee0637c961e32435177ab89e931fedManman Ren // Check whether CmpInstr can be made redundant by the current instruction. 212676c6ccbd4cee0637c961e32435177ab89e931fedManman Ren if (isRedundantFlagInstr(CmpInstr, SrcReg, SrcReg2, CmpValue, &*I)) { 2127247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren Sub = &*I; 2128247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren break; 2129247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren } 2130247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren 2131691e64a54ce899409abe7c131d15ed75e3c1fef5Evan Cheng if (I == B) 2132691e64a54ce899409abe7c131d15ed75e3c1fef5Evan Cheng // The 'and' is below the comparison instruction. 2133691e64a54ce899409abe7c131d15ed75e3c1fef5Evan Cheng return false; 2134e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling } 2135e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling 2136247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren // Return false if no candidates exist. 2137247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren if (!MI && !Sub) 2138247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren return false; 2139247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren 2140247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren // The single candidate is called MI. 2141247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren if (!MI) MI = Sub; 2142247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren 2143519daf5d2dd80614ac4e529b199e6f3e595bfc80Jakob Stoklund Olesen // We can't use a predicated instruction - it doesn't always write the flags. 2144519daf5d2dd80614ac4e529b199e6f3e595bfc80Jakob Stoklund Olesen if (isPredicated(MI)) 2145519daf5d2dd80614ac4e529b199e6f3e595bfc80Jakob Stoklund Olesen return false; 2146519daf5d2dd80614ac4e529b199e6f3e595bfc80Jakob Stoklund Olesen 2147e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling switch (MI->getOpcode()) { 2148e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling default: break; 2149ca3f6a3925e9a6e91022aa211bdc1b6e3f2ff41fCameron Zwarich case ARM::RSBrr: 2150df298c9ea64eb335f63fc075d8ef6306682ffe75Owen Anderson case ARM::RSBri: 2151ca3f6a3925e9a6e91022aa211bdc1b6e3f2ff41fCameron Zwarich case ARM::RSCrr: 2152df298c9ea64eb335f63fc075d8ef6306682ffe75Owen Anderson case ARM::RSCri: 2153ca3f6a3925e9a6e91022aa211bdc1b6e3f2ff41fCameron Zwarich case ARM::ADDrr: 215438ae997e63e3e1bb2c8679e01ea74cf8fd0be893Bill Wendling case ARM::ADDri: 2155ca3f6a3925e9a6e91022aa211bdc1b6e3f2ff41fCameron Zwarich case ARM::ADCrr: 2156df298c9ea64eb335f63fc075d8ef6306682ffe75Owen Anderson case ARM::ADCri: 2157ca3f6a3925e9a6e91022aa211bdc1b6e3f2ff41fCameron Zwarich case ARM::SUBrr: 215838ae997e63e3e1bb2c8679e01ea74cf8fd0be893Bill Wendling case ARM::SUBri: 2159ca3f6a3925e9a6e91022aa211bdc1b6e3f2ff41fCameron Zwarich case ARM::SBCrr: 2160df298c9ea64eb335f63fc075d8ef6306682ffe75Owen Anderson case ARM::SBCri: 2161df298c9ea64eb335f63fc075d8ef6306682ffe75Owen Anderson case ARM::t2RSBri: 2162ca3f6a3925e9a6e91022aa211bdc1b6e3f2ff41fCameron Zwarich case ARM::t2ADDrr: 216338ae997e63e3e1bb2c8679e01ea74cf8fd0be893Bill Wendling case ARM::t2ADDri: 2164ca3f6a3925e9a6e91022aa211bdc1b6e3f2ff41fCameron Zwarich case ARM::t2ADCrr: 2165df298c9ea64eb335f63fc075d8ef6306682ffe75Owen Anderson case ARM::t2ADCri: 2166ca3f6a3925e9a6e91022aa211bdc1b6e3f2ff41fCameron Zwarich case ARM::t2SUBrr: 2167df298c9ea64eb335f63fc075d8ef6306682ffe75Owen Anderson case ARM::t2SUBri: 2168ca3f6a3925e9a6e91022aa211bdc1b6e3f2ff41fCameron Zwarich case ARM::t2SBCrr: 2169b485de5d8c3fe0c62c0b07f63f64bd10f6803c17Cameron Zwarich case ARM::t2SBCri: 2170b485de5d8c3fe0c62c0b07f63f64bd10f6803c17Cameron Zwarich case ARM::ANDrr: 2171b485de5d8c3fe0c62c0b07f63f64bd10f6803c17Cameron Zwarich case ARM::ANDri: 2172b485de5d8c3fe0c62c0b07f63f64bd10f6803c17Cameron Zwarich case ARM::t2ANDrr: 21730cb11ac32fc09c5db42fb801db242ac9fb51f6b1Cameron Zwarich case ARM::t2ANDri: 21740cb11ac32fc09c5db42fb801db242ac9fb51f6b1Cameron Zwarich case ARM::ORRrr: 21750cb11ac32fc09c5db42fb801db242ac9fb51f6b1Cameron Zwarich case ARM::ORRri: 21760cb11ac32fc09c5db42fb801db242ac9fb51f6b1Cameron Zwarich case ARM::t2ORRrr: 21770cb11ac32fc09c5db42fb801db242ac9fb51f6b1Cameron Zwarich case ARM::t2ORRri: 21780cb11ac32fc09c5db42fb801db242ac9fb51f6b1Cameron Zwarich case ARM::EORrr: 21790cb11ac32fc09c5db42fb801db242ac9fb51f6b1Cameron Zwarich case ARM::EORri: 21800cb11ac32fc09c5db42fb801db242ac9fb51f6b1Cameron Zwarich case ARM::t2EORrr: 21810cb11ac32fc09c5db42fb801db242ac9fb51f6b1Cameron Zwarich case ARM::t2EORri: { 2182247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren // Scan forward for the use of CPSR 2183247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren // When checking against MI: if it's a conditional code requires 218445ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren // checking of V bit, then this is not safe to do. 218545ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren // It is safe to remove CmpInstr if CPSR is redefined or killed. 218645ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren // If we are done with the basic block, we need to check whether CPSR is 218745ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren // live-out. 218876c6ccbd4cee0637c961e32435177ab89e931fedManman Ren SmallVector<std::pair<MachineOperand*, ARMCC::CondCodes>, 4> 218976c6ccbd4cee0637c961e32435177ab89e931fedManman Ren OperandsToUpdate; 21902c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng bool isSafe = false; 21912c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng I = CmpInstr; 2192247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren E = CmpInstr->getParent()->end(); 21932c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng while (!isSafe && ++I != E) { 21942c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng const MachineInstr &Instr = *I; 21952c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng for (unsigned IO = 0, EO = Instr.getNumOperands(); 21962c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng !isSafe && IO != EO; ++IO) { 21972c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng const MachineOperand &MO = Instr.getOperand(IO); 21982420b558de5d291d8503c1339004e5b5bf99a48aJakob Stoklund Olesen if (MO.isRegMask() && MO.clobbersPhysReg(ARM::CPSR)) { 21992420b558de5d291d8503c1339004e5b5bf99a48aJakob Stoklund Olesen isSafe = true; 22002420b558de5d291d8503c1339004e5b5bf99a48aJakob Stoklund Olesen break; 22012420b558de5d291d8503c1339004e5b5bf99a48aJakob Stoklund Olesen } 22022c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng if (!MO.isReg() || MO.getReg() != ARM::CPSR) 22032c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng continue; 22042c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng if (MO.isDef()) { 22052c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng isSafe = true; 22062c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng break; 22072c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng } 22082c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng // Condition code is after the operand before CPSR. 22092c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng ARMCC::CondCodes CC = (ARMCC::CondCodes)Instr.getOperand(IO-1).getImm(); 221076c6ccbd4cee0637c961e32435177ab89e931fedManman Ren if (Sub) { 221176c6ccbd4cee0637c961e32435177ab89e931fedManman Ren ARMCC::CondCodes NewCC = getSwappedCondition(CC); 221276c6ccbd4cee0637c961e32435177ab89e931fedManman Ren if (NewCC == ARMCC::AL) 2213247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren return false; 221476c6ccbd4cee0637c961e32435177ab89e931fedManman Ren // If we have SUB(r1, r2) and CMP(r2, r1), the condition code based 221576c6ccbd4cee0637c961e32435177ab89e931fedManman Ren // on CMP needs to be updated to be based on SUB. 221676c6ccbd4cee0637c961e32435177ab89e931fedManman Ren // Push the condition code operands to OperandsToUpdate. 221776c6ccbd4cee0637c961e32435177ab89e931fedManman Ren // If it is safe to remove CmpInstr, the condition code of these 221876c6ccbd4cee0637c961e32435177ab89e931fedManman Ren // operands will be modified. 221976c6ccbd4cee0637c961e32435177ab89e931fedManman Ren if (SrcReg2 != 0 && Sub->getOperand(1).getReg() == SrcReg2 && 222076c6ccbd4cee0637c961e32435177ab89e931fedManman Ren Sub->getOperand(2).getReg() == SrcReg) 222176c6ccbd4cee0637c961e32435177ab89e931fedManman Ren OperandsToUpdate.push_back(std::make_pair(&((*I).getOperand(IO-1)), 222276c6ccbd4cee0637c961e32435177ab89e931fedManman Ren NewCC)); 222376c6ccbd4cee0637c961e32435177ab89e931fedManman Ren } 2224247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren else 2225247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren switch (CC) { 2226247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren default: 22279af64303fa887a3d9b75e715787ba587c3f18139Manman Ren // CPSR can be used multiple times, we should continue. 2228247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren break; 2229247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren case ARMCC::VS: 2230247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren case ARMCC::VC: 2231247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren case ARMCC::GE: 2232247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren case ARMCC::LT: 2233247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren case ARMCC::GT: 2234247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren case ARMCC::LE: 2235247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren return false; 2236247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren } 22372c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng } 22382c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng } 22392c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng 224045ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren // If CPSR is not killed nor re-defined, we should check whether it is 224145ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren // live-out. If it is live-out, do not optimize. 224245ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren if (!isSafe) { 224345ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren MachineBasicBlock *MBB = CmpInstr->getParent(); 224445ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(), 224545ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren SE = MBB->succ_end(); SI != SE; ++SI) 224645ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren if ((*SI)->isLiveIn(ARM::CPSR)) 224745ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren return false; 224845ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren } 22492c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng 22503642e64c114e636548888c72c21ae023ee0121a7Evan Cheng // Toggle the optional operand to CPSR. 22513642e64c114e636548888c72c21ae023ee0121a7Evan Cheng MI->getOperand(5).setReg(ARM::CPSR); 22523642e64c114e636548888c72c21ae023ee0121a7Evan Cheng MI->getOperand(5).setIsDef(true); 2253519daf5d2dd80614ac4e529b199e6f3e595bfc80Jakob Stoklund Olesen assert(!isPredicated(MI) && "Can't use flags from predicated instruction"); 2254e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling CmpInstr->eraseFromParent(); 2255247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren 2256247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren // Modify the condition code of operands in OperandsToUpdate. 2257247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren // Since we have SUB(r1, r2) and CMP(r2, r1), the condition code needs to 2258247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren // be changed from r2 > r1 to r1 < r2, from r2 < r1 to r1 > r2, etc. 225976c6ccbd4cee0637c961e32435177ab89e931fedManman Ren for (unsigned i = 0, e = OperandsToUpdate.size(); i < e; i++) 226076c6ccbd4cee0637c961e32435177ab89e931fedManman Ren OperandsToUpdate[i].first->setImm(OperandsToUpdate[i].second); 2261e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling return true; 2262e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling } 2263b485de5d8c3fe0c62c0b07f63f64bd10f6803c17Cameron Zwarich } 2264e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling 2265e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling return false; 2266e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling} 22675f54ce347368105260be2cec497b6a4199dc5789Evan Cheng 2268c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Chengbool ARMBaseInstrInfo::FoldImmediate(MachineInstr *UseMI, 2269c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng MachineInstr *DefMI, unsigned Reg, 2270c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng MachineRegisterInfo *MRI) const { 2271c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng // Fold large immediates into add, sub, or, xor. 2272c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng unsigned DefOpc = DefMI->getOpcode(); 2273c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng if (DefOpc != ARM::t2MOVi32imm && DefOpc != ARM::MOVi32imm) 2274c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng return false; 2275c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng if (!DefMI->getOperand(1).isImm()) 2276c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng // Could be t2MOVi32imm <ga:xx> 2277c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng return false; 2278c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng 2279c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng if (!MRI->hasOneNonDBGUse(Reg)) 2280c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng return false; 2281c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng 2282e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng const MCInstrDesc &DefMCID = DefMI->getDesc(); 2283e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng if (DefMCID.hasOptionalDef()) { 2284e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng unsigned NumOps = DefMCID.getNumOperands(); 2285e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng const MachineOperand &MO = DefMI->getOperand(NumOps-1); 2286e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng if (MO.getReg() == ARM::CPSR && !MO.isDead()) 2287e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng // If DefMI defines CPSR and it is not dead, it's obviously not safe 2288e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng // to delete DefMI. 2289e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng return false; 2290e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng } 2291e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng 2292e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng const MCInstrDesc &UseMCID = UseMI->getDesc(); 2293e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng if (UseMCID.hasOptionalDef()) { 2294e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng unsigned NumOps = UseMCID.getNumOperands(); 2295e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng if (UseMI->getOperand(NumOps-1).getReg() == ARM::CPSR) 2296e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng // If the instruction sets the flag, do not attempt this optimization 2297e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng // since it may change the semantics of the code. 2298e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng return false; 2299e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng } 2300e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng 2301c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng unsigned UseOpc = UseMI->getOpcode(); 23025c71c7a13715ed6f5bfdd5497172ddec316b68b0Evan Cheng unsigned NewUseOpc = 0; 2303c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng uint32_t ImmVal = (uint32_t)DefMI->getOperand(1).getImm(); 23045c71c7a13715ed6f5bfdd5497172ddec316b68b0Evan Cheng uint32_t SOImmValV1 = 0, SOImmValV2 = 0; 2305c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng bool Commute = false; 2306c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng switch (UseOpc) { 2307c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng default: return false; 2308c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::SUBrr: 2309c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::ADDrr: 2310c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::ORRrr: 2311c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::EORrr: 2312c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::t2SUBrr: 2313c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::t2ADDrr: 2314c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::t2ORRrr: 2315c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::t2EORrr: { 2316c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng Commute = UseMI->getOperand(2).getReg() != Reg; 2317c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng switch (UseOpc) { 2318c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng default: break; 2319c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::SUBrr: { 2320c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng if (Commute) 2321c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng return false; 2322c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng ImmVal = -ImmVal; 2323c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng NewUseOpc = ARM::SUBri; 2324c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng // Fallthrough 2325c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng } 2326c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::ADDrr: 2327c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::ORRrr: 2328c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::EORrr: { 2329c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng if (!ARM_AM::isSOImmTwoPartVal(ImmVal)) 2330c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng return false; 2331c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng SOImmValV1 = (uint32_t)ARM_AM::getSOImmTwoPartFirst(ImmVal); 2332c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng SOImmValV2 = (uint32_t)ARM_AM::getSOImmTwoPartSecond(ImmVal); 2333c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng switch (UseOpc) { 2334c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng default: break; 2335c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::ADDrr: NewUseOpc = ARM::ADDri; break; 2336c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::ORRrr: NewUseOpc = ARM::ORRri; break; 2337c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::EORrr: NewUseOpc = ARM::EORri; break; 2338c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng } 2339c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng break; 2340c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng } 2341c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::t2SUBrr: { 2342c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng if (Commute) 2343c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng return false; 2344c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng ImmVal = -ImmVal; 2345c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng NewUseOpc = ARM::t2SUBri; 2346c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng // Fallthrough 2347c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng } 2348c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::t2ADDrr: 2349c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::t2ORRrr: 2350c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::t2EORrr: { 2351c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng if (!ARM_AM::isT2SOImmTwoPartVal(ImmVal)) 2352c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng return false; 2353c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng SOImmValV1 = (uint32_t)ARM_AM::getT2SOImmTwoPartFirst(ImmVal); 2354c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng SOImmValV2 = (uint32_t)ARM_AM::getT2SOImmTwoPartSecond(ImmVal); 2355c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng switch (UseOpc) { 2356c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng default: break; 2357c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::t2ADDrr: NewUseOpc = ARM::t2ADDri; break; 2358c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::t2ORRrr: NewUseOpc = ARM::t2ORRri; break; 2359c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng case ARM::t2EORrr: NewUseOpc = ARM::t2EORri; break; 2360c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng } 2361c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng break; 2362c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng } 2363c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng } 2364c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng } 2365c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng } 2366c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng 2367c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng unsigned OpIdx = Commute ? 2 : 1; 2368c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng unsigned Reg1 = UseMI->getOperand(OpIdx).getReg(); 2369c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng bool isKill = UseMI->getOperand(OpIdx).isKill(); 2370c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng unsigned NewReg = MRI->createVirtualRegister(MRI->getRegClass(Reg)); 2371c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng AddDefaultCC(AddDefaultPred(BuildMI(*UseMI->getParent(), 2372ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng UseMI, UseMI->getDebugLoc(), 2373c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng get(NewUseOpc), NewReg) 2374c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng .addReg(Reg1, getKillRegState(isKill)) 2375c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng .addImm(SOImmValV1))); 2376c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng UseMI->setDesc(get(NewUseOpc)); 2377c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng UseMI->getOperand(1).setReg(NewReg); 2378c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng UseMI->getOperand(1).setIsKill(); 2379c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng UseMI->getOperand(2).ChangeToImmediate(SOImmValV2); 2380c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng DefMI->eraseFromParent(); 2381c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng return true; 2382c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng} 2383c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng 2384eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilsonstatic unsigned getNumMicroOpsSwiftLdSt(const InstrItineraryData *ItinData, 2385eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson const MachineInstr *MI) { 2386eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson switch (MI->getOpcode()) { 2387eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson default: { 2388eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson const MCInstrDesc &Desc = MI->getDesc(); 2389eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson int UOps = ItinData->getNumMicroOps(Desc.getSchedClass()); 2390eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson assert(UOps >= 0 && "bad # UOps"); 2391eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return UOps; 2392eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 2393eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2394eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRrs: 2395eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRBrs: 2396eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::STRrs: 2397eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::STRBrs: { 2398eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned ShOpVal = MI->getOperand(3).getImm(); 2399eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub; 2400eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); 2401eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (!isSub && 2402eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson (ShImm == 0 || 2403eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson ((ShImm == 1 || ShImm == 2 || ShImm == 3) && 2404eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))) 2405eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 1; 2406eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 2; 2407eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 2408eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2409eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRH: 2410eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::STRH: { 2411eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (!MI->getOperand(2).getReg()) 2412eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 1; 2413eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2414eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned ShOpVal = MI->getOperand(3).getImm(); 2415eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub; 2416eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); 2417eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (!isSub && 2418eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson (ShImm == 0 || 2419eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson ((ShImm == 1 || ShImm == 2 || ShImm == 3) && 2420eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))) 2421eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 1; 2422eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 2; 2423eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 2424eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2425eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRSB: 2426eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRSH: 2427eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return (ARM_AM::getAM3Op(MI->getOperand(3).getImm()) == ARM_AM::sub) ? 3:2; 2428eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2429eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRSB_POST: 2430eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRSH_POST: { 2431eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rt = MI->getOperand(0).getReg(); 2432eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rm = MI->getOperand(3).getReg(); 2433eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return (Rt == Rm) ? 4 : 3; 2434eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 2435eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2436eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDR_PRE_REG: 2437eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRB_PRE_REG: { 2438eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rt = MI->getOperand(0).getReg(); 2439eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rm = MI->getOperand(3).getReg(); 2440eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (Rt == Rm) 2441eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 3; 2442eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned ShOpVal = MI->getOperand(4).getImm(); 2443eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub; 2444eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); 2445eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (!isSub && 2446eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson (ShImm == 0 || 2447eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson ((ShImm == 1 || ShImm == 2 || ShImm == 3) && 2448eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))) 2449eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 2; 2450eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 3; 2451eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 2452eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2453eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::STR_PRE_REG: 2454eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::STRB_PRE_REG: { 2455eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned ShOpVal = MI->getOperand(4).getImm(); 2456eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub; 2457eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); 2458eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (!isSub && 2459eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson (ShImm == 0 || 2460eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson ((ShImm == 1 || ShImm == 2 || ShImm == 3) && 2461eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))) 2462eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 2; 2463eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 3; 2464eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 2465eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2466eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRH_PRE: 2467eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::STRH_PRE: { 2468eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rt = MI->getOperand(0).getReg(); 2469eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rm = MI->getOperand(3).getReg(); 2470eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (!Rm) 2471eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 2; 2472eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (Rt == Rm) 2473eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 3; 2474eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return (ARM_AM::getAM3Op(MI->getOperand(4).getImm()) == ARM_AM::sub) 2475eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson ? 3 : 2; 2476eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 2477eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2478eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDR_POST_REG: 2479eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRB_POST_REG: 2480eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRH_POST: { 2481eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rt = MI->getOperand(0).getReg(); 2482eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rm = MI->getOperand(3).getReg(); 2483eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return (Rt == Rm) ? 3 : 2; 2484eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 2485eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2486eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDR_PRE_IMM: 2487eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRB_PRE_IMM: 2488eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDR_POST_IMM: 2489eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRB_POST_IMM: 2490eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::STRB_POST_IMM: 2491eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::STRB_POST_REG: 2492eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::STRB_PRE_IMM: 2493eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::STRH_POST: 2494eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::STR_POST_IMM: 2495eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::STR_POST_REG: 2496eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::STR_PRE_IMM: 2497eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 2; 2498eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2499eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRSB_PRE: 2500eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRSH_PRE: { 2501eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rm = MI->getOperand(3).getReg(); 2502eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (Rm == 0) 2503eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 3; 2504eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rt = MI->getOperand(0).getReg(); 2505eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (Rt == Rm) 2506eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 4; 2507eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned ShOpVal = MI->getOperand(4).getImm(); 2508eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub; 2509eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); 2510eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (!isSub && 2511eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson (ShImm == 0 || 2512eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson ((ShImm == 1 || ShImm == 2 || ShImm == 3) && 2513eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))) 2514eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 3; 2515eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 4; 2516eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 2517eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2518eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRD: { 2519eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rt = MI->getOperand(0).getReg(); 2520eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rn = MI->getOperand(2).getReg(); 2521eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rm = MI->getOperand(3).getReg(); 2522eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (Rm) 2523eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return (ARM_AM::getAM3Op(MI->getOperand(4).getImm()) == ARM_AM::sub) ?4:3; 2524eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return (Rt == Rn) ? 3 : 2; 2525eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 2526eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2527eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::STRD: { 2528eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rm = MI->getOperand(3).getReg(); 2529eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (Rm) 2530eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return (ARM_AM::getAM3Op(MI->getOperand(4).getImm()) == ARM_AM::sub) ?4:3; 2531eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 2; 2532eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 2533eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2534eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRD_POST: 2535eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRD_POST: 2536eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 3; 2537eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2538eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::STRD_POST: 2539eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2STRD_POST: 2540eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 4; 2541eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2542eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRD_PRE: { 2543eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rt = MI->getOperand(0).getReg(); 2544eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rn = MI->getOperand(3).getReg(); 2545eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rm = MI->getOperand(4).getReg(); 2546eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (Rm) 2547eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return (ARM_AM::getAM3Op(MI->getOperand(5).getImm()) == ARM_AM::sub) ?5:4; 2548eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return (Rt == Rn) ? 4 : 3; 2549eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 2550eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2551eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRD_PRE: { 2552eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rt = MI->getOperand(0).getReg(); 2553eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rn = MI->getOperand(3).getReg(); 2554eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return (Rt == Rn) ? 4 : 3; 2555eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 2556eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2557eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::STRD_PRE: { 2558eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rm = MI->getOperand(4).getReg(); 2559eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (Rm) 2560eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return (ARM_AM::getAM3Op(MI->getOperand(5).getImm()) == ARM_AM::sub) ?5:4; 2561eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 3; 2562eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 2563eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2564eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2STRD_PRE: 2565eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 3; 2566eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2567eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDR_POST: 2568eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRB_POST: 2569eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRB_PRE: 2570eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRSBi12: 2571eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRSBi8: 2572eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRSBpci: 2573eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRSBs: 2574eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRH_POST: 2575eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRH_PRE: 2576eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRSBT: 2577eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRSB_POST: 2578eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRSB_PRE: 2579eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRSH_POST: 2580eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRSH_PRE: 2581eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRSHi12: 2582eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRSHi8: 2583eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRSHpci: 2584eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRSHs: 2585eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 2; 2586eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2587eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRDi8: { 2588eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rt = MI->getOperand(0).getReg(); 2589eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Rn = MI->getOperand(2).getReg(); 2590eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return (Rt == Rn) ? 3 : 2; 2591eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 2592eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2593eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2STRB_POST: 2594eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2STRB_PRE: 2595eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2STRBs: 2596eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2STRDi8: 2597eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2STRH_POST: 2598eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2STRH_PRE: 2599eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2STRHs: 2600eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2STR_POST: 2601eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2STR_PRE: 2602eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2STRs: 2603eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 2; 2604eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 2605eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson} 2606eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 26079eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// Return the number of 32-bit words loaded by LDM or stored by STM. If this 26089eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// can't be easily determined return 0 (missing MachineMemOperand). 26099eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// 26109eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// FIXME: The current MachineInstr design does not support relying on machine 26119eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// mem operands to determine the width of a memory access. Instead, we expect 26129eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// the target to provide this information based on the instruction opcode and 26139eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// operands. However, using MachineMemOperand is a the best solution now for 26149eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// two reasons: 26159eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// 26169eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// 1) getNumMicroOps tries to infer LDM memory width from the total number of MI 26179eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// operands. This is much more dangerous than using the MachineMemOperand 26189eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// sizes because CodeGen passes can insert/remove optional machine operands. In 26199eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// fact, it's totally incorrect for preRA passes and appears to be wrong for 26209eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// postRA passes as well. 26219eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// 26229eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// 2) getNumLDMAddresses is only used by the scheduling machine model and any 26239eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// machine model that calls this should handle the unknown (zero size) case. 26249eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// 26259eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// Long term, we should require a target hook that verifies MachineMemOperand 26269eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// sizes during MC lowering. That target hook should be local to MC lowering 26279eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// because we can't ensure that it is aware of other MI forms. Doing this will 26289eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick// ensure that MachineMemOperands are correctly propagated through all passes. 26299eed53379f19f836769a0c4a14042eeb1b587769Andrew Trickunsigned ARMBaseInstrInfo::getNumLDMAddresses(const MachineInstr *MI) const { 26309eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick unsigned Size = 0; 26319eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick for (MachineInstr::mmo_iterator I = MI->memoperands_begin(), 26329eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick E = MI->memoperands_end(); I != E; ++I) { 26339eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick Size += (*I)->getSize(); 26349eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick } 26359eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick return Size / 4; 26369eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick} 26379eed53379f19f836769a0c4a14042eeb1b587769Andrew Trick 26385f54ce347368105260be2cec497b6a4199dc5789Evan Chengunsigned 26398239daf7c83a65a189c352cce3191cdc3bbfe151Evan ChengARMBaseInstrInfo::getNumMicroOps(const InstrItineraryData *ItinData, 26408239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng const MachineInstr *MI) const { 26413ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng if (!ItinData || ItinData->isEmpty()) 26425f54ce347368105260be2cec497b6a4199dc5789Evan Cheng return 1; 26435f54ce347368105260be2cec497b6a4199dc5789Evan Cheng 2644e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng const MCInstrDesc &Desc = MI->getDesc(); 26455f54ce347368105260be2cec497b6a4199dc5789Evan Cheng unsigned Class = Desc.getSchedClass(); 2646218ee74a011c0d350099c452810da0bd57a15047Andrew Trick int ItinUOps = ItinData->getNumMicroOps(Class); 2647eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (ItinUOps >= 0) { 2648eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (Subtarget.isSwift() && (Desc.mayLoad() || Desc.mayStore())) 2649eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return getNumMicroOpsSwiftLdSt(ItinData, MI); 2650eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 2651218ee74a011c0d350099c452810da0bd57a15047Andrew Trick return ItinUOps; 2652eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 26535f54ce347368105260be2cec497b6a4199dc5789Evan Cheng 26545f54ce347368105260be2cec497b6a4199dc5789Evan Cheng unsigned Opc = MI->getOpcode(); 26555f54ce347368105260be2cec497b6a4199dc5789Evan Cheng switch (Opc) { 26565f54ce347368105260be2cec497b6a4199dc5789Evan Cheng default: 26575f54ce347368105260be2cec497b6a4199dc5789Evan Cheng llvm_unreachable("Unexpected multi-uops instruction!"); 265873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VLDMQIA: 265973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VSTMQIA: 26605f54ce347368105260be2cec497b6a4199dc5789Evan Cheng return 2; 26615f54ce347368105260be2cec497b6a4199dc5789Evan Cheng 26625f54ce347368105260be2cec497b6a4199dc5789Evan Cheng // The number of uOps for load / store multiple are determined by the number 26635f54ce347368105260be2cec497b6a4199dc5789Evan Cheng // registers. 26646e8f4c404825b79f9b9176483653f1aa927dfbdeAndrew Trick // 26653ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng // On Cortex-A8, each pair of register loads / stores can be scheduled on the 26663ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng // same cycle. The scheduling for the first load / store must be done 2667c8e41c591741b3da1077f7000274ad040bef8002Sylvestre Ledru // separately by assuming the address is not 64-bit aligned. 266873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling // 26693ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng // On Cortex-A9, the formula is simply (#reg / 2) + (#reg % 2). If the address 267073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling // is not 64-bit aligned, then AGU would take an extra cycle. For VFP / NEON 267173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling // load / store multiple, the formula is (#reg / 2) + (#reg % 2) + 1. 267273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VLDMDIA: 267373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VLDMDIA_UPD: 267473fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VLDMDDB_UPD: 267573fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VLDMSIA: 267673fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VLDMSIA_UPD: 267773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VLDMSDB_UPD: 267873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VSTMDIA: 267973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VSTMDIA_UPD: 268073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VSTMDDB_UPD: 268173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VSTMSIA: 268273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VSTMSIA_UPD: 268373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VSTMSDB_UPD: { 26845f54ce347368105260be2cec497b6a4199dc5789Evan Cheng unsigned NumRegs = MI->getNumOperands() - Desc.getNumOperands(); 26855f54ce347368105260be2cec497b6a4199dc5789Evan Cheng return (NumRegs / 2) + (NumRegs % 2) + 1; 26865f54ce347368105260be2cec497b6a4199dc5789Evan Cheng } 268773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling 268873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::LDMIA_RET: 268973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::LDMIA: 269073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::LDMDA: 269173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::LDMDB: 269273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::LDMIB: 269373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::LDMIA_UPD: 269473fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::LDMDA_UPD: 269573fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::LDMDB_UPD: 269673fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::LDMIB_UPD: 269773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::STMIA: 269873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::STMDA: 269973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::STMDB: 270073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::STMIB: 270173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::STMIA_UPD: 270273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::STMDA_UPD: 270373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::STMDB_UPD: 270473fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::STMIB_UPD: 270573fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::tLDMIA: 270673fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::tLDMIA_UPD: 270773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::tSTMIA_UPD: 27085f54ce347368105260be2cec497b6a4199dc5789Evan Cheng case ARM::tPOP_RET: 27095f54ce347368105260be2cec497b6a4199dc5789Evan Cheng case ARM::tPOP: 27105f54ce347368105260be2cec497b6a4199dc5789Evan Cheng case ARM::tPUSH: 271173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::t2LDMIA_RET: 271273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::t2LDMIA: 271373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::t2LDMDB: 271473fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::t2LDMIA_UPD: 271573fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::t2LDMDB_UPD: 271673fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::t2STMIA: 271773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::t2STMDB: 271873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::t2STMIA_UPD: 271973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::t2STMDB_UPD: { 27203ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng unsigned NumRegs = MI->getNumOperands() - Desc.getNumOperands() + 1; 2721eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (Subtarget.isSwift()) { 2722eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson int UOps = 1 + NumRegs; // One for address computation, one for each ld / st. 2723eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson switch (Opc) { 2724eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson default: break; 2725eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::VLDMDIA_UPD: 2726eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::VLDMDDB_UPD: 2727eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::VLDMSIA_UPD: 2728eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::VLDMSDB_UPD: 2729eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::VSTMDIA_UPD: 2730eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::VSTMDDB_UPD: 2731eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::VSTMSIA_UPD: 2732eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::VSTMSDB_UPD: 2733eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDMIA_UPD: 2734eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDMDA_UPD: 2735eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDMDB_UPD: 2736eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDMIB_UPD: 2737eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::STMIA_UPD: 2738eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::STMDA_UPD: 2739eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::STMDB_UPD: 2740eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::STMIB_UPD: 2741eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::tLDMIA_UPD: 2742eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::tSTMIA_UPD: 2743eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDMIA_UPD: 2744eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDMDB_UPD: 2745eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2STMIA_UPD: 2746eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2STMDB_UPD: 2747eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson ++UOps; // One for base register writeback. 2748eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson break; 2749eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDMIA_RET: 2750eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::tPOP_RET: 2751eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDMIA_RET: 2752eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson UOps += 2; // One for base reg wb, one for write to pc. 2753eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson break; 2754eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 2755eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return UOps; 2756eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } else if (Subtarget.isCortexA8()) { 27578239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng if (NumRegs < 4) 27588239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng return 2; 27598239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng // 4 registers would be issued: 2, 2. 27608239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng // 5 registers would be issued: 2, 2, 1. 2761218ee74a011c0d350099c452810da0bd57a15047Andrew Trick int A8UOps = (NumRegs / 2); 27628239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng if (NumRegs % 2) 2763218ee74a011c0d350099c452810da0bd57a15047Andrew Trick ++A8UOps; 2764218ee74a011c0d350099c452810da0bd57a15047Andrew Trick return A8UOps; 2765eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) { 2766218ee74a011c0d350099c452810da0bd57a15047Andrew Trick int A9UOps = (NumRegs / 2); 27673ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng // If there are odd number of registers or if it's not 64-bit aligned, 27683ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng // then it takes an extra AGU (Address Generation Unit) cycle. 27693ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng if ((NumRegs % 2) || 27703ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng !MI->hasOneMemOperand() || 27713ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng (*MI->memoperands_begin())->getAlignment() < 8) 2772218ee74a011c0d350099c452810da0bd57a15047Andrew Trick ++A9UOps; 2773218ee74a011c0d350099c452810da0bd57a15047Andrew Trick return A9UOps; 27743ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng } else { 27753ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng // Assume the worst. 27763ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng return NumRegs; 27772bbb76909126db5bed6bde84b16d94ab5de4d372Michael J. Spencer } 27785f54ce347368105260be2cec497b6a4199dc5789Evan Cheng } 27795f54ce347368105260be2cec497b6a4199dc5789Evan Cheng } 27805f54ce347368105260be2cec497b6a4199dc5789Evan Cheng} 2781a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng 2782a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Chengint 2783344d9db97062736cd66da6c07baa9108b6cfa419Evan ChengARMBaseInstrInfo::getVLDMDefCycle(const InstrItineraryData *ItinData, 2784e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng const MCInstrDesc &DefMCID, 2785344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng unsigned DefClass, 2786344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng unsigned DefIdx, unsigned DefAlign) const { 2787e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng int RegNo = (int)(DefIdx+1) - DefMCID.getNumOperands() + 1; 2788344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng if (RegNo <= 0) 2789344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // Def is the address writeback. 2790344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng return ItinData->getOperandCycle(DefClass, DefIdx); 2791344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng 2792344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng int DefCycle; 2793344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng if (Subtarget.isCortexA8()) { 2794344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // (regno / 2) + (regno % 2) + 1 2795344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng DefCycle = RegNo / 2 + 1; 2796344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng if (RegNo % 2) 2797344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng ++DefCycle; 2798eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) { 2799344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng DefCycle = RegNo; 2800344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng bool isSLoad = false; 280173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling 2802e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng switch (DefMCID.getOpcode()) { 2803344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng default: break; 280473fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VLDMSIA: 280573fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VLDMSIA_UPD: 280673fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VLDMSDB_UPD: 2807344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng isSLoad = true; 2808344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng break; 2809344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng } 281073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling 2811344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // If there are odd number of 'S' registers or if it's not 64-bit aligned, 2812344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // then it takes an extra cycle. 2813344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng if ((isSLoad && (RegNo % 2)) || DefAlign < 8) 2814344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng ++DefCycle; 2815344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng } else { 2816344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // Assume the worst. 2817344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng DefCycle = RegNo + 2; 2818344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng } 2819344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng 2820344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng return DefCycle; 2821344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng} 2822344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng 2823344d9db97062736cd66da6c07baa9108b6cfa419Evan Chengint 2824344d9db97062736cd66da6c07baa9108b6cfa419Evan ChengARMBaseInstrInfo::getLDMDefCycle(const InstrItineraryData *ItinData, 2825e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng const MCInstrDesc &DefMCID, 2826344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng unsigned DefClass, 2827344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng unsigned DefIdx, unsigned DefAlign) const { 2828e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng int RegNo = (int)(DefIdx+1) - DefMCID.getNumOperands() + 1; 2829344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng if (RegNo <= 0) 2830344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // Def is the address writeback. 2831344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng return ItinData->getOperandCycle(DefClass, DefIdx); 2832344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng 2833344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng int DefCycle; 2834344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng if (Subtarget.isCortexA8()) { 2835344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // 4 registers would be issued: 1, 2, 1. 2836344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // 5 registers would be issued: 1, 2, 2. 2837344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng DefCycle = RegNo / 2; 2838344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng if (DefCycle < 1) 2839344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng DefCycle = 1; 2840344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // Result latency is issue cycle + 2: E2. 2841344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng DefCycle += 2; 2842eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) { 2843344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng DefCycle = (RegNo / 2); 2844344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // If there are odd number of registers or if it's not 64-bit aligned, 2845344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // then it takes an extra AGU (Address Generation Unit) cycle. 2846344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng if ((RegNo % 2) || DefAlign < 8) 2847344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng ++DefCycle; 2848344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // Result latency is AGU cycles + 2. 2849344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng DefCycle += 2; 2850344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng } else { 2851344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // Assume the worst. 2852344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng DefCycle = RegNo + 2; 2853344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng } 2854344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng 2855344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng return DefCycle; 2856344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng} 2857344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng 2858344d9db97062736cd66da6c07baa9108b6cfa419Evan Chengint 2859344d9db97062736cd66da6c07baa9108b6cfa419Evan ChengARMBaseInstrInfo::getVSTMUseCycle(const InstrItineraryData *ItinData, 2860e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng const MCInstrDesc &UseMCID, 2861344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng unsigned UseClass, 2862344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng unsigned UseIdx, unsigned UseAlign) const { 2863e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng int RegNo = (int)(UseIdx+1) - UseMCID.getNumOperands() + 1; 2864344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng if (RegNo <= 0) 2865344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng return ItinData->getOperandCycle(UseClass, UseIdx); 2866344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng 2867344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng int UseCycle; 2868344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng if (Subtarget.isCortexA8()) { 2869344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // (regno / 2) + (regno % 2) + 1 2870344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng UseCycle = RegNo / 2 + 1; 2871344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng if (RegNo % 2) 2872344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng ++UseCycle; 2873eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) { 2874344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng UseCycle = RegNo; 2875344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng bool isSStore = false; 287673fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling 2877e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng switch (UseMCID.getOpcode()) { 2878344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng default: break; 287973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VSTMSIA: 288073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VSTMSIA_UPD: 288173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VSTMSDB_UPD: 2882344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng isSStore = true; 2883344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng break; 2884344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng } 288573fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling 2886344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // If there are odd number of 'S' registers or if it's not 64-bit aligned, 2887344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // then it takes an extra cycle. 2888344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng if ((isSStore && (RegNo % 2)) || UseAlign < 8) 2889344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng ++UseCycle; 2890344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng } else { 2891344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // Assume the worst. 2892344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng UseCycle = RegNo + 2; 2893344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng } 2894344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng 2895344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng return UseCycle; 2896344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng} 2897344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng 2898344d9db97062736cd66da6c07baa9108b6cfa419Evan Chengint 2899344d9db97062736cd66da6c07baa9108b6cfa419Evan ChengARMBaseInstrInfo::getSTMUseCycle(const InstrItineraryData *ItinData, 2900e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng const MCInstrDesc &UseMCID, 2901344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng unsigned UseClass, 2902344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng unsigned UseIdx, unsigned UseAlign) const { 2903e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng int RegNo = (int)(UseIdx+1) - UseMCID.getNumOperands() + 1; 2904344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng if (RegNo <= 0) 2905344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng return ItinData->getOperandCycle(UseClass, UseIdx); 2906344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng 2907344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng int UseCycle; 2908344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng if (Subtarget.isCortexA8()) { 2909344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng UseCycle = RegNo / 2; 2910344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng if (UseCycle < 2) 2911344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng UseCycle = 2; 2912344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // Read in E3. 2913344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng UseCycle += 2; 2914eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) { 2915344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng UseCycle = (RegNo / 2); 2916344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // If there are odd number of registers or if it's not 64-bit aligned, 2917344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // then it takes an extra AGU (Address Generation Unit) cycle. 2918344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng if ((RegNo % 2) || UseAlign < 8) 2919344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng ++UseCycle; 2920344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng } else { 2921344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng // Assume the worst. 2922344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng UseCycle = 1; 2923344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng } 2924344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng return UseCycle; 2925344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng} 2926344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng 2927344d9db97062736cd66da6c07baa9108b6cfa419Evan Chengint 2928a0792de66c8364d47b0a688c7f408efb7b10f31bEvan ChengARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData, 2929e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng const MCInstrDesc &DefMCID, 2930a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng unsigned DefIdx, unsigned DefAlign, 2931e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng const MCInstrDesc &UseMCID, 2932a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng unsigned UseIdx, unsigned UseAlign) const { 2933e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng unsigned DefClass = DefMCID.getSchedClass(); 2934e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng unsigned UseClass = UseMCID.getSchedClass(); 2935a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng 2936e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng if (DefIdx < DefMCID.getNumDefs() && UseIdx < UseMCID.getNumOperands()) 2937a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng return ItinData->getOperandLatency(DefClass, DefIdx, UseClass, UseIdx); 2938a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng 2939a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng // This may be a def / use of a variable_ops instruction, the operand 2940a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng // latency might be determinable dynamically. Let the target try to 2941a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng // figure it out. 29429e08ee5d16b596078e20787f0b5f36121f099333Evan Cheng int DefCycle = -1; 29437e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng bool LdmBypass = false; 2944e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng switch (DefMCID.getOpcode()) { 2945a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng default: 2946a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng DefCycle = ItinData->getOperandCycle(DefClass, DefIdx); 2947a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng break; 294873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling 294973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VLDMDIA: 295073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VLDMDIA_UPD: 295173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VLDMDDB_UPD: 295273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VLDMSIA: 295373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VLDMSIA_UPD: 295473fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VLDMSDB_UPD: 2955e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng DefCycle = getVLDMDefCycle(ItinData, DefMCID, DefClass, DefIdx, DefAlign); 29565a50ceeaea980962c1982ad535226c7ab06c971cEvan Cheng break; 295773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling 295873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::LDMIA_RET: 295973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::LDMIA: 296073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::LDMDA: 296173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::LDMDB: 296273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::LDMIB: 296373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::LDMIA_UPD: 296473fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::LDMDA_UPD: 296573fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::LDMDB_UPD: 296673fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::LDMIB_UPD: 296773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::tLDMIA: 296873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::tLDMIA_UPD: 2969a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng case ARM::tPUSH: 297073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::t2LDMIA_RET: 297173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::t2LDMIA: 297273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::t2LDMDB: 297373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::t2LDMIA_UPD: 297473fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::t2LDMDB_UPD: 2975a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng LdmBypass = 1; 2976e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng DefCycle = getLDMDefCycle(ItinData, DefMCID, DefClass, DefIdx, DefAlign); 2977344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng break; 2978a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng } 2979a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng 2980a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng if (DefCycle == -1) 2981a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng // We can't seem to determine the result latency of the def, assume it's 2. 2982a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng DefCycle = 2; 2983a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng 2984a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng int UseCycle = -1; 2985e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng switch (UseMCID.getOpcode()) { 2986a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng default: 2987a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng UseCycle = ItinData->getOperandCycle(UseClass, UseIdx); 2988a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng break; 298973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling 299073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VSTMDIA: 299173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VSTMDIA_UPD: 299273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VSTMDDB_UPD: 299373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VSTMSIA: 299473fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VSTMSIA_UPD: 299573fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VSTMSDB_UPD: 2996e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng UseCycle = getVSTMUseCycle(ItinData, UseMCID, UseClass, UseIdx, UseAlign); 29975a50ceeaea980962c1982ad535226c7ab06c971cEvan Cheng break; 299873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling 299973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::STMIA: 300073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::STMDA: 300173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::STMDB: 300273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::STMIB: 300373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::STMIA_UPD: 300473fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::STMDA_UPD: 300573fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::STMDB_UPD: 300673fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::STMIB_UPD: 300773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::tSTMIA_UPD: 3008a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng case ARM::tPOP_RET: 3009a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng case ARM::tPOP: 301073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::t2STMIA: 301173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::t2STMDB: 301273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::t2STMIA_UPD: 301373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::t2STMDB_UPD: 3014e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng UseCycle = getSTMUseCycle(ItinData, UseMCID, UseClass, UseIdx, UseAlign); 30155a50ceeaea980962c1982ad535226c7ab06c971cEvan Cheng break; 3016a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng } 3017a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng 3018a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng if (UseCycle == -1) 3019a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng // Assume it's read in the first stage. 3020a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng UseCycle = 1; 3021a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng 3022a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng UseCycle = DefCycle - UseCycle + 1; 3023a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng if (UseCycle > 0) { 3024a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng if (LdmBypass) { 3025a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng // It's a variable_ops instruction so we can't use DefIdx here. Just use 3026a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng // first def operand. 3027e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng if (ItinData->hasPipelineForwarding(DefClass, DefMCID.getNumOperands()-1, 3028a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng UseClass, UseIdx)) 3029a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng --UseCycle; 3030a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng } else if (ItinData->hasPipelineForwarding(DefClass, DefIdx, 303173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling UseClass, UseIdx)) { 3032a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng --UseCycle; 303373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling } 3034a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng } 3035a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng 3036a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng return UseCycle; 3037a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng} 3038a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng 3039ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Chengstatic const MachineInstr *getBundledDefMI(const TargetRegisterInfo *TRI, 3040020f4106f820648fd7e91956859844a80de13974Evan Cheng const MachineInstr *MI, unsigned Reg, 3041ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng unsigned &DefIdx, unsigned &Dist) { 3042ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng Dist = 0; 3043ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng 3044ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng MachineBasicBlock::const_iterator I = MI; ++I; 3045ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng MachineBasicBlock::const_instr_iterator II = 3046ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng llvm::prior(I.getInstrIterator()); 3047ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng assert(II->isInsideBundle() && "Empty bundle?"); 3048ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng 3049ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng int Idx = -1; 3050ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng while (II->isInsideBundle()) { 3051ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng Idx = II->findRegisterDefOperandIdx(Reg, false, true, TRI); 3052ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng if (Idx != -1) 3053ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng break; 3054ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng --II; 3055ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng ++Dist; 3056ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng } 3057ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng 3058ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng assert(Idx != -1 && "Cannot find bundled definition!"); 3059ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng DefIdx = Idx; 3060ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng return II; 3061ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng} 3062ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng 3063ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Chengstatic const MachineInstr *getBundledUseMI(const TargetRegisterInfo *TRI, 3064020f4106f820648fd7e91956859844a80de13974Evan Cheng const MachineInstr *MI, unsigned Reg, 3065ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng unsigned &UseIdx, unsigned &Dist) { 3066ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng Dist = 0; 3067ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng 3068ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng MachineBasicBlock::const_instr_iterator II = MI; ++II; 3069ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng assert(II->isInsideBundle() && "Empty bundle?"); 3070ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end(); 3071ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng 3072ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng // FIXME: This doesn't properly handle multiple uses. 3073ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng int Idx = -1; 3074ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng while (II != E && II->isInsideBundle()) { 3075ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng Idx = II->findRegisterUseOperandIdx(Reg, false, TRI); 3076ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng if (Idx != -1) 3077ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng break; 3078ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng if (II->getOpcode() != ARM::t2IT) 3079ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng ++Dist; 3080ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng ++II; 3081ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng } 3082ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng 3083020f4106f820648fd7e91956859844a80de13974Evan Cheng if (Idx == -1) { 3084020f4106f820648fd7e91956859844a80de13974Evan Cheng Dist = 0; 3085020f4106f820648fd7e91956859844a80de13974Evan Cheng return 0; 3086020f4106f820648fd7e91956859844a80de13974Evan Cheng } 3087020f4106f820648fd7e91956859844a80de13974Evan Cheng 3088ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng UseIdx = Idx; 3089ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng return II; 3090ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng} 3091ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng 309268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick/// Return the number of cycles to add to (or subtract from) the static 309368b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick/// itinerary based on the def opcode and alignment. The caller will ensure that 309468b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick/// adjusted latency is at least one cycle. 309568b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trickstatic int adjustDefLatency(const ARMSubtarget &Subtarget, 309668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick const MachineInstr *DefMI, 309768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick const MCInstrDesc *DefMCID, unsigned DefAlign) { 309868b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick int Adjust = 0; 3099616471d4bfe4717fa86259ff4534703357b3b723Silviu Baranga if (Subtarget.isCortexA8() || Subtarget.isLikeA9()) { 31007e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2] 31017e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng // variants are one cycle cheaper. 3102ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng switch (DefMCID->getOpcode()) { 31037e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng default: break; 3104cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen case ARM::LDRrs: 3105cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen case ARM::LDRBrs: { 31067e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng unsigned ShOpVal = DefMI->getOperand(3).getImm(); 31077e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); 31087e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng if (ShImm == 0 || 31097e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)) 311068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick --Adjust; 31117e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng break; 31127e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng } 3113cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen case ARM::t2LDRs: 3114cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen case ARM::t2LDRBs: 3115cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen case ARM::t2LDRHs: 31167e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng case ARM::t2LDRSHs: { 31177e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng // Thumb2 mode: lsl only. 31187e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng unsigned ShAmt = DefMI->getOperand(3).getImm(); 31197e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng if (ShAmt == 0 || ShAmt == 2) 312068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick --Adjust; 31217e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng break; 31227e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng } 31237e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng } 3124eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } else if (Subtarget.isSwift()) { 3125eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // FIXME: Properly handle all of the latency adjustments for address 3126eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // writeback. 3127eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson switch (DefMCID->getOpcode()) { 3128eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson default: break; 3129eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRrs: 3130eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRBrs: { 3131eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned ShOpVal = DefMI->getOperand(3).getImm(); 3132eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub; 3133eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); 3134eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (!isSub && 3135eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson (ShImm == 0 || 3136eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson ((ShImm == 1 || ShImm == 2 || ShImm == 3) && 3137eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))) 3138eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson Adjust -= 2; 3139eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson else if (!isSub && 3140eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson ShImm == 1 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsr) 3141eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson --Adjust; 3142eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson break; 3143eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 3144eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRs: 3145eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRBs: 3146eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRHs: 3147eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRSHs: { 3148eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // Thumb2 mode: lsl only. 3149eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned ShAmt = DefMI->getOperand(3).getImm(); 3150eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (ShAmt == 0 || ShAmt == 1 || ShAmt == 2 || ShAmt == 3) 3151eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson Adjust -= 2; 3152eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson break; 3153eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 3154eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 31557e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng } 31567e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng 3157616471d4bfe4717fa86259ff4534703357b3b723Silviu Baranga if (DefAlign < 8 && Subtarget.isLikeA9()) { 3158ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng switch (DefMCID->getOpcode()) { 315975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng default: break; 316075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1q8: 316175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1q16: 316275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1q32: 316375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1q64: 316410b90a9bbf7dcae1568c03a03f9606f5395f2144Jim Grosbach case ARM::VLD1q8wb_fixed: 316510b90a9bbf7dcae1568c03a03f9606f5395f2144Jim Grosbach case ARM::VLD1q16wb_fixed: 316610b90a9bbf7dcae1568c03a03f9606f5395f2144Jim Grosbach case ARM::VLD1q32wb_fixed: 316710b90a9bbf7dcae1568c03a03f9606f5395f2144Jim Grosbach case ARM::VLD1q64wb_fixed: 316810b90a9bbf7dcae1568c03a03f9606f5395f2144Jim Grosbach case ARM::VLD1q8wb_register: 316910b90a9bbf7dcae1568c03a03f9606f5395f2144Jim Grosbach case ARM::VLD1q16wb_register: 317010b90a9bbf7dcae1568c03a03f9606f5395f2144Jim Grosbach case ARM::VLD1q32wb_register: 317110b90a9bbf7dcae1568c03a03f9606f5395f2144Jim Grosbach case ARM::VLD1q64wb_register: 317275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2d8: 317375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2d16: 317475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2d32: 317575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2q8: 317675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2q16: 317775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2q32: 3178a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach case ARM::VLD2d8wb_fixed: 3179a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach case ARM::VLD2d16wb_fixed: 3180a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach case ARM::VLD2d32wb_fixed: 3181a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach case ARM::VLD2q8wb_fixed: 3182a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach case ARM::VLD2q16wb_fixed: 3183a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach case ARM::VLD2q32wb_fixed: 3184a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach case ARM::VLD2d8wb_register: 3185a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach case ARM::VLD2d16wb_register: 3186a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach case ARM::VLD2d32wb_register: 3187a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach case ARM::VLD2q8wb_register: 3188a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach case ARM::VLD2q16wb_register: 3189a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach case ARM::VLD2q32wb_register: 319075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3d8: 319175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3d16: 319275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3d32: 319375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1d64T: 319475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3d8_UPD: 319575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3d16_UPD: 319675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3d32_UPD: 31975921675ff5ea632ab1e6d7aa5d1f263b858bbafaJim Grosbach case ARM::VLD1d64Twb_fixed: 31985921675ff5ea632ab1e6d7aa5d1f263b858bbafaJim Grosbach case ARM::VLD1d64Twb_register: 319975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3q8_UPD: 320075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3q16_UPD: 320175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3q32_UPD: 320275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4d8: 320375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4d16: 320475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4d32: 320575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1d64Q: 320675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4d8_UPD: 320775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4d16_UPD: 320875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4d32_UPD: 3209399cdca4d201f7232126c3a0643669971ede780aJim Grosbach case ARM::VLD1d64Qwb_fixed: 3210399cdca4d201f7232126c3a0643669971ede780aJim Grosbach case ARM::VLD1d64Qwb_register: 321175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4q8_UPD: 321275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4q16_UPD: 321375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4q32_UPD: 321475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1DUPq8: 321575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1DUPq16: 321675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1DUPq32: 3217096334e25ea68ac970942ecb680a82fbb8ad206cJim Grosbach case ARM::VLD1DUPq8wb_fixed: 3218096334e25ea68ac970942ecb680a82fbb8ad206cJim Grosbach case ARM::VLD1DUPq16wb_fixed: 3219096334e25ea68ac970942ecb680a82fbb8ad206cJim Grosbach case ARM::VLD1DUPq32wb_fixed: 3220096334e25ea68ac970942ecb680a82fbb8ad206cJim Grosbach case ARM::VLD1DUPq8wb_register: 3221096334e25ea68ac970942ecb680a82fbb8ad206cJim Grosbach case ARM::VLD1DUPq16wb_register: 3222096334e25ea68ac970942ecb680a82fbb8ad206cJim Grosbach case ARM::VLD1DUPq32wb_register: 322375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2DUPd8: 322475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2DUPd16: 322575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2DUPd32: 3226e6949b13997e6d31aa4719a0e80c4b6b405e42a9Jim Grosbach case ARM::VLD2DUPd8wb_fixed: 3227e6949b13997e6d31aa4719a0e80c4b6b405e42a9Jim Grosbach case ARM::VLD2DUPd16wb_fixed: 3228e6949b13997e6d31aa4719a0e80c4b6b405e42a9Jim Grosbach case ARM::VLD2DUPd32wb_fixed: 3229e6949b13997e6d31aa4719a0e80c4b6b405e42a9Jim Grosbach case ARM::VLD2DUPd8wb_register: 3230e6949b13997e6d31aa4719a0e80c4b6b405e42a9Jim Grosbach case ARM::VLD2DUPd16wb_register: 3231e6949b13997e6d31aa4719a0e80c4b6b405e42a9Jim Grosbach case ARM::VLD2DUPd32wb_register: 323275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4DUPd8: 323375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4DUPd16: 323475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4DUPd32: 323575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4DUPd8_UPD: 323675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4DUPd16_UPD: 323775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4DUPd32_UPD: 323875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1LNd8: 323975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1LNd16: 324075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1LNd32: 324175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1LNd8_UPD: 324275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1LNd16_UPD: 324375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1LNd32_UPD: 324475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2LNd8: 324575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2LNd16: 324675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2LNd32: 324775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2LNq16: 324875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2LNq32: 324975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2LNd8_UPD: 325075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2LNd16_UPD: 325175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2LNd32_UPD: 325275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2LNq16_UPD: 325375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2LNq32_UPD: 325475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4LNd8: 325575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4LNd16: 325675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4LNd32: 325775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4LNq16: 325875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4LNq32: 325975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4LNd8_UPD: 326075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4LNd16_UPD: 326175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4LNd32_UPD: 326275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4LNq16_UPD: 326375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4LNq32_UPD: 326475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng // If the address is not 64-bit aligned, the latencies of these 326575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng // instructions increases by one. 326668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick ++Adjust; 326775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng break; 326875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng } 326968b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick } 327068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick return Adjust; 327168b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick} 327268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick 327375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng 327468b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick 327568b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trickint 327668b16541cc58411c7b0607ca4c0fb497222b668dAndrew TrickARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData, 327768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick const MachineInstr *DefMI, unsigned DefIdx, 327868b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick const MachineInstr *UseMI, 327968b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick unsigned UseIdx) const { 328068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick // No operand latency. The caller may fall back to getInstrLatency. 328168b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick if (!ItinData || ItinData->isEmpty()) 328268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick return -1; 328368b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick 328468b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick const MachineOperand &DefMO = DefMI->getOperand(DefIdx); 328568b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick unsigned Reg = DefMO.getReg(); 328668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick const MCInstrDesc *DefMCID = &DefMI->getDesc(); 328768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick const MCInstrDesc *UseMCID = &UseMI->getDesc(); 328868b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick 328968b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick unsigned DefAdj = 0; 329068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick if (DefMI->isBundle()) { 329168b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick DefMI = getBundledDefMI(&getRegisterInfo(), DefMI, Reg, DefIdx, DefAdj); 329268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick DefMCID = &DefMI->getDesc(); 329368b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick } 329468b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick if (DefMI->isCopyLike() || DefMI->isInsertSubreg() || 329568b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick DefMI->isRegSequence() || DefMI->isImplicitDef()) { 329668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick return 1; 329768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick } 329868b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick 329968b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick unsigned UseAdj = 0; 330068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick if (UseMI->isBundle()) { 330168b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick unsigned NewUseIdx; 330268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick const MachineInstr *NewUseMI = getBundledUseMI(&getRegisterInfo(), UseMI, 330368b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick Reg, NewUseIdx, UseAdj); 3304e2b32bb20ee76f24708b3c9e19b6fbc651c25637Andrew Trick if (!NewUseMI) 3305e2b32bb20ee76f24708b3c9e19b6fbc651c25637Andrew Trick return -1; 3306e2b32bb20ee76f24708b3c9e19b6fbc651c25637Andrew Trick 3307e2b32bb20ee76f24708b3c9e19b6fbc651c25637Andrew Trick UseMI = NewUseMI; 3308e2b32bb20ee76f24708b3c9e19b6fbc651c25637Andrew Trick UseIdx = NewUseIdx; 3309e2b32bb20ee76f24708b3c9e19b6fbc651c25637Andrew Trick UseMCID = &UseMI->getDesc(); 331068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick } 331168b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick 331268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick if (Reg == ARM::CPSR) { 331368b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick if (DefMI->getOpcode() == ARM::FMSTAT) { 331468b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick // fpscr -> cpsr stalls over 20 cycles on A8 (and earlier?) 3315616471d4bfe4717fa86259ff4534703357b3b723Silviu Baranga return Subtarget.isLikeA9() ? 1 : 20; 331668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick } 331768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick 331868b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick // CPSR set and branch can be paired in the same cycle. 331968b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick if (UseMI->isBranch()) 332068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick return 0; 332168b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick 332268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick // Otherwise it takes the instruction latency (generally one). 332368b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick unsigned Latency = getInstrLatency(ItinData, DefMI); 332468b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick 332568b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick // For Thumb2 and -Os, prefer scheduling CPSR setting instruction close to 332668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick // its uses. Instructions which are otherwise scheduled between them may 332768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick // incur a code size penalty (not able to use the CPSR setting 16-bit 332868b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick // instructions). 332968b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick if (Latency > 0 && Subtarget.isThumb2()) { 333068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick const MachineFunction *MF = DefMI->getParent()->getParent(); 3331831737d329a727f53a1fb0572f7b7a8127208881Bill Wendling if (MF->getFunction()->getAttributes(). 3332831737d329a727f53a1fb0572f7b7a8127208881Bill Wendling hasAttribute(AttributeSet::FunctionIndex, 3333831737d329a727f53a1fb0572f7b7a8127208881Bill Wendling Attribute::OptimizeForSize)) 333468b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick --Latency; 333568b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick } 333668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick return Latency; 333768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick } 333868b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick 3339e2b32bb20ee76f24708b3c9e19b6fbc651c25637Andrew Trick if (DefMO.isImplicit() || UseMI->getOperand(UseIdx).isImplicit()) 3340e2b32bb20ee76f24708b3c9e19b6fbc651c25637Andrew Trick return -1; 3341e2b32bb20ee76f24708b3c9e19b6fbc651c25637Andrew Trick 334268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick unsigned DefAlign = DefMI->hasOneMemOperand() 334368b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick ? (*DefMI->memoperands_begin())->getAlignment() : 0; 334468b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick unsigned UseAlign = UseMI->hasOneMemOperand() 334568b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick ? (*UseMI->memoperands_begin())->getAlignment() : 0; 334668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick 334768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick // Get the itinerary's latency if possible, and handle variable_ops. 334868b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick int Latency = getOperandLatency(ItinData, *DefMCID, DefIdx, DefAlign, 334968b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick *UseMCID, UseIdx, UseAlign); 335068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick // Unable to find operand latency. The caller may resort to getInstrLatency. 335168b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick if (Latency < 0) 335268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick return Latency; 335368b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick 335468b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick // Adjust for IT block position. 335568b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick int Adj = DefAdj + UseAdj; 335668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick 335768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick // Adjust for dynamic def-side opcode variants not captured by the itinerary. 335868b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick Adj += adjustDefLatency(Subtarget, DefMI, DefMCID, DefAlign); 335968b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick if (Adj >= 0 || (int)Latency > -Adj) { 336068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick return Latency + Adj; 336168b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick } 336268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick // Return the itinerary latency, which may be zero but not less than zero. 33637e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng return Latency; 3364a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng} 3365a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng 3366a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Chengint 3367a0792de66c8364d47b0a688c7f408efb7b10f31bEvan ChengARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData, 3368a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng SDNode *DefNode, unsigned DefIdx, 3369a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng SDNode *UseNode, unsigned UseIdx) const { 3370a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng if (!DefNode->isMachineOpcode()) 3371a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng return 1; 3372a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng 3373e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng const MCInstrDesc &DefMCID = get(DefNode->getMachineOpcode()); 3374c8bfd1d78ff9a307d1d4cb57cce4549b538e60f4Andrew Trick 3375e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng if (isZeroCost(DefMCID.Opcode)) 3376c8bfd1d78ff9a307d1d4cb57cce4549b538e60f4Andrew Trick return 0; 3377c8bfd1d78ff9a307d1d4cb57cce4549b538e60f4Andrew Trick 3378a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng if (!ItinData || ItinData->isEmpty()) 3379e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng return DefMCID.mayLoad() ? 3 : 1; 3380a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng 3381089751535d6e9adf65842e2ca5867bf9a70e1e95Evan Cheng if (!UseNode->isMachineOpcode()) { 3382e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng int Latency = ItinData->getOperandCycle(DefMCID.getSchedClass(), DefIdx); 3383eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (Subtarget.isLikeA9() || Subtarget.isSwift()) 3384089751535d6e9adf65842e2ca5867bf9a70e1e95Evan Cheng return Latency <= 2 ? 1 : Latency - 1; 3385089751535d6e9adf65842e2ca5867bf9a70e1e95Evan Cheng else 3386089751535d6e9adf65842e2ca5867bf9a70e1e95Evan Cheng return Latency <= 3 ? 1 : Latency - 2; 3387089751535d6e9adf65842e2ca5867bf9a70e1e95Evan Cheng } 3388a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng 3389e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng const MCInstrDesc &UseMCID = get(UseNode->getMachineOpcode()); 3390a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng const MachineSDNode *DefMN = dyn_cast<MachineSDNode>(DefNode); 3391a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng unsigned DefAlign = !DefMN->memoperands_empty() 3392a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng ? (*DefMN->memoperands_begin())->getAlignment() : 0; 3393a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng const MachineSDNode *UseMN = dyn_cast<MachineSDNode>(UseNode); 3394a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng unsigned UseAlign = !UseMN->memoperands_empty() 3395a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng ? (*UseMN->memoperands_begin())->getAlignment() : 0; 3396e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng int Latency = getOperandLatency(ItinData, DefMCID, DefIdx, DefAlign, 3397e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng UseMCID, UseIdx, UseAlign); 33987e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng 33997e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng if (Latency > 1 && 3400616471d4bfe4717fa86259ff4534703357b3b723Silviu Baranga (Subtarget.isCortexA8() || Subtarget.isLikeA9())) { 34017e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2] 34027e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng // variants are one cycle cheaper. 3403e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng switch (DefMCID.getOpcode()) { 34047e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng default: break; 3405cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen case ARM::LDRrs: 3406cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen case ARM::LDRBrs: { 34077e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng unsigned ShOpVal = 34087e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue(); 34097e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); 34107e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng if (ShImm == 0 || 34117e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)) 34127e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng --Latency; 34137e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng break; 34147e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng } 3415cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen case ARM::t2LDRs: 3416cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen case ARM::t2LDRBs: 3417cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen case ARM::t2LDRHs: 34187e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng case ARM::t2LDRSHs: { 34197e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng // Thumb2 mode: lsl only. 34207e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng unsigned ShAmt = 34217e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue(); 34227e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng if (ShAmt == 0 || ShAmt == 2) 34237e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng --Latency; 34247e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng break; 34257e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng } 34267e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng } 3427eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } else if (DefIdx == 0 && Latency > 2 && Subtarget.isSwift()) { 3428eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // FIXME: Properly handle all of the latency adjustments for address 3429eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // writeback. 3430eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson switch (DefMCID.getOpcode()) { 3431eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson default: break; 3432eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRrs: 3433eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::LDRBrs: { 3434eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned ShOpVal = 3435eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue(); 3436eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); 3437eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (ShImm == 0 || 3438eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson ((ShImm == 1 || ShImm == 2 || ShImm == 3) && 3439eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)) 3440eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson Latency -= 2; 3441eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson else if (ShImm == 1 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsr) 3442eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson --Latency; 3443eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson break; 3444eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 3445eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRs: 3446eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRBs: 3447eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRHs: 3448eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::t2LDRSHs: { 3449eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // Thumb2 mode: lsl 0-3 only. 3450eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson Latency -= 2; 3451eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson break; 3452eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 3453eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 34547e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng } 34557e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng 3456616471d4bfe4717fa86259ff4534703357b3b723Silviu Baranga if (DefAlign < 8 && Subtarget.isLikeA9()) 3457e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng switch (DefMCID.getOpcode()) { 345875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng default: break; 345928f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD1q8: 346028f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD1q16: 346128f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD1q32: 346228f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD1q64: 346328f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD1q8wb_register: 346428f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD1q16wb_register: 346528f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD1q32wb_register: 346628f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD1q64wb_register: 346728f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD1q8wb_fixed: 346828f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD1q16wb_fixed: 346928f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD1q32wb_fixed: 347028f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD1q64wb_fixed: 347128f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD2d8: 347228f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD2d16: 347328f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD2d32: 347475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2q8Pseudo: 347575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2q16Pseudo: 347675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2q32Pseudo: 347728f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD2d8wb_fixed: 347828f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD2d16wb_fixed: 347928f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD2d32wb_fixed: 3480a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach case ARM::VLD2q8PseudoWB_fixed: 3481a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach case ARM::VLD2q16PseudoWB_fixed: 3482a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach case ARM::VLD2q32PseudoWB_fixed: 348328f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD2d8wb_register: 348428f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD2d16wb_register: 348528f08c93e75d291695ea89b9004145103292e85bJim Grosbach case ARM::VLD2d32wb_register: 3486a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach case ARM::VLD2q8PseudoWB_register: 3487a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach case ARM::VLD2q16PseudoWB_register: 3488a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach case ARM::VLD2q32PseudoWB_register: 348975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3d8Pseudo: 349075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3d16Pseudo: 349175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3d32Pseudo: 349275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1d64TPseudo: 349375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3d8Pseudo_UPD: 349475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3d16Pseudo_UPD: 349575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3d32Pseudo_UPD: 349675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3q8Pseudo_UPD: 349775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3q16Pseudo_UPD: 349875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3q32Pseudo_UPD: 349975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3q8oddPseudo: 350075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3q16oddPseudo: 350175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3q32oddPseudo: 350275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3q8oddPseudo_UPD: 350375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3q16oddPseudo_UPD: 350475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD3q32oddPseudo_UPD: 350575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4d8Pseudo: 350675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4d16Pseudo: 350775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4d32Pseudo: 350875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1d64QPseudo: 350975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4d8Pseudo_UPD: 351075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4d16Pseudo_UPD: 351175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4d32Pseudo_UPD: 351275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4q8Pseudo_UPD: 351375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4q16Pseudo_UPD: 351475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4q32Pseudo_UPD: 351575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4q8oddPseudo: 351675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4q16oddPseudo: 351775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4q32oddPseudo: 351875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4q8oddPseudo_UPD: 351975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4q16oddPseudo_UPD: 352075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4q32oddPseudo_UPD: 3521c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach case ARM::VLD1DUPq8: 3522c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach case ARM::VLD1DUPq16: 3523c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach case ARM::VLD1DUPq32: 3524c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach case ARM::VLD1DUPq8wb_fixed: 3525c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach case ARM::VLD1DUPq16wb_fixed: 3526c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach case ARM::VLD1DUPq32wb_fixed: 3527c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach case ARM::VLD1DUPq8wb_register: 3528c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach case ARM::VLD1DUPq16wb_register: 3529c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach case ARM::VLD1DUPq32wb_register: 3530c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach case ARM::VLD2DUPd8: 3531c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach case ARM::VLD2DUPd16: 3532c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach case ARM::VLD2DUPd32: 3533c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach case ARM::VLD2DUPd8wb_fixed: 3534c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach case ARM::VLD2DUPd16wb_fixed: 3535c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach case ARM::VLD2DUPd32wb_fixed: 3536c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach case ARM::VLD2DUPd8wb_register: 3537c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach case ARM::VLD2DUPd16wb_register: 3538c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach case ARM::VLD2DUPd32wb_register: 353975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4DUPd8Pseudo: 354075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4DUPd16Pseudo: 354175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4DUPd32Pseudo: 354275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4DUPd8Pseudo_UPD: 354375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4DUPd16Pseudo_UPD: 354475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4DUPd32Pseudo_UPD: 354575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1LNq8Pseudo: 354675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1LNq16Pseudo: 354775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1LNq32Pseudo: 354875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1LNq8Pseudo_UPD: 354975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1LNq16Pseudo_UPD: 355075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD1LNq32Pseudo_UPD: 355175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2LNd8Pseudo: 355275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2LNd16Pseudo: 355375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2LNd32Pseudo: 355475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2LNq16Pseudo: 355575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2LNq32Pseudo: 355675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2LNd8Pseudo_UPD: 355775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2LNd16Pseudo_UPD: 355875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2LNd32Pseudo_UPD: 355975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2LNq16Pseudo_UPD: 356075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD2LNq32Pseudo_UPD: 356175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4LNd8Pseudo: 356275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4LNd16Pseudo: 356375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4LNd32Pseudo: 356475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4LNq16Pseudo: 356575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4LNq32Pseudo: 356675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4LNd8Pseudo_UPD: 356775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4LNd16Pseudo_UPD: 356875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4LNd32Pseudo_UPD: 356975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4LNq16Pseudo_UPD: 357075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng case ARM::VLD4LNq32Pseudo_UPD: 357175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng // If the address is not 64-bit aligned, the latencies of these 357275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng // instructions increases by one. 357375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng ++Latency; 357475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng break; 357575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng } 357675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng 35777e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng return Latency; 3578a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng} 35792312842de0c641107dd04d7e056d02491cc781caEvan Cheng 3580b7e0289fb320c8440ba5eed121a8b932dbd806a2Andrew Trickunsigned ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData, 3581b7e0289fb320c8440ba5eed121a8b932dbd806a2Andrew Trick const MachineInstr *MI, 3582b7e0289fb320c8440ba5eed121a8b932dbd806a2Andrew Trick unsigned *PredCost) const { 35838239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng if (MI->isCopyLike() || MI->isInsertSubreg() || 35848239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng MI->isRegSequence() || MI->isImplicitDef()) 35858239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng return 1; 35868239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng 3587ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick // An instruction scheduler typically runs on unbundled instructions, however 3588ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick // other passes may query the latency of a bundled instruction. 3589ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng if (MI->isBundle()) { 3590ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick unsigned Latency = 0; 3591ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng MachineBasicBlock::const_instr_iterator I = MI; 3592ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end(); 3593ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng while (++I != E && I->isInsideBundle()) { 3594ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng if (I->getOpcode() != ARM::t2IT) 3595ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng Latency += getInstrLatency(ItinData, I, PredCost); 3596ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng } 3597ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng return Latency; 3598ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng } 3599ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng 3600e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng const MCInstrDesc &MCID = MI->getDesc(); 3601ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick if (PredCost && (MCID.isCall() || MCID.hasImplicitDefOfPhysReg(ARM::CPSR))) { 36028239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng // When predicated, CPSR is an additional source operand for CPSR updating 36038239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng // instructions, this apparently increases their latencies. 36048239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng *PredCost = 1; 3605ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick } 3606ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick // Be sure to call getStageLatency for an empty itinerary in case it has a 3607ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick // valid MinLatency property. 3608ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick if (!ItinData) 3609ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick return MI->mayLoad() ? 3 : 1; 3610ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick 3611ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick unsigned Class = MCID.getSchedClass(); 3612ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick 3613ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick // For instructions with variable uops, use uops as latency. 361414ccc7b963861a856b593cc4fff62decd8ce248aAndrew Trick if (!ItinData->isEmpty() && ItinData->getNumMicroOps(Class) < 0) 3615ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick return getNumMicroOps(ItinData, MI); 361614ccc7b963861a856b593cc4fff62decd8ce248aAndrew Trick 3617ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick // For the common case, fall back on the itinerary's latency. 361868b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick unsigned Latency = ItinData->getStageLatency(Class); 361968b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick 362068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick // Adjust for dynamic def-side opcode variants not captured by the itinerary. 362168b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick unsigned DefAlign = MI->hasOneMemOperand() 362268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick ? (*MI->memoperands_begin())->getAlignment() : 0; 362368b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick int Adj = adjustDefLatency(Subtarget, MI, &MCID, DefAlign); 362468b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick if (Adj >= 0 || (int)Latency > -Adj) { 362568b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick return Latency + Adj; 362668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick } 362768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick return Latency; 36288239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng} 36298239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng 36308239daf7c83a65a189c352cce3191cdc3bbfe151Evan Chengint ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData, 36318239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng SDNode *Node) const { 36328239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng if (!Node->isMachineOpcode()) 36338239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng return 1; 36348239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng 36358239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng if (!ItinData || ItinData->isEmpty()) 36368239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng return 1; 36378239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng 36388239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng unsigned Opcode = Node->getMachineOpcode(); 36398239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng switch (Opcode) { 36408239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng default: 36418239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng return ItinData->getStageLatency(get(Opcode).getSchedClass()); 364273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VLDMQIA: 364373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling case ARM::VSTMQIA: 36448239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng return 2; 36458b3ca6216d62bf3f729c2e122dcfeb7c4d7500dcEric Christopher } 36468239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng} 36478239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng 36482312842de0c641107dd04d7e056d02491cc781caEvan Chengbool ARMBaseInstrInfo:: 36492312842de0c641107dd04d7e056d02491cc781caEvan ChenghasHighOperandLatency(const InstrItineraryData *ItinData, 36502312842de0c641107dd04d7e056d02491cc781caEvan Cheng const MachineRegisterInfo *MRI, 36512312842de0c641107dd04d7e056d02491cc781caEvan Cheng const MachineInstr *DefMI, unsigned DefIdx, 36522312842de0c641107dd04d7e056d02491cc781caEvan Cheng const MachineInstr *UseMI, unsigned UseIdx) const { 36532312842de0c641107dd04d7e056d02491cc781caEvan Cheng unsigned DDomain = DefMI->getDesc().TSFlags & ARMII::DomainMask; 36542312842de0c641107dd04d7e056d02491cc781caEvan Cheng unsigned UDomain = UseMI->getDesc().TSFlags & ARMII::DomainMask; 36552312842de0c641107dd04d7e056d02491cc781caEvan Cheng if (Subtarget.isCortexA8() && 36562312842de0c641107dd04d7e056d02491cc781caEvan Cheng (DDomain == ARMII::DomainVFP || UDomain == ARMII::DomainVFP)) 36572312842de0c641107dd04d7e056d02491cc781caEvan Cheng // CortexA8 VFP instructions are not pipelined. 36582312842de0c641107dd04d7e056d02491cc781caEvan Cheng return true; 36592312842de0c641107dd04d7e056d02491cc781caEvan Cheng 36602312842de0c641107dd04d7e056d02491cc781caEvan Cheng // Hoist VFP / NEON instructions with 4 or higher latency. 3661397f4e3583b36b23047fec06b1648f0771cd6fe3Andrew Trick int Latency = computeOperandLatency(ItinData, DefMI, DefIdx, UseMI, UseIdx, 3662397f4e3583b36b23047fec06b1648f0771cd6fe3Andrew Trick /*FindMin=*/false); 3663f377071bf8393d35797107c753da3e84aea94ebeAndrew Trick if (Latency < 0) 3664f377071bf8393d35797107c753da3e84aea94ebeAndrew Trick Latency = getInstrLatency(ItinData, DefMI); 36652312842de0c641107dd04d7e056d02491cc781caEvan Cheng if (Latency <= 3) 36662312842de0c641107dd04d7e056d02491cc781caEvan Cheng return false; 36672312842de0c641107dd04d7e056d02491cc781caEvan Cheng return DDomain == ARMII::DomainVFP || DDomain == ARMII::DomainNEON || 36682312842de0c641107dd04d7e056d02491cc781caEvan Cheng UDomain == ARMII::DomainVFP || UDomain == ARMII::DomainNEON; 36692312842de0c641107dd04d7e056d02491cc781caEvan Cheng} 3670c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng 3671c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Chengbool ARMBaseInstrInfo:: 3672c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan ChenghasLowDefLatency(const InstrItineraryData *ItinData, 3673c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng const MachineInstr *DefMI, unsigned DefIdx) const { 3674c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng if (!ItinData || ItinData->isEmpty()) 3675c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng return false; 3676c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng 3677c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng unsigned DDomain = DefMI->getDesc().TSFlags & ARMII::DomainMask; 3678c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng if (DDomain == ARMII::DomainGeneral) { 3679c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng unsigned DefClass = DefMI->getDesc().getSchedClass(); 3680c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng int DefCycle = ItinData->getOperandCycle(DefClass, DefIdx); 3681c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng return (DefCycle != -1 && DefCycle <= 2); 3682c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng } 3683c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng return false; 3684c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng} 368548575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng 36863be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trickbool ARMBaseInstrInfo::verifyInstruction(const MachineInstr *MI, 36873be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick StringRef &ErrInfo) const { 36883be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick if (convertAddSubFlagsOpcode(MI->getOpcode())) { 36893be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick ErrInfo = "Pseudo flag setting opcodes only exist in Selection DAG"; 36903be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick return false; 36913be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick } 36923be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick return true; 36933be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick} 36943be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick 369548575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Chengbool 369648575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan ChengARMBaseInstrInfo::isFpMLxInstruction(unsigned Opcode, unsigned &MulOpc, 369748575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng unsigned &AddSubOpc, 369848575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng bool &NegAcc, bool &HasLane) const { 369948575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng DenseMap<unsigned, unsigned>::const_iterator I = MLxEntryMap.find(Opcode); 370048575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng if (I == MLxEntryMap.end()) 370148575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng return false; 370248575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng 370348575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng const ARM_MLxEntry &Entry = ARM_MLxTable[I->second]; 370448575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng MulOpc = Entry.MulOpc; 370548575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng AddSubOpc = Entry.AddSubOpc; 370648575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng NegAcc = Entry.NegAcc; 370748575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng HasLane = Entry.HasLane; 370848575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng return true; 370948575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng} 371013fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen 371113fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen//===----------------------------------------------------------------------===// 371213fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen// Execution domains. 371313fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen//===----------------------------------------------------------------------===// 371413fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen// 371513fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen// Some instructions go down the NEON pipeline, some go down the VFP pipeline, 371613fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen// and some can go down both. The vmov instructions go down the VFP pipeline, 371713fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen// but they can be changed to vorr equivalents that are executed by the NEON 371813fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen// pipeline. 371913fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen// 372013fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen// We use the following execution domain numbering: 372113fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen// 37228bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesenenum ARMExeDomain { 37238bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesen ExeGeneric = 0, 37248bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesen ExeVFP = 1, 37258bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesen ExeNEON = 2 37268bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesen}; 372713fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen// 372813fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen// Also see ARMInstrFormats.td and Domain* enums in ARMBaseInfo.h 372913fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen// 373013fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesenstd::pair<uint16_t, uint16_t> 373113fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund OlesenARMBaseInstrInfo::getExecutionDomain(const MachineInstr *MI) const { 37323c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover // VMOVD, VMOVRS and VMOVSR are VFP instructions, but can be changed to NEON 37333c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover // if they are not predicated. 373413fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen if (MI->getOpcode() == ARM::VMOVD && !isPredicated(MI)) 37358bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesen return std::make_pair(ExeVFP, (1<<ExeVFP) | (1<<ExeNEON)); 373613fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen 3737a210db781f17b5ab8e2b71d53276153a9d15eeadSilviu Baranga // CortexA9 is particularly picky about mixing the two and wants these 37383c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover // converted. 3739a210db781f17b5ab8e2b71d53276153a9d15eeadSilviu Baranga if (Subtarget.isCortexA9() && !isPredicated(MI) && 37403c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover (MI->getOpcode() == ARM::VMOVRS || 3741c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover MI->getOpcode() == ARM::VMOVSR || 3742c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover MI->getOpcode() == ARM::VMOVS)) 37433c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover return std::make_pair(ExeVFP, (1<<ExeVFP) | (1<<ExeNEON)); 37443c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover 374513fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen // No other instructions can be swizzled, so just determine their domain. 374613fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen unsigned Domain = MI->getDesc().TSFlags & ARMII::DomainMask; 374713fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen 374813fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen if (Domain & ARMII::DomainNEON) 37498bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesen return std::make_pair(ExeNEON, 0); 375013fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen 375113fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen // Certain instructions can go either way on Cortex-A8. 375213fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen // Treat them as NEON instructions. 375313fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen if ((Domain & ARMII::DomainNEONA8) && Subtarget.isCortexA8()) 37548bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesen return std::make_pair(ExeNEON, 0); 375513fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen 375613fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen if (Domain & ARMII::DomainVFP) 37578bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesen return std::make_pair(ExeVFP, 0); 375813fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen 37598bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesen return std::make_pair(ExeGeneric, 0); 376013fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen} 376113fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen 376220599ea4bced03634a54b52e98d261018366f279Tim Northoverstatic unsigned getCorrespondingDRegAndLane(const TargetRegisterInfo *TRI, 376320599ea4bced03634a54b52e98d261018366f279Tim Northover unsigned SReg, unsigned &Lane) { 376420599ea4bced03634a54b52e98d261018366f279Tim Northover unsigned DReg = TRI->getMatchingSuperReg(SReg, ARM::ssub_0, &ARM::DPRRegClass); 376520599ea4bced03634a54b52e98d261018366f279Tim Northover Lane = 0; 376620599ea4bced03634a54b52e98d261018366f279Tim Northover 376720599ea4bced03634a54b52e98d261018366f279Tim Northover if (DReg != ARM::NoRegister) 376820599ea4bced03634a54b52e98d261018366f279Tim Northover return DReg; 376920599ea4bced03634a54b52e98d261018366f279Tim Northover 377020599ea4bced03634a54b52e98d261018366f279Tim Northover Lane = 1; 377120599ea4bced03634a54b52e98d261018366f279Tim Northover DReg = TRI->getMatchingSuperReg(SReg, ARM::ssub_1, &ARM::DPRRegClass); 377220599ea4bced03634a54b52e98d261018366f279Tim Northover 377320599ea4bced03634a54b52e98d261018366f279Tim Northover assert(DReg && "S-register with no D super-register?"); 377420599ea4bced03634a54b52e98d261018366f279Tim Northover return DReg; 377520599ea4bced03634a54b52e98d261018366f279Tim Northover} 377620599ea4bced03634a54b52e98d261018366f279Tim Northover 37772d15d641aa8aa9e48c268170f1a9825bb9926fc7Andrew Trick/// getImplicitSPRUseForDPRUse - Given a use of a DPR register and lane, 377897ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy/// set ImplicitSReg to a register number that must be marked as implicit-use or 377997ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy/// zero if no register needs to be defined as implicit-use. 378097ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy/// 378197ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy/// If the function cannot determine if an SPR should be marked implicit use or 378297ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy/// not, it returns false. 378397ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy/// 378497ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy/// This function handles cases where an instruction is being modified from taking 37852d15d641aa8aa9e48c268170f1a9825bb9926fc7Andrew Trick/// an SPR to a DPR[Lane]. A use of the DPR is being added, which may conflict 378697ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy/// with an earlier def of an SPR corresponding to DPR[Lane^1] (i.e. the other 378797ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy/// lane of the DPR). 378897ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy/// 378997ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy/// If the other SPR is defined, an implicit-use of it should be added. Else, 379097ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy/// (including the case where the DPR itself is defined), it should not. 37912d15d641aa8aa9e48c268170f1a9825bb9926fc7Andrew Trick/// 379297ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloystatic bool getImplicitSPRUseForDPRUse(const TargetRegisterInfo *TRI, 379397ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy MachineInstr *MI, 379497ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy unsigned DReg, unsigned Lane, 379597ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy unsigned &ImplicitSReg) { 379697ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy // If the DPR is defined or used already, the other SPR lane will be chained 379797ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy // correctly, so there is nothing to be done. 379897ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy if (MI->definesRegister(DReg, TRI) || MI->readsRegister(DReg, TRI)) { 379997ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy ImplicitSReg = 0; 380097ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy return true; 380197ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy } 380297ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy 380397ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy // Otherwise we need to go searching to see if the SPR is set explicitly. 380497ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy ImplicitSReg = TRI->getSubReg(DReg, 380597ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy (Lane & 1) ? ARM::ssub_0 : ARM::ssub_1); 380697ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy MachineBasicBlock::LivenessQueryResult LQR = 380797ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy MI->getParent()->computeRegisterLiveness(TRI, ImplicitSReg, MI); 380897ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy 380997ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy if (LQR == MachineBasicBlock::LQR_Live) 381097ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy return true; 381197ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy else if (LQR == MachineBasicBlock::LQR_Unknown) 381297ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy return false; 381397ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy 381497ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy // If the register is known not to be live, there is no need to add an 381597ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy // implicit-use. 381697ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy ImplicitSReg = 0; 381797ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy return true; 381897ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy} 381920599ea4bced03634a54b52e98d261018366f279Tim Northover 382013fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesenvoid 382113fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund OlesenARMBaseInstrInfo::setExecutionDomain(MachineInstr *MI, unsigned Domain) const { 38223c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover unsigned DstReg, SrcReg, DReg; 38233c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover unsigned Lane; 382437a942cd52725b1d390989a8267a764b42fcb5d3Jakob Stoklund Olesen MachineInstrBuilder MIB(*MI->getParent()->getParent(), MI); 38253c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover const TargetRegisterInfo *TRI = &getRegisterInfo(); 38263c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover switch (MI->getOpcode()) { 38273c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover default: 38283c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover llvm_unreachable("cannot handle opcode!"); 38293c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover break; 38303c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover case ARM::VMOVD: 38313c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover if (Domain != ExeNEON) 38323c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover break; 38333c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover 38343c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover // Zap the predicate operands. 38353c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover assert(!isPredicated(MI) && "Cannot predicate a VORRd"); 38363c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover 383720599ea4bced03634a54b52e98d261018366f279Tim Northover // Source instruction is %DDst = VMOVD %DSrc, 14, %noreg (; implicits) 383820599ea4bced03634a54b52e98d261018366f279Tim Northover DstReg = MI->getOperand(0).getReg(); 383920599ea4bced03634a54b52e98d261018366f279Tim Northover SrcReg = MI->getOperand(1).getReg(); 38403c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover 384120599ea4bced03634a54b52e98d261018366f279Tim Northover for (unsigned i = MI->getDesc().getNumOperands(); i; --i) 384220599ea4bced03634a54b52e98d261018366f279Tim Northover MI->RemoveOperand(i-1); 384320599ea4bced03634a54b52e98d261018366f279Tim Northover 384420599ea4bced03634a54b52e98d261018366f279Tim Northover // Change to a %DDst = VORRd %DSrc, %DSrc, 14, %noreg (; implicits) 384520599ea4bced03634a54b52e98d261018366f279Tim Northover MI->setDesc(get(ARM::VORRd)); 384620599ea4bced03634a54b52e98d261018366f279Tim Northover AddDefaultPred(MIB.addReg(DstReg, RegState::Define) 384720599ea4bced03634a54b52e98d261018366f279Tim Northover .addReg(SrcReg) 384820599ea4bced03634a54b52e98d261018366f279Tim Northover .addReg(SrcReg)); 38493c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover break; 38503c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover case ARM::VMOVRS: 38513c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover if (Domain != ExeNEON) 38523c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover break; 38533c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover assert(!isPredicated(MI) && "Cannot predicate a VGETLN"); 38543c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover 385520599ea4bced03634a54b52e98d261018366f279Tim Northover // Source instruction is %RDst = VMOVRS %SSrc, 14, %noreg (; implicits) 38563c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover DstReg = MI->getOperand(0).getReg(); 38573c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover SrcReg = MI->getOperand(1).getReg(); 385813fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen 385920599ea4bced03634a54b52e98d261018366f279Tim Northover for (unsigned i = MI->getDesc().getNumOperands(); i; --i) 386020599ea4bced03634a54b52e98d261018366f279Tim Northover MI->RemoveOperand(i-1); 38613c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover 386220599ea4bced03634a54b52e98d261018366f279Tim Northover DReg = getCorrespondingDRegAndLane(TRI, SrcReg, Lane); 38633c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover 386420599ea4bced03634a54b52e98d261018366f279Tim Northover // Convert to %RDst = VGETLNi32 %DSrc, Lane, 14, %noreg (; imps) 386520599ea4bced03634a54b52e98d261018366f279Tim Northover // Note that DSrc has been widened and the other lane may be undef, which 386620599ea4bced03634a54b52e98d261018366f279Tim Northover // contaminates the entire register. 38673c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover MI->setDesc(get(ARM::VGETLNi32)); 386820599ea4bced03634a54b52e98d261018366f279Tim Northover AddDefaultPred(MIB.addReg(DstReg, RegState::Define) 386920599ea4bced03634a54b52e98d261018366f279Tim Northover .addReg(DReg, RegState::Undef) 387020599ea4bced03634a54b52e98d261018366f279Tim Northover .addImm(Lane)); 38713c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover 387220599ea4bced03634a54b52e98d261018366f279Tim Northover // The old source should be an implicit use, otherwise we might think it 387320599ea4bced03634a54b52e98d261018366f279Tim Northover // was dead before here. 38743c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover MIB.addReg(SrcReg, RegState::Implicit); 38753c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover break; 387697ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy case ARM::VMOVSR: { 38773c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover if (Domain != ExeNEON) 38783c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover break; 38793c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover assert(!isPredicated(MI) && "Cannot predicate a VSETLN"); 38803c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover 388120599ea4bced03634a54b52e98d261018366f279Tim Northover // Source instruction is %SDst = VMOVSR %RSrc, 14, %noreg (; implicits) 38823c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover DstReg = MI->getOperand(0).getReg(); 38833c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover SrcReg = MI->getOperand(1).getReg(); 38843c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover 388520599ea4bced03634a54b52e98d261018366f279Tim Northover DReg = getCorrespondingDRegAndLane(TRI, DstReg, Lane); 38863c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover 388797ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy unsigned ImplicitSReg; 388897ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy if (!getImplicitSPRUseForDPRUse(TRI, MI, DReg, Lane, ImplicitSReg)) 388997ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy break; 389089f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover 38917bebddf55ece46995f310d79195afb4e5b239886Tim Northover for (unsigned i = MI->getDesc().getNumOperands(); i; --i) 38927bebddf55ece46995f310d79195afb4e5b239886Tim Northover MI->RemoveOperand(i-1); 38937bebddf55ece46995f310d79195afb4e5b239886Tim Northover 389420599ea4bced03634a54b52e98d261018366f279Tim Northover // Convert to %DDst = VSETLNi32 %DDst, %RSrc, Lane, 14, %noreg (; imps) 389520599ea4bced03634a54b52e98d261018366f279Tim Northover // Again DDst may be undefined at the beginning of this instruction. 389620599ea4bced03634a54b52e98d261018366f279Tim Northover MI->setDesc(get(ARM::VSETLNi32)); 389789f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover MIB.addReg(DReg, RegState::Define) 389889f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover .addReg(DReg, getUndefRegState(!MI->readsRegister(DReg, TRI))) 389989f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover .addReg(SrcReg) 390089f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover .addImm(Lane); 390189f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover AddDefaultPred(MIB); 3902c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover 390389f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover // The narrower destination must be marked as set to keep previous chains 390489f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover // in place. 390520599ea4bced03634a54b52e98d261018366f279Tim Northover MIB.addReg(DstReg, RegState::Define | RegState::Implicit); 390697ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy if (ImplicitSReg != 0) 390797ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy MIB.addReg(ImplicitSReg, RegState::Implicit); 39083c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover break; 390997ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy } 3910c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover case ARM::VMOVS: { 3911c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover if (Domain != ExeNEON) 3912c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover break; 3913c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover 3914c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover // Source instruction is %SDst = VMOVS %SSrc, 14, %noreg (; implicits) 3915c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover DstReg = MI->getOperand(0).getReg(); 3916c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover SrcReg = MI->getOperand(1).getReg(); 3917c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover 3918c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover unsigned DstLane = 0, SrcLane = 0, DDst, DSrc; 3919c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover DDst = getCorrespondingDRegAndLane(TRI, DstReg, DstLane); 3920c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover DSrc = getCorrespondingDRegAndLane(TRI, SrcReg, SrcLane); 3921c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover 392297ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy unsigned ImplicitSReg; 392397ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy if (!getImplicitSPRUseForDPRUse(TRI, MI, DSrc, SrcLane, ImplicitSReg)) 392497ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy break; 392589f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover 39267bebddf55ece46995f310d79195afb4e5b239886Tim Northover for (unsigned i = MI->getDesc().getNumOperands(); i; --i) 39277bebddf55ece46995f310d79195afb4e5b239886Tim Northover MI->RemoveOperand(i-1); 39287bebddf55ece46995f310d79195afb4e5b239886Tim Northover 3929c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover if (DSrc == DDst) { 3930c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover // Destination can be: 3931c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover // %DDst = VDUPLN32d %DDst, Lane, 14, %noreg (; implicits) 3932c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover MI->setDesc(get(ARM::VDUPLN32d)); 393389f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover MIB.addReg(DDst, RegState::Define) 393489f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover .addReg(DDst, getUndefRegState(!MI->readsRegister(DDst, TRI))) 393589f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover .addImm(SrcLane); 393689f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover AddDefaultPred(MIB); 3937c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover 3938c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover // Neither the source or the destination are naturally represented any 3939c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover // more, so add them in manually. 3940c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover MIB.addReg(DstReg, RegState::Implicit | RegState::Define); 3941c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover MIB.addReg(SrcReg, RegState::Implicit); 394297ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy if (ImplicitSReg != 0) 394397ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy MIB.addReg(ImplicitSReg, RegState::Implicit); 3944c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover break; 3945c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover } 3946c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover 3947c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover // In general there's no single instruction that can perform an S <-> S 3948c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover // move in NEON space, but a pair of VEXT instructions *can* do the 3949c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover // job. It turns out that the VEXTs needed will only use DSrc once, with 3950c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover // the position based purely on the combination of lane-0 and lane-1 3951c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover // involved. For example 3952c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover // vmov s0, s2 -> vext.32 d0, d0, d1, #1 vext.32 d0, d0, d0, #1 3953c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover // vmov s1, s3 -> vext.32 d0, d1, d0, #1 vext.32 d0, d0, d0, #1 3954c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover // vmov s0, s3 -> vext.32 d0, d0, d0, #1 vext.32 d0, d1, d0, #1 3955c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover // vmov s1, s2 -> vext.32 d0, d0, d0, #1 vext.32 d0, d0, d1, #1 3956c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover // 3957c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover // Pattern of the MachineInstrs is: 3958c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover // %DDst = VEXTd32 %DSrc1, %DSrc2, Lane, 14, %noreg (;implicits) 3959c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover MachineInstrBuilder NewMIB; 3960c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover NewMIB = BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), 3961c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover get(ARM::VEXTd32), DDst); 396289f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover 396389f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover // On the first instruction, both DSrc and DDst may be <undef> if present. 396489f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover // Specifically when the original instruction didn't have them as an 396589f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover // <imp-use>. 396689f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover unsigned CurReg = SrcLane == 1 && DstLane == 1 ? DSrc : DDst; 396789f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover bool CurUndef = !MI->readsRegister(CurReg, TRI); 396889f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover NewMIB.addReg(CurReg, getUndefRegState(CurUndef)); 396989f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover 397089f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover CurReg = SrcLane == 0 && DstLane == 0 ? DSrc : DDst; 397189f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover CurUndef = !MI->readsRegister(CurReg, TRI); 397289f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover NewMIB.addReg(CurReg, getUndefRegState(CurUndef)); 397389f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover 3974c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover NewMIB.addImm(1); 3975c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover AddDefaultPred(NewMIB); 3976c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover 3977c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover if (SrcLane == DstLane) 3978c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover NewMIB.addReg(SrcReg, RegState::Implicit); 3979c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover 3980c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover MI->setDesc(get(ARM::VEXTd32)); 3981c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover MIB.addReg(DDst, RegState::Define); 398289f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover 398389f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover // On the second instruction, DDst has definitely been defined above, so 398489f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover // it is not <undef>. DSrc, if present, can be <undef> as above. 398589f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover CurReg = SrcLane == 1 && DstLane == 0 ? DSrc : DDst; 398689f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover CurUndef = CurReg == DSrc && !MI->readsRegister(CurReg, TRI); 398789f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover MIB.addReg(CurReg, getUndefRegState(CurUndef)); 398889f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover 398989f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover CurReg = SrcLane == 0 && DstLane == 1 ? DSrc : DDst; 399089f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover CurUndef = CurReg == DSrc && !MI->readsRegister(CurReg, TRI); 399189f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover MIB.addReg(CurReg, getUndefRegState(CurUndef)); 399289f49808ee79eebbc3267b6c595514d4ca1f3247Tim Northover 3993c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover MIB.addImm(1); 3994c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover AddDefaultPred(MIB); 3995c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover 3996c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover if (SrcLane != DstLane) 3997c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover MIB.addReg(SrcReg, RegState::Implicit); 3998c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover 3999c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover // As before, the original destination is no longer represented, add it 4000c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover // implicitly. 4001c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover MIB.addReg(DstReg, RegState::Define | RegState::Implicit); 400297ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy if (ImplicitSReg != 0) 400397ecb83dffb5ff78ff84e9da21189268f52c63b2James Molloy MIB.addReg(ImplicitSReg, RegState::Implicit); 4004c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover break; 4005c4a32e6596f3974a6c00322db1f5f31ea448bd58Tim Northover } 40063c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover } 40078bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesen 400813fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen} 4009c01810eeb7227010f73cb39e3c4fa0197a3c4ef0Jim Grosbach 4010eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson//===----------------------------------------------------------------------===// 4011eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson// Partial register updates 4012eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson//===----------------------------------------------------------------------===// 4013eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson// 4014eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson// Swift renames NEON registers with 64-bit granularity. That means any 4015eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson// instruction writing an S-reg implicitly reads the containing D-reg. The 4016eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson// problem is mostly avoided by translating f32 operations to v2f32 operations 4017eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson// on D-registers, but f32 loads are still a problem. 4018eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson// 4019eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson// These instructions can load an f32 into a NEON register: 4020eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson// 4021eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson// VLDRS - Only writes S, partial D update. 4022eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson// VLD1LNd32 - Writes all D-regs, explicit partial D update, 2 uops. 4023eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson// VLD1DUPd32 - Writes all D-regs, no partial reg update, 2 uops. 4024eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson// 4025eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson// FCONSTD can be used as a dependency-breaking instruction. 4026eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilsonunsigned ARMBaseInstrInfo:: 4027eb1641d54a7eda7717304bc4d55d059208d8ebedBob WilsongetPartialRegUpdateClearance(const MachineInstr *MI, 4028eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned OpNum, 4029eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson const TargetRegisterInfo *TRI) const { 4030a210db781f17b5ab8e2b71d53276153a9d15eeadSilviu Baranga if (!SwiftPartialUpdateClearance || 4031a210db781f17b5ab8e2b71d53276153a9d15eeadSilviu Baranga !(Subtarget.isSwift() || Subtarget.isCortexA15())) 4032eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 0; 4033eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 4034eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson assert(TRI && "Need TRI instance"); 4035eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 4036eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson const MachineOperand &MO = MI->getOperand(OpNum); 4037eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (MO.readsReg()) 4038eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 0; 4039eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Reg = MO.getReg(); 4040eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson int UseOp = -1; 4041eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 4042eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson switch(MI->getOpcode()) { 4043eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // Normal instructions writing only an S-register. 4044eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::VLDRS: 4045eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::FCONSTS: 4046eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::VMOVSR: 4047eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::VMOVv8i8: 4048eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::VMOVv4i16: 4049eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::VMOVv2i32: 4050eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::VMOVv2f32: 4051eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::VMOVv1i64: 4052eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson UseOp = MI->findRegisterUseOperandIdx(Reg, false, TRI); 4053eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson break; 4054eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 4055eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // Explicitly reads the dependency. 4056eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson case ARM::VLD1LNd32: 4057a210db781f17b5ab8e2b71d53276153a9d15eeadSilviu Baranga UseOp = 3; 4058eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson break; 4059eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson default: 4060eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 0; 4061eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 4062eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 4063eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // If this instruction actually reads a value from Reg, there is no unwanted 4064eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // dependency. 4065eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (UseOp != -1 && MI->getOperand(UseOp).readsReg()) 4066eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 0; 4067eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 4068eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // We must be able to clobber the whole D-reg. 4069eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (TargetRegisterInfo::isVirtualRegister(Reg)) { 4070eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // Virtual register must be a foo:ssub_0<def,undef> operand. 4071eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (!MO.getSubReg() || MI->readsVirtualRegister(Reg)) 4072eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 0; 4073eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } else if (ARM::SPRRegClass.contains(Reg)) { 4074eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // Physical register: MI must define the full D-reg. 4075eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned DReg = TRI->getMatchingSuperReg(Reg, ARM::ssub_0, 4076eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson &ARM::DPRRegClass); 4077eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (!DReg || !MI->definesRegister(DReg, TRI)) 4078eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return 0; 4079eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 4080eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 4081eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // MI has an unwanted D-register dependency. 4082eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // Avoid defs in the previous N instructrions. 4083eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson return SwiftPartialUpdateClearance; 4084eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson} 4085eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 4086eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson// Break a partial register dependency after getPartialRegUpdateClearance 4087eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson// returned non-zero. 4088eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilsonvoid ARMBaseInstrInfo:: 4089eb1641d54a7eda7717304bc4d55d059208d8ebedBob WilsonbreakPartialRegDependency(MachineBasicBlock::iterator MI, 4090eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned OpNum, 4091eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson const TargetRegisterInfo *TRI) const { 4092eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson assert(MI && OpNum < MI->getDesc().getNumDefs() && "OpNum is not a def"); 4093eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson assert(TRI && "Need TRI instance"); 4094eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 4095eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson const MachineOperand &MO = MI->getOperand(OpNum); 4096eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned Reg = MO.getReg(); 4097eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson assert(TargetRegisterInfo::isPhysicalRegister(Reg) && 4098eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson "Can't break virtual register dependencies."); 4099eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson unsigned DReg = Reg; 4100eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 4101eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // If MI defines an S-reg, find the corresponding D super-register. 4102eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson if (ARM::SPRRegClass.contains(Reg)) { 4103eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson DReg = ARM::D0 + (Reg - ARM::S0) / 2; 4104eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson assert(TRI->isSuperRegister(Reg, DReg) && "Register enums broken"); 4105eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson } 4106eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 4107eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson assert(ARM::DPRRegClass.contains(DReg) && "Can only break D-reg deps"); 4108eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson assert(MI->definesRegister(DReg, TRI) && "MI doesn't clobber full D-reg"); 4109eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 4110eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // FIXME: In some cases, VLDRS can be changed to a VLD1DUPd32 which defines 4111eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // the full D-register by loading the same value to both lanes. The 4112eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // instruction is micro-coded with 2 uops, so don't do this until we can 4113eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // properly schedule micro-coded instuctions. The dispatcher stalls cause 4114eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // too big regressions. 4115eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 4116eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // Insert the dependency-breaking FCONSTD before MI. 4117eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson // 96 is the encoding of 0.5, but the actual value doesn't matter here. 4118eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson AddDefaultPred(BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), 4119eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson get(ARM::FCONSTD), DReg).addImm(96)); 4120eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson MI->addRegisterKilled(DReg, TRI, true); 4121eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson} 4122eb1641d54a7eda7717304bc4d55d059208d8ebedBob Wilson 4123c01810eeb7227010f73cb39e3c4fa0197a3c4ef0Jim Grosbachbool ARMBaseInstrInfo::hasNOP() const { 4124c01810eeb7227010f73cb39e3c4fa0197a3c4ef0Jim Grosbach return (Subtarget.getFeatureBits() & ARM::HasV6T2Ops) != 0; 4125c01810eeb7227010f73cb39e3c4fa0197a3c4ef0Jim Grosbach} 412608da4865576056f997a9c8013240d716018f7edfArnold Schwaighofer 412708da4865576056f997a9c8013240d716018f7edfArnold Schwaighoferbool ARMBaseInstrInfo::isSwiftFastImmShift(const MachineInstr *MI) const { 412808da4865576056f997a9c8013240d716018f7edfArnold Schwaighofer unsigned ShOpVal = MI->getOperand(3).getImm(); 412908da4865576056f997a9c8013240d716018f7edfArnold Schwaighofer unsigned ShImm = ARM_AM::getSORegOffset(ShOpVal); 413008da4865576056f997a9c8013240d716018f7edfArnold Schwaighofer // Swift supports faster shifts for: lsl 2, lsl 1, and lsr 1. 413108da4865576056f997a9c8013240d716018f7edfArnold Schwaighofer if ((ShImm == 1 && ARM_AM::getSORegShOp(ShOpVal) == ARM_AM::lsr) || 413208da4865576056f997a9c8013240d716018f7edfArnold Schwaighofer ((ShImm == 1 || ShImm == 2) && 413308da4865576056f997a9c8013240d716018f7edfArnold Schwaighofer ARM_AM::getSORegShOp(ShOpVal) == ARM_AM::lsl)) 413408da4865576056f997a9c8013240d716018f7edfArnold Schwaighofer return true; 413508da4865576056f997a9c8013240d716018f7edfArnold Schwaighofer 413608da4865576056f997a9c8013240d716018f7edfArnold Schwaighofer return false; 413708da4865576056f997a9c8013240d716018f7edfArnold Schwaighofer} 4138