ARMBaseInstrInfo.cpp revision cff9baa95273bc279bf5fadb9e27afbd25cca20b
131d157ae1ac2cd9c787dc3c1d28e64c682803844Jia Liu//===-- ARMBaseInstrInfo.cpp - ARM Instruction Information ----------------===//
2334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin//
3334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin//                     The LLVM Compiler Infrastructure
4334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin//
5334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin// This file is distributed under the University of Illinois Open Source
6334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin// License. See LICENSE.TXT for details.
7334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin//
8334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin//===----------------------------------------------------------------------===//
9334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin//
10334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin// This file contains the Base ARM implementation of the TargetInstrInfo class.
11334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin//
12334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin//===----------------------------------------------------------------------===//
13334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
14334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin#include "ARMBaseInstrInfo.h"
15334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin#include "ARM.h"
160e5233a9e5ee9385c6a940e3985194d77bee0bbbCraig Topper#include "ARMBaseRegisterInfo.h"
17d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng#include "ARMConstantPoolValue.h"
1848575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng#include "ARMHazardRecognizer.h"
19334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin#include "ARMMachineFunctionInfo.h"
20ee04a6d3a40c3017124e3fd89a0db473a2824498Evan Cheng#include "MCTargetDesc/ARMAddressingModes.h"
21fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng#include "llvm/Constants.h"
22fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng#include "llvm/Function.h"
23fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng#include "llvm/GlobalValue.h"
24334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin#include "llvm/CodeGen/LiveVariables.h"
25d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng#include "llvm/CodeGen/MachineConstantPool.h"
26334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin#include "llvm/CodeGen/MachineFrameInfo.h"
27334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin#include "llvm/CodeGen/MachineInstrBuilder.h"
28334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin#include "llvm/CodeGen/MachineJumpTableInfo.h"
29249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov#include "llvm/CodeGen/MachineMemOperand.h"
302457f2c66184e978d4ed8fa9e2128effff26cb0bEvan Cheng#include "llvm/CodeGen/MachineRegisterInfo.h"
31ee04a6d3a40c3017124e3fd89a0db473a2824498Evan Cheng#include "llvm/CodeGen/SelectionDAGNodes.h"
32af76e592c7f9deff0e55c13dbb4a34f07f1c7f64Chris Lattner#include "llvm/MC/MCAsmInfo.h"
33f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak#include "llvm/Support/BranchProbability.h"
34334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin#include "llvm/Support/CommandLine.h"
35f95215f551949d5e5adfbf4753aa833b9009b77aAnton Korobeynikov#include "llvm/Support/Debug.h"
36c25e7581b9b8088910da31702d4ca21c4734c6d7Torok Edwin#include "llvm/Support/ErrorHandling.h"
3740a5eb18b031fa1a5e9697e21e251e613d441cc5Bill Wendling#include "llvm/ADT/STLExtras.h"
3822fee2dff4c43b551aefa44a96ca74fcade6bfacEvan Cheng
394db3cffe94a5285239cc0056f939c6b74a5ca0b6Evan Cheng#define GET_INSTRINFO_CTOR
4022fee2dff4c43b551aefa44a96ca74fcade6bfacEvan Cheng#include "ARMGenInstrInfo.inc"
4122fee2dff4c43b551aefa44a96ca74fcade6bfacEvan Cheng
42334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinusing namespace llvm;
43334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
44334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinstatic cl::opt<bool>
45334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid GoodwinEnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
46334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin               cl::desc("Enable ARM 2-addr to 3-addr conv"));
47334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
4861545829832ba0375249c42c84843d0b62c8f55fJakob Stoklund Olesenstatic cl::opt<bool>
493805d85e38c29d9106c758b63851eb847201f315Jakob Stoklund OlesenWidenVMOVS("widen-vmovs", cl::Hidden, cl::init(true),
5061545829832ba0375249c42c84843d0b62c8f55fJakob Stoklund Olesen           cl::desc("Widen ARM vmovs to vmovd when possible"));
5161545829832ba0375249c42c84843d0b62c8f55fJakob Stoklund Olesen
5248575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng/// ARM_MLxEntry - Record information about MLA / MLS instructions.
5348575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Chengstruct ARM_MLxEntry {
54cd2859eef83708c00330c94f6842499b48d5ed02Craig Topper  uint16_t MLxOpc;     // MLA / MLS opcode
55cd2859eef83708c00330c94f6842499b48d5ed02Craig Topper  uint16_t MulOpc;     // Expanded multiplication opcode
56cd2859eef83708c00330c94f6842499b48d5ed02Craig Topper  uint16_t AddSubOpc;  // Expanded add / sub opcode
5748575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  bool NegAcc;         // True if the acc is negated before the add / sub.
5848575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  bool HasLane;        // True if instruction has an extra "lane" operand.
5948575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng};
6048575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng
6148575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Chengstatic const ARM_MLxEntry ARM_MLxTable[] = {
6248575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  // MLxOpc,          MulOpc,           AddSubOpc,       NegAcc, HasLane
6348575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  // fp scalar ops
6448575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  { ARM::VMLAS,       ARM::VMULS,       ARM::VADDS,      false,  false },
6548575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  { ARM::VMLSS,       ARM::VMULS,       ARM::VSUBS,      false,  false },
6648575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  { ARM::VMLAD,       ARM::VMULD,       ARM::VADDD,      false,  false },
6748575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  { ARM::VMLSD,       ARM::VMULD,       ARM::VSUBD,      false,  false },
6848575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  { ARM::VNMLAS,      ARM::VNMULS,      ARM::VSUBS,      true,   false },
6948575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  { ARM::VNMLSS,      ARM::VMULS,       ARM::VSUBS,      true,   false },
7048575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  { ARM::VNMLAD,      ARM::VNMULD,      ARM::VSUBD,      true,   false },
7148575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  { ARM::VNMLSD,      ARM::VMULD,       ARM::VSUBD,      true,   false },
7248575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng
7348575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  // fp SIMD ops
7448575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  { ARM::VMLAfd,      ARM::VMULfd,      ARM::VADDfd,     false,  false },
7548575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  { ARM::VMLSfd,      ARM::VMULfd,      ARM::VSUBfd,     false,  false },
7648575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  { ARM::VMLAfq,      ARM::VMULfq,      ARM::VADDfq,     false,  false },
7748575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  { ARM::VMLSfq,      ARM::VMULfq,      ARM::VSUBfq,     false,  false },
7848575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  { ARM::VMLAslfd,    ARM::VMULslfd,    ARM::VADDfd,     false,  true  },
7948575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  { ARM::VMLSslfd,    ARM::VMULslfd,    ARM::VSUBfd,     false,  true  },
8048575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  { ARM::VMLAslfq,    ARM::VMULslfq,    ARM::VADDfq,     false,  true  },
8148575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  { ARM::VMLSslfq,    ARM::VMULslfq,    ARM::VSUBfq,     false,  true  },
8248575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng};
8348575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng
84f95215f551949d5e5adfbf4753aa833b9009b77aAnton KorobeynikovARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget& STI)
854db3cffe94a5285239cc0056f939c6b74a5ca0b6Evan Cheng  : ARMGenInstrInfo(ARM::ADJCALLSTACKDOWN, ARM::ADJCALLSTACKUP),
86f95215f551949d5e5adfbf4753aa833b9009b77aAnton Korobeynikov    Subtarget(STI) {
8748575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  for (unsigned i = 0, e = array_lengthof(ARM_MLxTable); i != e; ++i) {
8848575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng    if (!MLxEntryMap.insert(std::make_pair(ARM_MLxTable[i].MLxOpc, i)).second)
8948575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng      assert(false && "Duplicated entries?");
9048575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng    MLxHazardOpcodes.insert(ARM_MLxTable[i].AddSubOpc);
9148575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng    MLxHazardOpcodes.insert(ARM_MLxTable[i].MulOpc);
9248575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  }
9348575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng}
9448575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng
952da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick// Use a ScoreboardHazardRecognizer for prepass ARM scheduling. TargetInstrImpl
962da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick// currently defaults to no prepass hazard recognizer.
9748575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan ChengScheduleHazardRecognizer *ARMBaseInstrInfo::
982da8bc8a5f7705ac131184cd247f48500da0d74eAndrew TrickCreateTargetHazardRecognizer(const TargetMachine *TM,
992da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick                             const ScheduleDAG *DAG) const {
100c8bfd1d78ff9a307d1d4cb57cce4549b538e60f4Andrew Trick  if (usePreRAHazardRecognizer()) {
1012da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick    const InstrItineraryData *II = TM->getInstrItineraryData();
1022da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick    return new ScoreboardHazardRecognizer(II, DAG, "pre-RA-sched");
1032da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick  }
1042da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick  return TargetInstrInfoImpl::CreateTargetHazardRecognizer(TM, DAG);
1052da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick}
1062da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick
1072da8bc8a5f7705ac131184cd247f48500da0d74eAndrew TrickScheduleHazardRecognizer *ARMBaseInstrInfo::
1082da8bc8a5f7705ac131184cd247f48500da0d74eAndrew TrickCreateTargetPostRAHazardRecognizer(const InstrItineraryData *II,
1092da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick                                   const ScheduleDAG *DAG) const {
11048575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  if (Subtarget.isThumb2() || Subtarget.hasVFP2())
11148575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng    return (ScheduleHazardRecognizer *)
1122da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick      new ARMHazardRecognizer(II, *this, getRegisterInfo(), Subtarget, DAG);
1132da8bc8a5f7705ac131184cd247f48500da0d74eAndrew Trick  return TargetInstrInfoImpl::CreateTargetPostRAHazardRecognizer(II, DAG);
114334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin}
115334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
116334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid GoodwinMachineInstr *
117334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid GoodwinARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
118334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin                                        MachineBasicBlock::iterator &MBBI,
119334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin                                        LiveVariables *LV) const {
12078703ddafe3d037f75d8ca188e4829d238289ac3Evan Cheng  // FIXME: Thumb2 support.
12178703ddafe3d037f75d8ca188e4829d238289ac3Evan Cheng
122334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  if (!EnableARM3Addr)
123334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return NULL;
124334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
125334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  MachineInstr *MI = MBBI;
126334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  MachineFunction &MF = *MI->getParent()->getParent();
12799405df044f2c584242e711cc9023ec90356da82Bruno Cardoso Lopes  uint64_t TSFlags = MI->getDesc().TSFlags;
128334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  bool isPre = false;
129334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
130334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  default: return NULL;
131334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  case ARMII::IndexModePre:
132334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    isPre = true;
133334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    break;
134334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  case ARMII::IndexModePost:
135334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    break;
136334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  }
137334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
138334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  // Try splitting an indexed load/store to an un-indexed one plus an add/sub
139334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  // operation.
140334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
141334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  if (MemOpc == 0)
142334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return NULL;
143334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
144334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  MachineInstr *UpdateMI = NULL;
145334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  MachineInstr *MemMI = NULL;
146334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
147e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  const MCInstrDesc &MCID = MI->getDesc();
148e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  unsigned NumOps = MCID.getNumOperands();
1495a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng  bool isLoad = !MI->mayStore();
150334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
151334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  const MachineOperand &Base = MI->getOperand(2);
152334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  const MachineOperand &Offset = MI->getOperand(NumOps-3);
153334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  unsigned WBReg = WB.getReg();
154334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  unsigned BaseReg = Base.getReg();
155334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  unsigned OffReg = Offset.getReg();
156334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  unsigned OffImm = MI->getOperand(NumOps-2).getImm();
157334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
158334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  switch (AddrMode) {
159bc2198133a1836598b54b943420748e75d5dea94Craig Topper  default: llvm_unreachable("Unknown indexed op!");
160334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  case ARMII::AddrMode2: {
161334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
162334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    unsigned Amt = ARM_AM::getAM2Offset(OffImm);
163334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    if (OffReg == 0) {
164e7cbe4118b7ddf05032ff8772a98c51e1637bb5cEvan Cheng      if (ARM_AM::getSOImmVal(Amt) == -1)
165334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        // Can't encode it in a so_imm operand. This transformation will
166334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        // add more than 1 instruction. Abandon!
167334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        return NULL;
168334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      UpdateMI = BuildMI(MF, MI->getDebugLoc(),
16978703ddafe3d037f75d8ca188e4829d238289ac3Evan Cheng                         get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
170e7cbe4118b7ddf05032ff8772a98c51e1637bb5cEvan Cheng        .addReg(BaseReg).addImm(Amt)
171334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        .addImm(Pred).addReg(0).addReg(0);
172334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    } else if (Amt != 0) {
173334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
174334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
175334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      UpdateMI = BuildMI(MF, MI->getDebugLoc(),
17692a202213bb4c20301abf6ab64e46df3695e60bfOwen Anderson                         get(isSub ? ARM::SUBrsi : ARM::ADDrsi), WBReg)
177334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
178334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        .addImm(Pred).addReg(0).addReg(0);
179334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    } else
180334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      UpdateMI = BuildMI(MF, MI->getDebugLoc(),
18178703ddafe3d037f75d8ca188e4829d238289ac3Evan Cheng                         get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
182334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        .addReg(BaseReg).addReg(OffReg)
183334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        .addImm(Pred).addReg(0).addReg(0);
184334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    break;
185334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  }
186334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  case ARMII::AddrMode3 : {
187334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
188334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    unsigned Amt = ARM_AM::getAM3Offset(OffImm);
189334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    if (OffReg == 0)
190334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
191334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      UpdateMI = BuildMI(MF, MI->getDebugLoc(),
19278703ddafe3d037f75d8ca188e4829d238289ac3Evan Cheng                         get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
193334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        .addReg(BaseReg).addImm(Amt)
194334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        .addImm(Pred).addReg(0).addReg(0);
195334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    else
196334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      UpdateMI = BuildMI(MF, MI->getDebugLoc(),
19778703ddafe3d037f75d8ca188e4829d238289ac3Evan Cheng                         get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
198334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        .addReg(BaseReg).addReg(OffReg)
199334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        .addImm(Pred).addReg(0).addReg(0);
200334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    break;
201334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  }
202334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  }
203334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
204334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  std::vector<MachineInstr*> NewMIs;
205334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  if (isPre) {
206334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    if (isLoad)
207334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      MemMI = BuildMI(MF, MI->getDebugLoc(),
208334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin                      get(MemOpc), MI->getOperand(0).getReg())
2093e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach        .addReg(WBReg).addImm(0).addImm(Pred);
210334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    else
211334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      MemMI = BuildMI(MF, MI->getDebugLoc(),
212334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin                      get(MemOpc)).addReg(MI->getOperand(1).getReg())
213334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
214334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    NewMIs.push_back(MemMI);
215334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    NewMIs.push_back(UpdateMI);
216334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  } else {
217334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    if (isLoad)
218334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      MemMI = BuildMI(MF, MI->getDebugLoc(),
219334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin                      get(MemOpc), MI->getOperand(0).getReg())
2203e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach        .addReg(BaseReg).addImm(0).addImm(Pred);
221334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    else
222334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      MemMI = BuildMI(MF, MI->getDebugLoc(),
223334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin                      get(MemOpc)).addReg(MI->getOperand(1).getReg())
224334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
225334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    if (WB.isDead())
226334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      UpdateMI->getOperand(0).setIsDead();
227334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    NewMIs.push_back(UpdateMI);
228334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    NewMIs.push_back(MemMI);
229334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  }
230334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
231334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  // Transfer LiveVariables states, kill / dead info.
232334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  if (LV) {
233334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
234334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      MachineOperand &MO = MI->getOperand(i);
235c9df025e33ac435adb3b3318d237c36ca7cec659Jakob Stoklund Olesen      if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
236334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        unsigned Reg = MO.getReg();
237334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
238334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
239334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        if (MO.isDef()) {
240334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin          MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
241334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin          if (MO.isDead())
242334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin            LV->addVirtualRegisterDead(Reg, NewMI);
243334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        }
244334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        if (MO.isUse() && MO.isKill()) {
245334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin          for (unsigned j = 0; j < 2; ++j) {
246334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin            // Look at the two new MI's in reverse order.
247334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin            MachineInstr *NewMI = NewMIs[j];
248334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin            if (!NewMI->readsRegister(Reg))
249334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin              continue;
250334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin            LV->addVirtualRegisterKilled(Reg, NewMI);
251334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin            if (VI.removeKill(MI))
252334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin              VI.Kills.push_back(NewMI);
253334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin            break;
254334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin          }
255334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        }
256334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      }
257334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    }
258334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  }
259334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
260334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  MFI->insert(MBBI, NewMIs[1]);
261334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  MFI->insert(MBBI, NewMIs[0]);
262334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  return NewMIs[0];
263334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin}
264334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
265334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin// Branch analysis.
266334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinbool
267334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid GoodwinARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
268334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin                                MachineBasicBlock *&FBB,
269334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin                                SmallVectorImpl<MachineOperand> &Cond,
270334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin                                bool AllowModify) const {
271334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  // If the block has no terminators, it just falls into the block after it.
272334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  MachineBasicBlock::iterator I = MBB.end();
27393d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen  if (I == MBB.begin())
27493d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen    return false;
27593d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen  --I;
27693d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen  while (I->isDebugValue()) {
27793d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen    if (I == MBB.begin())
27893d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen      return false;
27993d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen    --I;
28093d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen  }
28193d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen  if (!isUnpredicatedTerminator(I))
282334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return false;
283334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
284334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  // Get the last instruction in the block.
285334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  MachineInstr *LastInst = I;
286334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
287334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  // If there is only one terminator instruction, process it.
288334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  unsigned LastOpc = LastInst->getOpcode();
289334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
2905ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng    if (isUncondBranchOpcode(LastOpc)) {
291334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      TBB = LastInst->getOperand(0).getMBB();
292334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      return false;
293334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    }
2945ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng    if (isCondBranchOpcode(LastOpc)) {
295334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      // Block ends with fall-through condbranch.
296334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      TBB = LastInst->getOperand(0).getMBB();
297334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      Cond.push_back(LastInst->getOperand(1));
298334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      Cond.push_back(LastInst->getOperand(2));
299334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      return false;
300334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    }
301334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return true;  // Can't handle indirect branch.
302334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  }
303334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
304334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  // Get the instruction before it if it is a terminator.
305334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  MachineInstr *SecondLastInst = I;
306108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng  unsigned SecondLastOpc = SecondLastInst->getOpcode();
307108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng
308108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng  // If AllowModify is true and the block ends with two or more unconditional
309108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng  // branches, delete all but the first unconditional branch.
310108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng  if (AllowModify && isUncondBranchOpcode(LastOpc)) {
311108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng    while (isUncondBranchOpcode(SecondLastOpc)) {
312108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng      LastInst->eraseFromParent();
313108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng      LastInst = SecondLastInst;
314108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng      LastOpc = LastInst->getOpcode();
315676e258366dd17a0b4ee6ac66914237ce181202eEvan Cheng      if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
316676e258366dd17a0b4ee6ac66914237ce181202eEvan Cheng        // Return now the only terminator is an unconditional branch.
317676e258366dd17a0b4ee6ac66914237ce181202eEvan Cheng        TBB = LastInst->getOperand(0).getMBB();
318676e258366dd17a0b4ee6ac66914237ce181202eEvan Cheng        return false;
319676e258366dd17a0b4ee6ac66914237ce181202eEvan Cheng      } else {
320108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng        SecondLastInst = I;
321108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng        SecondLastOpc = SecondLastInst->getOpcode();
322108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng      }
323108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng    }
324108c8724663354050dc09bb1262c3e4511adf82fEvan Cheng  }
325334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
326334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  // If there are three terminators, we don't know what sort of block this is.
327334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
328334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return true;
329334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
3305ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng  // If the block ends with a B and a Bcc, handle it.
3315ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng  if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
332334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    TBB =  SecondLastInst->getOperand(0).getMBB();
333334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    Cond.push_back(SecondLastInst->getOperand(1));
334334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    Cond.push_back(SecondLastInst->getOperand(2));
335334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    FBB = LastInst->getOperand(0).getMBB();
336334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return false;
337334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  }
338334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
339334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  // If the block ends with two unconditional branches, handle it.  The second
340334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  // one is not executed, so remove it.
3415ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng  if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
342334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    TBB = SecondLastInst->getOperand(0).getMBB();
343334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    I = LastInst;
344334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    if (AllowModify)
345334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      I->eraseFromParent();
346334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return false;
347334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  }
348334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
349334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  // ...likewise if it ends with a branch table followed by an unconditional
350334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  // branch. The branch folder can create these, and we must get rid of them for
351334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  // correctness of Thumb constant islands.
3528d4de5abfa1bcd974554ea14904ebf7af289e84dBob Wilson  if ((isJumpTableBranchOpcode(SecondLastOpc) ||
3538d4de5abfa1bcd974554ea14904ebf7af289e84dBob Wilson       isIndirectBranchOpcode(SecondLastOpc)) &&
3545ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng      isUncondBranchOpcode(LastOpc)) {
355334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    I = LastInst;
356334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    if (AllowModify)
357334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      I->eraseFromParent();
358334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return true;
359334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  }
360334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
361334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  // Otherwise, can't handle this.
362334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  return true;
363334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin}
364334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
365334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
366334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinunsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
367334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  MachineBasicBlock::iterator I = MBB.end();
368334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  if (I == MBB.begin()) return 0;
369334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  --I;
37093d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen  while (I->isDebugValue()) {
37193d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen    if (I == MBB.begin())
37293d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen      return 0;
37393d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen    --I;
37493d6a7e9c21204c52d6efec6c672163e7de79660Dale Johannesen  }
3755ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng  if (!isUncondBranchOpcode(I->getOpcode()) &&
3765ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng      !isCondBranchOpcode(I->getOpcode()))
377334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return 0;
378334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
379334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  // Remove the branch.
380334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  I->eraseFromParent();
381334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
382334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  I = MBB.end();
383334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
384334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  if (I == MBB.begin()) return 1;
385334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  --I;
3865ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng  if (!isCondBranchOpcode(I->getOpcode()))
387334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return 1;
388334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
389334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  // Remove the branch.
390334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  I->eraseFromParent();
391334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  return 2;
392334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin}
393334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
394334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinunsigned
395334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid GoodwinARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
3963bf912593301152b65accb9d9c37a95172f1df5aStuart Hastings                               MachineBasicBlock *FBB,
3973bf912593301152b65accb9d9c37a95172f1df5aStuart Hastings                               const SmallVectorImpl<MachineOperand> &Cond,
3983bf912593301152b65accb9d9c37a95172f1df5aStuart Hastings                               DebugLoc DL) const {
3996495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng  ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>();
4006495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng  int BOpc   = !AFI->isThumbFunction()
4016495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB);
4026495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng  int BccOpc = !AFI->isThumbFunction()
4036495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc);
40451f6a7abf27fc92c3d8904c2334feab8b498e8e9Owen Anderson  bool isThumb = AFI->isThumbFunction() || AFI->isThumb2Function();
405e23dc9c0ef50b0a1934c04c1786f3a0478d62f41Andrew Trick
406334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  // Shouldn't be a fall through.
407334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  assert(TBB && "InsertBranch must not be told to insert a fallthrough");
408334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  assert((Cond.size() == 2 || Cond.size() == 0) &&
409334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin         "ARM branch conditions have two components!");
410334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
411334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  if (FBB == 0) {
412112fb73502d54dd7dd61ae2de24c92d4df181294Owen Anderson    if (Cond.empty()) { // Unconditional branch?
41351f6a7abf27fc92c3d8904c2334feab8b498e8e9Owen Anderson      if (isThumb)
41451f6a7abf27fc92c3d8904c2334feab8b498e8e9Owen Anderson        BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB).addImm(ARMCC::AL).addReg(0);
41551f6a7abf27fc92c3d8904c2334feab8b498e8e9Owen Anderson      else
41651f6a7abf27fc92c3d8904c2334feab8b498e8e9Owen Anderson        BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB);
417112fb73502d54dd7dd61ae2de24c92d4df181294Owen Anderson    } else
4183bf912593301152b65accb9d9c37a95172f1df5aStuart Hastings      BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB)
419334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin        .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
420334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return 1;
421334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  }
422334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
423334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  // Two-way conditional branch.
4243bf912593301152b65accb9d9c37a95172f1df5aStuart Hastings  BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB)
425334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
42651f6a7abf27fc92c3d8904c2334feab8b498e8e9Owen Anderson  if (isThumb)
42751f6a7abf27fc92c3d8904c2334feab8b498e8e9Owen Anderson    BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB).addImm(ARMCC::AL).addReg(0);
42851f6a7abf27fc92c3d8904c2334feab8b498e8e9Owen Anderson  else
42951f6a7abf27fc92c3d8904c2334feab8b498e8e9Owen Anderson    BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB);
430334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  return 2;
431334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin}
432334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
433334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinbool ARMBaseInstrInfo::
434334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid GoodwinReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
435334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
436334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  Cond[0].setImm(ARMCC::getOppositeCondition(CC));
437334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  return false;
438334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin}
439334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
440ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Chengbool ARMBaseInstrInfo::isPredicated(const MachineInstr *MI) const {
441ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  if (MI->isBundle()) {
442ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    MachineBasicBlock::const_instr_iterator I = MI;
443ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
444ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    while (++I != E && I->isInsideBundle()) {
445ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng      int PIdx = I->findFirstPredOperandIdx();
446ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng      if (PIdx != -1 && I->getOperand(PIdx).getImm() != ARMCC::AL)
447ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng        return true;
448ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    }
449ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    return false;
450ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  }
451ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng
452ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  int PIdx = MI->findFirstPredOperandIdx();
453ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  return PIdx != -1 && MI->getOperand(PIdx).getImm() != ARMCC::AL;
454ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng}
455ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng
456334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinbool ARMBaseInstrInfo::
457334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid GoodwinPredicateInstruction(MachineInstr *MI,
458334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin                     const SmallVectorImpl<MachineOperand> &Pred) const {
459334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  unsigned Opc = MI->getOpcode();
4605ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng  if (isUncondBranchOpcode(Opc)) {
4615ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng    MI->setDesc(get(getMatchingCondBranchOpcode(Opc)));
462334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
463334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
464334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return true;
465334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  }
466334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
467334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  int PIdx = MI->findFirstPredOperandIdx();
468334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  if (PIdx != -1) {
469334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    MachineOperand &PMO = MI->getOperand(PIdx);
470334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    PMO.setImm(Pred[0].getImm());
471334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
472334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return true;
473334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  }
474334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  return false;
475334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin}
476334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
477334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinbool ARMBaseInstrInfo::
478334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid GoodwinSubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
479334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin                  const SmallVectorImpl<MachineOperand> &Pred2) const {
480334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  if (Pred1.size() > 2 || Pred2.size() > 2)
481334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return false;
482334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
483334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
484334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
485334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  if (CC1 == CC2)
486334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return true;
487334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
488334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  switch (CC1) {
489334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  default:
490334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return false;
491334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  case ARMCC::AL:
492334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return true;
493334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  case ARMCC::HS:
494334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return CC2 == ARMCC::HI;
495334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  case ARMCC::LS:
496334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
497334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  case ARMCC::GE:
498334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return CC2 == ARMCC::GT;
499334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  case ARMCC::LE:
500334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    return CC2 == ARMCC::LT;
501334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  }
502334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin}
503334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
504334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinbool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
505334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin                                    std::vector<MachineOperand> &Pred) const {
506334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  bool Found = false;
507334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
508334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    const MachineOperand &MO = MI->getOperand(i);
5092420b558de5d291d8503c1339004e5b5bf99a48aJakob Stoklund Olesen    if ((MO.isRegMask() && MO.clobbersPhysReg(ARM::CPSR)) ||
5102420b558de5d291d8503c1339004e5b5bf99a48aJakob Stoklund Olesen        (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)) {
511334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      Pred.push_back(MO);
512334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin      Found = true;
513334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin    }
514334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  }
515334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
516334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  return Found;
517334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin}
518334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
519ac0869dc8a7986855c5557cc67d4709600158ef5Evan Cheng/// isPredicable - Return true if the specified instruction can be predicated.
520ac0869dc8a7986855c5557cc67d4709600158ef5Evan Cheng/// By default, this returns true for every instruction with a
521ac0869dc8a7986855c5557cc67d4709600158ef5Evan Cheng/// PredicateOperand.
522ac0869dc8a7986855c5557cc67d4709600158ef5Evan Chengbool ARMBaseInstrInfo::isPredicable(MachineInstr *MI) const {
5235a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng  if (!MI->isPredicable())
524ac0869dc8a7986855c5557cc67d4709600158ef5Evan Cheng    return false;
525ac0869dc8a7986855c5557cc67d4709600158ef5Evan Cheng
5265a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng  if ((MI->getDesc().TSFlags & ARMII::DomainMask) == ARMII::DomainNEON) {
527ac0869dc8a7986855c5557cc67d4709600158ef5Evan Cheng    ARMFunctionInfo *AFI =
528ac0869dc8a7986855c5557cc67d4709600158ef5Evan Cheng      MI->getParent()->getParent()->getInfo<ARMFunctionInfo>();
529d7f0810c934a7d13acb28c42d737ce58ec990ea8Evan Cheng    return AFI->isThumb2Function();
530ac0869dc8a7986855c5557cc67d4709600158ef5Evan Cheng  }
531ac0869dc8a7986855c5557cc67d4709600158ef5Evan Cheng  return true;
532ac0869dc8a7986855c5557cc67d4709600158ef5Evan Cheng}
533334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
53456856b1f46ec1f073ceef4e826c544b8b1691608Chris Lattner/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing.
53519e57025d458d3cb50804fd821fd89b868a819bdChandler CarruthLLVM_ATTRIBUTE_NOINLINE
536334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinstatic unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
53756856b1f46ec1f073ceef4e826c544b8b1691608Chris Lattner                                unsigned JTI);
538334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinstatic unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
539334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin                                unsigned JTI) {
54056856b1f46ec1f073ceef4e826c544b8b1691608Chris Lattner  assert(JTI < JT.size());
541334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  return JT[JTI].MBBs.size();
542334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin}
543334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
544334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin/// GetInstSize - Return the size of the specified MachineInstr.
545334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin///
546334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinunsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
547334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  const MachineBasicBlock &MBB = *MI->getParent();
548334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  const MachineFunction *MF = MBB.getParent();
54933adcfb4d217f5f23d9bde8ba02b8e48f9605fc5Chris Lattner  const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
550334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
551e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  const MCInstrDesc &MCID = MI->getDesc();
55216884415db751c75f2133bd04921393c792b1158Owen Anderson  if (MCID.getSize())
55316884415db751c75f2133bd04921393c792b1158Owen Anderson    return MCID.getSize();
554334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
5554d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  // If this machine instr is an inline asm, measure it.
5564d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  if (MI->getOpcode() == ARM::INLINEASM)
5574d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    return getInlineAsmLength(MI->getOperand(0).getSymbolName(), *MAI);
5584d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  if (MI->isLabel())
5594d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    return 0;
5604d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  unsigned Opc = MI->getOpcode();
5614d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  switch (Opc) {
5624d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case TargetOpcode::IMPLICIT_DEF:
5634d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case TargetOpcode::KILL:
5644d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case TargetOpcode::PROLOG_LABEL:
5654d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case TargetOpcode::EH_LABEL:
5664d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case TargetOpcode::DBG_VALUE:
5674d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    return 0;
5684d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case TargetOpcode::BUNDLE:
5694d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    return getInstBundleLength(MI);
5704d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::MOVi16_ga_pcrel:
5714d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::MOVTi16_ga_pcrel:
5724d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::t2MOVi16_ga_pcrel:
5734d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::t2MOVTi16_ga_pcrel:
5744d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    return 4;
5754d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::MOVi32imm:
5764d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::t2MOVi32imm:
5774d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    return 8;
5784d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::CONSTPOOL_ENTRY:
5794d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    // If this machine instr is a constant pool entry, its size is recorded as
5804d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    // operand #2.
5814d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    return MI->getOperand(2).getImm();
5824d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::Int_eh_sjlj_longjmp:
5834d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    return 16;
5844d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::tInt_eh_sjlj_longjmp:
5854d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    return 10;
5864d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::Int_eh_sjlj_setjmp:
5874d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::Int_eh_sjlj_setjmp_nofp:
5884d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    return 20;
5894d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::tInt_eh_sjlj_setjmp:
5904d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::t2Int_eh_sjlj_setjmp:
5914d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::t2Int_eh_sjlj_setjmp_nofp:
5924d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    return 12;
5934d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::BR_JTr:
5944d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::BR_JTm:
5954d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::BR_JTadd:
5964d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::tBR_JTr:
5974d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::t2BR_JT:
5984d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::t2TBB_JT:
5994d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  case ARM::t2TBH_JT: {
6004d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    // These are jumptable branches, i.e. a branch followed by an inlined
6014d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    // jumptable. The size is 4 + 4 * number of entries. For TBB, each
6024d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    // entry is one byte; TBH two byte each.
6034d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    unsigned EntrySize = (Opc == ARM::t2TBB_JT)
6044d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie      ? 1 : ((Opc == ARM::t2TBH_JT) ? 2 : 4);
6054d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    unsigned NumOps = MCID.getNumOperands();
6064d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    MachineOperand JTOP =
6074d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie      MI->getOperand(NumOps - (MI->isPredicable() ? 3 : 2));
6084d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    unsigned JTI = JTOP.getIndex();
6094d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
6104d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    assert(MJTI != 0);
6114d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
6124d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    assert(JTI < JT.size());
6134d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
6144d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    // 4 aligned. The assembler / linker may add 2 byte padding just before
6154d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    // the JT entries.  The size does not include this padding; the
6164d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    // constant islands pass does separate bookkeeping for it.
6174d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    // FIXME: If we know the size of the function is less than (1 << 16) *2
6184d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    // bytes, we can use 16-bit entries instead. Then there won't be an
6194d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    // alignment issue.
6204d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    unsigned InstSize = (Opc == ARM::tBR_JTr || Opc == ARM::t2BR_JT) ? 2 : 4;
6214d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    unsigned NumEntries = getNumJTEntries(JT, JTI);
6224d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    if (Opc == ARM::t2TBB_JT && (NumEntries & 1))
6234d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie      // Make sure the instruction that follows TBB is 2-byte aligned.
6244d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie      // FIXME: Constant island pass should insert an "ALIGN" instruction
6254d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie      // instead.
6264d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie      ++NumEntries;
6274d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    return NumEntries * EntrySize + InstSize;
6284d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  }
6294d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  default:
6304d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    // Otherwise, pseudo-instruction sizes are zero.
6314d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    return 0;
6324d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  }
633334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin}
634334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
635ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Chengunsigned ARMBaseInstrInfo::getInstBundleLength(const MachineInstr *MI) const {
636ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  unsigned Size = 0;
637ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  MachineBasicBlock::const_instr_iterator I = MI;
638ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
639ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  while (++I != E && I->isInsideBundle()) {
640ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    assert(!I->isBundle() && "No nested bundle!");
641ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    Size += GetInstSizeInBytes(&*I);
642ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  }
643ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  return Size;
644ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng}
645ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng
646ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesenvoid ARMBaseInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
647ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen                                   MachineBasicBlock::iterator I, DebugLoc DL,
648ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen                                   unsigned DestReg, unsigned SrcReg,
649ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen                                   bool KillSrc) const {
650ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen  bool GPRDest = ARM::GPRRegClass.contains(DestReg);
651ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen  bool GPRSrc  = ARM::GPRRegClass.contains(SrcReg);
652ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen
653ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen  if (GPRDest && GPRSrc) {
654ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen    AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr), DestReg)
655ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen                                  .addReg(SrcReg, getKillRegState(KillSrc))));
656ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen    return;
6577bfdca0206f51132b26094c6f83a5ac97ee0f943David Goodwin  }
658334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
659ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen  bool SPRDest = ARM::SPRRegClass.contains(DestReg);
660ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen  bool SPRSrc  = ARM::SPRRegClass.contains(SrcReg);
661ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen
662e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier  unsigned Opc = 0;
663142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  if (SPRDest && SPRSrc)
664ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen    Opc = ARM::VMOVS;
665142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  else if (GPRDest && SPRSrc)
666ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen    Opc = ARM::VMOVRS;
667ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen  else if (SPRDest && GPRSrc)
668ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen    Opc = ARM::VMOVSR;
669ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen  else if (ARM::DPRRegClass.contains(DestReg, SrcReg))
670ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen    Opc = ARM::VMOVD;
671ac2736670034e8942939b9fccf8e4618a0bda908Jakob Stoklund Olesen  else if (ARM::QPRRegClass.contains(DestReg, SrcReg))
67243967a97cf9a296623e1cf5ed643e2f40b7e5766Owen Anderson    Opc = ARM::VORRq;
673e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier
674e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier  if (Opc) {
675e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier    MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc), DestReg);
67643967a97cf9a296623e1cf5ed643e2f40b7e5766Owen Anderson    MIB.addReg(SrcReg, getKillRegState(KillSrc));
677e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier    if (Opc == ARM::VORRq)
678e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier      MIB.addReg(SrcReg, getKillRegState(KillSrc));
679fea95c6bade86fcfa5bd07efdda9bd902f53be8cChad Rosier    AddDefaultPred(MIB);
680e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier    return;
681e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier  }
682e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier
68385bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen  // Handle register classes that require multiple instructions.
68485bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen  unsigned BeginIdx = 0;
68585bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen  unsigned SubRegs = 0;
68685bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen  unsigned Spacing = 1;
68785bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen
68885bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen  // Use VORRq when possible.
68985bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen  if (ARM::QQPRRegClass.contains(DestReg, SrcReg))
69085bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen    Opc = ARM::VORRq, BeginIdx = ARM::qsub_0, SubRegs = 2;
69185bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen  else if (ARM::QQQQPRRegClass.contains(DestReg, SrcReg))
69285bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen    Opc = ARM::VORRq, BeginIdx = ARM::qsub_0, SubRegs = 4;
69385bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen  // Fall back to VMOVD.
69485bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen  else if (ARM::DPairRegClass.contains(DestReg, SrcReg))
69585bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen    Opc = ARM::VMOVD, BeginIdx = ARM::dsub_0, SubRegs = 2;
69685bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen  else if (ARM::DTripleRegClass.contains(DestReg, SrcReg))
69785bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen    Opc = ARM::VMOVD, BeginIdx = ARM::dsub_0, SubRegs = 3;
69885bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen  else if (ARM::DQuadRegClass.contains(DestReg, SrcReg))
69985bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen    Opc = ARM::VMOVD, BeginIdx = ARM::dsub_0, SubRegs = 4;
70085bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen
70185bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen  else if (ARM::DPairSpcRegClass.contains(DestReg, SrcReg))
70285bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen    Opc = ARM::VMOVD, BeginIdx = ARM::dsub_0, SubRegs = 2, Spacing = 2;
70385bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen  else if (ARM::DTripleSpcRegClass.contains(DestReg, SrcReg))
70485bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen    Opc = ARM::VMOVD, BeginIdx = ARM::dsub_0, SubRegs = 3, Spacing = 2;
70585bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen  else if (ARM::DQuadSpcRegClass.contains(DestReg, SrcReg))
70685bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen    Opc = ARM::VMOVD, BeginIdx = ARM::dsub_0, SubRegs = 4, Spacing = 2;
70785bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen
70885bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen  if (Opc) {
709e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier    const TargetRegisterInfo *TRI = &getRegisterInfo();
71085bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen    MachineInstrBuilder Mov;
71185bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen    for (unsigned i = 0; i != SubRegs; ++i) {
71285bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen      unsigned Dst = TRI->getSubReg(DestReg, BeginIdx + i*Spacing);
71385bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen      unsigned Src = TRI->getSubReg(SrcReg,  BeginIdx + i*Spacing);
71485bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen      assert(Dst && Src && "Bad sub-register");
71547aa9a2bb521994509d21179b968471531986eedBill Wendling      Mov = BuildMI(MBB, I, I->getDebugLoc(), get(Opc), Dst)
71647aa9a2bb521994509d21179b968471531986eedBill Wendling        .addReg(Src);
71785bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen      // VORR takes two source operands.
71885bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen      if (Opc == ARM::VORRq)
71985bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen        Mov.addReg(Src);
72047aa9a2bb521994509d21179b968471531986eedBill Wendling      Mov = AddDefaultPred(Mov);
721e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier    }
72285bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen    // Add implicit super-register defs and kills to the last instruction.
72385bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen    Mov->addRegisterDefined(DestReg, TRI);
72485bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen    if (KillSrc)
72585bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen      Mov->addRegisterKilled(SrcReg, TRI);
726e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier    return;
727e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier  }
72885bdf2e76a0351468f231f48069c64bc6938f140Jakob Stoklund Olesen
729e5038e191db82d4d92fdeec1b5bce5cae21f6d8fChad Rosier  llvm_unreachable("Impossible reg-to-reg copy");
730334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin}
731334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
732c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Chengstatic const
733c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan ChengMachineInstrBuilder &AddDReg(MachineInstrBuilder &MIB,
734c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Cheng                             unsigned Reg, unsigned SubIdx, unsigned State,
735c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Cheng                             const TargetRegisterInfo *TRI) {
736c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Cheng  if (!SubIdx)
737c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Cheng    return MIB.addReg(Reg, State);
738c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Cheng
739c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Cheng  if (TargetRegisterInfo::isPhysicalRegister(Reg))
740c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Cheng    return MIB.addReg(TRI->getSubReg(Reg, SubIdx), State);
741c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Cheng  return MIB.addReg(Reg, State, SubIdx);
742c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Cheng}
743c10b5afbe8138b0fdf3af4ed3e1ddf96cf3cb4cbEvan Cheng
744334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinvoid ARMBaseInstrInfo::
745334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid GoodwinstoreRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
746334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin                    unsigned SrcReg, bool isKill, int FI,
747746ad69e088176819981b4b2c5ac8dcd49f5e60eEvan Cheng                    const TargetRegisterClass *RC,
748746ad69e088176819981b4b2c5ac8dcd49f5e60eEvan Cheng                    const TargetRegisterInfo *TRI) const {
749c7f3ace20c325521c68335a1689645b43b06ddf0Chris Lattner  DebugLoc DL;
750334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  if (I != MBB.end()) DL = I->getDebugLoc();
751249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov  MachineFunction &MF = *MBB.getParent();
752249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov  MachineFrameInfo &MFI = *MF.getFrameInfo();
75331bc849123011b8eae6bb3c79876d9a3c26a6a1dJim Grosbach  unsigned Align = MFI.getObjectAlignment(FI);
754249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov
755249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov  MachineMemOperand *MMO =
756978e0dfe46e481bfb1281e683aa308329e879e95Jay Foad    MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
75759db5496f4fc2ef6111569e542f8b65480ef14c1Chris Lattner                            MachineMemOperand::MOStore,
758249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov                            MFI.getObjectSize(FI),
75931bc849123011b8eae6bb3c79876d9a3c26a6a1dJim Grosbach                            Align);
760334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
761e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson  switch (RC->getSize()) {
762e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson    case 4:
763e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      if (ARM::GPRRegClass.hasSubClassEq(RC)) {
764e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STRi12))
765334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin                   .addReg(SrcReg, getKillRegState(isKill))
7667e3383c007f53b3a00675af225e428cb66ddf404Jim Grosbach                   .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
767e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      } else if (ARM::SPRRegClass.hasSubClassEq(RC)) {
768e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRS))
769d31c5496d7e1580058b5c6fbc8fd537a641ea590Evan Cheng                   .addReg(SrcReg, getKillRegState(isKill))
770d31c5496d7e1580058b5c6fbc8fd537a641ea590Evan Cheng                   .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
771e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      } else
772e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        llvm_unreachable("Unknown reg class!");
773e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      break;
774e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson    case 8:
775e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      if (ARM::DPRRegClass.hasSubClassEq(RC)) {
776e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRD))
777334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin                   .addReg(SrcReg, getKillRegState(isKill))
778249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov                   .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
779e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      } else
780e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        llvm_unreachable("Unknown reg class!");
781e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      break;
782e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson    case 16:
7835b2f9136644c58ae32e00d8317540692a697d1c9Jakob Stoklund Olesen      if (ARM::DPairRegClass.hasSubClassEq(RC)) {
7847255a4e1332ccb69918ebe041dff05f9e4e5815dJakob Stoklund Olesen        // Use aligned spills if the stack can be realigned.
7857255a4e1332ccb69918ebe041dff05f9e4e5815dJakob Stoklund Olesen        if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
78628f08c93e75d291695ea89b9004145103292e85bJim Grosbach          AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1q64))
787f967ca0eaf30325cabe3c1971bf0dba16cf1b027Bob Wilson                     .addFrameIndex(FI).addImm(16)
78869b9f9883e10efa266d59a5dd2f4d99de92c6707Evan Cheng                     .addReg(SrcReg, getKillRegState(isKill))
78969b9f9883e10efa266d59a5dd2f4d99de92c6707Evan Cheng                     .addMemOperand(MMO));
790e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        } else {
791e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson          AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMQIA))
79269b9f9883e10efa266d59a5dd2f4d99de92c6707Evan Cheng                     .addReg(SrcReg, getKillRegState(isKill))
79369b9f9883e10efa266d59a5dd2f4d99de92c6707Evan Cheng                     .addFrameIndex(FI)
79469b9f9883e10efa266d59a5dd2f4d99de92c6707Evan Cheng                     .addMemOperand(MMO));
795e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        }
796e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      } else
797e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        llvm_unreachable("Unknown reg class!");
798e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      break;
799b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov    case 24:
800b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov      if (ARM::DTripleRegClass.hasSubClassEq(RC)) {
801b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov        // Use aligned spills if the stack can be realigned.
802b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov        if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
803b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov          AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1d64TPseudo))
804b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov                     .addFrameIndex(FI).addImm(16)
805b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov                     .addReg(SrcReg, getKillRegState(isKill))
806b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov                     .addMemOperand(MMO));
807b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov        } else {
808b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov          MachineInstrBuilder MIB =
809b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov          AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA))
810b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov                       .addFrameIndex(FI))
811b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov                       .addMemOperand(MMO);
812b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov          MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
813b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov          MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
814b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov          AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
815b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov        }
816b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov      } else
817b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov        llvm_unreachable("Unknown reg class!");
818b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov      break;
819e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson    case 32:
820b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov      if (ARM::QQPRRegClass.hasSubClassEq(RC) || ARM::DQuadRegClass.hasSubClassEq(RC)) {
821e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
822e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson          // FIXME: It's possible to only store part of the QQ register if the
823e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson          // spilled def has a sub-register index.
824e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson          AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1d64QPseudo))
825168f382dc67e5940cabdb28dc933c4f91cdd3137Bob Wilson                     .addFrameIndex(FI).addImm(16)
826168f382dc67e5940cabdb28dc933c4f91cdd3137Bob Wilson                     .addReg(SrcReg, getKillRegState(isKill))
827168f382dc67e5940cabdb28dc933c4f91cdd3137Bob Wilson                     .addMemOperand(MMO));
828e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        } else {
829e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson          MachineInstrBuilder MIB =
830e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson          AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA))
83173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling                       .addFrameIndex(FI))
832e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson                       .addMemOperand(MMO);
833e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson          MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
834e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson          MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
835e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson          MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
836e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson                AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI);
837e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        }
838e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      } else
839e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        llvm_unreachable("Unknown reg class!");
840e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      break;
841e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson    case 64:
842e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      if (ARM::QQQQPRRegClass.hasSubClassEq(RC)) {
843e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        MachineInstrBuilder MIB =
844e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson          AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA))
845e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson                         .addFrameIndex(FI))
846e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson                         .addMemOperand(MMO);
847e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
848e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
849e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
850e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        MIB = AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI);
851e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        MIB = AddDReg(MIB, SrcReg, ARM::dsub_4, 0, TRI);
852e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        MIB = AddDReg(MIB, SrcReg, ARM::dsub_5, 0, TRI);
853e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        MIB = AddDReg(MIB, SrcReg, ARM::dsub_6, 0, TRI);
854e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson              AddDReg(MIB, SrcReg, ARM::dsub_7, 0, TRI);
855e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      } else
856e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        llvm_unreachable("Unknown reg class!");
857e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      break;
858e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson    default:
859e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      llvm_unreachable("Unknown reg class!");
860334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  }
861334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin}
862334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
86334327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesenunsigned
86434327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund OlesenARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
86534327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen                                     int &FrameIndex) const {
86634327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen  switch (MI->getOpcode()) {
86734327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen  default: break;
8687e3383c007f53b3a00675af225e428cb66ddf404Jim Grosbach  case ARM::STRrs:
86934327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen  case ARM::t2STRs: // FIXME: don't use t2STRs to access frame.
87034327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen    if (MI->getOperand(1).isFI() &&
87134327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen        MI->getOperand(2).isReg() &&
87234327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen        MI->getOperand(3).isImm() &&
87334327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen        MI->getOperand(2).getReg() == 0 &&
87434327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen        MI->getOperand(3).getImm() == 0) {
87534327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen      FrameIndex = MI->getOperand(1).getIndex();
87634327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen      return MI->getOperand(0).getReg();
87734327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen    }
87834327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen    break;
8797e3383c007f53b3a00675af225e428cb66ddf404Jim Grosbach  case ARM::STRi12:
88034327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen  case ARM::t2STRi12:
88174472b4bf963c424da04f42dffdb94c85ef964bcJim Grosbach  case ARM::tSTRspi:
88234327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen  case ARM::VSTRD:
88334327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen  case ARM::VSTRS:
88434327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen    if (MI->getOperand(1).isFI() &&
88534327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen        MI->getOperand(2).isImm() &&
88634327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen        MI->getOperand(2).getImm() == 0) {
88734327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen      FrameIndex = MI->getOperand(1).getIndex();
88834327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen      return MI->getOperand(0).getReg();
88934327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen    }
89034327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen    break;
89128f08c93e75d291695ea89b9004145103292e85bJim Grosbach  case ARM::VST1q64:
892161474d198d44ab505861c1ec55f022b27314b35Anton Korobeynikov  case ARM::VST1d64TPseudo:
893161474d198d44ab505861c1ec55f022b27314b35Anton Korobeynikov  case ARM::VST1d64QPseudo:
894d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen    if (MI->getOperand(0).isFI() &&
895d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen        MI->getOperand(2).getSubReg() == 0) {
896d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen      FrameIndex = MI->getOperand(0).getIndex();
897d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen      return MI->getOperand(2).getReg();
898d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen    }
89931bbc51ac9245bc82c933c9db8358ca9bb558ac5Jakob Stoklund Olesen    break;
90073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VSTMQIA:
901d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen    if (MI->getOperand(1).isFI() &&
902d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen        MI->getOperand(0).getSubReg() == 0) {
903d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen      FrameIndex = MI->getOperand(1).getIndex();
904d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen      return MI->getOperand(0).getReg();
905d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen    }
906d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen    break;
90734327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen  }
90834327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen
90934327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen  return 0;
91034327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen}
91134327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen
91236ee0e640554b8cc6ad1658fc3049e05d9967160Jakob Stoklund Olesenunsigned ARMBaseInstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI,
91336ee0e640554b8cc6ad1658fc3049e05d9967160Jakob Stoklund Olesen                                                    int &FrameIndex) const {
91436ee0e640554b8cc6ad1658fc3049e05d9967160Jakob Stoklund Olesen  const MachineMemOperand *Dummy;
9155a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng  return MI->mayStore() && hasStoreToStackSlot(MI, Dummy, FrameIndex);
91636ee0e640554b8cc6ad1658fc3049e05d9967160Jakob Stoklund Olesen}
91736ee0e640554b8cc6ad1658fc3049e05d9967160Jakob Stoklund Olesen
918334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwinvoid ARMBaseInstrInfo::
919334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid GoodwinloadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
920334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin                     unsigned DestReg, int FI,
921746ad69e088176819981b4b2c5ac8dcd49f5e60eEvan Cheng                     const TargetRegisterClass *RC,
922746ad69e088176819981b4b2c5ac8dcd49f5e60eEvan Cheng                     const TargetRegisterInfo *TRI) const {
923c7f3ace20c325521c68335a1689645b43b06ddf0Chris Lattner  DebugLoc DL;
924334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  if (I != MBB.end()) DL = I->getDebugLoc();
925249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov  MachineFunction &MF = *MBB.getParent();
926249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov  MachineFrameInfo &MFI = *MF.getFrameInfo();
92731bc849123011b8eae6bb3c79876d9a3c26a6a1dJim Grosbach  unsigned Align = MFI.getObjectAlignment(FI);
928249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov  MachineMemOperand *MMO =
92959db5496f4fc2ef6111569e542f8b65480ef14c1Chris Lattner    MF.getMachineMemOperand(
930978e0dfe46e481bfb1281e683aa308329e879e95Jay Foad                    MachinePointerInfo::getFixedStack(FI),
93159db5496f4fc2ef6111569e542f8b65480ef14c1Chris Lattner                            MachineMemOperand::MOLoad,
932249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov                            MFI.getObjectSize(FI),
93331bc849123011b8eae6bb3c79876d9a3c26a6a1dJim Grosbach                            Align);
934334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
935e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson  switch (RC->getSize()) {
936e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson  case 4:
937e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson    if (ARM::GPRRegClass.hasSubClassEq(RC)) {
938e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDRi12), DestReg)
9393e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach                   .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
940e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson
941e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson    } else if (ARM::SPRRegClass.hasSubClassEq(RC)) {
942e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRS), DestReg)
943d31c5496d7e1580058b5c6fbc8fd537a641ea590Evan Cheng                   .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
944e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson    } else
945e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      llvm_unreachable("Unknown reg class!");
946ebe99b2c198ec08c5e4a032ec0afb0345c747706Bob Wilson    break;
947e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson  case 8:
948e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson    if (ARM::DPRRegClass.hasSubClassEq(RC)) {
949e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRD), DestReg)
950249fb339ad9d4b921a04de738b9c67d27e328bb7Anton Korobeynikov                   .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
951e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson    } else
952e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      llvm_unreachable("Unknown reg class!");
953ebe99b2c198ec08c5e4a032ec0afb0345c747706Bob Wilson    break;
954e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson  case 16:
9555b2f9136644c58ae32e00d8317540692a697d1c9Jakob Stoklund Olesen    if (ARM::DPairRegClass.hasSubClassEq(RC)) {
9567255a4e1332ccb69918ebe041dff05f9e4e5815dJakob Stoklund Olesen      if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
95728f08c93e75d291695ea89b9004145103292e85bJim Grosbach        AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1q64), DestReg)
958f967ca0eaf30325cabe3c1971bf0dba16cf1b027Bob Wilson                     .addFrameIndex(FI).addImm(16)
95969b9f9883e10efa266d59a5dd2f4d99de92c6707Evan Cheng                     .addMemOperand(MMO));
960e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      } else {
961e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMQIA), DestReg)
962e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson                       .addFrameIndex(FI)
963e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson                       .addMemOperand(MMO));
964e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      }
965e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson    } else
966e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      llvm_unreachable("Unknown reg class!");
967ebe99b2c198ec08c5e4a032ec0afb0345c747706Bob Wilson    break;
968b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov  case 24:
969b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov    if (ARM::DTripleRegClass.hasSubClassEq(RC)) {
970b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov      if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
971b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov        AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1d64TPseudo), DestReg)
972b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov                     .addFrameIndex(FI).addImm(16)
973b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov                     .addMemOperand(MMO));
974b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov      } else {
975b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov        MachineInstrBuilder MIB =
976b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov          AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA))
977b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov                         .addFrameIndex(FI)
978b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov                         .addMemOperand(MMO));
979b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov        MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::DefineNoRead, TRI);
980b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov        MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::DefineNoRead, TRI);
981b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov        MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::DefineNoRead, TRI);
982b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov        if (TargetRegisterInfo::isPhysicalRegister(DestReg))
983b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov          MIB.addReg(DestReg, RegState::ImplicitDefine);
984b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov      }
985b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov    } else
986b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov      llvm_unreachable("Unknown reg class!");
987b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov    break;
988b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov   case 32:
989b58d7d03125526c152ade0c75be302b3c9eab997Anton Korobeynikov    if (ARM::QQPRRegClass.hasSubClassEq(RC) || ARM::DQuadRegClass.hasSubClassEq(RC)) {
990e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
991e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1d64QPseudo), DestReg)
992168f382dc67e5940cabdb28dc933c4f91cdd3137Bob Wilson                     .addFrameIndex(FI).addImm(16)
993168f382dc67e5940cabdb28dc933c4f91cdd3137Bob Wilson                     .addMemOperand(MMO));
994e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      } else {
995e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson        MachineInstrBuilder MIB =
99673fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling        AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA))
99773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling                       .addFrameIndex(FI))
998e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson                       .addMemOperand(MMO);
999fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen        MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::DefineNoRead, TRI);
1000fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen        MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::DefineNoRead, TRI);
1001fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen        MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::DefineNoRead, TRI);
1002fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen        MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::DefineNoRead, TRI);
10033247af294996ff8588077c06505b64966ad41542Jakob Stoklund Olesen        if (TargetRegisterInfo::isPhysicalRegister(DestReg))
10043247af294996ff8588077c06505b64966ad41542Jakob Stoklund Olesen          MIB.addReg(DestReg, RegState::ImplicitDefine);
1005e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      }
1006e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson    } else
1007e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      llvm_unreachable("Unknown reg class!");
1008ebe99b2c198ec08c5e4a032ec0afb0345c747706Bob Wilson    break;
1009e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson  case 64:
1010e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson    if (ARM::QQQQPRRegClass.hasSubClassEq(RC)) {
1011e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      MachineInstrBuilder MIB =
101273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling      AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA))
101373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling                     .addFrameIndex(FI))
1014e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson                     .addMemOperand(MMO);
1015fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen      MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::DefineNoRead, TRI);
1016fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen      MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::DefineNoRead, TRI);
1017fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen      MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::DefineNoRead, TRI);
1018fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen      MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::DefineNoRead, TRI);
1019fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen      MIB = AddDReg(MIB, DestReg, ARM::dsub_4, RegState::DefineNoRead, TRI);
1020fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen      MIB = AddDReg(MIB, DestReg, ARM::dsub_5, RegState::DefineNoRead, TRI);
1021fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen      MIB = AddDReg(MIB, DestReg, ARM::dsub_6, RegState::DefineNoRead, TRI);
1022fce711cb65716f86b4e150f42cbb597bbecf7dbeJakob Stoklund Olesen      MIB = AddDReg(MIB, DestReg, ARM::dsub_7, RegState::DefineNoRead, TRI);
10233247af294996ff8588077c06505b64966ad41542Jakob Stoklund Olesen      if (TargetRegisterInfo::isPhysicalRegister(DestReg))
10243247af294996ff8588077c06505b64966ad41542Jakob Stoklund Olesen        MIB.addReg(DestReg, RegState::ImplicitDefine);
1025e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson    } else
1026e66ef2d5f54391e53d2c0febb1ef854d060716f0Owen Anderson      llvm_unreachable("Unknown reg class!");
1027ebe99b2c198ec08c5e4a032ec0afb0345c747706Bob Wilson    break;
1028ebe99b2c198ec08c5e4a032ec0afb0345c747706Bob Wilson  default:
1029ebe99b2c198ec08c5e4a032ec0afb0345c747706Bob Wilson    llvm_unreachable("Unknown regclass!");
1030334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin  }
1031334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin}
1032334c26473bba3ad8b88341bb0d25d0ac2008bb8dDavid Goodwin
103334327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesenunsigned
103434327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund OlesenARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
103534327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen                                      int &FrameIndex) const {
103634327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen  switch (MI->getOpcode()) {
103734327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen  default: break;
10383e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach  case ARM::LDRrs:
103934327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen  case ARM::t2LDRs:  // FIXME: don't use t2LDRs to access frame.
104034327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen    if (MI->getOperand(1).isFI() &&
104134327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen        MI->getOperand(2).isReg() &&
104234327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen        MI->getOperand(3).isImm() &&
104334327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen        MI->getOperand(2).getReg() == 0 &&
104434327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen        MI->getOperand(3).getImm() == 0) {
104534327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen      FrameIndex = MI->getOperand(1).getIndex();
104634327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen      return MI->getOperand(0).getReg();
104734327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen    }
104834327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen    break;
10493e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach  case ARM::LDRi12:
105034327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen  case ARM::t2LDRi12:
105174472b4bf963c424da04f42dffdb94c85ef964bcJim Grosbach  case ARM::tLDRspi:
105234327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen  case ARM::VLDRD:
105334327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen  case ARM::VLDRS:
105434327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen    if (MI->getOperand(1).isFI() &&
105534327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen        MI->getOperand(2).isImm() &&
105634327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen        MI->getOperand(2).getImm() == 0) {
105734327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen      FrameIndex = MI->getOperand(1).getIndex();
1058d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen      return MI->getOperand(0).getReg();
1059d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen    }
1060d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen    break;
106128f08c93e75d291695ea89b9004145103292e85bJim Grosbach  case ARM::VLD1q64:
1062161474d198d44ab505861c1ec55f022b27314b35Anton Korobeynikov  case ARM::VLD1d64TPseudo:
1063161474d198d44ab505861c1ec55f022b27314b35Anton Korobeynikov  case ARM::VLD1d64QPseudo:
1064d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen    if (MI->getOperand(1).isFI() &&
1065d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen        MI->getOperand(0).getSubReg() == 0) {
1066d64816a8d04e5b20b7a0628bc1f22607c07e8f69Jakob Stoklund Olesen      FrameIndex = MI->getOperand(1).getIndex();
106706f264e504d75f0426eea55b9f9e36c780d8a4fcJakob Stoklund Olesen      return MI->getOperand(0).getReg();
106806f264e504d75f0426eea55b9f9e36c780d8a4fcJakob Stoklund Olesen    }
106906f264e504d75f0426eea55b9f9e36c780d8a4fcJakob Stoklund Olesen    break;
107073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VLDMQIA:
107106f264e504d75f0426eea55b9f9e36c780d8a4fcJakob Stoklund Olesen    if (MI->getOperand(1).isFI() &&
107206f264e504d75f0426eea55b9f9e36c780d8a4fcJakob Stoklund Olesen        MI->getOperand(0).getSubReg() == 0) {
107306f264e504d75f0426eea55b9f9e36c780d8a4fcJakob Stoklund Olesen      FrameIndex = MI->getOperand(1).getIndex();
107434327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen      return MI->getOperand(0).getReg();
107534327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen    }
107634327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen    break;
107734327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen  }
107834327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen
107934327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen  return 0;
108034327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen}
108134327856d92d027733524b9418bd188a9e8db5dbJakob Stoklund Olesen
108236ee0e640554b8cc6ad1658fc3049e05d9967160Jakob Stoklund Olesenunsigned ARMBaseInstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI,
108336ee0e640554b8cc6ad1658fc3049e05d9967160Jakob Stoklund Olesen                                             int &FrameIndex) const {
108436ee0e640554b8cc6ad1658fc3049e05d9967160Jakob Stoklund Olesen  const MachineMemOperand *Dummy;
10855a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng  return MI->mayLoad() && hasLoadFromStackSlot(MI, Dummy, FrameIndex);
108636ee0e640554b8cc6ad1658fc3049e05d9967160Jakob Stoklund Olesen}
108736ee0e640554b8cc6ad1658fc3049e05d9967160Jakob Stoklund Olesen
1088142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesenbool ARMBaseInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const{
1089142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  // This hook gets to expand COPY instructions before they become
1090142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  // copyPhysReg() calls.  Look for VMOVS instructions that can legally be
1091142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  // widened to VMOVD.  We prefer the VMOVD when possible because it may be
1092142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  // changed into a VORR that can go down the NEON pipeline.
1093142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  if (!WidenVMOVS || !MI->isCopy())
1094142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen    return false;
1095142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen
1096142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  // Look for a copy between even S-registers.  That is where we keep floats
1097142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  // when using NEON v2f32 instructions for f32 arithmetic.
1098142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  unsigned DstRegS = MI->getOperand(0).getReg();
1099142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  unsigned SrcRegS = MI->getOperand(1).getReg();
1100142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  if (!ARM::SPRRegClass.contains(DstRegS, SrcRegS))
1101142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen    return false;
1102142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen
1103142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  const TargetRegisterInfo *TRI = &getRegisterInfo();
1104142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  unsigned DstRegD = TRI->getMatchingSuperReg(DstRegS, ARM::ssub_0,
1105142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen                                              &ARM::DPRRegClass);
1106142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  unsigned SrcRegD = TRI->getMatchingSuperReg(SrcRegS, ARM::ssub_0,
1107142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen                                              &ARM::DPRRegClass);
1108142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  if (!DstRegD || !SrcRegD)
1109142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen    return false;
1110142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen
1111142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  // We want to widen this into a DstRegD = VMOVD SrcRegD copy.  This is only
1112142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  // legal if the COPY already defines the full DstRegD, and it isn't a
1113142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  // sub-register insertion.
1114142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  if (!MI->definesRegister(DstRegD, TRI) || MI->readsRegister(DstRegD, TRI))
1115142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen    return false;
1116142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen
11171c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen  // A dead copy shouldn't show up here, but reject it just in case.
11181c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen  if (MI->getOperand(0).isDead())
11191c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen    return false;
11201c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen
11211c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen  // All clear, widen the COPY.
1122142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  DEBUG(dbgs() << "widening:    " << *MI);
11231c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen
11241c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen  // Get rid of the old <imp-def> of DstRegD.  Leave it if it defines a Q-reg
11251c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen  // or some other super-register.
11261c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen  int ImpDefIdx = MI->findRegisterDefOperandIdx(DstRegD);
11271c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen  if (ImpDefIdx != -1)
11281c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen    MI->RemoveOperand(ImpDefIdx);
11291c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen
11301c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen  // Change the opcode and operands.
1131142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  MI->setDesc(get(ARM::VMOVD));
1132142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  MI->getOperand(0).setReg(DstRegD);
1133142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  MI->getOperand(1).setReg(SrcRegD);
1134142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  AddDefaultPred(MachineInstrBuilder(MI));
11351c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen
11361c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen  // We are now reading SrcRegD instead of SrcRegS.  This may upset the
11371c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen  // register scavenger and machine verifier, so we need to indicate that we
11381c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen  // are reading an undefined value from SrcRegD, but a proper value from
11391c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen  // SrcRegS.
11401c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen  MI->getOperand(1).setIsUndef();
11411c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen  MachineInstrBuilder(MI).addReg(SrcRegS, RegState::Implicit);
11421c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen
11431c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen  // SrcRegD may actually contain an unrelated value in the ssub_1
11441c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen  // sub-register.  Don't kill it.  Only kill the ssub_0 sub-register.
11451c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen  if (MI->getOperand(1).isKill()) {
11461c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen    MI->getOperand(1).setIsKill(false);
11471c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen    MI->addRegisterKilled(SrcRegS, TRI, true);
11481c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen  }
11491c062c24aba08962b4687f56b274f182e5b7a8e5Jakob Stoklund Olesen
1150142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  DEBUG(dbgs() << "replaced by: " << *MI);
1151142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen  return true;
1152142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen}
1153142bd1a54e93f3f66d420717ecba53539a556035Jakob Stoklund Olesen
115462b50656ceb854eb0be265d63b2a1d46e7400d8aEvan ChengMachineInstr*
115562b50656ceb854eb0be265d63b2a1d46e7400d8aEvan ChengARMBaseInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
11568601a3d4decff0a380e059b037dabf71075497d3Evan Cheng                                           int FrameIx, uint64_t Offset,
115762b50656ceb854eb0be265d63b2a1d46e7400d8aEvan Cheng                                           const MDNode *MDPtr,
115862b50656ceb854eb0be265d63b2a1d46e7400d8aEvan Cheng                                           DebugLoc DL) const {
115962b50656ceb854eb0be265d63b2a1d46e7400d8aEvan Cheng  MachineInstrBuilder MIB = BuildMI(MF, DL, get(ARM::DBG_VALUE))
116062b50656ceb854eb0be265d63b2a1d46e7400d8aEvan Cheng    .addFrameIndex(FrameIx).addImm(0).addImm(Offset).addMetadata(MDPtr);
116162b50656ceb854eb0be265d63b2a1d46e7400d8aEvan Cheng  return &*MIB;
116262b50656ceb854eb0be265d63b2a1d46e7400d8aEvan Cheng}
116362b50656ceb854eb0be265d63b2a1d46e7400d8aEvan Cheng
116430ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen/// Create a copy of a const pool value. Update CPI to the new index and return
116530ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen/// the label UID.
116630ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesenstatic unsigned duplicateCPV(MachineFunction &MF, unsigned &CPI) {
116730ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen  MachineConstantPool *MCP = MF.getConstantPool();
116830ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen  ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
116930ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen
117030ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen  const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
117130ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen  assert(MCPE.isMachineConstantPoolEntry() &&
117230ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen         "Expecting a machine constantpool entry!");
117330ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen  ARMConstantPoolValue *ACPV =
117430ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen    static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
117530ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen
11765de5d4b6d0eb3fd379fa571d82f6fa764460b3b8Evan Cheng  unsigned PCLabelId = AFI->createPICLabelUId();
117730ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen  ARMConstantPoolValue *NewCPV = 0;
117851f5b67395780b8421f4aa6ee998ed51b23dae9dJim Grosbach  // FIXME: The below assumes PIC relocation model and that the function
117951f5b67395780b8421f4aa6ee998ed51b23dae9dJim Grosbach  // is Thumb mode (t1 or t2). PCAdjustment would be 8 for ARM mode PIC, and
118051f5b67395780b8421f4aa6ee998ed51b23dae9dJim Grosbach  // zero for non-PIC in ARM or Thumb. The callers are all of thumb LDR
118151f5b67395780b8421f4aa6ee998ed51b23dae9dJim Grosbach  // instructions, so that's probably OK, but is PIC always correct when
118251f5b67395780b8421f4aa6ee998ed51b23dae9dJim Grosbach  // we get here?
118330ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen  if (ACPV->isGlobalValue())
11845bb779976a7d8e48408051ec2289fe69206dc072Bill Wendling    NewCPV = ARMConstantPoolConstant::
11855bb779976a7d8e48408051ec2289fe69206dc072Bill Wendling      Create(cast<ARMConstantPoolConstant>(ACPV)->getGV(), PCLabelId,
11865bb779976a7d8e48408051ec2289fe69206dc072Bill Wendling             ARMCP::CPValue, 4);
118730ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen  else if (ACPV->isExtSymbol())
1188fe31e673506ef9a1080eaa684b43b34178c6f447Bill Wendling    NewCPV = ARMConstantPoolSymbol::
1189fe31e673506ef9a1080eaa684b43b34178c6f447Bill Wendling      Create(MF.getFunction()->getContext(),
1190fe31e673506ef9a1080eaa684b43b34178c6f447Bill Wendling             cast<ARMConstantPoolSymbol>(ACPV)->getSymbol(), PCLabelId, 4);
119130ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen  else if (ACPV->isBlockAddress())
11925bb779976a7d8e48408051ec2289fe69206dc072Bill Wendling    NewCPV = ARMConstantPoolConstant::
11935bb779976a7d8e48408051ec2289fe69206dc072Bill Wendling      Create(cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress(), PCLabelId,
11945bb779976a7d8e48408051ec2289fe69206dc072Bill Wendling             ARMCP::CPBlockAddress, 4);
119551f5b67395780b8421f4aa6ee998ed51b23dae9dJim Grosbach  else if (ACPV->isLSDA())
11965bb779976a7d8e48408051ec2289fe69206dc072Bill Wendling    NewCPV = ARMConstantPoolConstant::Create(MF.getFunction(), PCLabelId,
11975bb779976a7d8e48408051ec2289fe69206dc072Bill Wendling                                             ARMCP::CPLSDA, 4);
1198e00897c5a91febe90ba21082fc636be892bf9bf1Bill Wendling  else if (ACPV->isMachineBasicBlock())
11993320f2a3bfd4daec23ba7ceb50525140cc6316daBill Wendling    NewCPV = ARMConstantPoolMBB::
12003320f2a3bfd4daec23ba7ceb50525140cc6316daBill Wendling      Create(MF.getFunction()->getContext(),
12013320f2a3bfd4daec23ba7ceb50525140cc6316daBill Wendling             cast<ARMConstantPoolMBB>(ACPV)->getMBB(), PCLabelId, 4);
120230ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen  else
120330ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen    llvm_unreachable("Unexpected ARM constantpool value type!!");
120430ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen  CPI = MCP->getConstantPoolIndex(NewCPV, MCPE.getAlignment());
120530ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen  return PCLabelId;
120630ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen}
120730ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen
1208fdc834046efd427d474e3b899ec69354c05071e0Evan Chengvoid ARMBaseInstrInfo::
1209fdc834046efd427d474e3b899ec69354c05071e0Evan ChengreMaterialize(MachineBasicBlock &MBB,
1210fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng              MachineBasicBlock::iterator I,
1211fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng              unsigned DestReg, unsigned SubIdx,
1212d57cdd5683ea926e489067364fb7ffe5fd5d35eeEvan Cheng              const MachineInstr *Orig,
12139edf7deb37f0f97664f279040fa15d89f32e23d9Jakob Stoklund Olesen              const TargetRegisterInfo &TRI) const {
1214fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng  unsigned Opcode = Orig->getOpcode();
1215fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng  switch (Opcode) {
1216fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng  default: {
1217fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng    MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
12189edf7deb37f0f97664f279040fa15d89f32e23d9Jakob Stoklund Olesen    MI->substituteRegister(Orig->getOperand(0).getReg(), DestReg, SubIdx, TRI);
1219fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng    MBB.insert(I, MI);
1220fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng    break;
1221fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng  }
1222fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng  case ARM::tLDRpci_pic:
1223fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng  case ARM::t2LDRpci_pic: {
1224fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng    MachineFunction &MF = *MBB.getParent();
1225fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng    unsigned CPI = Orig->getOperand(1).getIndex();
122630ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen    unsigned PCLabelId = duplicateCPV(MF, CPI);
1227fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng    MachineInstrBuilder MIB = BuildMI(MBB, I, Orig->getDebugLoc(), get(Opcode),
1228fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng                                      DestReg)
1229fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng      .addConstantPoolIndex(CPI).addImm(PCLabelId);
1230d7d030a44796adc73a6eaa939cd17e52047734c1Chris Lattner    MIB->setMemRefs(Orig->memoperands_begin(), Orig->memoperands_end());
1231fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng    break;
1232fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng  }
1233fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng  }
1234fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng}
1235fdc834046efd427d474e3b899ec69354c05071e0Evan Cheng
123630ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund OlesenMachineInstr *
123730ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund OlesenARMBaseInstrInfo::duplicate(MachineInstr *Orig, MachineFunction &MF) const {
123830ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen  MachineInstr *MI = TargetInstrInfoImpl::duplicate(Orig, MF);
123930ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen  switch(Orig->getOpcode()) {
124030ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen  case ARM::tLDRpci_pic:
124130ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen  case ARM::t2LDRpci_pic: {
124230ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen    unsigned CPI = Orig->getOperand(1).getIndex();
124330ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen    unsigned PCLabelId = duplicateCPV(MF, CPI);
124430ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen    Orig->getOperand(1).setIndex(CPI);
124530ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen    Orig->getOperand(2).setImm(PCLabelId);
124630ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen    break;
124730ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen  }
124830ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen  }
124930ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen  return MI;
125030ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen}
125130ac0467ced4627a9b84d8a1d3ca5e8706ddad63Jakob Stoklund Olesen
1252506049f29f4f202a8e45feb916cc0264440a7f6dEvan Chengbool ARMBaseInstrInfo::produceSameValue(const MachineInstr *MI0,
12539fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng                                        const MachineInstr *MI1,
12549fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng                                        const MachineRegisterInfo *MRI) const {
1255d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng  int Opcode = MI0->getOpcode();
1256d7e3cc840b81b0438e47f05d9664137a198876dfEvan Cheng  if (Opcode == ARM::t2LDRpci ||
12579b82425cb0105fd5704f6b9bcd5e7693b05b1759Evan Cheng      Opcode == ARM::t2LDRpci_pic ||
12589b82425cb0105fd5704f6b9bcd5e7693b05b1759Evan Cheng      Opcode == ARM::tLDRpci ||
12599fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng      Opcode == ARM::tLDRpci_pic ||
126053519f015e3e84e9f57b677cc8724805a6009b73Evan Cheng      Opcode == ARM::MOV_ga_dyn ||
126153519f015e3e84e9f57b677cc8724805a6009b73Evan Cheng      Opcode == ARM::MOV_ga_pcrel ||
126253519f015e3e84e9f57b677cc8724805a6009b73Evan Cheng      Opcode == ARM::MOV_ga_pcrel_ldr ||
126353519f015e3e84e9f57b677cc8724805a6009b73Evan Cheng      Opcode == ARM::t2MOV_ga_dyn ||
126453519f015e3e84e9f57b677cc8724805a6009b73Evan Cheng      Opcode == ARM::t2MOV_ga_pcrel) {
1265d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng    if (MI1->getOpcode() != Opcode)
1266d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng      return false;
1267d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng    if (MI0->getNumOperands() != MI1->getNumOperands())
1268d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng      return false;
1269d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng
1270d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng    const MachineOperand &MO0 = MI0->getOperand(1);
1271d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng    const MachineOperand &MO1 = MI1->getOperand(1);
1272d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng    if (MO0.getOffset() != MO1.getOffset())
1273d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng      return false;
1274d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng
127553519f015e3e84e9f57b677cc8724805a6009b73Evan Cheng    if (Opcode == ARM::MOV_ga_dyn ||
127653519f015e3e84e9f57b677cc8724805a6009b73Evan Cheng        Opcode == ARM::MOV_ga_pcrel ||
127753519f015e3e84e9f57b677cc8724805a6009b73Evan Cheng        Opcode == ARM::MOV_ga_pcrel_ldr ||
127853519f015e3e84e9f57b677cc8724805a6009b73Evan Cheng        Opcode == ARM::t2MOV_ga_dyn ||
127953519f015e3e84e9f57b677cc8724805a6009b73Evan Cheng        Opcode == ARM::t2MOV_ga_pcrel)
12809fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng      // Ignore the PC labels.
12819fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng      return MO0.getGlobal() == MO1.getGlobal();
12829fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng
1283d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng    const MachineFunction *MF = MI0->getParent()->getParent();
1284d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng    const MachineConstantPool *MCP = MF->getConstantPool();
1285d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng    int CPI0 = MO0.getIndex();
1286d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng    int CPI1 = MO1.getIndex();
1287d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng    const MachineConstantPoolEntry &MCPE0 = MCP->getConstants()[CPI0];
1288d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng    const MachineConstantPoolEntry &MCPE1 = MCP->getConstants()[CPI1];
1289d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng    bool isARMCP0 = MCPE0.isMachineConstantPoolEntry();
1290d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng    bool isARMCP1 = MCPE1.isMachineConstantPoolEntry();
1291d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng    if (isARMCP0 && isARMCP1) {
1292d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng      ARMConstantPoolValue *ACPV0 =
1293d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng        static_cast<ARMConstantPoolValue*>(MCPE0.Val.MachineCPVal);
1294d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng      ARMConstantPoolValue *ACPV1 =
1295d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng        static_cast<ARMConstantPoolValue*>(MCPE1.Val.MachineCPVal);
1296d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng      return ACPV0->hasSameValue(ACPV1);
1297d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng    } else if (!isARMCP0 && !isARMCP1) {
1298d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng      return MCPE0.Val.ConstVal == MCPE1.Val.ConstVal;
1299d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng    }
1300d700617193f3d11deb83cd56c4ababbc8e0ea19fEvan Cheng    return false;
13019fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng  } else if (Opcode == ARM::PICLDR) {
13029fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng    if (MI1->getOpcode() != Opcode)
13039fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng      return false;
13049fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng    if (MI0->getNumOperands() != MI1->getNumOperands())
13059fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng      return false;
13069fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng
13079fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng    unsigned Addr0 = MI0->getOperand(1).getReg();
13089fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng    unsigned Addr1 = MI1->getOperand(1).getReg();
13099fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng    if (Addr0 != Addr1) {
13109fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng      if (!MRI ||
13119fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng          !TargetRegisterInfo::isVirtualRegister(Addr0) ||
13129fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng          !TargetRegisterInfo::isVirtualRegister(Addr1))
13139fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng        return false;
13149fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng
13159fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng      // This assumes SSA form.
13169fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng      MachineInstr *Def0 = MRI->getVRegDef(Addr0);
13179fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng      MachineInstr *Def1 = MRI->getVRegDef(Addr1);
13189fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng      // Check if the loaded value, e.g. a constantpool of a global address, are
13199fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng      // the same.
13209fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng      if (!produceSameValue(Def0, Def1, MRI))
13219fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng        return false;
13229fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng    }
13239fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng
13249fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng    for (unsigned i = 3, e = MI0->getNumOperands(); i != e; ++i) {
13259fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng      // %vreg12<def> = PICLDR %vreg11, 0, pred:14, pred:%noreg
13269fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng      const MachineOperand &MO0 = MI0->getOperand(i);
13279fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng      const MachineOperand &MO1 = MI1->getOperand(i);
13289fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng      if (!MO0.isIdenticalTo(MO1))
13299fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng        return false;
13309fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng    }
13319fe2009956fc40f3aea46fb3c38dcfb61c4aca46Evan Cheng    return true;
1332d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng  }
1333d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng
1334506049f29f4f202a8e45feb916cc0264440a7f6dEvan Cheng  return MI0->isIdenticalTo(MI1, MachineInstr::IgnoreVRegDefs);
1335d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng}
1336d457e6e9a5cd975baf4d1f0578382ab8373e6153Evan Cheng
13374b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// areLoadsFromSameBasePtr - This is used by the pre-regalloc scheduler to
13384b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// determine if two loads are loading from the same base address. It should
13394b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// only return true if the base pointers are the same and the only differences
13404b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// between the two addresses is the offset. It also returns the offsets by
13414b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// reference.
13424b722108e2cf8e77157e0879a23789cd44829933Bill Wendlingbool ARMBaseInstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
13434b722108e2cf8e77157e0879a23789cd44829933Bill Wendling                                               int64_t &Offset1,
13444b722108e2cf8e77157e0879a23789cd44829933Bill Wendling                                               int64_t &Offset2) const {
13454b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  // Don't worry about Thumb: just ARM and Thumb2.
13464b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  if (Subtarget.isThumb1Only()) return false;
13474b722108e2cf8e77157e0879a23789cd44829933Bill Wendling
13484b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode())
13494b722108e2cf8e77157e0879a23789cd44829933Bill Wendling    return false;
13504b722108e2cf8e77157e0879a23789cd44829933Bill Wendling
13514b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  switch (Load1->getMachineOpcode()) {
13524b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  default:
13534b722108e2cf8e77157e0879a23789cd44829933Bill Wendling    return false;
13543e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach  case ARM::LDRi12:
1355c1d30212e911d1e55ff6b25bffefb503708883c3Jim Grosbach  case ARM::LDRBi12:
13564b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::LDRD:
13574b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::LDRH:
13584b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::LDRSB:
13594b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::LDRSH:
13604b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::VLDRD:
13614b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::VLDRS:
13624b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::t2LDRi8:
13634b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::t2LDRDi8:
13644b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::t2LDRSHi8:
13654b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::t2LDRi12:
13664b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::t2LDRSHi12:
13674b722108e2cf8e77157e0879a23789cd44829933Bill Wendling    break;
13684b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  }
13694b722108e2cf8e77157e0879a23789cd44829933Bill Wendling
13704b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  switch (Load2->getMachineOpcode()) {
13714b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  default:
13724b722108e2cf8e77157e0879a23789cd44829933Bill Wendling    return false;
13733e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach  case ARM::LDRi12:
1374c1d30212e911d1e55ff6b25bffefb503708883c3Jim Grosbach  case ARM::LDRBi12:
13754b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::LDRD:
13764b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::LDRH:
13774b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::LDRSB:
13784b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::LDRSH:
13794b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::VLDRD:
13804b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::VLDRS:
13814b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::t2LDRi8:
13824b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::t2LDRDi8:
13834b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::t2LDRSHi8:
13844b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::t2LDRi12:
13854b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  case ARM::t2LDRSHi12:
13864b722108e2cf8e77157e0879a23789cd44829933Bill Wendling    break;
13874b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  }
13884b722108e2cf8e77157e0879a23789cd44829933Bill Wendling
13894b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  // Check if base addresses and chain operands match.
13904b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  if (Load1->getOperand(0) != Load2->getOperand(0) ||
13914b722108e2cf8e77157e0879a23789cd44829933Bill Wendling      Load1->getOperand(4) != Load2->getOperand(4))
13924b722108e2cf8e77157e0879a23789cd44829933Bill Wendling    return false;
13934b722108e2cf8e77157e0879a23789cd44829933Bill Wendling
13944b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  // Index should be Reg0.
13954b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  if (Load1->getOperand(3) != Load2->getOperand(3))
13964b722108e2cf8e77157e0879a23789cd44829933Bill Wendling    return false;
13974b722108e2cf8e77157e0879a23789cd44829933Bill Wendling
13984b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  // Determine the offsets.
13994b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  if (isa<ConstantSDNode>(Load1->getOperand(1)) &&
14004b722108e2cf8e77157e0879a23789cd44829933Bill Wendling      isa<ConstantSDNode>(Load2->getOperand(1))) {
14014b722108e2cf8e77157e0879a23789cd44829933Bill Wendling    Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getSExtValue();
14024b722108e2cf8e77157e0879a23789cd44829933Bill Wendling    Offset2 = cast<ConstantSDNode>(Load2->getOperand(1))->getSExtValue();
14034b722108e2cf8e77157e0879a23789cd44829933Bill Wendling    return true;
14044b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  }
14054b722108e2cf8e77157e0879a23789cd44829933Bill Wendling
14064b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  return false;
14074b722108e2cf8e77157e0879a23789cd44829933Bill Wendling}
14084b722108e2cf8e77157e0879a23789cd44829933Bill Wendling
14094b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// shouldScheduleLoadsNear - This is a used by the pre-regalloc scheduler to
14107a2bdde0a0eebcd2125055e0eacaca040f0b766cChris Lattner/// determine (in conjunction with areLoadsFromSameBasePtr) if two loads should
14114b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// be scheduled togther. On some targets if two loads are loading from
14124b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// addresses in the same cache line, it's better if they are scheduled
14134b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// together. This function takes two integers that represent the load offsets
14144b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// from the common base address. It returns true if it decides it's desirable
14154b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// to schedule the two loads together. "NumLoads" is the number of loads that
14164b722108e2cf8e77157e0879a23789cd44829933Bill Wendling/// have already been scheduled after Load1.
14174b722108e2cf8e77157e0879a23789cd44829933Bill Wendlingbool ARMBaseInstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
14184b722108e2cf8e77157e0879a23789cd44829933Bill Wendling                                               int64_t Offset1, int64_t Offset2,
14194b722108e2cf8e77157e0879a23789cd44829933Bill Wendling                                               unsigned NumLoads) const {
14204b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  // Don't worry about Thumb: just ARM and Thumb2.
14214b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  if (Subtarget.isThumb1Only()) return false;
14224b722108e2cf8e77157e0879a23789cd44829933Bill Wendling
14234b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  assert(Offset2 > Offset1);
14244b722108e2cf8e77157e0879a23789cd44829933Bill Wendling
14254b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  if ((Offset2 - Offset1) / 8 > 64)
14264b722108e2cf8e77157e0879a23789cd44829933Bill Wendling    return false;
14274b722108e2cf8e77157e0879a23789cd44829933Bill Wendling
14284b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  if (Load1->getMachineOpcode() != Load2->getMachineOpcode())
14294b722108e2cf8e77157e0879a23789cd44829933Bill Wendling    return false;  // FIXME: overly conservative?
14304b722108e2cf8e77157e0879a23789cd44829933Bill Wendling
14314b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  // Four loads in a row should be sufficient.
14324b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  if (NumLoads >= 3)
14334b722108e2cf8e77157e0879a23789cd44829933Bill Wendling    return false;
14344b722108e2cf8e77157e0879a23789cd44829933Bill Wendling
14354b722108e2cf8e77157e0879a23789cd44829933Bill Wendling  return true;
14364b722108e2cf8e77157e0879a23789cd44829933Bill Wendling}
14374b722108e2cf8e77157e0879a23789cd44829933Bill Wendling
143886050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Chengbool ARMBaseInstrInfo::isSchedulingBoundary(const MachineInstr *MI,
143986050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng                                            const MachineBasicBlock *MBB,
144086050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng                                            const MachineFunction &MF) const {
144157bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach  // Debug info is never a scheduling boundary. It's necessary to be explicit
144257bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach  // due to the special treatment of IT instructions below, otherwise a
144357bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach  // dbg_value followed by an IT will result in the IT instruction being
144457bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach  // considered a scheduling hazard, which is wrong. It should be the actual
144557bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach  // instruction preceding the dbg_value instruction(s), just like it is
144657bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach  // when debug info is not present.
144757bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach  if (MI->isDebugValue())
144857bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach    return false;
144957bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach
145086050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // Terminators and labels can't be scheduled around.
14515a96b3dad2f634c9081c8b2b6c2575441dc5a2bdEvan Cheng  if (MI->isTerminator() || MI->isLabel())
145286050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng    return true;
145386050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng
145486050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // Treat the start of the IT block as a scheduling boundary, but schedule
145586050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // t2IT along with all instructions following it.
145686050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // FIXME: This is a big hammer. But the alternative is to add all potential
145786050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // true and anti dependencies to IT block instructions as implicit operands
145886050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // to the t2IT instruction. The added compile time and complexity does not
145986050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // seem worth it.
146086050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  MachineBasicBlock::const_iterator I = MI;
146157bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach  // Make sure to skip any dbg_value instructions
146257bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach  while (++I != MBB->end() && I->isDebugValue())
146357bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach    ;
146457bb3948034436a458f5ef857eb2e831a47e7401Jim Grosbach  if (I != MBB->end() && I->getOpcode() == ARM::t2IT)
146586050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng    return true;
146686050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng
146786050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // Don't attempt to schedule around any instruction that defines
146886050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // a stack-oriented pointer, as it's unlikely to be profitable. This
146986050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // saves compile time, because it doesn't require every single
147086050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // stack slot reference to depend on the instruction that does the
147186050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  // modification.
1472a1aa8db51715bdd21770fbe4f7d7abf2c5d28829Jakob Stoklund Olesen  // Calls don't actually change the stack pointer, even if they have imp-defs.
1473209600bb8830036f981238494ab0188c25364837Jakob Stoklund Olesen  // No ARM calling conventions change the stack pointer. (X86 calling
1474209600bb8830036f981238494ab0188c25364837Jakob Stoklund Olesen  // conventions sometimes do).
1475a1aa8db51715bdd21770fbe4f7d7abf2c5d28829Jakob Stoklund Olesen  if (!MI->isCall() && MI->definesRegister(ARM::SP))
147686050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng    return true;
147786050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng
147886050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng  return false;
147986050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng}
148086050dc8cc0aaea8c9dfeb89de02cafbd7f48d92Evan Cheng
1481f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszakbool ARMBaseInstrInfo::
1482f81b7f6069b27c0a515070dcb392f6828437412fJakub StaszakisProfitableToIfCvt(MachineBasicBlock &MBB,
1483f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak                    unsigned NumCycles, unsigned ExtraPredCycles,
1484f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak                    const BranchProbability &Probability) const {
14855876db7a66fcc4ec4444a9f3e387c1cdc8baf9e5Cameron Zwarich  if (!NumCycles)
148613151432edace19ee867a93b5c14573df4f75d24Evan Cheng    return false;
14872bbb76909126db5bed6bde84b16d94ab5de4d372Michael J. Spencer
1488b20b85168c0e9819e6545f08281e9b83c82108f0Owen Anderson  // Attempt to estimate the relative costs of predication versus branching.
1489f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak  unsigned UnpredCost = Probability.getNumerator() * NumCycles;
1490f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak  UnpredCost /= Probability.getDenominator();
1491f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak  UnpredCost += 1; // The branch itself
1492f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak  UnpredCost += Subtarget.getMispredictionPenalty() / 10;
14932bbb76909126db5bed6bde84b16d94ab5de4d372Michael J. Spencer
1494f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak  return (NumCycles + ExtraPredCycles) <= UnpredCost;
149513151432edace19ee867a93b5c14573df4f75d24Evan Cheng}
14962bbb76909126db5bed6bde84b16d94ab5de4d372Michael J. Spencer
149713151432edace19ee867a93b5c14573df4f75d24Evan Chengbool ARMBaseInstrInfo::
14988239daf7c83a65a189c352cce3191cdc3bbfe151Evan ChengisProfitableToIfCvt(MachineBasicBlock &TMBB,
14998239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng                    unsigned TCycles, unsigned TExtra,
15008239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng                    MachineBasicBlock &FMBB,
15018239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng                    unsigned FCycles, unsigned FExtra,
1502f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak                    const BranchProbability &Probability) const {
15038239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng  if (!TCycles || !FCycles)
1504b20b85168c0e9819e6545f08281e9b83c82108f0Owen Anderson    return false;
15052bbb76909126db5bed6bde84b16d94ab5de4d372Michael J. Spencer
1506b20b85168c0e9819e6545f08281e9b83c82108f0Owen Anderson  // Attempt to estimate the relative costs of predication versus branching.
1507f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak  unsigned TUnpredCost = Probability.getNumerator() * TCycles;
1508f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak  TUnpredCost /= Probability.getDenominator();
1509e23dc9c0ef50b0a1934c04c1786f3a0478d62f41Andrew Trick
1510f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak  uint32_t Comp = Probability.getDenominator() - Probability.getNumerator();
1511f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak  unsigned FUnpredCost = Comp * FCycles;
1512f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak  FUnpredCost /= Probability.getDenominator();
1513f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak
1514f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak  unsigned UnpredCost = TUnpredCost + FUnpredCost;
1515f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak  UnpredCost += 1; // The branch itself
1516f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak  UnpredCost += Subtarget.getMispredictionPenalty() / 10;
1517f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak
1518f81b7f6069b27c0a515070dcb392f6828437412fJakub Staszak  return (TCycles + FCycles + TExtra + FExtra) <= UnpredCost;
151913151432edace19ee867a93b5c14573df4f75d24Evan Cheng}
152013151432edace19ee867a93b5c14573df4f75d24Evan Cheng
15218fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng/// getInstrPredicate - If instruction is predicated, returns its predicate
15228fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng/// condition, otherwise returns AL. It also returns the condition code
15238fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng/// register by reference.
15245adb66a646e2ec32265263739f5b01c3f50c176aEvan ChengARMCC::CondCodes
15255adb66a646e2ec32265263739f5b01c3f50c176aEvan Chengllvm::getInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
15268fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng  int PIdx = MI->findFirstPredOperandIdx();
15278fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng  if (PIdx == -1) {
15288fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng    PredReg = 0;
15298fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng    return ARMCC::AL;
15308fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng  }
15318fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng
15328fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng  PredReg = MI->getOperand(PIdx+1).getReg();
15338fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng  return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm();
15348fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng}
15358fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng
15368fb903604e83dfd63659c919042bf2bfed3c940fEvan Cheng
15376495f63945e8dbde81f03a1dc2ab421993b9a495Evan Chengint llvm::getMatchingCondBranchOpcode(int Opc) {
15385ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng  if (Opc == ARM::B)
15395ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng    return ARM::Bcc;
15404d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  if (Opc == ARM::tB)
15415ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng    return ARM::tBcc;
15424d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie  if (Opc == ARM::t2B)
15434d6ccb5f68cd7c6418a209f1fa4dbade569e4493David Blaikie    return ARM::t2Bcc;
15445ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng
15455ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng  llvm_unreachable("Unknown unconditional branch opcode!");
15465ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng}
15475ca53a7ad821613d324e4189ddbb0d468a326146Evan Cheng
1548c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen/// commuteInstruction - Handle commutable instructions.
1549c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund OlesenMachineInstr *
1550c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund OlesenARMBaseInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
1551c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen  switch (MI->getOpcode()) {
1552c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen  case ARM::MOVCCr:
1553c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen  case ARM::t2MOVCCr: {
1554c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen    // MOVCC can be commuted by inverting the condition.
1555c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen    unsigned PredReg = 0;
1556c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen    ARMCC::CondCodes CC = getInstrPredicate(MI, PredReg);
1557c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen    // MOVCC AL can't be inverted. Shouldn't happen.
1558c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen    if (CC == ARMCC::AL || PredReg != ARM::CPSR)
1559c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen      return NULL;
1560c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen    MI = TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
1561c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen    if (!MI)
1562c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen      return NULL;
1563c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen    // After swapping the MOVCC operands, also invert the condition.
1564c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen    MI->getOperand(MI->findFirstPredOperandIdx())
1565c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen      .setImm(ARMCC::getOppositeCondition(CC));
1566c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen    return MI;
1567c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen  }
1568c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen  }
1569c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen  return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
1570c5041cac7d3aeaa7350abadf2a7ada92e8da27dcJakob Stoklund Olesen}
15716495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng
15722860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen/// Identify instructions that can be folded into a MOVCC instruction, and
15732860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen/// return the corresponding opcode for the predicated pseudo-instruction.
1574053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesenstatic unsigned canFoldIntoMOVCC(unsigned Reg, MachineInstr *&MI,
1575053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen                                 const MachineRegisterInfo &MRI) {
15762860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  if (!TargetRegisterInfo::isVirtualRegister(Reg))
15772860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen    return 0;
15782860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  if (!MRI.hasOneNonDBGUse(Reg))
15792860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen    return 0;
15802860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  MI = MRI.getVRegDef(Reg);
15812860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  if (!MI)
15822860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen    return 0;
15832860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  // Check if MI has any non-dead defs or physreg uses. This also detects
15842860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  // predicated instructions which will be reading CPSR.
15852860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) {
15862860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen    const MachineOperand &MO = MI->getOperand(i);
1587a7fb3f68047556a7355e1f1080fb3d1ca9eb7078Jakob Stoklund Olesen    // Reject frame index operands, PEI can't handle the predicated pseudos.
1588a7fb3f68047556a7355e1f1080fb3d1ca9eb7078Jakob Stoklund Olesen    if (MO.isFI() || MO.isCPI() || MO.isJTI())
1589a7fb3f68047556a7355e1f1080fb3d1ca9eb7078Jakob Stoklund Olesen      return 0;
15902860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen    if (!MO.isReg())
15912860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen      continue;
15922860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen    if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()))
15932860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen      return 0;
15942860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen    if (MO.isDef() && !MO.isDead())
15952860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen      return 0;
15962860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  }
15972860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  switch (MI->getOpcode()) {
15982860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  default: return 0;
15992860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::ANDri:   return ARM::ANDCCri;
16002860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::ANDrr:   return ARM::ANDCCrr;
16012860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::ANDrsi:  return ARM::ANDCCrsi;
16022860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::ANDrsr:  return ARM::ANDCCrsr;
16032860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::t2ANDri: return ARM::t2ANDCCri;
16042860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::t2ANDrr: return ARM::t2ANDCCrr;
16052860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::t2ANDrs: return ARM::t2ANDCCrs;
16062860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::EORri:   return ARM::EORCCri;
16072860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::EORrr:   return ARM::EORCCrr;
16082860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::EORrsi:  return ARM::EORCCrsi;
16092860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::EORrsr:  return ARM::EORCCrsr;
16102860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::t2EORri: return ARM::t2EORCCri;
16112860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::t2EORrr: return ARM::t2EORCCrr;
16122860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::t2EORrs: return ARM::t2EORCCrs;
16132860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::ORRri:   return ARM::ORRCCri;
16142860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::ORRrr:   return ARM::ORRCCrr;
16152860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::ORRrsi:  return ARM::ORRCCrsi;
16162860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::ORRrsr:  return ARM::ORRCCrsr;
16172860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::t2ORRri: return ARM::t2ORRCCri;
16182860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::t2ORRrr: return ARM::t2ORRCCrr;
16192860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  case ARM::t2ORRrs: return ARM::t2ORRCCrs;
1620083b48af14c8bfa0e96f63ebc889704d09655fd4Jakob Stoklund Olesen
1621083b48af14c8bfa0e96f63ebc889704d09655fd4Jakob Stoklund Olesen  // ARM ADD/SUB
1622083b48af14c8bfa0e96f63ebc889704d09655fd4Jakob Stoklund Olesen  case ARM::ADDri:   return ARM::ADDCCri;
1623083b48af14c8bfa0e96f63ebc889704d09655fd4Jakob Stoklund Olesen  case ARM::ADDrr:   return ARM::ADDCCrr;
1624083b48af14c8bfa0e96f63ebc889704d09655fd4Jakob Stoklund Olesen  case ARM::ADDrsi:  return ARM::ADDCCrsi;
1625083b48af14c8bfa0e96f63ebc889704d09655fd4Jakob Stoklund Olesen  case ARM::ADDrsr:  return ARM::ADDCCrsr;
1626083b48af14c8bfa0e96f63ebc889704d09655fd4Jakob Stoklund Olesen  case ARM::SUBri:   return ARM::SUBCCri;
1627083b48af14c8bfa0e96f63ebc889704d09655fd4Jakob Stoklund Olesen  case ARM::SUBrr:   return ARM::SUBCCrr;
1628083b48af14c8bfa0e96f63ebc889704d09655fd4Jakob Stoklund Olesen  case ARM::SUBrsi:  return ARM::SUBCCrsi;
1629083b48af14c8bfa0e96f63ebc889704d09655fd4Jakob Stoklund Olesen  case ARM::SUBrsr:  return ARM::SUBCCrsr;
1630083b48af14c8bfa0e96f63ebc889704d09655fd4Jakob Stoklund Olesen
1631083b48af14c8bfa0e96f63ebc889704d09655fd4Jakob Stoklund Olesen  // Thumb2 ADD/SUB
1632083b48af14c8bfa0e96f63ebc889704d09655fd4Jakob Stoklund Olesen  case ARM::t2ADDri:   return ARM::t2ADDCCri;
1633083b48af14c8bfa0e96f63ebc889704d09655fd4Jakob Stoklund Olesen  case ARM::t2ADDri12: return ARM::t2ADDCCri12;
1634083b48af14c8bfa0e96f63ebc889704d09655fd4Jakob Stoklund Olesen  case ARM::t2ADDrr:   return ARM::t2ADDCCrr;
1635083b48af14c8bfa0e96f63ebc889704d09655fd4Jakob Stoklund Olesen  case ARM::t2ADDrs:   return ARM::t2ADDCCrs;
1636083b48af14c8bfa0e96f63ebc889704d09655fd4Jakob Stoklund Olesen  case ARM::t2SUBri:   return ARM::t2SUBCCri;
1637083b48af14c8bfa0e96f63ebc889704d09655fd4Jakob Stoklund Olesen  case ARM::t2SUBri12: return ARM::t2SUBCCri12;
1638083b48af14c8bfa0e96f63ebc889704d09655fd4Jakob Stoklund Olesen  case ARM::t2SUBrr:   return ARM::t2SUBCCrr;
1639083b48af14c8bfa0e96f63ebc889704d09655fd4Jakob Stoklund Olesen  case ARM::t2SUBrs:   return ARM::t2SUBCCrs;
16402860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen  }
16412860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen}
16422860b7ea3a1d60213ee7228bd274bc4f8b170772Jakob Stoklund Olesen
1643053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesenbool ARMBaseInstrInfo::analyzeSelect(const MachineInstr *MI,
1644053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen                                     SmallVectorImpl<MachineOperand> &Cond,
1645053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen                                     unsigned &TrueOp, unsigned &FalseOp,
1646053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen                                     bool &Optimizable) const {
1647053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  assert((MI->getOpcode() == ARM::MOVCCr || MI->getOpcode() == ARM::t2MOVCCr) &&
1648053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen         "Unknown select instruction");
1649053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  // MOVCC operands:
1650053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  // 0: Def.
1651053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  // 1: True use.
1652053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  // 2: False use.
1653053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  // 3: Condition code.
1654053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  // 4: CPSR use.
1655053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  TrueOp = 1;
1656053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  FalseOp = 2;
1657053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  Cond.push_back(MI->getOperand(3));
1658053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  Cond.push_back(MI->getOperand(4));
1659053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  // We can always fold a def.
1660053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  Optimizable = true;
1661053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  return false;
1662053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen}
1663053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen
1664053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund OlesenMachineInstr *ARMBaseInstrInfo::optimizeSelect(MachineInstr *MI,
1665053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen                                               bool PreferFalse) const {
1666053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  assert((MI->getOpcode() == ARM::MOVCCr || MI->getOpcode() == ARM::t2MOVCCr) &&
1667053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen         "Unknown select instruction");
1668053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
1669053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  MachineInstr *DefMI = 0;
1670053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  unsigned Opc = canFoldIntoMOVCC(MI->getOperand(2).getReg(), DefMI, MRI);
1671053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  bool Invert = !Opc;
1672053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  if (!Opc)
1673053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen    Opc = canFoldIntoMOVCC(MI->getOperand(1).getReg(), DefMI, MRI);
1674053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  if (!Opc)
1675053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen    return 0;
1676053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen
1677053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  // Create a new predicated version of DefMI.
1678053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  // Rfalse is the first use.
1679053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  MachineInstrBuilder NewMI = BuildMI(*MI->getParent(), MI, MI->getDebugLoc(),
1680053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen                                      get(Opc), MI->getOperand(0).getReg())
1681053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen    .addOperand(MI->getOperand(Invert ? 2 : 1));
1682053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen
1683053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  // Copy all the DefMI operands, excluding its (null) predicate.
1684053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  const MCInstrDesc &DefDesc = DefMI->getDesc();
1685053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  for (unsigned i = 1, e = DefDesc.getNumOperands();
1686053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen       i != e && !DefDesc.OpInfo[i].isPredicate(); ++i)
1687053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen    NewMI.addOperand(DefMI->getOperand(i));
1688053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen
1689053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  unsigned CondCode = MI->getOperand(3).getImm();
1690053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  if (Invert)
1691053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen    NewMI.addImm(ARMCC::getOppositeCondition(ARMCC::CondCodes(CondCode)));
1692053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  else
1693053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen    NewMI.addImm(CondCode);
1694053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  NewMI.addOperand(MI->getOperand(4));
1695053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen
1696053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  // DefMI is not the -S version that sets CPSR, so add an optional %noreg.
1697053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  if (NewMI->hasOptionalDef())
1698053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen    AddDefaultCC(NewMI);
1699053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen
1700053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  // The caller will erase MI, but not DefMI.
1701053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  DefMI->eraseFromParent();
1702053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen  return NewMI;
1703053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen}
1704053b5b0b3c34d4763511b6dcd8e0150f8e9dd083Jakob Stoklund Olesen
17053be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick/// Map pseudo instructions that imply an 'S' bit onto real opcodes. Whether the
17063be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick/// instruction is encoded with an 'S' bit is determined by the optional CPSR
17073be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick/// def operand.
17083be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick///
17093be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick/// This will go away once we can teach tblgen how to set the optional CPSR def
17103be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick/// operand itself.
17113be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trickstruct AddSubFlagsOpcodePair {
1712cd2859eef83708c00330c94f6842499b48d5ed02Craig Topper  uint16_t PseudoOpc;
1713cd2859eef83708c00330c94f6842499b48d5ed02Craig Topper  uint16_t MachineOpc;
17143be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick};
17153be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick
1716cd2859eef83708c00330c94f6842499b48d5ed02Craig Topperstatic const AddSubFlagsOpcodePair AddSubFlagsOpcodeMap[] = {
17173be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  {ARM::ADDSri, ARM::ADDri},
17183be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  {ARM::ADDSrr, ARM::ADDrr},
17193be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  {ARM::ADDSrsi, ARM::ADDrsi},
17203be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  {ARM::ADDSrsr, ARM::ADDrsr},
17213be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick
17223be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  {ARM::SUBSri, ARM::SUBri},
17233be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  {ARM::SUBSrr, ARM::SUBrr},
17243be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  {ARM::SUBSrsi, ARM::SUBrsi},
17253be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  {ARM::SUBSrsr, ARM::SUBrsr},
17263be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick
17273be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  {ARM::RSBSri, ARM::RSBri},
17283be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  {ARM::RSBSrsi, ARM::RSBrsi},
17293be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  {ARM::RSBSrsr, ARM::RSBrsr},
17303be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick
17313be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  {ARM::t2ADDSri, ARM::t2ADDri},
17323be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  {ARM::t2ADDSrr, ARM::t2ADDrr},
17333be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  {ARM::t2ADDSrs, ARM::t2ADDrs},
17343be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick
17353be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  {ARM::t2SUBSri, ARM::t2SUBri},
17363be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  {ARM::t2SUBSrr, ARM::t2SUBrr},
17373be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  {ARM::t2SUBSrs, ARM::t2SUBrs},
17383be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick
17393be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  {ARM::t2RSBSri, ARM::t2RSBri},
17403be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  {ARM::t2RSBSrs, ARM::t2RSBrs},
17413be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick};
17423be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick
17433be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trickunsigned llvm::convertAddSubFlagsOpcode(unsigned OldOpc) {
1744cd2859eef83708c00330c94f6842499b48d5ed02Craig Topper  for (unsigned i = 0, e = array_lengthof(AddSubFlagsOpcodeMap); i != e; ++i)
1745cd2859eef83708c00330c94f6842499b48d5ed02Craig Topper    if (OldOpc == AddSubFlagsOpcodeMap[i].PseudoOpc)
1746cd2859eef83708c00330c94f6842499b48d5ed02Craig Topper      return AddSubFlagsOpcodeMap[i].MachineOpc;
17473be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  return 0;
17483be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick}
17493be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick
17506495f63945e8dbde81f03a1dc2ab421993b9a495Evan Chengvoid llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB,
17516495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng                               MachineBasicBlock::iterator &MBBI, DebugLoc dl,
17526495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng                               unsigned DestReg, unsigned BaseReg, int NumBytes,
17536495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng                               ARMCC::CondCodes Pred, unsigned PredReg,
175457caad7a33ff145b71545f10dcfbbf2fd0f595d3Anton Korobeynikov                               const ARMBaseInstrInfo &TII, unsigned MIFlags) {
17556495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng  bool isSub = NumBytes < 0;
17566495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng  if (isSub) NumBytes = -NumBytes;
17576495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng
17586495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng  while (NumBytes) {
17596495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes);
17606495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt);
17616495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    assert(ThisVal && "Didn't extract field correctly");
17626495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng
17636495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    // We will handle these bits from offset, clear them.
17646495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    NumBytes &= ~ThisVal;
17656495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng
17666495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?");
17676495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng
17686495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    // Build the new ADD / SUB.
17696495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri;
17706495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
17716495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      .addReg(BaseReg, RegState::Kill).addImm(ThisVal)
177257caad7a33ff145b71545f10dcfbbf2fd0f595d3Anton Korobeynikov      .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
177357caad7a33ff145b71545f10dcfbbf2fd0f595d3Anton Korobeynikov      .setMIFlags(MIFlags);
17746495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    BaseReg = DestReg;
17756495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng  }
17766495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng}
17776495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng
1778cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Chengbool llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
1779cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng                                unsigned FrameReg, int &Offset,
1780cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng                                const ARMBaseInstrInfo &TII) {
17816495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng  unsigned Opcode = MI.getOpcode();
1782e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  const MCInstrDesc &Desc = MI.getDesc();
17836495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng  unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
17846495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng  bool isSub = false;
1785764ab52dd80310a205c9888bf166d09dab858f90Jim Grosbach
17866495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng  // Memory operands in inline assembly always use AddrMode2.
17876495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng  if (Opcode == ARM::INLINEASM)
17886495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    AddrMode = ARMII::AddrMode2;
1789764ab52dd80310a205c9888bf166d09dab858f90Jim Grosbach
17906495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng  if (Opcode == ARM::ADDri) {
17916495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    Offset += MI.getOperand(FrameRegIdx+1).getImm();
17926495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    if (Offset == 0) {
17936495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      // Turn it into a move.
17946495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      MI.setDesc(TII.get(ARM::MOVr));
17956495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
17966495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      MI.RemoveOperand(FrameRegIdx+1);
1797cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng      Offset = 0;
1798cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng      return true;
17996495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    } else if (Offset < 0) {
18006495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      Offset = -Offset;
18016495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      isSub = true;
18026495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      MI.setDesc(TII.get(ARM::SUBri));
18036495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    }
18046495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng
18056495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    // Common case: small offset, fits into instruction.
18066495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    if (ARM_AM::getSOImmVal(Offset) != -1) {
18076495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      // Replace the FrameIndex with sp / fp
18086495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
18096495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
1810cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng      Offset = 0;
1811cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng      return true;
18126495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    }
18136495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng
18146495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    // Otherwise, pull as much of the immedidate into this ADDri/SUBri
18156495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    // as possible.
18166495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset);
18176495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt);
18186495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng
18196495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    // We will handle these bits from offset, clear them.
18206495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    Offset &= ~ThisImmVal;
18216495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng
18226495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    // Get the properly encoded SOImmVal field.
18236495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 &&
18246495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng           "Bit extraction didn't work?");
18256495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
18266495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng } else {
18276495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    unsigned ImmIdx = 0;
18286495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    int InstrOffs = 0;
18296495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    unsigned NumBits = 0;
18306495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    unsigned Scale = 1;
18316495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    switch (AddrMode) {
18323e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach    case ARMII::AddrMode_i12: {
18333e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach      ImmIdx = FrameRegIdx + 1;
18343e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach      InstrOffs = MI.getOperand(ImmIdx).getImm();
18353e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach      NumBits = 12;
18363e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach      break;
18373e5561247202bae994dd259a2d8dc4eff8f799f3Jim Grosbach    }
18386495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    case ARMII::AddrMode2: {
18396495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      ImmIdx = FrameRegIdx+2;
18406495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm());
18416495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
18426495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng        InstrOffs *= -1;
18436495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      NumBits = 12;
18446495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      break;
18456495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    }
18466495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    case ARMII::AddrMode3: {
18476495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      ImmIdx = FrameRegIdx+2;
18486495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm());
18496495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
18506495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng        InstrOffs *= -1;
18516495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      NumBits = 8;
18526495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      break;
18536495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    }
1854baf31088f1472f48ea5ae81f0b93636cc44ca444Anton Korobeynikov    case ARMII::AddrMode4:
1855a44321776ecd96fa0344335d3027758be3386e45Jim Grosbach    case ARMII::AddrMode6:
1856cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng      // Can't fold any offset even if it's zero.
1857cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng      return false;
18586495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    case ARMII::AddrMode5: {
18596495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      ImmIdx = FrameRegIdx+1;
18606495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm());
18616495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
18626495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng        InstrOffs *= -1;
18636495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      NumBits = 8;
18646495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      Scale = 4;
18656495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      break;
18666495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    }
18676495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    default:
18686495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      llvm_unreachable("Unsupported addressing mode!");
18696495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    }
18706495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng
18716495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    Offset += InstrOffs * Scale;
18726495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
18736495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    if (Offset < 0) {
18746495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      Offset = -Offset;
18756495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      isSub = true;
18766495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    }
18776495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng
18786495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    // Attempt to fold address comp. if opcode has offset bits
18796495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    if (NumBits > 0) {
18806495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      // Common case: small offset, fits into instruction.
18816495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      MachineOperand &ImmOp = MI.getOperand(ImmIdx);
18826495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      int ImmedOffset = Offset / Scale;
18836495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      unsigned Mask = (1 << NumBits) - 1;
18846495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      if ((unsigned)Offset <= Mask * Scale) {
18856495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng        // Replace the FrameIndex with sp
18866495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng        MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
188777aee8e22c36257716c2df2f275724765704f20cJim Grosbach        // FIXME: When addrmode2 goes away, this will simplify (like the
188877aee8e22c36257716c2df2f275724765704f20cJim Grosbach        // T2 version), as the LDR.i12 versions don't need the encoding
188977aee8e22c36257716c2df2f275724765704f20cJim Grosbach        // tricks for the offset value.
189077aee8e22c36257716c2df2f275724765704f20cJim Grosbach        if (isSub) {
189177aee8e22c36257716c2df2f275724765704f20cJim Grosbach          if (AddrMode == ARMII::AddrMode_i12)
189277aee8e22c36257716c2df2f275724765704f20cJim Grosbach            ImmedOffset = -ImmedOffset;
189377aee8e22c36257716c2df2f275724765704f20cJim Grosbach          else
189477aee8e22c36257716c2df2f275724765704f20cJim Grosbach            ImmedOffset |= 1 << NumBits;
189577aee8e22c36257716c2df2f275724765704f20cJim Grosbach        }
18966495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng        ImmOp.ChangeToImmediate(ImmedOffset);
1897cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng        Offset = 0;
1898cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng        return true;
18996495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      }
1900764ab52dd80310a205c9888bf166d09dab858f90Jim Grosbach
19016495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      // Otherwise, it didn't fit. Pull in what we can to simplify the immed.
19026495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      ImmedOffset = ImmedOffset & Mask;
1903063efbf569e46776093ddf50099c98fdbb362167Jim Grosbach      if (isSub) {
1904063efbf569e46776093ddf50099c98fdbb362167Jim Grosbach        if (AddrMode == ARMII::AddrMode_i12)
1905063efbf569e46776093ddf50099c98fdbb362167Jim Grosbach          ImmedOffset = -ImmedOffset;
1906063efbf569e46776093ddf50099c98fdbb362167Jim Grosbach        else
1907063efbf569e46776093ddf50099c98fdbb362167Jim Grosbach          ImmedOffset |= 1 << NumBits;
1908063efbf569e46776093ddf50099c98fdbb362167Jim Grosbach      }
19096495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      ImmOp.ChangeToImmediate(ImmedOffset);
19106495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng      Offset &= ~(Mask*Scale);
19116495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng    }
19126495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng  }
19136495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng
1914cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng  Offset = (isSub) ? -Offset : Offset;
1915cdbb3f5d3311e0f46d22bc8daa211b2fab3541cbEvan Cheng  return Offset == 0;
19166495f63945e8dbde81f03a1dc2ab421993b9a495Evan Cheng}
1917e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling
1918de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// analyzeCompare - For a comparison instruction, return the source registers
1919de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// in SrcReg and SrcReg2 if having two register operands, and the value it
1920de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// compares against in CmpValue. Return true if the comparison instruction
1921de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// can be analyzed.
1922e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendlingbool ARMBaseInstrInfo::
1923de7266c611b37ec050efb53b73166081a98cea13Manman RenanalyzeCompare(const MachineInstr *MI, unsigned &SrcReg, unsigned &SrcReg2,
1924de7266c611b37ec050efb53b73166081a98cea13Manman Ren               int &CmpMask, int &CmpValue) const {
1925e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling  switch (MI->getOpcode()) {
1926e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling  default: break;
192738ae997e63e3e1bb2c8679e01ea74cf8fd0be893Bill Wendling  case ARM::CMPri:
1928e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling  case ARM::t2CMPri:
1929e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling    SrcReg = MI->getOperand(0).getReg();
1930de7266c611b37ec050efb53b73166081a98cea13Manman Ren    SrcReg2 = 0;
193104ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif    CmpMask = ~0;
1932e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling    CmpValue = MI->getOperand(1).getImm();
1933e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling    return true;
1934247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren  case ARM::CMPrr:
1935247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren  case ARM::t2CMPrr:
1936247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren    SrcReg = MI->getOperand(0).getReg();
1937de7266c611b37ec050efb53b73166081a98cea13Manman Ren    SrcReg2 = MI->getOperand(1).getReg();
1938247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren    CmpMask = ~0;
1939247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren    CmpValue = 0;
1940247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren    return true;
194104ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif  case ARM::TSTri:
194204ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif  case ARM::t2TSTri:
194304ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif    SrcReg = MI->getOperand(0).getReg();
1944de7266c611b37ec050efb53b73166081a98cea13Manman Ren    SrcReg2 = 0;
194504ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif    CmpMask = MI->getOperand(1).getImm();
194604ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif    CmpValue = 0;
194704ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif    return true;
194804ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif  }
194904ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif
195004ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif  return false;
195104ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif}
195204ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif
195305642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif/// isSuitableForMask - Identify a suitable 'and' instruction that
195405642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif/// operates on the given source register and applies the same mask
195505642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif/// as a 'tst' instruction. Provide a limited look-through for copies.
195605642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif/// When successful, MI will hold the found instruction.
195705642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greifstatic bool isSuitableForMask(MachineInstr *&MI, unsigned SrcReg,
19588ff9bb189ce188452e6cae6ed65cb2745814126cGabor Greif                              int CmpMask, bool CommonUse) {
195905642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif  switch (MI->getOpcode()) {
196004ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif    case ARM::ANDri:
196104ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif    case ARM::t2ANDri:
196205642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif      if (CmpMask != MI->getOperand(2).getImm())
19638ff9bb189ce188452e6cae6ed65cb2745814126cGabor Greif        return false;
196405642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif      if (SrcReg == MI->getOperand(CommonUse ? 1 : 0).getReg())
196504ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif        return true;
196604ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif      break;
196705642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif    case ARM::COPY: {
196805642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif      // Walk down one instruction which is potentially an 'and'.
196905642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif      const MachineInstr &Copy = *MI;
1970f000a7a212590bfd45e23c05bff5e1b683d25dd6Michael J. Spencer      MachineBasicBlock::iterator AND(
1971f000a7a212590bfd45e23c05bff5e1b683d25dd6Michael J. Spencer        llvm::next(MachineBasicBlock::iterator(MI)));
197205642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif      if (AND == MI->getParent()->end()) return false;
197305642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif      MI = AND;
197405642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif      return isSuitableForMask(MI, Copy.getOperand(0).getReg(),
197505642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif                               CmpMask, true);
197605642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif    }
1977e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling  }
1978e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling
1979e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling  return false;
1980e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling}
1981e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling
198276c6ccbd4cee0637c961e32435177ab89e931fedManman Ren/// getSwappedCondition - assume the flags are set by MI(a,b), return
198376c6ccbd4cee0637c961e32435177ab89e931fedManman Ren/// the condition code if we modify the instructions such that flags are
198476c6ccbd4cee0637c961e32435177ab89e931fedManman Ren/// set by MI(b,a).
198576c6ccbd4cee0637c961e32435177ab89e931fedManman Reninline static ARMCC::CondCodes getSwappedCondition(ARMCC::CondCodes CC) {
198676c6ccbd4cee0637c961e32435177ab89e931fedManman Ren  switch (CC) {
198776c6ccbd4cee0637c961e32435177ab89e931fedManman Ren  default: return ARMCC::AL;
198876c6ccbd4cee0637c961e32435177ab89e931fedManman Ren  case ARMCC::EQ: return ARMCC::EQ;
198976c6ccbd4cee0637c961e32435177ab89e931fedManman Ren  case ARMCC::NE: return ARMCC::NE;
199076c6ccbd4cee0637c961e32435177ab89e931fedManman Ren  case ARMCC::HS: return ARMCC::LS;
199176c6ccbd4cee0637c961e32435177ab89e931fedManman Ren  case ARMCC::LO: return ARMCC::HI;
199276c6ccbd4cee0637c961e32435177ab89e931fedManman Ren  case ARMCC::HI: return ARMCC::LO;
199376c6ccbd4cee0637c961e32435177ab89e931fedManman Ren  case ARMCC::LS: return ARMCC::HS;
199476c6ccbd4cee0637c961e32435177ab89e931fedManman Ren  case ARMCC::GE: return ARMCC::LE;
199576c6ccbd4cee0637c961e32435177ab89e931fedManman Ren  case ARMCC::LT: return ARMCC::GT;
199676c6ccbd4cee0637c961e32435177ab89e931fedManman Ren  case ARMCC::GT: return ARMCC::LT;
199776c6ccbd4cee0637c961e32435177ab89e931fedManman Ren  case ARMCC::LE: return ARMCC::GE;
199876c6ccbd4cee0637c961e32435177ab89e931fedManman Ren  }
199976c6ccbd4cee0637c961e32435177ab89e931fedManman Ren}
200076c6ccbd4cee0637c961e32435177ab89e931fedManman Ren
200176c6ccbd4cee0637c961e32435177ab89e931fedManman Ren/// isRedundantFlagInstr - check whether the first instruction, whose only
200276c6ccbd4cee0637c961e32435177ab89e931fedManman Ren/// purpose is to update flags, can be made redundant.
200376c6ccbd4cee0637c961e32435177ab89e931fedManman Ren/// CMPrr can be made redundant by SUBrr if the operands are the same.
200476c6ccbd4cee0637c961e32435177ab89e931fedManman Ren/// CMPri can be made redundant by SUBri if the operands are the same.
200576c6ccbd4cee0637c961e32435177ab89e931fedManman Ren/// This function can be extended later on.
200676c6ccbd4cee0637c961e32435177ab89e931fedManman Reninline static bool isRedundantFlagInstr(MachineInstr *CmpI, unsigned SrcReg,
200776c6ccbd4cee0637c961e32435177ab89e931fedManman Ren                                        unsigned SrcReg2, int ImmValue,
200876c6ccbd4cee0637c961e32435177ab89e931fedManman Ren                                        MachineInstr *OI) {
200976c6ccbd4cee0637c961e32435177ab89e931fedManman Ren  if ((CmpI->getOpcode() == ARM::CMPrr ||
201076c6ccbd4cee0637c961e32435177ab89e931fedManman Ren       CmpI->getOpcode() == ARM::t2CMPrr) &&
201176c6ccbd4cee0637c961e32435177ab89e931fedManman Ren      (OI->getOpcode() == ARM::SUBrr ||
201276c6ccbd4cee0637c961e32435177ab89e931fedManman Ren       OI->getOpcode() == ARM::t2SUBrr) &&
201376c6ccbd4cee0637c961e32435177ab89e931fedManman Ren      ((OI->getOperand(1).getReg() == SrcReg &&
201476c6ccbd4cee0637c961e32435177ab89e931fedManman Ren        OI->getOperand(2).getReg() == SrcReg2) ||
201576c6ccbd4cee0637c961e32435177ab89e931fedManman Ren       (OI->getOperand(1).getReg() == SrcReg2 &&
201676c6ccbd4cee0637c961e32435177ab89e931fedManman Ren        OI->getOperand(2).getReg() == SrcReg)))
201776c6ccbd4cee0637c961e32435177ab89e931fedManman Ren    return true;
201876c6ccbd4cee0637c961e32435177ab89e931fedManman Ren
201976c6ccbd4cee0637c961e32435177ab89e931fedManman Ren  if ((CmpI->getOpcode() == ARM::CMPri ||
202076c6ccbd4cee0637c961e32435177ab89e931fedManman Ren       CmpI->getOpcode() == ARM::t2CMPri) &&
202176c6ccbd4cee0637c961e32435177ab89e931fedManman Ren      (OI->getOpcode() == ARM::SUBri ||
202276c6ccbd4cee0637c961e32435177ab89e931fedManman Ren       OI->getOpcode() == ARM::t2SUBri) &&
202376c6ccbd4cee0637c961e32435177ab89e931fedManman Ren      OI->getOperand(1).getReg() == SrcReg &&
202476c6ccbd4cee0637c961e32435177ab89e931fedManman Ren      OI->getOperand(2).getImm() == ImmValue)
202576c6ccbd4cee0637c961e32435177ab89e931fedManman Ren    return true;
202676c6ccbd4cee0637c961e32435177ab89e931fedManman Ren  return false;
202776c6ccbd4cee0637c961e32435177ab89e931fedManman Ren}
202876c6ccbd4cee0637c961e32435177ab89e931fedManman Ren
2029de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// optimizeCompareInstr - Convert the instruction supplying the argument to the
2030de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// comparison into one that sets the zero bit in the flags register;
2031de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// Remove a redundant Compare instruction if an earlier instruction can set the
2032de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// flags in the same way as Compare.
2033de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// E.g. SUBrr(r1,r2) and CMPrr(r1,r2). We also handle the case where two
2034de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// operands are swapped: SUBrr(r1,r2) and CMPrr(r2,r1), by updating the
2035de7266c611b37ec050efb53b73166081a98cea13Manman Ren/// condition code of instructions which use the flags.
2036e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendlingbool ARMBaseInstrInfo::
2037de7266c611b37ec050efb53b73166081a98cea13Manman RenoptimizeCompareInstr(MachineInstr *CmpInstr, unsigned SrcReg, unsigned SrcReg2,
2038de7266c611b37ec050efb53b73166081a98cea13Manman Ren                     int CmpMask, int CmpValue,
2039de7266c611b37ec050efb53b73166081a98cea13Manman Ren                     const MachineRegisterInfo *MRI) const {
204076c6ccbd4cee0637c961e32435177ab89e931fedManman Ren  // Get the unique definition of SrcReg.
204176c6ccbd4cee0637c961e32435177ab89e931fedManman Ren  MachineInstr *MI = MRI->getUniqueVRegDef(SrcReg);
204276c6ccbd4cee0637c961e32435177ab89e931fedManman Ren  if (!MI) return false;
204392ad57f066e9f256e4e3d72febf152e68caa80c7Bill Wendling
204404ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif  // Masked compares sometimes use the same register as the corresponding 'and'.
204504ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif  if (CmpMask != ~0) {
204605642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif    if (!isSuitableForMask(MI, SrcReg, CmpMask, false)) {
204704ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif      MI = 0;
2048b41ee96d76ccf1eec2fd898def4cfd7c16868708Bill Wendling      for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(SrcReg),
2049b41ee96d76ccf1eec2fd898def4cfd7c16868708Bill Wendling           UE = MRI->use_end(); UI != UE; ++UI) {
205004ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif        if (UI->getParent() != CmpInstr->getParent()) continue;
205105642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif        MachineInstr *PotentialAND = &*UI;
20528ff9bb189ce188452e6cae6ed65cb2745814126cGabor Greif        if (!isSuitableForMask(PotentialAND, SrcReg, CmpMask, true))
205304ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif          continue;
205405642a3eba3f35aa8fdf6aa16d87561560e60af3Gabor Greif        MI = PotentialAND;
205504ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif        break;
205604ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif      }
205704ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif      if (!MI) return false;
205804ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif    }
205904ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif  }
206004ac81d5db058a3a9492e1aff1f398a8643bfda9Gabor Greif
2061247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren  // Get ready to iterate backward from CmpInstr.
2062247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren  MachineBasicBlock::iterator I = CmpInstr, E = MI,
2063247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren                              B = CmpInstr->getParent()->begin();
20640aa38b9381a5be42abd4f5ca5baa8c2930d148d3Bill Wendling
20650aa38b9381a5be42abd4f5ca5baa8c2930d148d3Bill Wendling  // Early exit if CmpInstr is at the beginning of the BB.
20660aa38b9381a5be42abd4f5ca5baa8c2930d148d3Bill Wendling  if (I == B) return false;
20670aa38b9381a5be42abd4f5ca5baa8c2930d148d3Bill Wendling
2068247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren  // There are two possible candidates which can be changed to set CPSR:
2069247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren  // One is MI, the other is a SUB instruction.
2070247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren  // For CMPrr(r1,r2), we are looking for SUB(r1,r2) or SUB(r2,r1).
2071247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren  // For CMPri(r1, CmpValue), we are looking for SUBri(r1, CmpValue).
2072247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren  MachineInstr *Sub = NULL;
2073de7266c611b37ec050efb53b73166081a98cea13Manman Ren  if (SrcReg2 != 0)
2074247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren    // MI is not a candidate for CMPrr.
2075247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren    MI = NULL;
2076de7266c611b37ec050efb53b73166081a98cea13Manman Ren  else if (MI->getParent() != CmpInstr->getParent() || CmpValue != 0) {
2077247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren    // Conservatively refuse to convert an instruction which isn't in the same
2078247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren    // BB as the comparison.
2079247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren    // For CMPri, we need to check Sub, thus we can't return here.
20804949e98cccb98abb0ba3f67c22be757d446ab108Manman Ren    if (CmpInstr->getOpcode() == ARM::CMPri ||
2081247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren       CmpInstr->getOpcode() == ARM::t2CMPri)
2082247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren      MI = NULL;
2083247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren    else
2084247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren      return false;
2085247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren  }
2086247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren
2087247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren  // Check that CPSR isn't set between the comparison instruction and the one we
2088247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren  // want to change. At the same time, search for Sub.
208976c6ccbd4cee0637c961e32435177ab89e931fedManman Ren  const TargetRegisterInfo *TRI = &getRegisterInfo();
2090e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling  --I;
2091e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling  for (; I != E; --I) {
2092e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling    const MachineInstr &Instr = *I;
2093e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling
209476c6ccbd4cee0637c961e32435177ab89e931fedManman Ren    if (Instr.modifiesRegister(ARM::CPSR, TRI) ||
209576c6ccbd4cee0637c961e32435177ab89e931fedManman Ren        Instr.readsRegister(ARM::CPSR, TRI))
209640a5eb18b031fa1a5e9697e21e251e613d441cc5Bill Wendling      // This instruction modifies or uses CPSR after the one we want to
209740a5eb18b031fa1a5e9697e21e251e613d441cc5Bill Wendling      // change. We can't do this transformation.
209876c6ccbd4cee0637c961e32435177ab89e931fedManman Ren      return false;
2099247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren
210076c6ccbd4cee0637c961e32435177ab89e931fedManman Ren    // Check whether CmpInstr can be made redundant by the current instruction.
210176c6ccbd4cee0637c961e32435177ab89e931fedManman Ren    if (isRedundantFlagInstr(CmpInstr, SrcReg, SrcReg2, CmpValue, &*I)) {
2102247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren      Sub = &*I;
2103247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren      break;
2104247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren    }
2105247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren
2106691e64a54ce899409abe7c131d15ed75e3c1fef5Evan Cheng    if (I == B)
2107691e64a54ce899409abe7c131d15ed75e3c1fef5Evan Cheng      // The 'and' is below the comparison instruction.
2108691e64a54ce899409abe7c131d15ed75e3c1fef5Evan Cheng      return false;
2109e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling  }
2110e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling
2111247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren  // Return false if no candidates exist.
2112247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren  if (!MI && !Sub)
2113247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren    return false;
2114247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren
2115247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren  // The single candidate is called MI.
2116247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren  if (!MI) MI = Sub;
2117247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren
2118e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling  switch (MI->getOpcode()) {
2119e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling  default: break;
2120ca3f6a3925e9a6e91022aa211bdc1b6e3f2ff41fCameron Zwarich  case ARM::RSBrr:
2121df298c9ea64eb335f63fc075d8ef6306682ffe75Owen Anderson  case ARM::RSBri:
2122ca3f6a3925e9a6e91022aa211bdc1b6e3f2ff41fCameron Zwarich  case ARM::RSCrr:
2123df298c9ea64eb335f63fc075d8ef6306682ffe75Owen Anderson  case ARM::RSCri:
2124ca3f6a3925e9a6e91022aa211bdc1b6e3f2ff41fCameron Zwarich  case ARM::ADDrr:
212538ae997e63e3e1bb2c8679e01ea74cf8fd0be893Bill Wendling  case ARM::ADDri:
2126ca3f6a3925e9a6e91022aa211bdc1b6e3f2ff41fCameron Zwarich  case ARM::ADCrr:
2127df298c9ea64eb335f63fc075d8ef6306682ffe75Owen Anderson  case ARM::ADCri:
2128ca3f6a3925e9a6e91022aa211bdc1b6e3f2ff41fCameron Zwarich  case ARM::SUBrr:
212938ae997e63e3e1bb2c8679e01ea74cf8fd0be893Bill Wendling  case ARM::SUBri:
2130ca3f6a3925e9a6e91022aa211bdc1b6e3f2ff41fCameron Zwarich  case ARM::SBCrr:
2131df298c9ea64eb335f63fc075d8ef6306682ffe75Owen Anderson  case ARM::SBCri:
2132df298c9ea64eb335f63fc075d8ef6306682ffe75Owen Anderson  case ARM::t2RSBri:
2133ca3f6a3925e9a6e91022aa211bdc1b6e3f2ff41fCameron Zwarich  case ARM::t2ADDrr:
213438ae997e63e3e1bb2c8679e01ea74cf8fd0be893Bill Wendling  case ARM::t2ADDri:
2135ca3f6a3925e9a6e91022aa211bdc1b6e3f2ff41fCameron Zwarich  case ARM::t2ADCrr:
2136df298c9ea64eb335f63fc075d8ef6306682ffe75Owen Anderson  case ARM::t2ADCri:
2137ca3f6a3925e9a6e91022aa211bdc1b6e3f2ff41fCameron Zwarich  case ARM::t2SUBrr:
2138df298c9ea64eb335f63fc075d8ef6306682ffe75Owen Anderson  case ARM::t2SUBri:
2139ca3f6a3925e9a6e91022aa211bdc1b6e3f2ff41fCameron Zwarich  case ARM::t2SBCrr:
2140b485de5d8c3fe0c62c0b07f63f64bd10f6803c17Cameron Zwarich  case ARM::t2SBCri:
2141b485de5d8c3fe0c62c0b07f63f64bd10f6803c17Cameron Zwarich  case ARM::ANDrr:
2142b485de5d8c3fe0c62c0b07f63f64bd10f6803c17Cameron Zwarich  case ARM::ANDri:
2143b485de5d8c3fe0c62c0b07f63f64bd10f6803c17Cameron Zwarich  case ARM::t2ANDrr:
21440cb11ac32fc09c5db42fb801db242ac9fb51f6b1Cameron Zwarich  case ARM::t2ANDri:
21450cb11ac32fc09c5db42fb801db242ac9fb51f6b1Cameron Zwarich  case ARM::ORRrr:
21460cb11ac32fc09c5db42fb801db242ac9fb51f6b1Cameron Zwarich  case ARM::ORRri:
21470cb11ac32fc09c5db42fb801db242ac9fb51f6b1Cameron Zwarich  case ARM::t2ORRrr:
21480cb11ac32fc09c5db42fb801db242ac9fb51f6b1Cameron Zwarich  case ARM::t2ORRri:
21490cb11ac32fc09c5db42fb801db242ac9fb51f6b1Cameron Zwarich  case ARM::EORrr:
21500cb11ac32fc09c5db42fb801db242ac9fb51f6b1Cameron Zwarich  case ARM::EORri:
21510cb11ac32fc09c5db42fb801db242ac9fb51f6b1Cameron Zwarich  case ARM::t2EORrr:
21520cb11ac32fc09c5db42fb801db242ac9fb51f6b1Cameron Zwarich  case ARM::t2EORri: {
2153247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren    // Scan forward for the use of CPSR
2154247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren    // When checking against MI: if it's a conditional code requires
215545ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren    // checking of V bit, then this is not safe to do.
215645ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren    // It is safe to remove CmpInstr if CPSR is redefined or killed.
215745ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren    // If we are done with the basic block, we need to check whether CPSR is
215845ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren    // live-out.
215976c6ccbd4cee0637c961e32435177ab89e931fedManman Ren    SmallVector<std::pair<MachineOperand*, ARMCC::CondCodes>, 4>
216076c6ccbd4cee0637c961e32435177ab89e931fedManman Ren        OperandsToUpdate;
21612c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng    bool isSafe = false;
21622c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng    I = CmpInstr;
2163247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren    E = CmpInstr->getParent()->end();
21642c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng    while (!isSafe && ++I != E) {
21652c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng      const MachineInstr &Instr = *I;
21662c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng      for (unsigned IO = 0, EO = Instr.getNumOperands();
21672c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng           !isSafe && IO != EO; ++IO) {
21682c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng        const MachineOperand &MO = Instr.getOperand(IO);
21692420b558de5d291d8503c1339004e5b5bf99a48aJakob Stoklund Olesen        if (MO.isRegMask() && MO.clobbersPhysReg(ARM::CPSR)) {
21702420b558de5d291d8503c1339004e5b5bf99a48aJakob Stoklund Olesen          isSafe = true;
21712420b558de5d291d8503c1339004e5b5bf99a48aJakob Stoklund Olesen          break;
21722420b558de5d291d8503c1339004e5b5bf99a48aJakob Stoklund Olesen        }
21732c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng        if (!MO.isReg() || MO.getReg() != ARM::CPSR)
21742c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng          continue;
21752c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng        if (MO.isDef()) {
21762c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng          isSafe = true;
21772c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng          break;
21782c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng        }
21792c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng        // Condition code is after the operand before CPSR.
21802c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng        ARMCC::CondCodes CC = (ARMCC::CondCodes)Instr.getOperand(IO-1).getImm();
218176c6ccbd4cee0637c961e32435177ab89e931fedManman Ren        if (Sub) {
218276c6ccbd4cee0637c961e32435177ab89e931fedManman Ren          ARMCC::CondCodes NewCC = getSwappedCondition(CC);
218376c6ccbd4cee0637c961e32435177ab89e931fedManman Ren          if (NewCC == ARMCC::AL)
2184247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren            return false;
218576c6ccbd4cee0637c961e32435177ab89e931fedManman Ren          // If we have SUB(r1, r2) and CMP(r2, r1), the condition code based
218676c6ccbd4cee0637c961e32435177ab89e931fedManman Ren          // on CMP needs to be updated to be based on SUB.
218776c6ccbd4cee0637c961e32435177ab89e931fedManman Ren          // Push the condition code operands to OperandsToUpdate.
218876c6ccbd4cee0637c961e32435177ab89e931fedManman Ren          // If it is safe to remove CmpInstr, the condition code of these
218976c6ccbd4cee0637c961e32435177ab89e931fedManman Ren          // operands will be modified.
219076c6ccbd4cee0637c961e32435177ab89e931fedManman Ren          if (SrcReg2 != 0 && Sub->getOperand(1).getReg() == SrcReg2 &&
219176c6ccbd4cee0637c961e32435177ab89e931fedManman Ren              Sub->getOperand(2).getReg() == SrcReg)
219276c6ccbd4cee0637c961e32435177ab89e931fedManman Ren            OperandsToUpdate.push_back(std::make_pair(&((*I).getOperand(IO-1)),
219376c6ccbd4cee0637c961e32435177ab89e931fedManman Ren                                                      NewCC));
219476c6ccbd4cee0637c961e32435177ab89e931fedManman Ren        }
2195247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren        else
2196247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren          switch (CC) {
2197247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren          default:
21989af64303fa887a3d9b75e715787ba587c3f18139Manman Ren            // CPSR can be used multiple times, we should continue.
2199247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren            break;
2200247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren          case ARMCC::VS:
2201247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren          case ARMCC::VC:
2202247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren          case ARMCC::GE:
2203247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren          case ARMCC::LT:
2204247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren          case ARMCC::GT:
2205247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren          case ARMCC::LE:
2206247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren            return false;
2207247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren          }
22082c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng      }
22092c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng    }
22102c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng
221145ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren    // If CPSR is not killed nor re-defined, we should check whether it is
221245ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren    // live-out. If it is live-out, do not optimize.
221345ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren    if (!isSafe) {
221445ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren      MachineBasicBlock *MBB = CmpInstr->getParent();
221545ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren      for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
221645ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren               SE = MBB->succ_end(); SI != SE; ++SI)
221745ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren        if ((*SI)->isLiveIn(ARM::CPSR))
221845ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren          return false;
221945ed19499b8f7025d9acf91cc37fbf6ea63abc4fManman Ren    }
22202c339156289d8398bea09c2bb4b735d00d39bdb3Evan Cheng
22213642e64c114e636548888c72c21ae023ee0121a7Evan Cheng    // Toggle the optional operand to CPSR.
22223642e64c114e636548888c72c21ae023ee0121a7Evan Cheng    MI->getOperand(5).setReg(ARM::CPSR);
22233642e64c114e636548888c72c21ae023ee0121a7Evan Cheng    MI->getOperand(5).setIsDef(true);
2224e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling    CmpInstr->eraseFromParent();
2225247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren
2226247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren    // Modify the condition code of operands in OperandsToUpdate.
2227247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren    // Since we have SUB(r1, r2) and CMP(r2, r1), the condition code needs to
2228247c5ab07c1c136f37f5ad8ade9a1ee086ca452eManman Ren    // be changed from r2 > r1 to r1 < r2, from r2 < r1 to r1 > r2, etc.
222976c6ccbd4cee0637c961e32435177ab89e931fedManman Ren    for (unsigned i = 0, e = OperandsToUpdate.size(); i < e; i++)
223076c6ccbd4cee0637c961e32435177ab89e931fedManman Ren      OperandsToUpdate[i].first->setImm(OperandsToUpdate[i].second);
2231e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling    return true;
2232e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling  }
2233b485de5d8c3fe0c62c0b07f63f64bd10f6803c17Cameron Zwarich  }
2234e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling
2235e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling  return false;
2236e4ddbdfd3cf031034020671d03626f0373fbd5caBill Wendling}
22375f54ce347368105260be2cec497b6a4199dc5789Evan Cheng
2238c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Chengbool ARMBaseInstrInfo::FoldImmediate(MachineInstr *UseMI,
2239c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng                                     MachineInstr *DefMI, unsigned Reg,
2240c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng                                     MachineRegisterInfo *MRI) const {
2241c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  // Fold large immediates into add, sub, or, xor.
2242c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  unsigned DefOpc = DefMI->getOpcode();
2243c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  if (DefOpc != ARM::t2MOVi32imm && DefOpc != ARM::MOVi32imm)
2244c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng    return false;
2245c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  if (!DefMI->getOperand(1).isImm())
2246c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng    // Could be t2MOVi32imm <ga:xx>
2247c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng    return false;
2248c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng
2249c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  if (!MRI->hasOneNonDBGUse(Reg))
2250c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng    return false;
2251c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng
2252e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng  const MCInstrDesc &DefMCID = DefMI->getDesc();
2253e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng  if (DefMCID.hasOptionalDef()) {
2254e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng    unsigned NumOps = DefMCID.getNumOperands();
2255e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng    const MachineOperand &MO = DefMI->getOperand(NumOps-1);
2256e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng    if (MO.getReg() == ARM::CPSR && !MO.isDead())
2257e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng      // If DefMI defines CPSR and it is not dead, it's obviously not safe
2258e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng      // to delete DefMI.
2259e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng      return false;
2260e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng  }
2261e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng
2262e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng  const MCInstrDesc &UseMCID = UseMI->getDesc();
2263e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng  if (UseMCID.hasOptionalDef()) {
2264e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng    unsigned NumOps = UseMCID.getNumOperands();
2265e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng    if (UseMI->getOperand(NumOps-1).getReg() == ARM::CPSR)
2266e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng      // If the instruction sets the flag, do not attempt this optimization
2267e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng      // since it may change the semantics of the code.
2268e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng      return false;
2269e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng  }
2270e279f5953e9c3d934248cd4d2f24b6179ad9d2e6Evan Cheng
2271c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  unsigned UseOpc = UseMI->getOpcode();
22725c71c7a13715ed6f5bfdd5497172ddec316b68b0Evan Cheng  unsigned NewUseOpc = 0;
2273c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  uint32_t ImmVal = (uint32_t)DefMI->getOperand(1).getImm();
22745c71c7a13715ed6f5bfdd5497172ddec316b68b0Evan Cheng  uint32_t SOImmValV1 = 0, SOImmValV2 = 0;
2275c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  bool Commute = false;
2276c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  switch (UseOpc) {
2277c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  default: return false;
2278c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  case ARM::SUBrr:
2279c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  case ARM::ADDrr:
2280c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  case ARM::ORRrr:
2281c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  case ARM::EORrr:
2282c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  case ARM::t2SUBrr:
2283c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  case ARM::t2ADDrr:
2284c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  case ARM::t2ORRrr:
2285c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  case ARM::t2EORrr: {
2286c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng    Commute = UseMI->getOperand(2).getReg() != Reg;
2287c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng    switch (UseOpc) {
2288c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng    default: break;
2289c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng    case ARM::SUBrr: {
2290c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      if (Commute)
2291c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng        return false;
2292c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      ImmVal = -ImmVal;
2293c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      NewUseOpc = ARM::SUBri;
2294c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      // Fallthrough
2295c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng    }
2296c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng    case ARM::ADDrr:
2297c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng    case ARM::ORRrr:
2298c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng    case ARM::EORrr: {
2299c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      if (!ARM_AM::isSOImmTwoPartVal(ImmVal))
2300c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng        return false;
2301c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      SOImmValV1 = (uint32_t)ARM_AM::getSOImmTwoPartFirst(ImmVal);
2302c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      SOImmValV2 = (uint32_t)ARM_AM::getSOImmTwoPartSecond(ImmVal);
2303c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      switch (UseOpc) {
2304c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      default: break;
2305c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      case ARM::ADDrr: NewUseOpc = ARM::ADDri; break;
2306c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      case ARM::ORRrr: NewUseOpc = ARM::ORRri; break;
2307c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      case ARM::EORrr: NewUseOpc = ARM::EORri; break;
2308c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      }
2309c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      break;
2310c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng    }
2311c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng    case ARM::t2SUBrr: {
2312c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      if (Commute)
2313c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng        return false;
2314c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      ImmVal = -ImmVal;
2315c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      NewUseOpc = ARM::t2SUBri;
2316c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      // Fallthrough
2317c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng    }
2318c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng    case ARM::t2ADDrr:
2319c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng    case ARM::t2ORRrr:
2320c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng    case ARM::t2EORrr: {
2321c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      if (!ARM_AM::isT2SOImmTwoPartVal(ImmVal))
2322c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng        return false;
2323c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      SOImmValV1 = (uint32_t)ARM_AM::getT2SOImmTwoPartFirst(ImmVal);
2324c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      SOImmValV2 = (uint32_t)ARM_AM::getT2SOImmTwoPartSecond(ImmVal);
2325c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      switch (UseOpc) {
2326c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      default: break;
2327c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      case ARM::t2ADDrr: NewUseOpc = ARM::t2ADDri; break;
2328c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      case ARM::t2ORRrr: NewUseOpc = ARM::t2ORRri; break;
2329c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      case ARM::t2EORrr: NewUseOpc = ARM::t2EORri; break;
2330c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      }
2331c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng      break;
2332c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng    }
2333c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng    }
2334c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  }
2335c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  }
2336c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng
2337c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  unsigned OpIdx = Commute ? 2 : 1;
2338c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  unsigned Reg1 = UseMI->getOperand(OpIdx).getReg();
2339c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  bool isKill = UseMI->getOperand(OpIdx).isKill();
2340c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  unsigned NewReg = MRI->createVirtualRegister(MRI->getRegClass(Reg));
2341c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  AddDefaultCC(AddDefaultPred(BuildMI(*UseMI->getParent(),
2342ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng                                      UseMI, UseMI->getDebugLoc(),
2343c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng                                      get(NewUseOpc), NewReg)
2344c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng                              .addReg(Reg1, getKillRegState(isKill))
2345c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng                              .addImm(SOImmValV1)));
2346c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  UseMI->setDesc(get(NewUseOpc));
2347c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  UseMI->getOperand(1).setReg(NewReg);
2348c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  UseMI->getOperand(1).setIsKill();
2349c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  UseMI->getOperand(2).ChangeToImmediate(SOImmValV2);
2350c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  DefMI->eraseFromParent();
2351c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng  return true;
2352c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng}
2353c4af4638dfdab0dc3b6257276cfad2ee45053060Evan Cheng
23545f54ce347368105260be2cec497b6a4199dc5789Evan Chengunsigned
23558239daf7c83a65a189c352cce3191cdc3bbfe151Evan ChengARMBaseInstrInfo::getNumMicroOps(const InstrItineraryData *ItinData,
23568239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng                                 const MachineInstr *MI) const {
23573ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng  if (!ItinData || ItinData->isEmpty())
23585f54ce347368105260be2cec497b6a4199dc5789Evan Cheng    return 1;
23595f54ce347368105260be2cec497b6a4199dc5789Evan Cheng
2360e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  const MCInstrDesc &Desc = MI->getDesc();
23615f54ce347368105260be2cec497b6a4199dc5789Evan Cheng  unsigned Class = Desc.getSchedClass();
2362218ee74a011c0d350099c452810da0bd57a15047Andrew Trick  int ItinUOps = ItinData->getNumMicroOps(Class);
2363218ee74a011c0d350099c452810da0bd57a15047Andrew Trick  if (ItinUOps >= 0)
2364218ee74a011c0d350099c452810da0bd57a15047Andrew Trick    return ItinUOps;
23655f54ce347368105260be2cec497b6a4199dc5789Evan Cheng
23665f54ce347368105260be2cec497b6a4199dc5789Evan Cheng  unsigned Opc = MI->getOpcode();
23675f54ce347368105260be2cec497b6a4199dc5789Evan Cheng  switch (Opc) {
23685f54ce347368105260be2cec497b6a4199dc5789Evan Cheng  default:
23695f54ce347368105260be2cec497b6a4199dc5789Evan Cheng    llvm_unreachable("Unexpected multi-uops instruction!");
237073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VLDMQIA:
237173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VSTMQIA:
23725f54ce347368105260be2cec497b6a4199dc5789Evan Cheng    return 2;
23735f54ce347368105260be2cec497b6a4199dc5789Evan Cheng
23745f54ce347368105260be2cec497b6a4199dc5789Evan Cheng  // The number of uOps for load / store multiple are determined by the number
23755f54ce347368105260be2cec497b6a4199dc5789Evan Cheng  // registers.
23766e8f4c404825b79f9b9176483653f1aa927dfbdeAndrew Trick  //
23773ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng  // On Cortex-A8, each pair of register loads / stores can be scheduled on the
23783ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng  // same cycle. The scheduling for the first load / store must be done
2379c8e41c591741b3da1077f7000274ad040bef8002Sylvestre Ledru  // separately by assuming the address is not 64-bit aligned.
238073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  //
23813ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng  // On Cortex-A9, the formula is simply (#reg / 2) + (#reg % 2). If the address
238273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  // is not 64-bit aligned, then AGU would take an extra cycle.  For VFP / NEON
238373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  // load / store multiple, the formula is (#reg / 2) + (#reg % 2) + 1.
238473fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VLDMDIA:
238573fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VLDMDIA_UPD:
238673fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VLDMDDB_UPD:
238773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VLDMSIA:
238873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VLDMSIA_UPD:
238973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VLDMSDB_UPD:
239073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VSTMDIA:
239173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VSTMDIA_UPD:
239273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VSTMDDB_UPD:
239373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VSTMSIA:
239473fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VSTMSIA_UPD:
239573fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VSTMSDB_UPD: {
23965f54ce347368105260be2cec497b6a4199dc5789Evan Cheng    unsigned NumRegs = MI->getNumOperands() - Desc.getNumOperands();
23975f54ce347368105260be2cec497b6a4199dc5789Evan Cheng    return (NumRegs / 2) + (NumRegs % 2) + 1;
23985f54ce347368105260be2cec497b6a4199dc5789Evan Cheng  }
239973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling
240073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::LDMIA_RET:
240173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::LDMIA:
240273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::LDMDA:
240373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::LDMDB:
240473fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::LDMIB:
240573fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::LDMIA_UPD:
240673fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::LDMDA_UPD:
240773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::LDMDB_UPD:
240873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::LDMIB_UPD:
240973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::STMIA:
241073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::STMDA:
241173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::STMDB:
241273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::STMIB:
241373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::STMIA_UPD:
241473fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::STMDA_UPD:
241573fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::STMDB_UPD:
241673fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::STMIB_UPD:
241773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::tLDMIA:
241873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::tLDMIA_UPD:
241973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::tSTMIA_UPD:
24205f54ce347368105260be2cec497b6a4199dc5789Evan Cheng  case ARM::tPOP_RET:
24215f54ce347368105260be2cec497b6a4199dc5789Evan Cheng  case ARM::tPOP:
24225f54ce347368105260be2cec497b6a4199dc5789Evan Cheng  case ARM::tPUSH:
242373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::t2LDMIA_RET:
242473fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::t2LDMIA:
242573fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::t2LDMDB:
242673fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::t2LDMIA_UPD:
242773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::t2LDMDB_UPD:
242873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::t2STMIA:
242973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::t2STMDB:
243073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::t2STMIA_UPD:
243173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::t2STMDB_UPD: {
24323ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng    unsigned NumRegs = MI->getNumOperands() - Desc.getNumOperands() + 1;
24333ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng    if (Subtarget.isCortexA8()) {
24348239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng      if (NumRegs < 4)
24358239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng        return 2;
24368239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng      // 4 registers would be issued: 2, 2.
24378239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng      // 5 registers would be issued: 2, 2, 1.
2438218ee74a011c0d350099c452810da0bd57a15047Andrew Trick      int A8UOps = (NumRegs / 2);
24398239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng      if (NumRegs % 2)
2440218ee74a011c0d350099c452810da0bd57a15047Andrew Trick        ++A8UOps;
2441218ee74a011c0d350099c452810da0bd57a15047Andrew Trick      return A8UOps;
24423ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng    } else if (Subtarget.isCortexA9()) {
2443218ee74a011c0d350099c452810da0bd57a15047Andrew Trick      int A9UOps = (NumRegs / 2);
24443ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng      // If there are odd number of registers or if it's not 64-bit aligned,
24453ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng      // then it takes an extra AGU (Address Generation Unit) cycle.
24463ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng      if ((NumRegs % 2) ||
24473ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng          !MI->hasOneMemOperand() ||
24483ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng          (*MI->memoperands_begin())->getAlignment() < 8)
2449218ee74a011c0d350099c452810da0bd57a15047Andrew Trick        ++A9UOps;
2450218ee74a011c0d350099c452810da0bd57a15047Andrew Trick      return A9UOps;
24513ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng    } else {
24523ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng      // Assume the worst.
24533ef1c8759a20167457eb7fd82ebcaffe7ccaa1d1Evan Cheng      return NumRegs;
24542bbb76909126db5bed6bde84b16d94ab5de4d372Michael J. Spencer    }
24555f54ce347368105260be2cec497b6a4199dc5789Evan Cheng  }
24565f54ce347368105260be2cec497b6a4199dc5789Evan Cheng  }
24575f54ce347368105260be2cec497b6a4199dc5789Evan Cheng}
2458a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng
2459a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Chengint
2460344d9db97062736cd66da6c07baa9108b6cfa419Evan ChengARMBaseInstrInfo::getVLDMDefCycle(const InstrItineraryData *ItinData,
2461e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng                                  const MCInstrDesc &DefMCID,
2462344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng                                  unsigned DefClass,
2463344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng                                  unsigned DefIdx, unsigned DefAlign) const {
2464e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  int RegNo = (int)(DefIdx+1) - DefMCID.getNumOperands() + 1;
2465344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  if (RegNo <= 0)
2466344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // Def is the address writeback.
2467344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    return ItinData->getOperandCycle(DefClass, DefIdx);
2468344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng
2469344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  int DefCycle;
2470344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  if (Subtarget.isCortexA8()) {
2471344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // (regno / 2) + (regno % 2) + 1
2472344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    DefCycle = RegNo / 2 + 1;
2473344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    if (RegNo % 2)
2474344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng      ++DefCycle;
2475344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  } else if (Subtarget.isCortexA9()) {
2476344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    DefCycle = RegNo;
2477344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    bool isSLoad = false;
247873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling
2479e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng    switch (DefMCID.getOpcode()) {
2480344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    default: break;
248173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling    case ARM::VLDMSIA:
248273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling    case ARM::VLDMSIA_UPD:
248373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling    case ARM::VLDMSDB_UPD:
2484344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng      isSLoad = true;
2485344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng      break;
2486344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    }
248773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling
2488344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // If there are odd number of 'S' registers or if it's not 64-bit aligned,
2489344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // then it takes an extra cycle.
2490344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    if ((isSLoad && (RegNo % 2)) || DefAlign < 8)
2491344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng      ++DefCycle;
2492344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  } else {
2493344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // Assume the worst.
2494344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    DefCycle = RegNo + 2;
2495344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  }
2496344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng
2497344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  return DefCycle;
2498344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng}
2499344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng
2500344d9db97062736cd66da6c07baa9108b6cfa419Evan Chengint
2501344d9db97062736cd66da6c07baa9108b6cfa419Evan ChengARMBaseInstrInfo::getLDMDefCycle(const InstrItineraryData *ItinData,
2502e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng                                 const MCInstrDesc &DefMCID,
2503344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng                                 unsigned DefClass,
2504344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng                                 unsigned DefIdx, unsigned DefAlign) const {
2505e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  int RegNo = (int)(DefIdx+1) - DefMCID.getNumOperands() + 1;
2506344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  if (RegNo <= 0)
2507344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // Def is the address writeback.
2508344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    return ItinData->getOperandCycle(DefClass, DefIdx);
2509344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng
2510344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  int DefCycle;
2511344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  if (Subtarget.isCortexA8()) {
2512344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // 4 registers would be issued: 1, 2, 1.
2513344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // 5 registers would be issued: 1, 2, 2.
2514344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    DefCycle = RegNo / 2;
2515344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    if (DefCycle < 1)
2516344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng      DefCycle = 1;
2517344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // Result latency is issue cycle + 2: E2.
2518344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    DefCycle += 2;
2519344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  } else if (Subtarget.isCortexA9()) {
2520344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    DefCycle = (RegNo / 2);
2521344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // If there are odd number of registers or if it's not 64-bit aligned,
2522344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // then it takes an extra AGU (Address Generation Unit) cycle.
2523344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    if ((RegNo % 2) || DefAlign < 8)
2524344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng      ++DefCycle;
2525344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // Result latency is AGU cycles + 2.
2526344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    DefCycle += 2;
2527344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  } else {
2528344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // Assume the worst.
2529344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    DefCycle = RegNo + 2;
2530344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  }
2531344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng
2532344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  return DefCycle;
2533344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng}
2534344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng
2535344d9db97062736cd66da6c07baa9108b6cfa419Evan Chengint
2536344d9db97062736cd66da6c07baa9108b6cfa419Evan ChengARMBaseInstrInfo::getVSTMUseCycle(const InstrItineraryData *ItinData,
2537e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng                                  const MCInstrDesc &UseMCID,
2538344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng                                  unsigned UseClass,
2539344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng                                  unsigned UseIdx, unsigned UseAlign) const {
2540e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  int RegNo = (int)(UseIdx+1) - UseMCID.getNumOperands() + 1;
2541344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  if (RegNo <= 0)
2542344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    return ItinData->getOperandCycle(UseClass, UseIdx);
2543344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng
2544344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  int UseCycle;
2545344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  if (Subtarget.isCortexA8()) {
2546344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // (regno / 2) + (regno % 2) + 1
2547344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    UseCycle = RegNo / 2 + 1;
2548344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    if (RegNo % 2)
2549344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng      ++UseCycle;
2550344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  } else if (Subtarget.isCortexA9()) {
2551344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    UseCycle = RegNo;
2552344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    bool isSStore = false;
255373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling
2554e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng    switch (UseMCID.getOpcode()) {
2555344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    default: break;
255673fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling    case ARM::VSTMSIA:
255773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling    case ARM::VSTMSIA_UPD:
255873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling    case ARM::VSTMSDB_UPD:
2559344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng      isSStore = true;
2560344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng      break;
2561344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    }
256273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling
2563344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // If there are odd number of 'S' registers or if it's not 64-bit aligned,
2564344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // then it takes an extra cycle.
2565344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    if ((isSStore && (RegNo % 2)) || UseAlign < 8)
2566344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng      ++UseCycle;
2567344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  } else {
2568344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // Assume the worst.
2569344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    UseCycle = RegNo + 2;
2570344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  }
2571344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng
2572344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  return UseCycle;
2573344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng}
2574344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng
2575344d9db97062736cd66da6c07baa9108b6cfa419Evan Chengint
2576344d9db97062736cd66da6c07baa9108b6cfa419Evan ChengARMBaseInstrInfo::getSTMUseCycle(const InstrItineraryData *ItinData,
2577e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng                                 const MCInstrDesc &UseMCID,
2578344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng                                 unsigned UseClass,
2579344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng                                 unsigned UseIdx, unsigned UseAlign) const {
2580e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  int RegNo = (int)(UseIdx+1) - UseMCID.getNumOperands() + 1;
2581344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  if (RegNo <= 0)
2582344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    return ItinData->getOperandCycle(UseClass, UseIdx);
2583344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng
2584344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  int UseCycle;
2585344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  if (Subtarget.isCortexA8()) {
2586344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    UseCycle = RegNo / 2;
2587344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    if (UseCycle < 2)
2588344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng      UseCycle = 2;
2589344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // Read in E3.
2590344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    UseCycle += 2;
2591344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  } else if (Subtarget.isCortexA9()) {
2592344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    UseCycle = (RegNo / 2);
2593344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // If there are odd number of registers or if it's not 64-bit aligned,
2594344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // then it takes an extra AGU (Address Generation Unit) cycle.
2595344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    if ((RegNo % 2) || UseAlign < 8)
2596344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng      ++UseCycle;
2597344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  } else {
2598344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    // Assume the worst.
2599344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    UseCycle = 1;
2600344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  }
2601344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng  return UseCycle;
2602344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng}
2603344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng
2604344d9db97062736cd66da6c07baa9108b6cfa419Evan Chengint
2605a0792de66c8364d47b0a688c7f408efb7b10f31bEvan ChengARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
2606e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng                                    const MCInstrDesc &DefMCID,
2607a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng                                    unsigned DefIdx, unsigned DefAlign,
2608e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng                                    const MCInstrDesc &UseMCID,
2609a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng                                    unsigned UseIdx, unsigned UseAlign) const {
2610e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  unsigned DefClass = DefMCID.getSchedClass();
2611e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  unsigned UseClass = UseMCID.getSchedClass();
2612a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng
2613e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  if (DefIdx < DefMCID.getNumDefs() && UseIdx < UseMCID.getNumOperands())
2614a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng    return ItinData->getOperandLatency(DefClass, DefIdx, UseClass, UseIdx);
2615a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng
2616a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  // This may be a def / use of a variable_ops instruction, the operand
2617a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  // latency might be determinable dynamically. Let the target try to
2618a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  // figure it out.
26199e08ee5d16b596078e20787f0b5f36121f099333Evan Cheng  int DefCycle = -1;
26207e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng  bool LdmBypass = false;
2621e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  switch (DefMCID.getOpcode()) {
2622a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  default:
2623a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng    DefCycle = ItinData->getOperandCycle(DefClass, DefIdx);
2624a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng    break;
262573fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling
262673fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VLDMDIA:
262773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VLDMDIA_UPD:
262873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VLDMDDB_UPD:
262973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VLDMSIA:
263073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VLDMSIA_UPD:
263173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VLDMSDB_UPD:
2632e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng    DefCycle = getVLDMDefCycle(ItinData, DefMCID, DefClass, DefIdx, DefAlign);
26335a50ceeaea980962c1982ad535226c7ab06c971cEvan Cheng    break;
263473fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling
263573fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::LDMIA_RET:
263673fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::LDMIA:
263773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::LDMDA:
263873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::LDMDB:
263973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::LDMIB:
264073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::LDMIA_UPD:
264173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::LDMDA_UPD:
264273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::LDMDB_UPD:
264373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::LDMIB_UPD:
264473fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::tLDMIA:
264573fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::tLDMIA_UPD:
2646a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  case ARM::tPUSH:
264773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::t2LDMIA_RET:
264873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::t2LDMIA:
264973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::t2LDMDB:
265073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::t2LDMIA_UPD:
265173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::t2LDMDB_UPD:
2652a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng    LdmBypass = 1;
2653e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng    DefCycle = getLDMDefCycle(ItinData, DefMCID, DefClass, DefIdx, DefAlign);
2654344d9db97062736cd66da6c07baa9108b6cfa419Evan Cheng    break;
2655a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  }
2656a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng
2657a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  if (DefCycle == -1)
2658a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng    // We can't seem to determine the result latency of the def, assume it's 2.
2659a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng    DefCycle = 2;
2660a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng
2661a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  int UseCycle = -1;
2662e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  switch (UseMCID.getOpcode()) {
2663a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  default:
2664a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng    UseCycle = ItinData->getOperandCycle(UseClass, UseIdx);
2665a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng    break;
266673fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling
266773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VSTMDIA:
266873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VSTMDIA_UPD:
266973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VSTMDDB_UPD:
267073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VSTMSIA:
267173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VSTMSIA_UPD:
267273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VSTMSDB_UPD:
2673e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng    UseCycle = getVSTMUseCycle(ItinData, UseMCID, UseClass, UseIdx, UseAlign);
26745a50ceeaea980962c1982ad535226c7ab06c971cEvan Cheng    break;
267573fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling
267673fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::STMIA:
267773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::STMDA:
267873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::STMDB:
267973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::STMIB:
268073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::STMIA_UPD:
268173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::STMDA_UPD:
268273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::STMDB_UPD:
268373fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::STMIB_UPD:
268473fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::tSTMIA_UPD:
2685a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  case ARM::tPOP_RET:
2686a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  case ARM::tPOP:
268773fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::t2STMIA:
268873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::t2STMDB:
268973fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::t2STMIA_UPD:
269073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::t2STMDB_UPD:
2691e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng    UseCycle = getSTMUseCycle(ItinData, UseMCID, UseClass, UseIdx, UseAlign);
26925a50ceeaea980962c1982ad535226c7ab06c971cEvan Cheng    break;
2693a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  }
2694a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng
2695a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  if (UseCycle == -1)
2696a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng    // Assume it's read in the first stage.
2697a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng    UseCycle = 1;
2698a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng
2699a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  UseCycle = DefCycle - UseCycle + 1;
2700a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  if (UseCycle > 0) {
2701a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng    if (LdmBypass) {
2702a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng      // It's a variable_ops instruction so we can't use DefIdx here. Just use
2703a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng      // first def operand.
2704e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng      if (ItinData->hasPipelineForwarding(DefClass, DefMCID.getNumOperands()-1,
2705a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng                                          UseClass, UseIdx))
2706a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng        --UseCycle;
2707a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng    } else if (ItinData->hasPipelineForwarding(DefClass, DefIdx,
270873fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling                                               UseClass, UseIdx)) {
2709a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng      --UseCycle;
271073fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling    }
2711a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  }
2712a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng
2713a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  return UseCycle;
2714a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng}
2715a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng
2716ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Chengstatic const MachineInstr *getBundledDefMI(const TargetRegisterInfo *TRI,
2717020f4106f820648fd7e91956859844a80de13974Evan Cheng                                           const MachineInstr *MI, unsigned Reg,
2718ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng                                           unsigned &DefIdx, unsigned &Dist) {
2719ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  Dist = 0;
2720ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng
2721ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  MachineBasicBlock::const_iterator I = MI; ++I;
2722ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  MachineBasicBlock::const_instr_iterator II =
2723ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    llvm::prior(I.getInstrIterator());
2724ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  assert(II->isInsideBundle() && "Empty bundle?");
2725ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng
2726ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  int Idx = -1;
2727ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  while (II->isInsideBundle()) {
2728ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    Idx = II->findRegisterDefOperandIdx(Reg, false, true, TRI);
2729ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    if (Idx != -1)
2730ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng      break;
2731ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    --II;
2732ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    ++Dist;
2733ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  }
2734ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng
2735ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  assert(Idx != -1 && "Cannot find bundled definition!");
2736ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  DefIdx = Idx;
2737ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  return II;
2738ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng}
2739ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng
2740ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Chengstatic const MachineInstr *getBundledUseMI(const TargetRegisterInfo *TRI,
2741020f4106f820648fd7e91956859844a80de13974Evan Cheng                                           const MachineInstr *MI, unsigned Reg,
2742ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng                                           unsigned &UseIdx, unsigned &Dist) {
2743ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  Dist = 0;
2744ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng
2745ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  MachineBasicBlock::const_instr_iterator II = MI; ++II;
2746ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  assert(II->isInsideBundle() && "Empty bundle?");
2747ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
2748ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng
2749ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  // FIXME: This doesn't properly handle multiple uses.
2750ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  int Idx = -1;
2751ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  while (II != E && II->isInsideBundle()) {
2752ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    Idx = II->findRegisterUseOperandIdx(Reg, false, TRI);
2753ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    if (Idx != -1)
2754ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng      break;
2755ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    if (II->getOpcode() != ARM::t2IT)
2756ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng      ++Dist;
2757ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    ++II;
2758ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  }
2759ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng
2760020f4106f820648fd7e91956859844a80de13974Evan Cheng  if (Idx == -1) {
2761020f4106f820648fd7e91956859844a80de13974Evan Cheng    Dist = 0;
2762020f4106f820648fd7e91956859844a80de13974Evan Cheng    return 0;
2763020f4106f820648fd7e91956859844a80de13974Evan Cheng  }
2764020f4106f820648fd7e91956859844a80de13974Evan Cheng
2765ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  UseIdx = Idx;
2766ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  return II;
2767ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng}
2768ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng
276968b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick/// Return the number of cycles to add to (or subtract from) the static
277068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick/// itinerary based on the def opcode and alignment. The caller will ensure that
277168b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick/// adjusted latency is at least one cycle.
277268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trickstatic int adjustDefLatency(const ARMSubtarget &Subtarget,
277368b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick                            const MachineInstr *DefMI,
277468b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick                            const MCInstrDesc *DefMCID, unsigned DefAlign) {
277568b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  int Adjust = 0;
277668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  if (Subtarget.isCortexA8() || Subtarget.isCortexA9()) {
27777e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng    // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2]
27787e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng    // variants are one cycle cheaper.
2779ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    switch (DefMCID->getOpcode()) {
27807e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng    default: break;
2781cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen    case ARM::LDRrs:
2782cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen    case ARM::LDRBrs: {
27837e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng      unsigned ShOpVal = DefMI->getOperand(3).getImm();
27847e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng      unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
27857e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng      if (ShImm == 0 ||
27867e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng          (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))
278768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick        --Adjust;
27887e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng      break;
27897e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng    }
2790cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen    case ARM::t2LDRs:
2791cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen    case ARM::t2LDRBs:
2792cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen    case ARM::t2LDRHs:
27937e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng    case ARM::t2LDRSHs: {
27947e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng      // Thumb2 mode: lsl only.
27957e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng      unsigned ShAmt = DefMI->getOperand(3).getImm();
27967e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng      if (ShAmt == 0 || ShAmt == 2)
279768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick        --Adjust;
27987e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng      break;
27997e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng    }
28007e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng    }
28017e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng  }
28027e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng
280368b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  if (DefAlign < 8 && Subtarget.isCortexA9()) {
2804ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    switch (DefMCID->getOpcode()) {
280575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    default: break;
280675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1q8:
280775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1q16:
280875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1q32:
280975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1q64:
281010b90a9bbf7dcae1568c03a03f9606f5395f2144Jim Grosbach    case ARM::VLD1q8wb_fixed:
281110b90a9bbf7dcae1568c03a03f9606f5395f2144Jim Grosbach    case ARM::VLD1q16wb_fixed:
281210b90a9bbf7dcae1568c03a03f9606f5395f2144Jim Grosbach    case ARM::VLD1q32wb_fixed:
281310b90a9bbf7dcae1568c03a03f9606f5395f2144Jim Grosbach    case ARM::VLD1q64wb_fixed:
281410b90a9bbf7dcae1568c03a03f9606f5395f2144Jim Grosbach    case ARM::VLD1q8wb_register:
281510b90a9bbf7dcae1568c03a03f9606f5395f2144Jim Grosbach    case ARM::VLD1q16wb_register:
281610b90a9bbf7dcae1568c03a03f9606f5395f2144Jim Grosbach    case ARM::VLD1q32wb_register:
281710b90a9bbf7dcae1568c03a03f9606f5395f2144Jim Grosbach    case ARM::VLD1q64wb_register:
281875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2d8:
281975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2d16:
282075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2d32:
282175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2q8:
282275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2q16:
282375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2q32:
2824a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach    case ARM::VLD2d8wb_fixed:
2825a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach    case ARM::VLD2d16wb_fixed:
2826a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach    case ARM::VLD2d32wb_fixed:
2827a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach    case ARM::VLD2q8wb_fixed:
2828a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach    case ARM::VLD2q16wb_fixed:
2829a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach    case ARM::VLD2q32wb_fixed:
2830a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach    case ARM::VLD2d8wb_register:
2831a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach    case ARM::VLD2d16wb_register:
2832a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach    case ARM::VLD2d32wb_register:
2833a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach    case ARM::VLD2q8wb_register:
2834a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach    case ARM::VLD2q16wb_register:
2835a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach    case ARM::VLD2q32wb_register:
283675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3d8:
283775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3d16:
283875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3d32:
283975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1d64T:
284075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3d8_UPD:
284175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3d16_UPD:
284275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3d32_UPD:
28435921675ff5ea632ab1e6d7aa5d1f263b858bbafaJim Grosbach    case ARM::VLD1d64Twb_fixed:
28445921675ff5ea632ab1e6d7aa5d1f263b858bbafaJim Grosbach    case ARM::VLD1d64Twb_register:
284575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3q8_UPD:
284675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3q16_UPD:
284775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3q32_UPD:
284875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4d8:
284975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4d16:
285075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4d32:
285175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1d64Q:
285275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4d8_UPD:
285375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4d16_UPD:
285475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4d32_UPD:
2855399cdca4d201f7232126c3a0643669971ede780aJim Grosbach    case ARM::VLD1d64Qwb_fixed:
2856399cdca4d201f7232126c3a0643669971ede780aJim Grosbach    case ARM::VLD1d64Qwb_register:
285775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4q8_UPD:
285875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4q16_UPD:
285975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4q32_UPD:
286075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1DUPq8:
286175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1DUPq16:
286275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1DUPq32:
2863096334e25ea68ac970942ecb680a82fbb8ad206cJim Grosbach    case ARM::VLD1DUPq8wb_fixed:
2864096334e25ea68ac970942ecb680a82fbb8ad206cJim Grosbach    case ARM::VLD1DUPq16wb_fixed:
2865096334e25ea68ac970942ecb680a82fbb8ad206cJim Grosbach    case ARM::VLD1DUPq32wb_fixed:
2866096334e25ea68ac970942ecb680a82fbb8ad206cJim Grosbach    case ARM::VLD1DUPq8wb_register:
2867096334e25ea68ac970942ecb680a82fbb8ad206cJim Grosbach    case ARM::VLD1DUPq16wb_register:
2868096334e25ea68ac970942ecb680a82fbb8ad206cJim Grosbach    case ARM::VLD1DUPq32wb_register:
286975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2DUPd8:
287075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2DUPd16:
287175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2DUPd32:
2872e6949b13997e6d31aa4719a0e80c4b6b405e42a9Jim Grosbach    case ARM::VLD2DUPd8wb_fixed:
2873e6949b13997e6d31aa4719a0e80c4b6b405e42a9Jim Grosbach    case ARM::VLD2DUPd16wb_fixed:
2874e6949b13997e6d31aa4719a0e80c4b6b405e42a9Jim Grosbach    case ARM::VLD2DUPd32wb_fixed:
2875e6949b13997e6d31aa4719a0e80c4b6b405e42a9Jim Grosbach    case ARM::VLD2DUPd8wb_register:
2876e6949b13997e6d31aa4719a0e80c4b6b405e42a9Jim Grosbach    case ARM::VLD2DUPd16wb_register:
2877e6949b13997e6d31aa4719a0e80c4b6b405e42a9Jim Grosbach    case ARM::VLD2DUPd32wb_register:
287875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4DUPd8:
287975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4DUPd16:
288075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4DUPd32:
288175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4DUPd8_UPD:
288275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4DUPd16_UPD:
288375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4DUPd32_UPD:
288475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1LNd8:
288575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1LNd16:
288675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1LNd32:
288775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1LNd8_UPD:
288875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1LNd16_UPD:
288975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1LNd32_UPD:
289075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2LNd8:
289175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2LNd16:
289275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2LNd32:
289375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2LNq16:
289475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2LNq32:
289575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2LNd8_UPD:
289675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2LNd16_UPD:
289775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2LNd32_UPD:
289875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2LNq16_UPD:
289975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2LNq32_UPD:
290075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4LNd8:
290175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4LNd16:
290275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4LNd32:
290375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4LNq16:
290475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4LNq32:
290575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4LNd8_UPD:
290675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4LNd16_UPD:
290775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4LNd32_UPD:
290875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4LNq16_UPD:
290975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4LNq32_UPD:
291075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng      // If the address is not 64-bit aligned, the latencies of these
291175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng      // instructions increases by one.
291268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick      ++Adjust;
291375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng      break;
291475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    }
291568b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  }
291668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  return Adjust;
291768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick}
291868b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick
291975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng
292068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick
292168b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trickint
292268b16541cc58411c7b0607ca4c0fb497222b668dAndrew TrickARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
292368b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick                                    const MachineInstr *DefMI, unsigned DefIdx,
292468b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick                                    const MachineInstr *UseMI,
292568b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick                                    unsigned UseIdx) const {
292668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  // No operand latency. The caller may fall back to getInstrLatency.
292768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  if (!ItinData || ItinData->isEmpty())
292868b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    return -1;
292968b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick
293068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  const MachineOperand &DefMO = DefMI->getOperand(DefIdx);
293168b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  unsigned Reg = DefMO.getReg();
293268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  const MCInstrDesc *DefMCID = &DefMI->getDesc();
293368b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  const MCInstrDesc *UseMCID = &UseMI->getDesc();
293468b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick
293568b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  unsigned DefAdj = 0;
293668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  if (DefMI->isBundle()) {
293768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    DefMI = getBundledDefMI(&getRegisterInfo(), DefMI, Reg, DefIdx, DefAdj);
293868b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    DefMCID = &DefMI->getDesc();
293968b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  }
294068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  if (DefMI->isCopyLike() || DefMI->isInsertSubreg() ||
294168b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick      DefMI->isRegSequence() || DefMI->isImplicitDef()) {
294268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    return 1;
294368b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  }
294468b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick
294568b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  unsigned UseAdj = 0;
294668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  if (UseMI->isBundle()) {
294768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    unsigned NewUseIdx;
294868b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    const MachineInstr *NewUseMI = getBundledUseMI(&getRegisterInfo(), UseMI,
294968b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick                                                   Reg, NewUseIdx, UseAdj);
2950e2b32bb20ee76f24708b3c9e19b6fbc651c25637Andrew Trick    if (!NewUseMI)
2951e2b32bb20ee76f24708b3c9e19b6fbc651c25637Andrew Trick      return -1;
2952e2b32bb20ee76f24708b3c9e19b6fbc651c25637Andrew Trick
2953e2b32bb20ee76f24708b3c9e19b6fbc651c25637Andrew Trick    UseMI = NewUseMI;
2954e2b32bb20ee76f24708b3c9e19b6fbc651c25637Andrew Trick    UseIdx = NewUseIdx;
2955e2b32bb20ee76f24708b3c9e19b6fbc651c25637Andrew Trick    UseMCID = &UseMI->getDesc();
295668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  }
295768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick
295868b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  if (Reg == ARM::CPSR) {
295968b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    if (DefMI->getOpcode() == ARM::FMSTAT) {
296068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick      // fpscr -> cpsr stalls over 20 cycles on A8 (and earlier?)
296168b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick      return Subtarget.isCortexA9() ? 1 : 20;
296268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    }
296368b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick
296468b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    // CPSR set and branch can be paired in the same cycle.
296568b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    if (UseMI->isBranch())
296668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick      return 0;
296768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick
296868b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    // Otherwise it takes the instruction latency (generally one).
296968b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    unsigned Latency = getInstrLatency(ItinData, DefMI);
297068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick
297168b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    // For Thumb2 and -Os, prefer scheduling CPSR setting instruction close to
297268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    // its uses. Instructions which are otherwise scheduled between them may
297368b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    // incur a code size penalty (not able to use the CPSR setting 16-bit
297468b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    // instructions).
297568b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    if (Latency > 0 && Subtarget.isThumb2()) {
297668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick      const MachineFunction *MF = DefMI->getParent()->getParent();
297768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick      if (MF->getFunction()->hasFnAttr(Attribute::OptimizeForSize))
297868b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick        --Latency;
297968b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    }
298068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    return Latency;
298168b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  }
298268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick
2983e2b32bb20ee76f24708b3c9e19b6fbc651c25637Andrew Trick  if (DefMO.isImplicit() || UseMI->getOperand(UseIdx).isImplicit())
2984e2b32bb20ee76f24708b3c9e19b6fbc651c25637Andrew Trick    return -1;
2985e2b32bb20ee76f24708b3c9e19b6fbc651c25637Andrew Trick
298668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  unsigned DefAlign = DefMI->hasOneMemOperand()
298768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    ? (*DefMI->memoperands_begin())->getAlignment() : 0;
298868b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  unsigned UseAlign = UseMI->hasOneMemOperand()
298968b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    ? (*UseMI->memoperands_begin())->getAlignment() : 0;
299068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick
299168b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  // Get the itinerary's latency if possible, and handle variable_ops.
299268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  int Latency = getOperandLatency(ItinData, *DefMCID, DefIdx, DefAlign,
299368b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick                                  *UseMCID, UseIdx, UseAlign);
299468b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  // Unable to find operand latency. The caller may resort to getInstrLatency.
299568b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  if (Latency < 0)
299668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    return Latency;
299768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick
299868b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  // Adjust for IT block position.
299968b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  int Adj = DefAdj + UseAdj;
300068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick
300168b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  // Adjust for dynamic def-side opcode variants not captured by the itinerary.
300268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  Adj += adjustDefLatency(Subtarget, DefMI, DefMCID, DefAlign);
300368b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  if (Adj >= 0 || (int)Latency > -Adj) {
300468b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    return Latency + Adj;
300568b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  }
300668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  // Return the itinerary latency, which may be zero but not less than zero.
30077e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng  return Latency;
3008a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng}
3009a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng
3010a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Chengint
3011a0792de66c8364d47b0a688c7f408efb7b10f31bEvan ChengARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
3012a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng                                    SDNode *DefNode, unsigned DefIdx,
3013a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng                                    SDNode *UseNode, unsigned UseIdx) const {
3014a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  if (!DefNode->isMachineOpcode())
3015a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng    return 1;
3016a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng
3017e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  const MCInstrDesc &DefMCID = get(DefNode->getMachineOpcode());
3018c8bfd1d78ff9a307d1d4cb57cce4549b538e60f4Andrew Trick
3019e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  if (isZeroCost(DefMCID.Opcode))
3020c8bfd1d78ff9a307d1d4cb57cce4549b538e60f4Andrew Trick    return 0;
3021c8bfd1d78ff9a307d1d4cb57cce4549b538e60f4Andrew Trick
3022a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  if (!ItinData || ItinData->isEmpty())
3023e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng    return DefMCID.mayLoad() ? 3 : 1;
3024a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng
3025089751535d6e9adf65842e2ca5867bf9a70e1e95Evan Cheng  if (!UseNode->isMachineOpcode()) {
3026e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng    int Latency = ItinData->getOperandCycle(DefMCID.getSchedClass(), DefIdx);
3027089751535d6e9adf65842e2ca5867bf9a70e1e95Evan Cheng    if (Subtarget.isCortexA9())
3028089751535d6e9adf65842e2ca5867bf9a70e1e95Evan Cheng      return Latency <= 2 ? 1 : Latency - 1;
3029089751535d6e9adf65842e2ca5867bf9a70e1e95Evan Cheng    else
3030089751535d6e9adf65842e2ca5867bf9a70e1e95Evan Cheng      return Latency <= 3 ? 1 : Latency - 2;
3031089751535d6e9adf65842e2ca5867bf9a70e1e95Evan Cheng  }
3032a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng
3033e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  const MCInstrDesc &UseMCID = get(UseNode->getMachineOpcode());
3034a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  const MachineSDNode *DefMN = dyn_cast<MachineSDNode>(DefNode);
3035a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  unsigned DefAlign = !DefMN->memoperands_empty()
3036a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng    ? (*DefMN->memoperands_begin())->getAlignment() : 0;
3037a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  const MachineSDNode *UseMN = dyn_cast<MachineSDNode>(UseNode);
3038a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng  unsigned UseAlign = !UseMN->memoperands_empty()
3039a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng    ? (*UseMN->memoperands_begin())->getAlignment() : 0;
3040e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  int Latency = getOperandLatency(ItinData, DefMCID, DefIdx, DefAlign,
3041e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng                                  UseMCID, UseIdx, UseAlign);
30427e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng
30437e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng  if (Latency > 1 &&
30447e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng      (Subtarget.isCortexA8() || Subtarget.isCortexA9())) {
30457e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng    // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2]
30467e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng    // variants are one cycle cheaper.
3047e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng    switch (DefMCID.getOpcode()) {
30487e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng    default: break;
3049cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen    case ARM::LDRrs:
3050cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen    case ARM::LDRBrs: {
30517e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng      unsigned ShOpVal =
30527e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng        cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue();
30537e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng      unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
30547e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng      if (ShImm == 0 ||
30557e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng          (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))
30567e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng        --Latency;
30577e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng      break;
30587e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng    }
3059cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen    case ARM::t2LDRs:
3060cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen    case ARM::t2LDRBs:
3061cff9baa95273bc279bf5fadb9e27afbd25cca20bJakob Stoklund Olesen    case ARM::t2LDRHs:
30627e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng    case ARM::t2LDRSHs: {
30637e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng      // Thumb2 mode: lsl only.
30647e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng      unsigned ShAmt =
30657e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng        cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue();
30667e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng      if (ShAmt == 0 || ShAmt == 2)
30677e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng        --Latency;
30687e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng      break;
30697e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng    }
30707e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng    }
30717e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng  }
30727e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng
307375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng  if (DefAlign < 8 && Subtarget.isCortexA9())
3074e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng    switch (DefMCID.getOpcode()) {
307575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    default: break;
307628f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD1q8:
307728f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD1q16:
307828f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD1q32:
307928f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD1q64:
308028f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD1q8wb_register:
308128f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD1q16wb_register:
308228f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD1q32wb_register:
308328f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD1q64wb_register:
308428f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD1q8wb_fixed:
308528f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD1q16wb_fixed:
308628f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD1q32wb_fixed:
308728f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD1q64wb_fixed:
308828f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD2d8:
308928f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD2d16:
309028f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD2d32:
309175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2q8Pseudo:
309275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2q16Pseudo:
309375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2q32Pseudo:
309428f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD2d8wb_fixed:
309528f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD2d16wb_fixed:
309628f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD2d32wb_fixed:
3097a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach    case ARM::VLD2q8PseudoWB_fixed:
3098a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach    case ARM::VLD2q16PseudoWB_fixed:
3099a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach    case ARM::VLD2q32PseudoWB_fixed:
310028f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD2d8wb_register:
310128f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD2d16wb_register:
310228f08c93e75d291695ea89b9004145103292e85bJim Grosbach    case ARM::VLD2d32wb_register:
3103a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach    case ARM::VLD2q8PseudoWB_register:
3104a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach    case ARM::VLD2q16PseudoWB_register:
3105a4e3c7fc4ba2d55695b0484480685698132eba20Jim Grosbach    case ARM::VLD2q32PseudoWB_register:
310675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3d8Pseudo:
310775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3d16Pseudo:
310875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3d32Pseudo:
310975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1d64TPseudo:
311075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3d8Pseudo_UPD:
311175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3d16Pseudo_UPD:
311275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3d32Pseudo_UPD:
311375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3q8Pseudo_UPD:
311475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3q16Pseudo_UPD:
311575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3q32Pseudo_UPD:
311675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3q8oddPseudo:
311775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3q16oddPseudo:
311875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3q32oddPseudo:
311975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3q8oddPseudo_UPD:
312075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3q16oddPseudo_UPD:
312175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD3q32oddPseudo_UPD:
312275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4d8Pseudo:
312375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4d16Pseudo:
312475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4d32Pseudo:
312575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1d64QPseudo:
312675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4d8Pseudo_UPD:
312775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4d16Pseudo_UPD:
312875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4d32Pseudo_UPD:
312975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4q8Pseudo_UPD:
313075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4q16Pseudo_UPD:
313175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4q32Pseudo_UPD:
313275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4q8oddPseudo:
313375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4q16oddPseudo:
313475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4q32oddPseudo:
313575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4q8oddPseudo_UPD:
313675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4q16oddPseudo_UPD:
313775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4q32oddPseudo_UPD:
3138c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach    case ARM::VLD1DUPq8:
3139c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach    case ARM::VLD1DUPq16:
3140c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach    case ARM::VLD1DUPq32:
3141c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach    case ARM::VLD1DUPq8wb_fixed:
3142c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach    case ARM::VLD1DUPq16wb_fixed:
3143c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach    case ARM::VLD1DUPq32wb_fixed:
3144c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach    case ARM::VLD1DUPq8wb_register:
3145c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach    case ARM::VLD1DUPq16wb_register:
3146c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach    case ARM::VLD1DUPq32wb_register:
3147c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach    case ARM::VLD2DUPd8:
3148c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach    case ARM::VLD2DUPd16:
3149c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach    case ARM::VLD2DUPd32:
3150c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach    case ARM::VLD2DUPd8wb_fixed:
3151c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach    case ARM::VLD2DUPd16wb_fixed:
3152c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach    case ARM::VLD2DUPd32wb_fixed:
3153c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach    case ARM::VLD2DUPd8wb_register:
3154c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach    case ARM::VLD2DUPd16wb_register:
3155c0fc450f0754508871bc70f21e528bf2f1520da1Jim Grosbach    case ARM::VLD2DUPd32wb_register:
315675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4DUPd8Pseudo:
315775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4DUPd16Pseudo:
315875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4DUPd32Pseudo:
315975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4DUPd8Pseudo_UPD:
316075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4DUPd16Pseudo_UPD:
316175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4DUPd32Pseudo_UPD:
316275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1LNq8Pseudo:
316375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1LNq16Pseudo:
316475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1LNq32Pseudo:
316575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1LNq8Pseudo_UPD:
316675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1LNq16Pseudo_UPD:
316775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD1LNq32Pseudo_UPD:
316875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2LNd8Pseudo:
316975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2LNd16Pseudo:
317075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2LNd32Pseudo:
317175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2LNq16Pseudo:
317275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2LNq32Pseudo:
317375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2LNd8Pseudo_UPD:
317475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2LNd16Pseudo_UPD:
317575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2LNd32Pseudo_UPD:
317675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2LNq16Pseudo_UPD:
317775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD2LNq32Pseudo_UPD:
317875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4LNd8Pseudo:
317975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4LNd16Pseudo:
318075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4LNd32Pseudo:
318175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4LNq16Pseudo:
318275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4LNq32Pseudo:
318375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4LNd8Pseudo_UPD:
318475b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4LNd16Pseudo_UPD:
318575b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4LNd32Pseudo_UPD:
318675b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4LNq16Pseudo_UPD:
318775b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    case ARM::VLD4LNq32Pseudo_UPD:
318875b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng      // If the address is not 64-bit aligned, the latencies of these
318975b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng      // instructions increases by one.
319075b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng      ++Latency;
319175b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng      break;
319275b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng    }
319375b41f1540f35ef0fd5e4a52c1840f1a19debb03Evan Cheng
31947e2fe9150f905167f6685c9730911c2abc08293cEvan Cheng  return Latency;
3195a0792de66c8364d47b0a688c7f408efb7b10f31bEvan Cheng}
31962312842de0c641107dd04d7e056d02491cc781caEvan Cheng
3197020f4106f820648fd7e91956859844a80de13974Evan Chengunsigned
3198020f4106f820648fd7e91956859844a80de13974Evan ChengARMBaseInstrInfo::getOutputLatency(const InstrItineraryData *ItinData,
3199020f4106f820648fd7e91956859844a80de13974Evan Cheng                                   const MachineInstr *DefMI, unsigned DefIdx,
3200020f4106f820648fd7e91956859844a80de13974Evan Cheng                                   const MachineInstr *DepMI) const {
3201020f4106f820648fd7e91956859844a80de13974Evan Cheng  unsigned Reg = DefMI->getOperand(DefIdx).getReg();
3202020f4106f820648fd7e91956859844a80de13974Evan Cheng  if (DepMI->readsRegister(Reg, &getRegisterInfo()) || !isPredicated(DepMI))
3203020f4106f820648fd7e91956859844a80de13974Evan Cheng    return 1;
3204020f4106f820648fd7e91956859844a80de13974Evan Cheng
3205020f4106f820648fd7e91956859844a80de13974Evan Cheng  // If the second MI is predicated, then there is an implicit use dependency.
3206ef2d9e59aba381c42e018df9c26f9025c1995a64Andrew Trick  return getInstrLatency(ItinData, DefMI);
3207020f4106f820648fd7e91956859844a80de13974Evan Cheng}
3208020f4106f820648fd7e91956859844a80de13974Evan Cheng
3209b7e0289fb320c8440ba5eed121a8b932dbd806a2Andrew Trickunsigned ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
3210b7e0289fb320c8440ba5eed121a8b932dbd806a2Andrew Trick                                           const MachineInstr *MI,
3211b7e0289fb320c8440ba5eed121a8b932dbd806a2Andrew Trick                                           unsigned *PredCost) const {
32128239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng  if (MI->isCopyLike() || MI->isInsertSubreg() ||
32138239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng      MI->isRegSequence() || MI->isImplicitDef())
32148239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng    return 1;
32158239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng
3216ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick  // An instruction scheduler typically runs on unbundled instructions, however
3217ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick  // other passes may query the latency of a bundled instruction.
3218ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  if (MI->isBundle()) {
3219ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick    unsigned Latency = 0;
3220ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    MachineBasicBlock::const_instr_iterator I = MI;
3221ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
3222ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    while (++I != E && I->isInsideBundle()) {
3223ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng      if (I->getOpcode() != ARM::t2IT)
3224ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng        Latency += getInstrLatency(ItinData, I, PredCost);
3225ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    }
3226ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng    return Latency;
3227ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng  }
3228ddfd1377d2e4154d44dc3ad217735adc15af2e3fEvan Cheng
3229e837dead3c8dc3445ef6a0e2322179c57e264a13Evan Cheng  const MCInstrDesc &MCID = MI->getDesc();
3230ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick  if (PredCost && (MCID.isCall() || MCID.hasImplicitDefOfPhysReg(ARM::CPSR))) {
32318239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng    // When predicated, CPSR is an additional source operand for CPSR updating
32328239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng    // instructions, this apparently increases their latencies.
32338239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng    *PredCost = 1;
3234ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick  }
3235ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick  // Be sure to call getStageLatency for an empty itinerary in case it has a
3236ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick  // valid MinLatency property.
3237ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick  if (!ItinData)
3238ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick    return MI->mayLoad() ? 3 : 1;
3239ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick
3240ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick  unsigned Class = MCID.getSchedClass();
3241ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick
3242ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick  // For instructions with variable uops, use uops as latency.
324314ccc7b963861a856b593cc4fff62decd8ce248aAndrew Trick  if (!ItinData->isEmpty() && ItinData->getNumMicroOps(Class) < 0)
3244ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick    return getNumMicroOps(ItinData, MI);
324514ccc7b963861a856b593cc4fff62decd8ce248aAndrew Trick
3246ed7a51e69209af87f3749d5f95740f69a1dc7711Andrew Trick  // For the common case, fall back on the itinerary's latency.
324768b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  unsigned Latency = ItinData->getStageLatency(Class);
324868b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick
324968b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  // Adjust for dynamic def-side opcode variants not captured by the itinerary.
325068b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  unsigned DefAlign = MI->hasOneMemOperand()
325168b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    ? (*MI->memoperands_begin())->getAlignment() : 0;
325268b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  int Adj = adjustDefLatency(Subtarget, MI, &MCID, DefAlign);
325368b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  if (Adj >= 0 || (int)Latency > -Adj) {
325468b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick    return Latency + Adj;
325568b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  }
325668b16541cc58411c7b0607ca4c0fb497222b668dAndrew Trick  return Latency;
32578239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng}
32588239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng
32598239daf7c83a65a189c352cce3191cdc3bbfe151Evan Chengint ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
32608239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng                                      SDNode *Node) const {
32618239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng  if (!Node->isMachineOpcode())
32628239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng    return 1;
32638239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng
32648239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng  if (!ItinData || ItinData->isEmpty())
32658239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng    return 1;
32668239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng
32678239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng  unsigned Opcode = Node->getMachineOpcode();
32688239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng  switch (Opcode) {
32698239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng  default:
32708239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng    return ItinData->getStageLatency(get(Opcode).getSchedClass());
327173fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VLDMQIA:
327273fe34a3ee866867d5028f4a9afa2c3b8efebcbaBill Wendling  case ARM::VSTMQIA:
32738239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng    return 2;
32748b3ca6216d62bf3f729c2e122dcfeb7c4d7500dcEric Christopher  }
32758239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng}
32768239daf7c83a65a189c352cce3191cdc3bbfe151Evan Cheng
32772312842de0c641107dd04d7e056d02491cc781caEvan Chengbool ARMBaseInstrInfo::
32782312842de0c641107dd04d7e056d02491cc781caEvan ChenghasHighOperandLatency(const InstrItineraryData *ItinData,
32792312842de0c641107dd04d7e056d02491cc781caEvan Cheng                      const MachineRegisterInfo *MRI,
32802312842de0c641107dd04d7e056d02491cc781caEvan Cheng                      const MachineInstr *DefMI, unsigned DefIdx,
32812312842de0c641107dd04d7e056d02491cc781caEvan Cheng                      const MachineInstr *UseMI, unsigned UseIdx) const {
32822312842de0c641107dd04d7e056d02491cc781caEvan Cheng  unsigned DDomain = DefMI->getDesc().TSFlags & ARMII::DomainMask;
32832312842de0c641107dd04d7e056d02491cc781caEvan Cheng  unsigned UDomain = UseMI->getDesc().TSFlags & ARMII::DomainMask;
32842312842de0c641107dd04d7e056d02491cc781caEvan Cheng  if (Subtarget.isCortexA8() &&
32852312842de0c641107dd04d7e056d02491cc781caEvan Cheng      (DDomain == ARMII::DomainVFP || UDomain == ARMII::DomainVFP))
32862312842de0c641107dd04d7e056d02491cc781caEvan Cheng    // CortexA8 VFP instructions are not pipelined.
32872312842de0c641107dd04d7e056d02491cc781caEvan Cheng    return true;
32882312842de0c641107dd04d7e056d02491cc781caEvan Cheng
32892312842de0c641107dd04d7e056d02491cc781caEvan Cheng  // Hoist VFP / NEON instructions with 4 or higher latency.
3290397f4e3583b36b23047fec06b1648f0771cd6fe3Andrew Trick  int Latency = computeOperandLatency(ItinData, DefMI, DefIdx, UseMI, UseIdx,
3291397f4e3583b36b23047fec06b1648f0771cd6fe3Andrew Trick                                      /*FindMin=*/false);
3292f377071bf8393d35797107c753da3e84aea94ebeAndrew Trick  if (Latency < 0)
3293f377071bf8393d35797107c753da3e84aea94ebeAndrew Trick    Latency = getInstrLatency(ItinData, DefMI);
32942312842de0c641107dd04d7e056d02491cc781caEvan Cheng  if (Latency <= 3)
32952312842de0c641107dd04d7e056d02491cc781caEvan Cheng    return false;
32962312842de0c641107dd04d7e056d02491cc781caEvan Cheng  return DDomain == ARMII::DomainVFP || DDomain == ARMII::DomainNEON ||
32972312842de0c641107dd04d7e056d02491cc781caEvan Cheng         UDomain == ARMII::DomainVFP || UDomain == ARMII::DomainNEON;
32982312842de0c641107dd04d7e056d02491cc781caEvan Cheng}
3299c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng
3300c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Chengbool ARMBaseInstrInfo::
3301c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan ChenghasLowDefLatency(const InstrItineraryData *ItinData,
3302c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng                 const MachineInstr *DefMI, unsigned DefIdx) const {
3303c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng  if (!ItinData || ItinData->isEmpty())
3304c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng    return false;
3305c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng
3306c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng  unsigned DDomain = DefMI->getDesc().TSFlags & ARMII::DomainMask;
3307c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng  if (DDomain == ARMII::DomainGeneral) {
3308c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng    unsigned DefClass = DefMI->getDesc().getSchedClass();
3309c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng    int DefCycle = ItinData->getOperandCycle(DefClass, DefIdx);
3310c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng    return (DefCycle != -1 && DefCycle <= 2);
3311c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng  }
3312c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng  return false;
3313c8141dfc7f983cb04e65d8acd6bcbdc8e4b8a0aeEvan Cheng}
331448575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng
33153be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trickbool ARMBaseInstrInfo::verifyInstruction(const MachineInstr *MI,
33163be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick                                         StringRef &ErrInfo) const {
33173be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  if (convertAddSubFlagsOpcode(MI->getOpcode())) {
33183be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick    ErrInfo = "Pseudo flag setting opcodes only exist in Selection DAG";
33193be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick    return false;
33203be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  }
33213be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick  return true;
33223be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick}
33233be654f8082dcbdff011a6716a7c90486e28fc9eAndrew Trick
332448575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Chengbool
332548575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan ChengARMBaseInstrInfo::isFpMLxInstruction(unsigned Opcode, unsigned &MulOpc,
332648575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng                                     unsigned &AddSubOpc,
332748575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng                                     bool &NegAcc, bool &HasLane) const {
332848575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  DenseMap<unsigned, unsigned>::const_iterator I = MLxEntryMap.find(Opcode);
332948575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  if (I == MLxEntryMap.end())
333048575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng    return false;
333148575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng
333248575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  const ARM_MLxEntry &Entry = ARM_MLxTable[I->second];
333348575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  MulOpc = Entry.MulOpc;
333448575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  AddSubOpc = Entry.AddSubOpc;
333548575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  NegAcc = Entry.NegAcc;
333648575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  HasLane = Entry.HasLane;
333748575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng  return true;
333848575f6ea7d5cd21ab29ca370f58fcf9ca31400bEvan Cheng}
333913fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen
334013fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen//===----------------------------------------------------------------------===//
334113fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen// Execution domains.
334213fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen//===----------------------------------------------------------------------===//
334313fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen//
334413fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen// Some instructions go down the NEON pipeline, some go down the VFP pipeline,
334513fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen// and some can go down both.  The vmov instructions go down the VFP pipeline,
334613fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen// but they can be changed to vorr equivalents that are executed by the NEON
334713fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen// pipeline.
334813fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen//
334913fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen// We use the following execution domain numbering:
335013fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen//
33518bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesenenum ARMExeDomain {
33528bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesen  ExeGeneric = 0,
33538bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesen  ExeVFP = 1,
33548bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesen  ExeNEON = 2
33558bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesen};
335613fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen//
335713fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen// Also see ARMInstrFormats.td and Domain* enums in ARMBaseInfo.h
335813fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen//
335913fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesenstd::pair<uint16_t, uint16_t>
336013fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund OlesenARMBaseInstrInfo::getExecutionDomain(const MachineInstr *MI) const {
33613c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover  // VMOVD, VMOVRS and VMOVSR are VFP instructions, but can be changed to NEON
33623c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover  // if they are not predicated.
336313fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen  if (MI->getOpcode() == ARM::VMOVD && !isPredicated(MI))
33648bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesen    return std::make_pair(ExeVFP, (1<<ExeVFP) | (1<<ExeNEON));
336513fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen
33663c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover  // Cortex-A9 is particularly picky about mixing the two and wants these
33673c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover  // converted.
33683c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover  if (Subtarget.isCortexA9() && !isPredicated(MI) &&
33693c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      (MI->getOpcode() == ARM::VMOVRS ||
33703c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover       MI->getOpcode() == ARM::VMOVSR))
33713c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover    return std::make_pair(ExeVFP, (1<<ExeVFP) | (1<<ExeNEON));
33723c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover
337313fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen  // No other instructions can be swizzled, so just determine their domain.
337413fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen  unsigned Domain = MI->getDesc().TSFlags & ARMII::DomainMask;
337513fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen
337613fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen  if (Domain & ARMII::DomainNEON)
33778bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesen    return std::make_pair(ExeNEON, 0);
337813fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen
337913fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen  // Certain instructions can go either way on Cortex-A8.
338013fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen  // Treat them as NEON instructions.
338113fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen  if ((Domain & ARMII::DomainNEONA8) && Subtarget.isCortexA8())
33828bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesen    return std::make_pair(ExeNEON, 0);
338313fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen
338413fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen  if (Domain & ARMII::DomainVFP)
33858bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesen    return std::make_pair(ExeVFP, 0);
338613fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen
33878bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesen  return std::make_pair(ExeGeneric, 0);
338813fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen}
338913fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen
339013fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesenvoid
339113fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund OlesenARMBaseInstrInfo::setExecutionDomain(MachineInstr *MI, unsigned Domain) const {
33923c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover  unsigned DstReg, SrcReg, DReg;
33933c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover  unsigned Lane;
33943c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover  MachineInstrBuilder MIB(MI);
33953c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover  const TargetRegisterInfo *TRI = &getRegisterInfo();
33963c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover  bool isKill;
33973c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover  switch (MI->getOpcode()) {
33983c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover    default:
33993c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      llvm_unreachable("cannot handle opcode!");
34003c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      break;
34013c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover    case ARM::VMOVD:
34023c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      if (Domain != ExeNEON)
34033c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover        break;
34043c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover
34053c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      // Zap the predicate operands.
34063c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      assert(!isPredicated(MI) && "Cannot predicate a VORRd");
34073c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      MI->RemoveOperand(3);
34083c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      MI->RemoveOperand(2);
34093c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover
34103c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      // Change to a VORRd which requires two identical use operands.
34113c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      MI->setDesc(get(ARM::VORRd));
34123c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover
34133c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      // Add the extra source operand and new predicates.
34143c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      // This will go before any implicit ops.
34153c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      AddDefaultPred(MachineInstrBuilder(MI).addOperand(MI->getOperand(1)));
34163c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      break;
34173c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover    case ARM::VMOVRS:
34183c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      if (Domain != ExeNEON)
34193c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover        break;
34203c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      assert(!isPredicated(MI) && "Cannot predicate a VGETLN");
34213c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover
34223c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      DstReg = MI->getOperand(0).getReg();
34233c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      SrcReg = MI->getOperand(1).getReg();
342413fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen
34253c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      DReg = TRI->getMatchingSuperReg(SrcReg, ARM::ssub_0, &ARM::DPRRegClass);
34263c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      Lane = 0;
34273c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      if (DReg == ARM::NoRegister) {
34283c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover        DReg = TRI->getMatchingSuperReg(SrcReg, ARM::ssub_1, &ARM::DPRRegClass);
34293c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover        Lane = 1;
34303c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover        assert(DReg && "S-register with no D super-register?");
34313c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      }
34323c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover
34333c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      MI->RemoveOperand(3);
34343c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      MI->RemoveOperand(2);
34353c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      MI->RemoveOperand(1);
34363c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover
34373c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      MI->setDesc(get(ARM::VGETLNi32));
34383c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      MIB.addReg(DReg);
34393c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      MIB.addImm(Lane);
34403c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover
34413c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      MIB->getOperand(1).setIsUndef();
34423c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      MIB.addReg(SrcReg, RegState::Implicit);
34433c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover
34443c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      AddDefaultPred(MIB);
34453c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      break;
34463c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover    case ARM::VMOVSR:
34473c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      if (Domain != ExeNEON)
34483c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover        break;
34493c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      assert(!isPredicated(MI) && "Cannot predicate a VSETLN");
34503c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover
34513c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      DstReg = MI->getOperand(0).getReg();
34523c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      SrcReg = MI->getOperand(1).getReg();
34533c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      DReg = TRI->getMatchingSuperReg(DstReg, ARM::ssub_0, &ARM::DPRRegClass);
34543c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      Lane = 0;
34553c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      if (DReg == ARM::NoRegister) {
34563c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover        DReg = TRI->getMatchingSuperReg(DstReg, ARM::ssub_1, &ARM::DPRRegClass);
34573c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover        Lane = 1;
34583c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover        assert(DReg && "S-register with no D super-register?");
34593c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      }
34603c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      isKill = MI->getOperand(0).isKill();
34613c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover
34623c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      MI->RemoveOperand(3);
34633c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      MI->RemoveOperand(2);
34643c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      MI->RemoveOperand(1);
34653c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      MI->RemoveOperand(0);
34663c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover
34673c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      MI->setDesc(get(ARM::VSETLNi32));
346853799048071ad5746fcbc2dca55cdcf5c5593870Jakob Stoklund Olesen      MIB.addReg(DReg, RegState::Define);
346953799048071ad5746fcbc2dca55cdcf5c5593870Jakob Stoklund Olesen      MIB.addReg(DReg, RegState::Undef);
34703c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      MIB.addReg(SrcReg);
34713c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      MIB.addImm(Lane);
34723c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover
34733c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      if (isKill)
34743c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover        MIB->addRegisterKilled(DstReg, TRI, true);
34753c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      MIB->addRegisterDefined(DstReg, TRI);
34763c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover
34773c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      AddDefaultPred(MIB);
34783c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover      break;
34793c8ad92455ff06c8e69085702ef1f13944eab4ddTim Northover  }
34808bb3d3cb30df06bdcb3ef5a208e3e59f4eeb4868Jakob Stoklund Olesen
348113fd601e0f1c6d8558c4c2b027dacd148f19e6afJakob Stoklund Olesen}
3482c01810eeb7227010f73cb39e3c4fa0197a3c4ef0Jim Grosbach
3483c01810eeb7227010f73cb39e3c4fa0197a3c4ef0Jim Grosbachbool ARMBaseInstrInfo::hasNOP() const {
3484c01810eeb7227010f73cb39e3c4fa0197a3c4ef0Jim Grosbach  return (Subtarget.getFeatureBits() & ARM::HasV6T2Ops) != 0;
3485c01810eeb7227010f73cb39e3c4fa0197a3c4ef0Jim Grosbach}
3486