ARMRegisterInfo.cpp revision 236f677e48d45847ac10614bb9923129a028a4df
17bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola//===- ARMRegisterInfo.cpp - ARM Register Information -----------*- C++ -*-===//
27bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola//
37bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola//                     The LLVM Compiler Infrastructure
47bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola//
57bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola// This file was developed by the "Instituto Nokia de Tecnologia" and
67bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola// is distributed under the University of Illinois Open Source
77bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola// License. See LICENSE.TXT for details.
87bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola//
97bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola//===----------------------------------------------------------------------===//
107bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola//
117bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola// This file contains the ARM implementation of the MRegisterInfo class.
127bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola//
137bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola//===----------------------------------------------------------------------===//
147bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
157bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola#include "ARM.h"
16a8e2989ece6dc46df59b0768184028257f913843Evan Cheng#include "ARMAddressingModes.h"
17a8e2989ece6dc46df59b0768184028257f913843Evan Cheng#include "ARMInstrInfo.h"
18a8e2989ece6dc46df59b0768184028257f913843Evan Cheng#include "ARMMachineFunctionInfo.h"
197bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola#include "ARMRegisterInfo.h"
20a8e2989ece6dc46df59b0768184028257f913843Evan Cheng#include "ARMSubtarget.h"
217bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola#include "llvm/CodeGen/MachineInstrBuilder.h"
227bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola#include "llvm/CodeGen/MachineFunction.h"
237bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola#include "llvm/CodeGen/MachineFrameInfo.h"
247bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola#include "llvm/CodeGen/MachineLocation.h"
25b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola#include "llvm/Target/TargetFrameInfo.h"
26b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola#include "llvm/Target/TargetMachine.h"
277ae68ab3bccb6ef2d0e4c489f0648dc5d37ae362Rafael Espindola#include "llvm/Target/TargetOptions.h"
28a8e2989ece6dc46df59b0768184028257f913843Evan Cheng#include "llvm/Type.h"
29a8e2989ece6dc46df59b0768184028257f913843Evan Cheng#include "llvm/ADT/SmallVector.h"
307bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola#include "llvm/ADT/STLExtras.h"
31a8e2989ece6dc46df59b0768184028257f913843Evan Cheng#include <algorithm>
32a8e2989ece6dc46df59b0768184028257f913843Evan Cheng#include <iostream>
337bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindolausing namespace llvm;
347bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
35a8e2989ece6dc46df59b0768184028257f913843Evan Chengunsigned ARMRegisterInfo::getRegisterNumbering(unsigned RegEnum) {
36a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  using namespace ARM;
37a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  switch (RegEnum) {
38a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R0:  case S0:  case D0:  return 0;
39a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R1:  case S1:  case D1:  return 1;
40a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R2:  case S2:  case D2:  return 2;
41a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R3:  case S3:  case D3:  return 3;
42a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R4:  case S4:  case D4:  return 4;
43a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R5:  case S5:  case D5:  return 5;
44a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R6:  case S6:  case D6:  return 6;
45a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R7:  case S7:  case D7:  return 7;
46a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R8:  case S8:  case D8:  return 8;
47a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R9:  case S9:  case D9:  return 9;
48a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R10: case S10: case D10: return 10;
49a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R11: case S11: case D11: return 11;
50a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R12: case S12: case D12: return 12;
51a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case SP:  case S13: case D13: return 13;
52a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case LR:  case S14: case D14: return 14;
53a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case PC:  case S15: case D15: return 15;
54a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S16: return 16;
55a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S17: return 17;
56a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S18: return 18;
57a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S19: return 19;
58a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S20: return 20;
59a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S21: return 21;
60a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S22: return 22;
61a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S23: return 23;
62a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S24: return 24;
63a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S25: return 25;
64a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S26: return 26;
65a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S27: return 27;
66a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S28: return 28;
67a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S29: return 29;
68a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S30: return 30;
69a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S31: return 31;
70a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  default:
71a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    std::cerr << "Unknown ARM register!\n";
72a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    abort();
7315f17a7c4746b8533aabf7c78bde82503ad9fc9fRafael Espindola  }
7415f17a7c4746b8533aabf7c78bde82503ad9fc9fRafael Espindola}
7515f17a7c4746b8533aabf7c78bde82503ad9fc9fRafael Espindola
76a8e2989ece6dc46df59b0768184028257f913843Evan ChengARMRegisterInfo::ARMRegisterInfo(const TargetInstrInfo &tii,
77a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                 const ARMSubtarget &sti)
78c0f64ffab93d11fb27a3b8a0707b77400918a20eEvan Cheng  : ARMGenRegisterInfo(ARM::ADJCALLSTACKDOWN, ARM::ADJCALLSTACKUP),
79a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    TII(tii), STI(sti),
80a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    FramePtr(STI.useThumbBacktraces() ? ARM::R7 : ARM::R11) {
81a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
82a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
83a8e2989ece6dc46df59b0768184028257f913843Evan Chengbool ARMRegisterInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
84a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                                MachineBasicBlock::iterator MI,
85a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                const std::vector<CalleeSavedInfo> &CSI) const {
86a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  MachineFunction &MF = *MBB.getParent();
87a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
88a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (!AFI->isThumbFunction() || CSI.empty())
89a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    return false;
90a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
91a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  MachineInstrBuilder MIB = BuildMI(MBB, MI, TII.get(ARM::tPUSH));
92a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  for (unsigned i = CSI.size(); i != 0; --i)
93a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    MIB.addReg(CSI[i-1].getReg());
94a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  return true;
95a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
96a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
97a8e2989ece6dc46df59b0768184028257f913843Evan Chengbool ARMRegisterInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
98a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                                 MachineBasicBlock::iterator MI,
99a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                const std::vector<CalleeSavedInfo> &CSI) const {
100a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  MachineFunction &MF = *MBB.getParent();
101a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
102a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (!AFI->isThumbFunction() || CSI.empty())
103a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    return false;
104a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
105a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  MachineInstr *PopMI = new MachineInstr(TII.get(ARM::tPOP));
106a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  MBB.insert(MI, PopMI);
107a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  for (unsigned i = CSI.size(); i != 0; --i) {
108a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned Reg = CSI[i-1].getReg();
109a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (Reg == ARM::LR) {
110a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      Reg = ARM::PC;
111a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      PopMI->setInstrDescriptor(TII.get(ARM::tPOP_RET));
112a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MBB.erase(MI);
113a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
114a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    PopMI->addRegOperand(Reg, true);
115a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
116a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  return true;
1177bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
1187bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
1197bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindolavoid ARMRegisterInfo::
1207bc59bc3952ad7842b1e079753deb32217a768a3Rafael EspindolastoreRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
1217bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola                    unsigned SrcReg, int FI,
1227bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola                    const TargetRegisterClass *RC) const {
123a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (RC == ARM::GPRRegisterClass) {
124a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    MachineFunction &MF = *MBB.getParent();
125a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
126a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (AFI->isThumbFunction())
127a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      BuildMI(MBB, I, TII.get(ARM::tSTRspi)).addReg(SrcReg)
128a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        .addFrameIndex(FI).addImm(0);
129a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    else
130a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      BuildMI(MBB, I, TII.get(ARM::STR)).addReg(SrcReg)
131a8e2989ece6dc46df59b0768184028257f913843Evan Cheng          .addFrameIndex(FI).addReg(0).addImm(0);
132a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  } else if (RC == ARM::DPRRegisterClass) {
133a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    BuildMI(MBB, I, TII.get(ARM::FSTD)).addReg(SrcReg)
134a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    .addFrameIndex(FI).addImm(0);
135a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  } else {
136a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
137a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    BuildMI(MBB, I, TII.get(ARM::FSTS)).addReg(SrcReg)
138a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      .addFrameIndex(FI).addImm(0);
139a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
1407bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
1417bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
1427bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindolavoid ARMRegisterInfo::
1437bc59bc3952ad7842b1e079753deb32217a768a3Rafael EspindolaloadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
1447bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola                     unsigned DestReg, int FI,
1457bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola                     const TargetRegisterClass *RC) const {
146a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (RC == ARM::GPRRegisterClass) {
147a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    MachineFunction &MF = *MBB.getParent();
148a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
149a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (AFI->isThumbFunction())
150a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      BuildMI(MBB, I, TII.get(ARM::tLDRspi), DestReg)
151a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        .addFrameIndex(FI).addImm(0);
152a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    else
153a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      BuildMI(MBB, I, TII.get(ARM::LDR), DestReg)
154a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      .addFrameIndex(FI).addReg(0).addImm(0);
155a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  } else if (RC == ARM::DPRRegisterClass) {
156a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    BuildMI(MBB, I, TII.get(ARM::FLDD), DestReg)
157a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      .addFrameIndex(FI).addImm(0);
158a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  } else {
159a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
160a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    BuildMI(MBB, I, TII.get(ARM::FLDS), DestReg)
161a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      .addFrameIndex(FI).addImm(0);
162a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
1637bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
1647bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
1657bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindolavoid ARMRegisterInfo::copyRegToReg(MachineBasicBlock &MBB,
166a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                   MachineBasicBlock::iterator I,
167a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                   unsigned DestReg, unsigned SrcReg,
168a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                   const TargetRegisterClass *RC) const {
169a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (RC == ARM::GPRRegisterClass) {
170a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    MachineFunction &MF = *MBB.getParent();
171a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
172a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    BuildMI(MBB, I, TII.get(AFI->isThumbFunction() ? ARM::tMOVrr : ARM::MOVrr),
173a8e2989ece6dc46df59b0768184028257f913843Evan Cheng            DestReg).addReg(SrcReg);
174a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  } else if (RC == ARM::SPRRegisterClass)
175c0f64ffab93d11fb27a3b8a0707b77400918a20eEvan Cheng    BuildMI(MBB, I, TII.get(ARM::FCPYS), DestReg).addReg(SrcReg);
176a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  else if (RC == ARM::DPRRegisterClass)
177c0f64ffab93d11fb27a3b8a0707b77400918a20eEvan Cheng    BuildMI(MBB, I, TII.get(ARM::FCPYD), DestReg).addReg(SrcReg);
178a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  else
179a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    abort();
1807bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
1817bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
182a8e2989ece6dc46df59b0768184028257f913843Evan ChengMachineInstr *ARMRegisterInfo::foldMemoryOperand(MachineInstr *MI,
183a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                                 unsigned OpNum, int FI) const {
184a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned Opc = MI->getOpcode();
185a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  MachineInstr *NewMI = NULL;
186a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  switch (Opc) {
187a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  default: break;
188a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case ARM::MOVrr: {
189a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (OpNum == 0) { // move -> store
190a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned SrcReg = MI->getOperand(1).getReg();
191a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NewMI = BuildMI(TII.get(ARM::STR)).addReg(SrcReg).addFrameIndex(FI)
192a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        .addReg(0).addImm(0);
193a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    } else {          // move -> load
194a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned DstReg = MI->getOperand(0).getReg();
195a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NewMI = BuildMI(TII.get(ARM::LDR), DstReg).addFrameIndex(FI).addReg(0)
196a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        .addImm(0);
197a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
198a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    break;
199a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
200a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case ARM::tMOVrr: {
201a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (OpNum == 0) { // move -> store
202a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned SrcReg = MI->getOperand(1).getReg();
203a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NewMI = BuildMI(TII.get(ARM::tSTRspi)).addReg(SrcReg).addFrameIndex(FI)
204a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        .addImm(0);
205a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    } else {          // move -> load
206a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned DstReg = MI->getOperand(0).getReg();
207a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NewMI = BuildMI(TII.get(ARM::tLDRspi), DstReg).addFrameIndex(FI)
208a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        .addImm(0);
209a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
210a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    break;
211a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
212a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case ARM::FCPYS: {
213a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (OpNum == 0) { // move -> store
214a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned SrcReg = MI->getOperand(1).getReg();
215a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NewMI = BuildMI(TII.get(ARM::FSTS)).addReg(SrcReg).addFrameIndex(FI)
216a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        .addImm(0);
217a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    } else {          // move -> load
218a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned DstReg = MI->getOperand(0).getReg();
219a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NewMI = BuildMI(TII.get(ARM::FLDS), DstReg).addFrameIndex(FI).addImm(0);
220a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
221a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    break;
222a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
223a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case ARM::FCPYD: {
224a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (OpNum == 0) { // move -> store
225a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned SrcReg = MI->getOperand(1).getReg();
226a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NewMI = BuildMI(TII.get(ARM::FSTD)).addReg(SrcReg).addFrameIndex(FI)
227a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        .addImm(0);
228a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    } else {          // move -> load
229a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned DstReg = MI->getOperand(0).getReg();
230a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NewMI = BuildMI(TII.get(ARM::FLDD), DstReg).addFrameIndex(FI).addImm(0);
231a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
232a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    break;
233a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
234a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
235a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
236a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (NewMI)
237a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    NewMI->copyKillDeadInfo(MI);
238a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  return NewMI;
2397bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
2407bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
241c2b861da18c54a4252fecba866341e1513fa18ccEvan Chengconst unsigned* ARMRegisterInfo::getCalleeSavedRegs() const {
242c2b861da18c54a4252fecba866341e1513fa18ccEvan Cheng  static const unsigned CalleeSavedRegs[] = {
243a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARM::LR, ARM::R11, ARM::R10, ARM::R9, ARM::R8,
244a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARM::R7, ARM::R6,  ARM::R5,  ARM::R4,
245a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
246a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARM::D15, ARM::D14, ARM::D13, ARM::D12,
247a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARM::D11, ARM::D10, ARM::D9,  ARM::D8,
248a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    0
249ec46ea34dcc615558294e9e0dbd0dd0f2894f574Rafael Espindola  };
250a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
251a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  static const unsigned DarwinCalleeSavedRegs[] = {
252a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARM::LR,  ARM::R7,  ARM::R6, ARM::R5, ARM::R4,
253a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARM::R11, ARM::R10, ARM::R9, ARM::R8,
254a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
255a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARM::D15, ARM::D14, ARM::D13, ARM::D12,
256a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARM::D11, ARM::D10, ARM::D9,  ARM::D8,
257a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    0
258a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  };
259970a419633ba41cac44ae636543f192ea632fe00Evan Cheng  return STI.isTargetDarwin() ? DarwinCalleeSavedRegs : CalleeSavedRegs;
2600f3ac8d8d4ce23eb2ae6f9d850f389250874eea5Evan Cheng}
2610f3ac8d8d4ce23eb2ae6f9d850f389250874eea5Evan Cheng
2620f3ac8d8d4ce23eb2ae6f9d850f389250874eea5Evan Chengconst TargetRegisterClass* const *
263c2b861da18c54a4252fecba866341e1513fa18ccEvan ChengARMRegisterInfo::getCalleeSavedRegClasses() const {
264c2b861da18c54a4252fecba866341e1513fa18ccEvan Cheng  static const TargetRegisterClass * const CalleeSavedRegClasses[] = {
265a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    &ARM::GPRRegClass, &ARM::GPRRegClass, &ARM::GPRRegClass,
266a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    &ARM::GPRRegClass, &ARM::GPRRegClass, &ARM::GPRRegClass,
267a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    &ARM::GPRRegClass, &ARM::GPRRegClass, &ARM::GPRRegClass,
268a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
269a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    &ARM::DPRRegClass, &ARM::DPRRegClass, &ARM::DPRRegClass, &ARM::DPRRegClass,
270a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    &ARM::DPRRegClass, &ARM::DPRRegClass, &ARM::DPRRegClass, &ARM::DPRRegClass,
271a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    0
272ec46ea34dcc615558294e9e0dbd0dd0f2894f574Rafael Espindola  };
273c2b861da18c54a4252fecba866341e1513fa18ccEvan Cheng  return CalleeSavedRegClasses;
2740f3ac8d8d4ce23eb2ae6f9d850f389250874eea5Evan Cheng}
2750f3ac8d8d4ce23eb2ae6f9d850f389250874eea5Evan Cheng
276a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// hasFP - Return true if the specified function should have a dedicated frame
277a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// pointer register.  This is true if the function has variable sized allocas
278a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// or if frame pointer elimination is disabled.
279a8e2989ece6dc46df59b0768184028257f913843Evan Cheng///
280dc77540d9506dc151d79b94bae88bd841880ef37Evan Chengbool ARMRegisterInfo::hasFP(const MachineFunction &MF) const {
281a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  return NoFramePointerElim || MF.getFrameInfo()->hasVarSizedObjects();
282a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
283a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
284a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// emitARMRegPlusImmediate - Emit a series of instructions to materialize
285a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// a destreg = basereg + immediate in ARM code.
286a8e2989ece6dc46df59b0768184028257f913843Evan Chengstatic
287a8e2989ece6dc46df59b0768184028257f913843Evan Chengvoid emitARMRegPlusImmediate(MachineBasicBlock &MBB,
288a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                             MachineBasicBlock::iterator &MBBI,
289a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                             unsigned DestReg, unsigned BaseReg,
290a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                             int NumBytes, const TargetInstrInfo &TII) {
291a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool isSub = NumBytes < 0;
292a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (isSub) NumBytes = -NumBytes;
293a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
294a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  while (NumBytes) {
295a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes);
296a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt);
297a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    assert(ThisVal && "Didn't extract field correctly");
298a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
299a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // We will handle these bits from offset, clear them.
300a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    NumBytes &= ~ThisVal;
301a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
302a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // Get the properly encoded SOImmVal field.
303a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    int SOImmVal = ARM_AM::getSOImmVal(ThisVal);
304a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    assert(SOImmVal != -1 && "Bit extraction didn't work?");
305a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
306a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // Build the new ADD / SUB.
307a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    BuildMI(MBB, MBBI, TII.get(isSub ? ARM::SUBri : ARM::ADDri), DestReg)
308a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      .addReg(BaseReg).addImm(SOImmVal);
309a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    BaseReg = DestReg;
310a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
311a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
312a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
313a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// isLowRegister - Returns true if the register is low register r0-r7.
314a8e2989ece6dc46df59b0768184028257f913843Evan Cheng///
315a8e2989ece6dc46df59b0768184028257f913843Evan Chengstatic bool isLowRegister(unsigned Reg) {
316a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  using namespace ARM;
317a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  switch (Reg) {
318a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R0:  case R1:  case R2:  case R3:
319a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R4:  case R5:  case R6:  case R7:
320a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    return true;
321a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  default:
322a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    return false;
323a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
324a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
325a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
326a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// emitThumbRegPlusImmediate - Emit a series of instructions to materialize
327a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// a destreg = basereg + immediate in Thumb code.
328a8e2989ece6dc46df59b0768184028257f913843Evan Chengstatic
329a8e2989ece6dc46df59b0768184028257f913843Evan Chengvoid emitThumbRegPlusImmediate(MachineBasicBlock &MBB,
330a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                               MachineBasicBlock::iterator &MBBI,
331a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                               unsigned DestReg, unsigned BaseReg,
332a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                               int NumBytes, const TargetInstrInfo &TII) {
333a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool isSub = NumBytes < 0;
334a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned Bytes = (unsigned)NumBytes;
335a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (isSub) Bytes = -NumBytes;
336a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool isMul4 = (Bytes & 3) == 0;
337a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool isTwoAddr = false;
338a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned NumBits = 1;
3395b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng  unsigned Scale = 1;
340a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned Opc = 0;
341a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned ExtraOpc = 0;
342a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
343a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (DestReg == BaseReg && BaseReg == ARM::SP) {
344a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    assert(isMul4 && "Thumb sp inc / dec size must be multiple of 4!");
345a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    NumBits = 7;
3465b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng    Scale = 4;
347a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
348a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    isTwoAddr = true;
349a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  } else if (!isSub && BaseReg == ARM::SP) {
3505b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng    // r1 = add sp, 403
3515b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng    // =>
3525b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng    // r1 = add sp, 100 * 4
3535b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng    // r1 = add r1, 3
354a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (!isMul4) {
355a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      Bytes &= ~3;
356a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      ExtraOpc = ARM::tADDi3;
357a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
358a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    NumBits = 8;
3595b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng    Scale = 4;
360a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Opc = ARM::tADDrSPi;
361a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  } else {
362a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (DestReg != BaseReg) {
363a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      if (isLowRegister(DestReg) && isLowRegister(BaseReg)) {
364a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        // If both are low registers, emit DestReg = add BaseReg, max(Imm, 7)
365a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        unsigned Chunk = (1 << 3) - 1;
366a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        unsigned ThisVal = (Bytes > Chunk) ? Chunk : Bytes;
367a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        Bytes -= ThisVal;
368a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        BuildMI(MBB, MBBI, TII.get(isSub ? ARM::tSUBi3 : ARM::tADDi3), DestReg)
369a8e2989ece6dc46df59b0768184028257f913843Evan Cheng          .addReg(BaseReg).addImm(ThisVal);
370a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      } else {
371a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        BuildMI(MBB, MBBI, TII.get(ARM::tMOVrr), DestReg).addReg(BaseReg);
372a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      }
373a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      BaseReg = DestReg;
374a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
375a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    NumBits = 8;
376a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Opc = isSub ? ARM::tSUBi8 : ARM::tADDi8;
377a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    isTwoAddr = true;
378a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
379a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
3805b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng  unsigned Chunk = ((1 << NumBits) - 1) * Scale;
381a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  while (Bytes) {
382a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned ThisVal = (Bytes > Chunk) ? Chunk : Bytes;
3835b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng    Bytes -= ThisVal;
3845b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng    ThisVal /= Scale;
385a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // Build the new tADD / tSUB.
386a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (isTwoAddr)
3873fdadfc9ab5fc1caf8c21b7b5cb8de1905f6dc60Evan Cheng      BuildMI(MBB, MBBI, TII.get(Opc), DestReg).addReg(DestReg).addImm(ThisVal);
388a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    else {
389a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      BuildMI(MBB, MBBI, TII.get(Opc), DestReg).addReg(BaseReg).addImm(ThisVal);
390a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      BaseReg = DestReg;
391a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
392a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      if (Opc == ARM::tADDrSPi) {
393a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        // r4 = add sp, imm
394a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        // r4 = add r4, imm
395a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        // ...
396a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        NumBits = 8;
3975b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng        Scale = 1;
3985b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng        Chunk = ((1 << NumBits) - 1) * Scale;
399a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        Opc = isSub ? ARM::tSUBi8 : ARM::tADDi8;
400a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        isTwoAddr = true;
401a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      }
402a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
403a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
404a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
405a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (ExtraOpc)
406a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    BuildMI(MBB, MBBI, TII.get(ExtraOpc), DestReg).addReg(DestReg)
407a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      .addImm(((unsigned)NumBytes) & 3);
408a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
409a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
410a8e2989ece6dc46df59b0768184028257f913843Evan Chengstatic
411a8e2989ece6dc46df59b0768184028257f913843Evan Chengvoid emitSPUpdate(MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI,
412a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                  int NumBytes, bool isThumb, const TargetInstrInfo &TII) {
413a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (isThumb)
414a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    emitThumbRegPlusImmediate(MBB, MBBI, ARM::SP, ARM::SP, NumBytes, TII);
415a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  else
416a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    emitARMRegPlusImmediate(MBB, MBBI, ARM::SP, ARM::SP, NumBytes, TII);
417a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
418a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
4197bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindolavoid ARMRegisterInfo::
4207bc59bc3952ad7842b1e079753deb32217a768a3Rafael EspindolaeliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
4217bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola                              MachineBasicBlock::iterator I) const {
42275e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  if (hasFP(MF)) {
423a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // If we have alloca, convert as follows:
424a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // ADJCALLSTACKDOWN -> sub, sp, sp, amount
425a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // ADJCALLSTACKUP   -> add, sp, sp, amount
426b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola    MachineInstr *Old = I;
427b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola    unsigned Amount = Old->getOperand(0).getImmedValue();
428b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola    if (Amount != 0) {
429a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
430a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // We need to keep the stack aligned properly.  To do this, we round the
431a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // amount of space needed for the outgoing arguments up to the next
432a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // alignment boundary.
433b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola      unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
434b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola      Amount = (Amount+Align-1)/Align*Align;
435b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola
436a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Replace the pseudo instruction with a new instruction...
437b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola      if (Old->getOpcode() == ARM::ADJCALLSTACKDOWN) {
438a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        emitSPUpdate(MBB, I, -Amount, AFI->isThumbFunction(), TII);
439b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola      } else {
440b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola        assert(Old->getOpcode() == ARM::ADJCALLSTACKUP);
441a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        emitSPUpdate(MBB, I, Amount, AFI->isThumbFunction(), TII);
442b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola      }
443b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola    }
4447ae68ab3bccb6ef2d0e4c489f0648dc5d37ae362Rafael Espindola  }
4457bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola  MBB.erase(I);
4467bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
4477bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
448a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// emitThumbConstant - Emit a series of instructions to materialize a
449a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// constant.
450a8e2989ece6dc46df59b0768184028257f913843Evan Chengstatic void emitThumbConstant(MachineBasicBlock &MBB,
451a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                              MachineBasicBlock::iterator &MBBI,
452a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                              unsigned DestReg, int Imm,
453a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                              const TargetInstrInfo &TII) {
454a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool isSub = Imm < 0;
455a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (isSub) Imm = -Imm;
456a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
457a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  int Chunk = (1 << 8) - 1;
458a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  int ThisVal = (Imm > Chunk) ? Chunk : Imm;
459a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  Imm -= ThisVal;
460a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  BuildMI(MBB, MBBI, TII.get(ARM::tMOVri8), DestReg).addImm(ThisVal);
461a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (Imm > 0)
462a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    emitThumbRegPlusImmediate(MBB, MBBI, DestReg, DestReg, Imm, TII);
463a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (isSub)
464a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    BuildMI(MBB, MBBI, TII.get(ARM::tNEG), DestReg).addReg(DestReg);
465a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
466a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
467a8e2989ece6dc46df59b0768184028257f913843Evan Chengvoid ARMRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II) const{
468a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned i = 0;
46958421d7d0847bbb5f4cc95c647726d55c45582c0Rafael Espindola  MachineInstr &MI = *II;
47058421d7d0847bbb5f4cc95c647726d55c45582c0Rafael Espindola  MachineBasicBlock &MBB = *MI.getParent();
47158421d7d0847bbb5f4cc95c647726d55c45582c0Rafael Espindola  MachineFunction &MF = *MBB.getParent();
472a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
473a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool isThumb = AFI->isThumbFunction();
47458421d7d0847bbb5f4cc95c647726d55c45582c0Rafael Espindola
475a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  while (!MI.getOperand(i).isFrameIndex()) {
476a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ++i;
477a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    assert(i < MI.getNumOperands() && "Instr doesn't have FrameIndex operand!");
478a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
479a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
480a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned FrameReg = ARM::SP;
481a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  int FrameIndex = MI.getOperand(i).getFrameIndex();
482a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  int Offset = MF.getFrameInfo()->getObjectOffset(FrameIndex) +
483a8e2989ece6dc46df59b0768184028257f913843Evan Cheng               MF.getFrameInfo()->getStackSize();
48458421d7d0847bbb5f4cc95c647726d55c45582c0Rafael Espindola
485a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (AFI->isGPRCalleeSavedArea1Frame(FrameIndex))
486a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Offset -= AFI->getGPRCalleeSavedArea1Offset();
487a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  else if (AFI->isGPRCalleeSavedArea2Frame(FrameIndex))
488a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Offset -= AFI->getGPRCalleeSavedArea2Offset();
489a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  else if (AFI->isDPRCalleeSavedAreaFrame(FrameIndex))
490a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Offset -= AFI->getDPRCalleeSavedAreaOffset();
49175e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  else if (hasFP(MF)) {
492a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // There is alloca()'s in this function, must reference off the frame
493a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // pointer instead.
494a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    FrameReg = getFrameRegister(MF);
495c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng    if (STI.isTargetDarwin())
496c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng      Offset -= AFI->getFramePtrSpillOffset();
497a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
498a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
499a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned Opcode = MI.getOpcode();
500a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  const TargetInstrDescriptor &Desc = TII.get(Opcode);
501a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
502a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool isSub = false;
503a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
504a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (Opcode == ARM::ADDri) {
505a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Offset += MI.getOperand(i+1).getImm();
506a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (Offset == 0) {
507a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Turn it into a move.
508a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.setInstrDescriptor(TII.get(ARM::MOVrr));
509a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.getOperand(i).ChangeToRegister(FrameReg, false);
510a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.RemoveOperand(i+1);
511a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      return;
512a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    } else if (Offset < 0) {
513a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      Offset = -Offset;
514a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      isSub = true;
515a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.setInstrDescriptor(TII.get(ARM::SUBri));
516a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
51758421d7d0847bbb5f4cc95c647726d55c45582c0Rafael Espindola
518a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // Common case: small offset, fits into instruction.
519a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    int ImmedOffset = ARM_AM::getSOImmVal(Offset);
520a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (ImmedOffset != -1) {
521a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Replace the FrameIndex with sp / fp
522a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.getOperand(i).ChangeToRegister(FrameReg, false);
523a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.getOperand(i+1).ChangeToImmediate(ImmedOffset);
524a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      return;
525a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
526a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
527a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // Otherwise, we fallback to common code below to form the imm offset with
528a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // a sequence of ADDri instructions.  First though, pull as much of the imm
529a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // into this ADDri as possible.
530a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset);
531a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, (32-RotAmt) & 31);
532a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
533a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // We will handle these bits from offset, clear them.
534a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Offset &= ~ThisImmVal;
535a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
536a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // Get the properly encoded SOImmVal field.
537a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    int ThisSOImmVal = ARM_AM::getSOImmVal(ThisImmVal);
538a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    assert(ThisSOImmVal != -1 && "Bit extraction didn't work?");
539a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    MI.getOperand(i+1).ChangeToImmediate(ThisSOImmVal);
540a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  } else if (Opcode == ARM::tADDrSPi) {
541a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Offset += MI.getOperand(i+1).getImm();
542a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    assert((Offset & 3) == 0 &&
543a8e2989ece6dc46df59b0768184028257f913843Evan Cheng           "add/sub sp, #imm immediate must be multiple of 4!");
544a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Offset >>= 2;
545a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (Offset == 0) {
546a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Turn it into a move.
547a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.setInstrDescriptor(TII.get(ARM::tMOVrr));
548a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.getOperand(i).ChangeToRegister(FrameReg, false);
549a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.RemoveOperand(i+1);
550a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      return;
551a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
552a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
553a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // Common case: small offset, fits into instruction.
554a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if ((Offset & ~255U) == 0) {
555a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Replace the FrameIndex with sp / fp
556a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.getOperand(i).ChangeToRegister(FrameReg, false);
557a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.getOperand(i+1).ChangeToImmediate(Offset);
558a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      return;
559a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
560a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
561a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned DestReg = MI.getOperand(0).getReg();
562a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (Offset > 0) {
563a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Translate r0 = add sp, imm to
564a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // r0 = add sp, 255*4
565a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // r0 = add r0, (imm - 255*4)
566a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.getOperand(i).ChangeToRegister(FrameReg, false);
567a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.getOperand(i+1).ChangeToImmediate(255);
568a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      Offset = (Offset - 255) << 2;
569a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MachineBasicBlock::iterator NII = next(II);
570a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      emitThumbRegPlusImmediate(MBB, NII, DestReg, DestReg, Offset, TII);
571a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    } else {
572a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Translate r0 = add sp, -imm to
573a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // r0 = -imm (this is then translated into a series of instructons)
574a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // r0 = add r0, sp
575a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      Offset <<= 2;
576a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      emitThumbConstant(MBB, II, DestReg, Offset, TII);
577a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.setInstrDescriptor(TII.get(ARM::tADDhirr));
578a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.getOperand(i).ChangeToRegister(DestReg, false);
579a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.getOperand(i+1).ChangeToRegister(FrameReg, false);
580a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
581a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    return;
582a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  } else {
583a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned ImmIdx = 0;
584a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    int InstrOffs = 0;
585a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned NumBits = 0;
586a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned Scale = 1;
587a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    switch (AddrMode) {
588a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    case ARMII::AddrMode2: {
589a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      ImmIdx = i+2;
590a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm());
591a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
592a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        InstrOffs *= -1;
593a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NumBits = 12;
594a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      break;
595a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
596a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    case ARMII::AddrMode3: {
597a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      ImmIdx = i+2;
598a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm());
599a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
600a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        InstrOffs *= -1;
601a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NumBits = 8;
602a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      break;
603a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
604a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    case ARMII::AddrMode5: {
605a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      ImmIdx = i+1;
606a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm());
607a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
608a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        InstrOffs *= -1;
609a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NumBits = 8;
610a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      Scale = 4;
611a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      break;
612a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
613a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    case ARMII::AddrModeTs: {
614a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      ImmIdx = i+1;
615a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      InstrOffs = MI.getOperand(ImmIdx).getImm();
616a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NumBits = 8;
617a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      Scale = 4;
618a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      break;
619a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
620a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    default:
621a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      std::cerr << "Unsupported addressing mode!\n";
622a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      abort();
623a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      break;
624a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
62558421d7d0847bbb5f4cc95c647726d55c45582c0Rafael Espindola
626a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Offset += InstrOffs * Scale;
627a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    assert((Scale == 1 || (Offset & (Scale-1)) == 0) &&
628a8e2989ece6dc46df59b0768184028257f913843Evan Cheng           "Can't encode this offset!");
629a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (Offset < 0) {
630a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      Offset = -Offset;
631a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      isSub = true;
632a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
63358421d7d0847bbb5f4cc95c647726d55c45582c0Rafael Espindola
634a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    MachineOperand &ImmOp = MI.getOperand(ImmIdx);
635a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    int ImmedOffset = Offset / Scale;
636a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned Mask = (1 << NumBits) - 1;
637a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if ((unsigned)Offset <= Mask * Scale) {
638a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Replace the FrameIndex with sp
639a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.getOperand(i).ChangeToRegister(FrameReg, false);
640a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      if (isSub)
641a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        ImmedOffset |= 1 << NumBits;
642a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      ImmOp.ChangeToImmediate(ImmedOffset);
643a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      return;
644a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
64558421d7d0847bbb5f4cc95c647726d55c45582c0Rafael Espindola
646a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // Otherwise, it didn't fit.  Pull in what we can to simplify the immediate.
6475b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng    if (AddrMode == ARMII::AddrModeTs) {
6485b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng      // Thumb tLDRspi, tSTRspi. These will change to instructions that use a
6495b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng      // different base register.
6505b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng      NumBits = 5;
6515b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng      Mask = (1 << NumBits) - 1;
6525b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng    }
6535b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng
654a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ImmedOffset = ImmedOffset & Mask;
655a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (isSub)
656a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      ImmedOffset |= 1 << NumBits;
657a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ImmOp.ChangeToImmediate(ImmedOffset);
658a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Offset &= ~(Mask*Scale);
659a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
660a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
661a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  // If we get here, the immediate doesn't fit into the instruction.  We folded
662a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  // as much as possible above, handle the rest, providing a register that is
663a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  // SP+LargeImm.
664a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  assert(Offset && "This code isn't needed if offset already handled!");
66558421d7d0847bbb5f4cc95c647726d55c45582c0Rafael Espindola
666a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (isThumb) {
667a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (TII.isLoad(Opcode)) {
668a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Use the destination register to materialize sp + offset.
669a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned TmpReg = MI.getOperand(0).getReg();
670a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      emitThumbRegPlusImmediate(MBB, II, TmpReg, FrameReg,
671a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                isSub ? -Offset : Offset, TII);
6725b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng      MI.setInstrDescriptor(TII.get(ARM::tLDR));
673a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.getOperand(i).ChangeToRegister(TmpReg, false);
6745b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng      MI.addRegOperand(0, false); // tLDR has an extra register operand.
675a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    } else if (TII.isStore(Opcode)) {
676a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // FIXME! This is horrific!!! We need register scavenging.
677a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Our temporary workaround has marked r3 unavailable. Of course, r3 is
678a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // also a ABI register so it's possible that is is the register that is
679a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // being storing here. If that's the case, we do the following:
680a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // r12 = r2
681a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Use r2 to materialize sp + offset
682a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // str r12, r2
683a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // r2 = r12
6845b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng      unsigned ValReg = MI.getOperand(0).getReg();
685a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned TmpReg = ARM::R3;
6865b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng      if (ValReg == ARM::R3) {
687a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        BuildMI(MBB, II, TII.get(ARM::tMOVrr), ARM::R12).addReg(ARM::R2);
688a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        TmpReg = ARM::R2;
689a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      }
690a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      emitThumbRegPlusImmediate(MBB, II, TmpReg, FrameReg,
691a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                isSub ? -Offset : Offset, TII);
6925b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng      MI.setInstrDescriptor(TII.get(ARM::tSTR));
6935b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng      MI.getOperand(i).ChangeToRegister(TmpReg, false);
6945b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng      MI.addRegOperand(0, false); // tSTR has an extra register operand.
6955b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng      if (ValReg == ARM::R3)
696a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        BuildMI(MBB, II, TII.get(ARM::tMOVrr), ARM::R2).addReg(ARM::R12);
697a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    } else
698a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      assert(false && "Unexpected opcode!");
699a4e64359aafaf23e440e9dc171859daef1995f1bRafael Espindola  } else {
700a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // Insert a set of r12 with the full address: r12 = sp + offset
701a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // If the offset we have is too large to fit into the instruction, we need
702a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // to form it with a series of ADDri's.  Do this by taking 8-bit chunks
703a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // out of 'Offset'.
704a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    emitARMRegPlusImmediate(MBB, II, ARM::R12, FrameReg,
705a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                            isSub ? -Offset : Offset, TII);
706a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    MI.getOperand(i).ChangeToRegister(ARM::R12, false);
707a4e64359aafaf23e440e9dc171859daef1995f1bRafael Espindola  }
7087bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
7097bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
7107bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindolavoid ARMRegisterInfo::
711a8e2989ece6dc46df59b0768184028257f913843Evan ChengprocessFunctionBeforeCalleeSavedScan(MachineFunction &MF) const {
71275e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  // This tells PEI to spill the FP as if it is any other callee-save register
71375e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  // to take advantage the eliminateFrameIndex machinery. This also ensures it
71475e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  // is spilled in the order specified by getCalleeSavedRegs() to make it easier
715a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  // to combine multiple loads / stores.
71675e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  bool CanEliminateFrame = true;
717a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool CS1Spilled = false;
718a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool LRSpilled = false;
719a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned NumGPRSpills = 0;
720a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  SmallVector<unsigned, 4> UnspilledCS1GPRs;
721a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  SmallVector<unsigned, 4> UnspilledCS2GPRs;
72275e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng
72375e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  // Don't spill FP if the frame can be eliminated. This is determined
72475e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  // by scanning the callee-save registers to see if any is used.
72575e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  const unsigned *CSRegs = getCalleeSavedRegs();
72675e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  const TargetRegisterClass* const *CSRegClasses = getCalleeSavedRegClasses();
72775e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  for (unsigned i = 0; CSRegs[i]; ++i) {
72875e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng    unsigned Reg = CSRegs[i];
72975e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng    bool Spilled = false;
73075e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng    if (MF.isPhysRegUsed(Reg)) {
73175e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng      Spilled = true;
73275e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng      CanEliminateFrame = false;
73375e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng    } else {
73475e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng      // Check alias registers too.
73575e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng      for (const unsigned *Aliases = getAliasSet(Reg); *Aliases; ++Aliases) {
73675e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        if (MF.isPhysRegUsed(*Aliases)) {
73775e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          Spilled = true;
73875e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          CanEliminateFrame = false;
739a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        }
740a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      }
74175e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng    }
742a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
74375e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng    if (CSRegClasses[i] == &ARM::GPRRegClass) {
74475e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng      if (Spilled) {
74575e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        NumGPRSpills++;
74675e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng
747c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng        if (!STI.isTargetDarwin()) {
748c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng          if (Reg == ARM::LR)
749c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng            LRSpilled = true;
750c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng          else
751c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng            CS1Spilled = true;
752c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng          continue;
753c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng        }
754c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng
75575e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        // Keep track if LR and any of R4, R5, R6, and R7 is spilled.
75675e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        switch (Reg) {
75775e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        case ARM::LR:
75875e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          LRSpilled = true;
75975e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          // Fallthrough
76075e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        case ARM::R4:
76175e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        case ARM::R5:
76275e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        case ARM::R6:
76375e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        case ARM::R7:
76475e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          CS1Spilled = true;
76575e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          break;
76675e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        default:
76775e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          break;
76875e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        }
76975e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng      } else {
770c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng        if (!STI.isTargetDarwin()) {
771c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng          UnspilledCS1GPRs.push_back(Reg);
772c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng          continue;
773c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng        }
774c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng
77575e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        switch (Reg) {
77675e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        case ARM::R4:
77775e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        case ARM::R5:
77875e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        case ARM::R6:
77975e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        case ARM::R7:
78075e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        case ARM::LR:
78175e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          UnspilledCS1GPRs.push_back(Reg);
78275e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          break;
78375e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        default:
78475e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          UnspilledCS2GPRs.push_back(Reg);
78575e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          break;
786a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        }
787a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      }
788a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
789a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
790a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
79178268b943669cd0c0e1e874e2a329fcf200bd59bEvan Cheng  ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
792d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng  bool ForceLRSpill = false;
793d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng  if (!LRSpilled && AFI->isThumbFunction()) {
794d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng    unsigned FnSize = ARM::GetFunctionSize(MF);
795d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng    // Force LR spill if the Thumb function size is > 2048. This enables the
796d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng    // use of BL to implement far jump. If it turns out that it's not needed
797d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng    // the branch fix up path will undo it.
798d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng    if (FnSize >= (1 << 11)) {
799d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng      CanEliminateFrame = false;
800d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng      ForceLRSpill = true;
801d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng    }
802d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng  }
803d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng
80475e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  if (!CanEliminateFrame) {
80575e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng    AFI->setHasStackFrame(true);
806a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
807a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // If LR is not spilled, but at least one of R4, R5, R6, and R7 is spilled.
808a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // Spill LR as well so we can fold BX_RET to the registers restore (LDM).
809a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (!LRSpilled && CS1Spilled) {
810a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MF.changePhyRegUsed(ARM::LR, true);
811a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NumGPRSpills++;
812a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      UnspilledCS1GPRs.erase(std::find(UnspilledCS1GPRs.begin(),
813a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                    UnspilledCS1GPRs.end(), (unsigned)ARM::LR));
814d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng      ForceLRSpill = false;
815a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
816a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
817c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng    if (STI.isTargetDarwin()) {
818c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng      MF.changePhyRegUsed(FramePtr, true);
819c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng      NumGPRSpills++;
820c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng    }
821c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng
822c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng    // If stack and double are 8-byte aligned and we are spilling an odd number
823a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // of GPRs. Spill one extra callee save GPR so we won't have to pad between
824a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // the integer and double callee save areas.
825a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned TargetAlign = MF.getTarget().getFrameInfo()->getStackAlignment();
826a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (TargetAlign == 8 && (NumGPRSpills & 1)) {
827a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      if (CS1Spilled && !UnspilledCS1GPRs.empty())
828a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        MF.changePhyRegUsed(UnspilledCS1GPRs.front(), true);
829c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng      else if (!UnspilledCS2GPRs.empty())
830a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        MF.changePhyRegUsed(UnspilledCS2GPRs.front(), true);
831a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
832a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
83378268b943669cd0c0e1e874e2a329fcf200bd59bEvan Cheng
834d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng  if (ForceLRSpill) {
835d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng    MF.changePhyRegUsed(ARM::LR, true);
836d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng    AFI->setLRIsForceSpilled(true);
837d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng  }
838a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
839a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
840a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// Move iterator pass the next bunch of callee save load / store ops for
841a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// the particular spill area (1: integer area 1, 2: integer area 2,
842a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// 3: fp area, 0: don't care).
843a8e2989ece6dc46df59b0768184028257f913843Evan Chengstatic void movePastCSLoadStoreOps(MachineBasicBlock &MBB,
844a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                   MachineBasicBlock::iterator &MBBI,
845a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                   int Opc, unsigned Area,
846a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                   const ARMSubtarget &STI) {
847a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  while (MBBI != MBB.end() &&
848a8e2989ece6dc46df59b0768184028257f913843Evan Cheng         MBBI->getOpcode() == Opc && MBBI->getOperand(1).isFrameIndex()) {
849a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (Area != 0) {
850a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      bool Done = false;
851a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned Category = 0;
852a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      switch (MBBI->getOperand(0).getReg()) {
85375e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng      case ARM::R4:  case ARM::R5:  case ARM::R6: case ARM::R7:
854a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      case ARM::LR:
855a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        Category = 1;
856a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        break;
85775e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng      case ARM::R8:  case ARM::R9:  case ARM::R10: case ARM::R11:
858970a419633ba41cac44ae636543f192ea632fe00Evan Cheng        Category = STI.isTargetDarwin() ? 2 : 1;
859a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        break;
86075e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng      case ARM::D8:  case ARM::D9:  case ARM::D10: case ARM::D11:
86175e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng      case ARM::D12: case ARM::D13: case ARM::D14: case ARM::D15:
862a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        Category = 3;
863a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        break;
864a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      default:
865a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        Done = true;
866a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        break;
867a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      }
868a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      if (Done || Category != Area)
869a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        break;
870a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
871a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
872a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ++MBBI;
873a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
874a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
8757bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
8767bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindolavoid ARMRegisterInfo::emitPrologue(MachineFunction &MF) const {
877355746359ebca83ccb5accab0f3ffd20f0374a35Rafael Espindola  MachineBasicBlock &MBB = MF.front();
87844819cb20ab8e84fc14ea1e6fc69fb797c70a50dRafael Espindola  MachineBasicBlock::iterator MBBI = MBB.begin();
879355746359ebca83ccb5accab0f3ffd20f0374a35Rafael Espindola  MachineFrameInfo  *MFI = MF.getFrameInfo();
880a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
881a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool isThumb = AFI->isThumbFunction();
882a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned VARegSaveSize = AFI->getVarArgsRegSaveSize();
883a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
884a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned NumBytes = MFI->getStackSize();
885a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
886355746359ebca83ccb5accab0f3ffd20f0374a35Rafael Espindola
887236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  if (isThumb) {
888236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    // Thumb add/sub sp, imm8 instructions implicitly multiply the offset by 4.
889236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    NumBytes = (NumBytes + 3) & ~3;
890236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    MFI->setStackSize(NumBytes);
891236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  }
892236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng
893a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  // Determine the sizes of each callee-save spill areas and record which frame
894a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  // belongs to which callee-save spill areas.
895a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned GPRCS1Size = 0, GPRCS2Size = 0, DPRCSSize = 0;
896a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  int FramePtrSpillFI = 0;
897236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  if (!AFI->hasStackFrame()) {
898236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    if (NumBytes != 0)
899236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      emitSPUpdate(MBB, MBBI, -NumBytes, isThumb, TII);
900236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    return;
901236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  }
902236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng
903236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  if (VARegSaveSize)
904236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    emitSPUpdate(MBB, MBBI, -VARegSaveSize, isThumb, TII);
905236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng
906236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
907236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    unsigned Reg = CSI[i].getReg();
908236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    int FI = CSI[i].getFrameIdx();
909236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    switch (Reg) {
910236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    case ARM::R4:
911236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    case ARM::R5:
912236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    case ARM::R6:
913236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    case ARM::R7:
914236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    case ARM::LR:
915236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      if (Reg == FramePtr)
916236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng        FramePtrSpillFI = FI;
917236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      AFI->addGPRCalleeSavedArea1Frame(FI);
918236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      GPRCS1Size += 4;
919236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      break;
920236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    case ARM::R8:
921236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    case ARM::R9:
922236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    case ARM::R10:
923236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    case ARM::R11:
924236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      if (Reg == FramePtr)
925236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng        FramePtrSpillFI = FI;
926236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      if (STI.isTargetDarwin()) {
927236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng        AFI->addGPRCalleeSavedArea2Frame(FI);
928236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng        GPRCS2Size += 4;
929236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      } else {
930a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        AFI->addGPRCalleeSavedArea1Frame(FI);
931a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        GPRCS1Size += 4;
932a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      }
933236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      break;
934236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    default:
935236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      AFI->addDPRCalleeSavedAreaFrame(FI);
936236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      DPRCSSize += 8;
937a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
938236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  }
939a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
940236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  if (Align == 8 && (GPRCS1Size & 7) != 0)
941236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    // Pad CS1 to ensure proper alignment.
942236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    GPRCS1Size += 4;
943c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng
944236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  if (!isThumb) {
945236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    // Build the new SUBri to adjust SP for integer callee-save spill area 1.
946236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    emitSPUpdate(MBB, MBBI, -GPRCS1Size, isThumb, TII);
947236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    movePastCSLoadStoreOps(MBB, MBBI, ARM::STR, 1, STI);
948236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  } else if (MBBI != MBB.end() && MBBI->getOpcode() == ARM::tPUSH)
949236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    ++MBBI;
950a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
951236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  // Point FP to the stack slot that contains the previous FP.
952236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  if (STI.isTargetDarwin())
953236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    BuildMI(MBB, MBBI, TII.get(isThumb ? ARM::tADDrSPi : ARM::ADDri), FramePtr)
954236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      .addFrameIndex(FramePtrSpillFI).addImm(0);
955a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
956236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  if (!isThumb) {
957236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    // Build the new SUBri to adjust SP for integer callee-save spill area 2.
958236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    emitSPUpdate(MBB, MBBI, -GPRCS2Size, false, TII);
959a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
960236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    // Build the new SUBri to adjust SP for FP callee-save spill area.
961236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    movePastCSLoadStoreOps(MBB, MBBI, ARM::STR, 2, STI);
962236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    emitSPUpdate(MBB, MBBI, -DPRCSSize, false, TII);
963a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
9647ae68ab3bccb6ef2d0e4c489f0648dc5d37ae362Rafael Espindola
965a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  // Determine starting offsets of spill areas.
966236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  unsigned DPRCSOffset  = NumBytes - (GPRCS1Size + GPRCS2Size + DPRCSSize);
967236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  unsigned GPRCS2Offset = DPRCSOffset + DPRCSSize;
968236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  unsigned GPRCS1Offset = GPRCS2Offset + GPRCS2Size;
969236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  AFI->setFramePtrSpillOffset(MFI->getObjectOffset(FramePtrSpillFI) + NumBytes);
970236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  AFI->setGPRCalleeSavedArea1Offset(GPRCS1Offset);
971236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  AFI->setGPRCalleeSavedArea2Offset(GPRCS2Offset);
972236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  AFI->setDPRCalleeSavedAreaOffset(DPRCSOffset);
973a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
974236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  NumBytes = DPRCSOffset;
975236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  if (NumBytes) {
976236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    // Insert it after all the callee-save spills.
977236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    if (!isThumb)
978236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      movePastCSLoadStoreOps(MBB, MBBI, ARM::FSTD, 3, STI);
979a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    emitSPUpdate(MBB, MBBI, -NumBytes, isThumb, TII);
980236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  }
98115f17a7c4746b8533aabf7c78bde82503ad9fc9fRafael Espindola
982a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  AFI->setGPRCalleeSavedArea1Size(GPRCS1Size);
983a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  AFI->setGPRCalleeSavedArea2Size(GPRCS2Size);
984a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  AFI->setDPRCalleeSavedAreaSize(DPRCSSize);
985a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
9867ae68ab3bccb6ef2d0e4c489f0648dc5d37ae362Rafael Espindola
987a8e2989ece6dc46df59b0768184028257f913843Evan Chengstatic bool isCalleeSavedRegister(unsigned Reg, const unsigned *CSRegs) {
988a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  for (unsigned i = 0; CSRegs[i]; ++i)
989a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (Reg == CSRegs[i])
990a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      return true;
991a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  return false;
992a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
993a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
994a8e2989ece6dc46df59b0768184028257f913843Evan Chengstatic bool isCSRestore(MachineInstr *MI, const unsigned *CSRegs) {
995a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  return ((MI->getOpcode() == ARM::FLDD ||
996a8e2989ece6dc46df59b0768184028257f913843Evan Cheng           MI->getOpcode() == ARM::LDR  ||
997a8e2989ece6dc46df59b0768184028257f913843Evan Cheng           MI->getOpcode() == ARM::tLDRspi) &&
998a8e2989ece6dc46df59b0768184028257f913843Evan Cheng          MI->getOperand(1).isFrameIndex() &&
999a8e2989ece6dc46df59b0768184028257f913843Evan Cheng          isCalleeSavedRegister(MI->getOperand(0).getReg(), CSRegs));
10007bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
10017bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
10027bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindolavoid ARMRegisterInfo::emitEpilogue(MachineFunction &MF,
10037bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola				   MachineBasicBlock &MBB) const {
1004355746359ebca83ccb5accab0f3ffd20f0374a35Rafael Espindola  MachineBasicBlock::iterator MBBI = prior(MBB.end());
1005a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  assert((MBBI->getOpcode() == ARM::BX_RET ||
1006a8e2989ece6dc46df59b0768184028257f913843Evan Cheng          MBBI->getOpcode() == ARM::tBX_RET ||
1007a8e2989ece6dc46df59b0768184028257f913843Evan Cheng          MBBI->getOpcode() == ARM::tPOP_RET) &&
1008355746359ebca83ccb5accab0f3ffd20f0374a35Rafael Espindola         "Can only insert epilog into returning blocks");
1009355746359ebca83ccb5accab0f3ffd20f0374a35Rafael Espindola
1010355746359ebca83ccb5accab0f3ffd20f0374a35Rafael Espindola  MachineFrameInfo *MFI = MF.getFrameInfo();
1011a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1012a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool isThumb = AFI->isThumbFunction();
1013a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned VARegSaveSize = AFI->getVarArgsRegSaveSize();
1014a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  int NumBytes = (int)MFI->getStackSize();
1015236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  if (!AFI->hasStackFrame()) {
1016236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    if (NumBytes != 0)
10173df62bde9b3f2557cccfa1f18d25b57bf0477f60Evan Cheng      emitSPUpdate(MBB, MBBI, NumBytes, isThumb, TII);
1018236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    return;
1019236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  }
102015f17a7c4746b8533aabf7c78bde82503ad9fc9fRafael Espindola
1021236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  // Unwind MBBI to point to first LDR / FLDD.
1022236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  const unsigned *CSRegs = getCalleeSavedRegs();
1023236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  if (MBBI != MBB.begin()) {
1024236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    do
1025236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      --MBBI;
1026236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    while (MBBI != MBB.begin() && isCSRestore(MBBI, CSRegs));
1027236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    if (!isCSRestore(MBBI, CSRegs))
1028236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      ++MBBI;
1029236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  }
1030a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
1031236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  // Move SP to start of FP callee save spill area.
1032236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  NumBytes -= (AFI->getGPRCalleeSavedArea1Size() +
1033236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng               AFI->getGPRCalleeSavedArea2Size() +
1034236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng               AFI->getDPRCalleeSavedAreaSize());
1035236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  if (isThumb)
1036236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    emitSPUpdate(MBB, MBBI, NumBytes, isThumb, TII);
1037236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  else {
1038236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    if (STI.isTargetDarwin()) {
1039236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      NumBytes = AFI->getFramePtrSpillOffset() - NumBytes;
1040236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      // Reset SP based on frame pointer only if the stack frame extends beyond
1041236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      // frame pointer stack slot.
1042236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      if (AFI->getGPRCalleeSavedArea2Size() ||
1043236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng          AFI->getDPRCalleeSavedAreaSize()  ||
1044236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng          AFI->getDPRCalleeSavedAreaOffset())
1045236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng        if (NumBytes)
1046236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng          BuildMI(MBB, MBBI, TII.get(ARM::SUBri), ARM::SP).addReg(FramePtr)
1047236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng            .addImm(NumBytes);
1048236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng        else
1049236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng          BuildMI(MBB, MBBI, TII.get(ARM::MOVrr), ARM::SP).addReg(FramePtr);
1050236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    } else if (NumBytes) {
1051236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      emitSPUpdate(MBB, MBBI, NumBytes, false, TII);
1052a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
1053a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
1054236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    // Move SP to start of integer callee save spill area 2.
1055236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    movePastCSLoadStoreOps(MBB, MBBI, ARM::FLDD, 3, STI);
1056236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    emitSPUpdate(MBB, MBBI, AFI->getDPRCalleeSavedAreaSize(), false, TII);
1057236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng
1058236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    // Move SP to start of integer callee save spill area 1.
1059236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    movePastCSLoadStoreOps(MBB, MBBI, ARM::LDR, 2, STI);
1060236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    emitSPUpdate(MBB, MBBI, AFI->getGPRCalleeSavedArea2Size(), false, TII);
1061236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng
1062236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    // Move SP to SP upon entry to the function.
1063236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    movePastCSLoadStoreOps(MBB, MBBI, ARM::LDR, 1, STI);
1064236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    emitSPUpdate(MBB, MBBI, AFI->getGPRCalleeSavedArea1Size(), false, TII);
1065a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
1066236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng
1067236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  if (VARegSaveSize)
1068236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    emitSPUpdate(MBB, MBBI, VARegSaveSize, isThumb, TII);
10697bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
10707bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
10717bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindolaunsigned ARMRegisterInfo::getRARegister() const {
1072a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  return ARM::LR;
10737bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
10747bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
10757bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindolaunsigned ARMRegisterInfo::getFrameRegister(MachineFunction &MF) const {
1076a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  return STI.useThumbBacktraces() ? ARM::R7 : ARM::R11;
10777bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
10787bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
10797bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola#include "ARMGenRegisterInfo.inc"
10807bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
1081