ARMRegisterInfo.cpp revision f49407b790d8664d8ff9c103931b115ebe9cc96e
17bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola//===- ARMRegisterInfo.cpp - ARM Register Information -----------*- C++ -*-===//
27bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola//
37bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola//                     The LLVM Compiler Infrastructure
47bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola//
57bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola// This file was developed by the "Instituto Nokia de Tecnologia" and
67bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola// is distributed under the University of Illinois Open Source
77bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola// License. See LICENSE.TXT for details.
87bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola//
97bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola//===----------------------------------------------------------------------===//
107bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola//
117bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola// This file contains the ARM implementation of the MRegisterInfo class.
127bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola//
137bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola//===----------------------------------------------------------------------===//
147bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
157bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola#include "ARM.h"
16a8e2989ece6dc46df59b0768184028257f913843Evan Cheng#include "ARMAddressingModes.h"
17a8e2989ece6dc46df59b0768184028257f913843Evan Cheng#include "ARMInstrInfo.h"
18a8e2989ece6dc46df59b0768184028257f913843Evan Cheng#include "ARMMachineFunctionInfo.h"
197bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola#include "ARMRegisterInfo.h"
20a8e2989ece6dc46df59b0768184028257f913843Evan Cheng#include "ARMSubtarget.h"
2136640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng#include "llvm/Constants.h"
2236640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng#include "llvm/DerivedTypes.h"
2336640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng#include "llvm/CodeGen/MachineConstantPool.h"
247bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola#include "llvm/CodeGen/MachineFrameInfo.h"
2536640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng#include "llvm/CodeGen/MachineFunction.h"
2636640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng#include "llvm/CodeGen/MachineInstrBuilder.h"
277bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola#include "llvm/CodeGen/MachineLocation.h"
285ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng#include "llvm/CodeGen/RegisterScavenging.h"
29b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola#include "llvm/Target/TargetFrameInfo.h"
30b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola#include "llvm/Target/TargetMachine.h"
317ae68ab3bccb6ef2d0e4c489f0648dc5d37ae362Rafael Espindola#include "llvm/Target/TargetOptions.h"
32b371f457b0ea4a652a9f526ba4375c80ae542252Evan Cheng#include "llvm/ADT/BitVector.h"
33a8e2989ece6dc46df59b0768184028257f913843Evan Cheng#include "llvm/ADT/SmallVector.h"
347bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola#include "llvm/ADT/STLExtras.h"
35ead75905813e175898677cb8c4e4cc919ad2782dEvan Cheng#include "llvm/Support/CommandLine.h"
36a8e2989ece6dc46df59b0768184028257f913843Evan Cheng#include <algorithm>
377bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindolausing namespace llvm;
387bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
39ead75905813e175898677cb8c4e4cc919ad2782dEvan Chengstatic cl::opt<bool> EnableScavenging("enable-arm-reg-scavenging", cl::Hidden,
40ead75905813e175898677cb8c4e4cc919ad2782dEvan Cheng                                 cl::desc("Enable register scavenging on ARM"));
41ead75905813e175898677cb8c4e4cc919ad2782dEvan Cheng
42a8e2989ece6dc46df59b0768184028257f913843Evan Chengunsigned ARMRegisterInfo::getRegisterNumbering(unsigned RegEnum) {
43a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  using namespace ARM;
44a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  switch (RegEnum) {
45a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R0:  case S0:  case D0:  return 0;
46a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R1:  case S1:  case D1:  return 1;
47a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R2:  case S2:  case D2:  return 2;
48a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R3:  case S3:  case D3:  return 3;
49a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R4:  case S4:  case D4:  return 4;
50a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R5:  case S5:  case D5:  return 5;
51a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R6:  case S6:  case D6:  return 6;
52a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R7:  case S7:  case D7:  return 7;
53a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R8:  case S8:  case D8:  return 8;
54a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R9:  case S9:  case D9:  return 9;
55a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R10: case S10: case D10: return 10;
56a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R11: case S11: case D11: return 11;
57a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case R12: case S12: case D12: return 12;
58a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case SP:  case S13: case D13: return 13;
59a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case LR:  case S14: case D14: return 14;
60a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case PC:  case S15: case D15: return 15;
61a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S16: return 16;
62a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S17: return 17;
63a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S18: return 18;
64a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S19: return 19;
65a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S20: return 20;
66a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S21: return 21;
67a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S22: return 22;
68a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S23: return 23;
69a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S24: return 24;
70a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S25: return 25;
71a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S26: return 26;
72a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S27: return 27;
73a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S28: return 28;
74a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S29: return 29;
75a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S30: return 30;
76a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case S31: return 31;
77a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  default:
788fdbe560a0bc600121f1f2de10638c7b5d58a47aEvan Cheng    assert(0 && "Unknown ARM register!");
79a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    abort();
8015f17a7c4746b8533aabf7c78bde82503ad9fc9fRafael Espindola  }
8115f17a7c4746b8533aabf7c78bde82503ad9fc9fRafael Espindola}
8215f17a7c4746b8533aabf7c78bde82503ad9fc9fRafael Espindola
83a8e2989ece6dc46df59b0768184028257f913843Evan ChengARMRegisterInfo::ARMRegisterInfo(const TargetInstrInfo &tii,
84a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                 const ARMSubtarget &sti)
85c0f64ffab93d11fb27a3b8a0707b77400918a20eEvan Cheng  : ARMGenRegisterInfo(ARM::ADJCALLSTACKDOWN, ARM::ADJCALLSTACKUP),
86a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    TII(tii), STI(sti),
87a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    FramePtr(STI.useThumbBacktraces() ? ARM::R7 : ARM::R11) {
881b051fc6a491c40cf3f926c089ad082938b653f0Evan Cheng  RS = (EnableScavenging) ? new RegScavenger() : NULL;
895ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng}
905ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng
915ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan ChengARMRegisterInfo::~ARMRegisterInfo() {
925ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng  delete RS;
935ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng}
945ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng
95a8e2989ece6dc46df59b0768184028257f913843Evan Chengbool ARMRegisterInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
96a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                                MachineBasicBlock::iterator MI,
97a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                const std::vector<CalleeSavedInfo> &CSI) const {
98a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  MachineFunction &MF = *MBB.getParent();
99a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
100a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (!AFI->isThumbFunction() || CSI.empty())
101a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    return false;
102a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
103a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  MachineInstrBuilder MIB = BuildMI(MBB, MI, TII.get(ARM::tPUSH));
104ead75905813e175898677cb8c4e4cc919ad2782dEvan Cheng  for (unsigned i = CSI.size(); i != 0; --i) {
105ead75905813e175898677cb8c4e4cc919ad2782dEvan Cheng    unsigned Reg = CSI[i-1].getReg();
106ead75905813e175898677cb8c4e4cc919ad2782dEvan Cheng    // Add the callee-saved register as live-in. It's killed at the spill.
107ead75905813e175898677cb8c4e4cc919ad2782dEvan Cheng    MBB.addLiveIn(Reg);
108ead75905813e175898677cb8c4e4cc919ad2782dEvan Cheng    MIB.addReg(Reg, false/*isDef*/,false/*isImp*/,true/*isKill*/);
109ead75905813e175898677cb8c4e4cc919ad2782dEvan Cheng  }
110a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  return true;
111a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
112a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
113a8e2989ece6dc46df59b0768184028257f913843Evan Chengbool ARMRegisterInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
114a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                                 MachineBasicBlock::iterator MI,
115a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                const std::vector<CalleeSavedInfo> &CSI) const {
116a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  MachineFunction &MF = *MBB.getParent();
117a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
118a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (!AFI->isThumbFunction() || CSI.empty())
119a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    return false;
120a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
1219d945f78e5d26dac6778665bd7018a8fb3fd38c5Evan Cheng  bool isVarArg = AFI->getVarArgsRegSaveSize() > 0;
122a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  MachineInstr *PopMI = new MachineInstr(TII.get(ARM::tPOP));
123a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  MBB.insert(MI, PopMI);
124a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  for (unsigned i = CSI.size(); i != 0; --i) {
125a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned Reg = CSI[i-1].getReg();
126a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (Reg == ARM::LR) {
1279d945f78e5d26dac6778665bd7018a8fb3fd38c5Evan Cheng      // Special epilogue for vararg functions. See emitEpilogue
1289d945f78e5d26dac6778665bd7018a8fb3fd38c5Evan Cheng      if (isVarArg)
1299d945f78e5d26dac6778665bd7018a8fb3fd38c5Evan Cheng        continue;
130a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      Reg = ARM::PC;
131a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      PopMI->setInstrDescriptor(TII.get(ARM::tPOP_RET));
132a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MBB.erase(MI);
133a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
134a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    PopMI->addRegOperand(Reg, true);
135a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
136a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  return true;
1377bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
1387bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
1397bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindolavoid ARMRegisterInfo::
1407bc59bc3952ad7842b1e079753deb32217a768a3Rafael EspindolastoreRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
1417bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola                    unsigned SrcReg, int FI,
1427bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola                    const TargetRegisterClass *RC) const {
143a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (RC == ARM::GPRRegisterClass) {
144a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    MachineFunction &MF = *MBB.getParent();
145a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
146a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (AFI->isThumbFunction())
147ead75905813e175898677cb8c4e4cc919ad2782dEvan Cheng      BuildMI(MBB, I, TII.get(ARM::tSpill)).addReg(SrcReg, false, false, true)
148a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        .addFrameIndex(FI).addImm(0);
149a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    else
150ead75905813e175898677cb8c4e4cc919ad2782dEvan Cheng      BuildMI(MBB, I, TII.get(ARM::STR)).addReg(SrcReg, false, false, true)
151a8e2989ece6dc46df59b0768184028257f913843Evan Cheng          .addFrameIndex(FI).addReg(0).addImm(0);
152a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  } else if (RC == ARM::DPRRegisterClass) {
153ead75905813e175898677cb8c4e4cc919ad2782dEvan Cheng    BuildMI(MBB, I, TII.get(ARM::FSTD)).addReg(SrcReg, false, false, true)
154a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    .addFrameIndex(FI).addImm(0);
155a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  } else {
156a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
157ead75905813e175898677cb8c4e4cc919ad2782dEvan Cheng    BuildMI(MBB, I, TII.get(ARM::FSTS)).addReg(SrcReg, false, false, true)
158a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      .addFrameIndex(FI).addImm(0);
159a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
1607bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
1617bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
1627bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindolavoid ARMRegisterInfo::
1637bc59bc3952ad7842b1e079753deb32217a768a3Rafael EspindolaloadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
1647bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola                     unsigned DestReg, int FI,
1657bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola                     const TargetRegisterClass *RC) const {
166a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (RC == ARM::GPRRegisterClass) {
167a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    MachineFunction &MF = *MBB.getParent();
168a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
169a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (AFI->isThumbFunction())
1708e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng      BuildMI(MBB, I, TII.get(ARM::tRestore), DestReg)
171a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        .addFrameIndex(FI).addImm(0);
172a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    else
173a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      BuildMI(MBB, I, TII.get(ARM::LDR), DestReg)
174a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      .addFrameIndex(FI).addReg(0).addImm(0);
175a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  } else if (RC == ARM::DPRRegisterClass) {
176a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    BuildMI(MBB, I, TII.get(ARM::FLDD), DestReg)
177a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      .addFrameIndex(FI).addImm(0);
178a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  } else {
179a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
180a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    BuildMI(MBB, I, TII.get(ARM::FLDS), DestReg)
181a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      .addFrameIndex(FI).addImm(0);
182a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
1837bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
1847bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
1857bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindolavoid ARMRegisterInfo::copyRegToReg(MachineBasicBlock &MBB,
186a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                   MachineBasicBlock::iterator I,
187a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                   unsigned DestReg, unsigned SrcReg,
188a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                   const TargetRegisterClass *RC) const {
189a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (RC == ARM::GPRRegisterClass) {
190a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    MachineFunction &MF = *MBB.getParent();
191a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
192a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    BuildMI(MBB, I, TII.get(AFI->isThumbFunction() ? ARM::tMOVrr : ARM::MOVrr),
193a8e2989ece6dc46df59b0768184028257f913843Evan Cheng            DestReg).addReg(SrcReg);
194a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  } else if (RC == ARM::SPRRegisterClass)
195c0f64ffab93d11fb27a3b8a0707b77400918a20eEvan Cheng    BuildMI(MBB, I, TII.get(ARM::FCPYS), DestReg).addReg(SrcReg);
196a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  else if (RC == ARM::DPRRegisterClass)
197c0f64ffab93d11fb27a3b8a0707b77400918a20eEvan Cheng    BuildMI(MBB, I, TII.get(ARM::FCPYD), DestReg).addReg(SrcReg);
198a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  else
199a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    abort();
2007bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
2017bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
20240984d7449c80a3d0365d31f25dff451fd54f060Evan Cheng/// isLowRegister - Returns true if the register is low register r0-r7.
20340984d7449c80a3d0365d31f25dff451fd54f060Evan Cheng///
20440984d7449c80a3d0365d31f25dff451fd54f060Evan Chengstatic bool isLowRegister(unsigned Reg) {
20540984d7449c80a3d0365d31f25dff451fd54f060Evan Cheng  using namespace ARM;
20640984d7449c80a3d0365d31f25dff451fd54f060Evan Cheng  switch (Reg) {
20740984d7449c80a3d0365d31f25dff451fd54f060Evan Cheng  case R0:  case R1:  case R2:  case R3:
20840984d7449c80a3d0365d31f25dff451fd54f060Evan Cheng  case R4:  case R5:  case R6:  case R7:
20940984d7449c80a3d0365d31f25dff451fd54f060Evan Cheng    return true;
21040984d7449c80a3d0365d31f25dff451fd54f060Evan Cheng  default:
21140984d7449c80a3d0365d31f25dff451fd54f060Evan Cheng    return false;
21240984d7449c80a3d0365d31f25dff451fd54f060Evan Cheng  }
21340984d7449c80a3d0365d31f25dff451fd54f060Evan Cheng}
21440984d7449c80a3d0365d31f25dff451fd54f060Evan Cheng
215a8e2989ece6dc46df59b0768184028257f913843Evan ChengMachineInstr *ARMRegisterInfo::foldMemoryOperand(MachineInstr *MI,
216a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                                 unsigned OpNum, int FI) const {
217a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned Opc = MI->getOpcode();
218a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  MachineInstr *NewMI = NULL;
219a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  switch (Opc) {
220a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  default: break;
221a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case ARM::MOVrr: {
222a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (OpNum == 0) { // move -> store
223a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned SrcReg = MI->getOperand(1).getReg();
224a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NewMI = BuildMI(TII.get(ARM::STR)).addReg(SrcReg).addFrameIndex(FI)
225a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        .addReg(0).addImm(0);
226a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    } else {          // move -> load
227a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned DstReg = MI->getOperand(0).getReg();
228a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NewMI = BuildMI(TII.get(ARM::LDR), DstReg).addFrameIndex(FI).addReg(0)
229a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        .addImm(0);
230a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
231a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    break;
232a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
233a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case ARM::tMOVrr: {
234a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (OpNum == 0) { // move -> store
235a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned SrcReg = MI->getOperand(1).getReg();
236bd8251a9a6d4f90065b52e04d15120bc111e56aaEvan Cheng      if (isPhysicalRegister(SrcReg) && !isLowRegister(SrcReg))
2378e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng        // tSpill cannot take a high register operand.
23840984d7449c80a3d0365d31f25dff451fd54f060Evan Cheng        break;
2398e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng      NewMI = BuildMI(TII.get(ARM::tSpill)).addReg(SrcReg).addFrameIndex(FI)
240a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        .addImm(0);
241a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    } else {          // move -> load
242a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned DstReg = MI->getOperand(0).getReg();
243bd8251a9a6d4f90065b52e04d15120bc111e56aaEvan Cheng      if (isPhysicalRegister(DstReg) && !isLowRegister(DstReg))
2448e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng        // tRestore cannot target a high register operand.
24540984d7449c80a3d0365d31f25dff451fd54f060Evan Cheng        break;
2468e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng      NewMI = BuildMI(TII.get(ARM::tRestore), DstReg).addFrameIndex(FI)
247a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        .addImm(0);
248a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
249a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    break;
250a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
251a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case ARM::FCPYS: {
252a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (OpNum == 0) { // move -> store
253a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned SrcReg = MI->getOperand(1).getReg();
254a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NewMI = BuildMI(TII.get(ARM::FSTS)).addReg(SrcReg).addFrameIndex(FI)
255a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        .addImm(0);
256a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    } else {          // move -> load
257a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned DstReg = MI->getOperand(0).getReg();
258a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NewMI = BuildMI(TII.get(ARM::FLDS), DstReg).addFrameIndex(FI).addImm(0);
259a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
260a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    break;
261a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
262a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  case ARM::FCPYD: {
263a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (OpNum == 0) { // move -> store
264a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned SrcReg = MI->getOperand(1).getReg();
265a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NewMI = BuildMI(TII.get(ARM::FSTD)).addReg(SrcReg).addFrameIndex(FI)
266a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        .addImm(0);
267a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    } else {          // move -> load
268a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned DstReg = MI->getOperand(0).getReg();
269a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NewMI = BuildMI(TII.get(ARM::FLDD), DstReg).addFrameIndex(FI).addImm(0);
270a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
271a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    break;
272a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
273a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
274a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
275a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (NewMI)
276a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    NewMI->copyKillDeadInfo(MI);
277a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  return NewMI;
2787bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
2797bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
280c2b861da18c54a4252fecba866341e1513fa18ccEvan Chengconst unsigned* ARMRegisterInfo::getCalleeSavedRegs() const {
281c2b861da18c54a4252fecba866341e1513fa18ccEvan Cheng  static const unsigned CalleeSavedRegs[] = {
282a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARM::LR, ARM::R11, ARM::R10, ARM::R9, ARM::R8,
283a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARM::R7, ARM::R6,  ARM::R5,  ARM::R4,
284a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
285a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARM::D15, ARM::D14, ARM::D13, ARM::D12,
286a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARM::D11, ARM::D10, ARM::D9,  ARM::D8,
287a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    0
288ec46ea34dcc615558294e9e0dbd0dd0f2894f574Rafael Espindola  };
289a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
290a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  static const unsigned DarwinCalleeSavedRegs[] = {
291a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARM::LR,  ARM::R7,  ARM::R6, ARM::R5, ARM::R4,
292a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARM::R11, ARM::R10, ARM::R9, ARM::R8,
293a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
294a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARM::D15, ARM::D14, ARM::D13, ARM::D12,
295a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ARM::D11, ARM::D10, ARM::D9,  ARM::D8,
296a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    0
297a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  };
298970a419633ba41cac44ae636543f192ea632fe00Evan Cheng  return STI.isTargetDarwin() ? DarwinCalleeSavedRegs : CalleeSavedRegs;
2990f3ac8d8d4ce23eb2ae6f9d850f389250874eea5Evan Cheng}
3000f3ac8d8d4ce23eb2ae6f9d850f389250874eea5Evan Cheng
3010f3ac8d8d4ce23eb2ae6f9d850f389250874eea5Evan Chengconst TargetRegisterClass* const *
302c2b861da18c54a4252fecba866341e1513fa18ccEvan ChengARMRegisterInfo::getCalleeSavedRegClasses() const {
303c2b861da18c54a4252fecba866341e1513fa18ccEvan Cheng  static const TargetRegisterClass * const CalleeSavedRegClasses[] = {
304a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    &ARM::GPRRegClass, &ARM::GPRRegClass, &ARM::GPRRegClass,
305a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    &ARM::GPRRegClass, &ARM::GPRRegClass, &ARM::GPRRegClass,
306a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    &ARM::GPRRegClass, &ARM::GPRRegClass, &ARM::GPRRegClass,
307a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
308a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    &ARM::DPRRegClass, &ARM::DPRRegClass, &ARM::DPRRegClass, &ARM::DPRRegClass,
309a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    &ARM::DPRRegClass, &ARM::DPRRegClass, &ARM::DPRRegClass, &ARM::DPRRegClass,
310a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    0
311ec46ea34dcc615558294e9e0dbd0dd0f2894f574Rafael Espindola  };
312c2b861da18c54a4252fecba866341e1513fa18ccEvan Cheng  return CalleeSavedRegClasses;
3130f3ac8d8d4ce23eb2ae6f9d850f389250874eea5Evan Cheng}
3140f3ac8d8d4ce23eb2ae6f9d850f389250874eea5Evan Cheng
315b371f457b0ea4a652a9f526ba4375c80ae542252Evan ChengBitVector ARMRegisterInfo::getReservedRegs(const MachineFunction &MF) const {
316b371f457b0ea4a652a9f526ba4375c80ae542252Evan Cheng  BitVector Reserved(getNumRegs());
317b371f457b0ea4a652a9f526ba4375c80ae542252Evan Cheng  Reserved.set(ARM::SP);
318ad78ef215485389bb5c5698fa6f1ac670f0076d8Evan Cheng  Reserved.set(ARM::PC);
319b371f457b0ea4a652a9f526ba4375c80ae542252Evan Cheng  if (STI.isTargetDarwin() || hasFP(MF))
320b371f457b0ea4a652a9f526ba4375c80ae542252Evan Cheng    Reserved.set(FramePtr);
321b371f457b0ea4a652a9f526ba4375c80ae542252Evan Cheng  // Some targets reserve R9.
322b371f457b0ea4a652a9f526ba4375c80ae542252Evan Cheng  if (STI.isR9Reserved())
323b371f457b0ea4a652a9f526ba4375c80ae542252Evan Cheng    Reserved.set(ARM::R9);
324b371f457b0ea4a652a9f526ba4375c80ae542252Evan Cheng  // At PEI time, if LR is used, it will be spilled upon entry.
325b371f457b0ea4a652a9f526ba4375c80ae542252Evan Cheng  if (MF.getUsedPhysregs() && !MF.isPhysRegUsed((unsigned)ARM::LR))
326b371f457b0ea4a652a9f526ba4375c80ae542252Evan Cheng    Reserved.set(ARM::LR);
327b371f457b0ea4a652a9f526ba4375c80ae542252Evan Cheng  return Reserved;
328b371f457b0ea4a652a9f526ba4375c80ae542252Evan Cheng}
329b371f457b0ea4a652a9f526ba4375c80ae542252Evan Cheng
33036230cdda48edf6c634f2dcf69f9d78ac5a17377Evan Chengbool
33136230cdda48edf6c634f2dcf69f9d78ac5a17377Evan ChengARMRegisterInfo::requiresRegisterScavenging(const MachineFunction &MF) const {
33236230cdda48edf6c634f2dcf69f9d78ac5a17377Evan Cheng  const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
33336230cdda48edf6c634f2dcf69f9d78ac5a17377Evan Cheng  return EnableScavenging && !AFI->isThumbFunction();
3341b051fc6a491c40cf3f926c089ad082938b653f0Evan Cheng}
3351b051fc6a491c40cf3f926c089ad082938b653f0Evan Cheng
336a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// hasFP - Return true if the specified function should have a dedicated frame
337a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// pointer register.  This is true if the function has variable sized allocas
338a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// or if frame pointer elimination is disabled.
339a8e2989ece6dc46df59b0768184028257f913843Evan Cheng///
340dc77540d9506dc151d79b94bae88bd841880ef37Evan Chengbool ARMRegisterInfo::hasFP(const MachineFunction &MF) const {
341a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  return NoFramePointerElim || MF.getFrameInfo()->hasVarSizedObjects();
342a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
343a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
34436640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng/// emitARMRegPlusImmediate - Emits a series of instructions to materialize
345a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// a destreg = basereg + immediate in ARM code.
346a8e2989ece6dc46df59b0768184028257f913843Evan Chengstatic
347a8e2989ece6dc46df59b0768184028257f913843Evan Chengvoid emitARMRegPlusImmediate(MachineBasicBlock &MBB,
348a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                             MachineBasicBlock::iterator &MBBI,
349a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                             unsigned DestReg, unsigned BaseReg,
350a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                             int NumBytes, const TargetInstrInfo &TII) {
351a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool isSub = NumBytes < 0;
352a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (isSub) NumBytes = -NumBytes;
353a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
354a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  while (NumBytes) {
355a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes);
356a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt);
357a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    assert(ThisVal && "Didn't extract field correctly");
358a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
359a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // We will handle these bits from offset, clear them.
360a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    NumBytes &= ~ThisVal;
361a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
362a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // Get the properly encoded SOImmVal field.
363a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    int SOImmVal = ARM_AM::getSOImmVal(ThisVal);
364a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    assert(SOImmVal != -1 && "Bit extraction didn't work?");
365a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
366a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // Build the new ADD / SUB.
367a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    BuildMI(MBB, MBBI, TII.get(isSub ? ARM::SUBri : ARM::ADDri), DestReg)
3685ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng      .addReg(BaseReg, false, false, true).addImm(SOImmVal);
369a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    BaseReg = DestReg;
370a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
371a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
372a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
37336640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng/// calcNumMI - Returns the number of instructions required to materialize
37436640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng/// the specific add / sub r, c instruction.
37536640905e1b2b2f1179845acc46f3de02f972c8cEvan Chengstatic unsigned calcNumMI(int Opc, int ExtraOpc, unsigned Bytes,
37636640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng                          unsigned NumBits, unsigned Scale) {
37736640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng  unsigned NumMIs = 0;
37836640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng  unsigned Chunk = ((1 << NumBits) - 1) * Scale;
37936640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng
38036640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng  if (Opc == ARM::tADDrSPi) {
38136640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    unsigned ThisVal = (Bytes > Chunk) ? Chunk : Bytes;
38236640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    Bytes -= ThisVal;
38336640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    NumMIs++;
38436640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    NumBits = 8;
38536640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    Scale = 1;
38636640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    Chunk = ((1 << NumBits) - 1) * Scale;
38736640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng  }
38836640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng
38936640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng  NumMIs += Bytes / Chunk;
39036640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng  if ((Bytes % Chunk) != 0)
39136640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    NumMIs++;
39236640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng  if (ExtraOpc)
39336640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    NumMIs++;
39436640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng  return NumMIs;
39536640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng}
39636640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng
3977142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng/// emitLoadConstPool - Emits a load from constpool to materialize NumBytes
3987142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng/// immediate.
3997142f8755a07512d909d288f74a3f1ffa9c1411aEvan Chengstatic void emitLoadConstPool(MachineBasicBlock &MBB,
4007142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng                              MachineBasicBlock::iterator &MBBI,
4017142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng                              unsigned DestReg, int NumBytes,
4027142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng                              const TargetInstrInfo &TII) {
4037142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng  MachineFunction &MF = *MBB.getParent();
4047142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng  MachineConstantPool *ConstantPool = MF.getConstantPool();
4057142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng  Constant *C = ConstantInt::get(Type::Int32Ty, NumBytes);
4067142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng  unsigned Idx = ConstantPool->getConstantPoolIndex(C, 2);
4077142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng  BuildMI(MBB, MBBI, TII.get(ARM::tLDRpci), DestReg).addConstantPoolIndex(Idx);
4087142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng}
4097142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng
410403e4a4725af21c267d4189fe88bc48bd438b08cEvan Cheng/// emitThumbRegPlusImmInReg - Emits a series of instructions to materialize
411403e4a4725af21c267d4189fe88bc48bd438b08cEvan Cheng/// a destreg = basereg + immediate in Thumb code. Materialize the immediate
412403e4a4725af21c267d4189fe88bc48bd438b08cEvan Cheng/// in a register using mov / mvn sequences or load the immediate from a
41336640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng/// constpool entry.
41436640905e1b2b2f1179845acc46f3de02f972c8cEvan Chengstatic
415403e4a4725af21c267d4189fe88bc48bd438b08cEvan Chengvoid emitThumbRegPlusImmInReg(MachineBasicBlock &MBB,
41636640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng                               MachineBasicBlock::iterator &MBBI,
41736640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng                               unsigned DestReg, unsigned BaseReg,
418a01faf4a7ac34b2b89c93d62d3159a5c9c421149Evan Cheng                               int NumBytes, bool CanChangeCC,
419a01faf4a7ac34b2b89c93d62d3159a5c9c421149Evan Cheng                               const TargetInstrInfo &TII) {
4207142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng    bool isHigh = !isLowRegister(DestReg) ||
4217142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng                  (BaseReg != 0 && !isLowRegister(BaseReg));
42236640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    bool isSub = false;
42336640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    // Subtract doesn't have high register version. Load the negative value
424a01faf4a7ac34b2b89c93d62d3159a5c9c421149Evan Cheng    // if either base or dest register is a high register. Also, if do not
425a01faf4a7ac34b2b89c93d62d3159a5c9c421149Evan Cheng    // issue sub as part of the sequence if condition register is to be
426a01faf4a7ac34b2b89c93d62d3159a5c9c421149Evan Cheng    // preserved.
427a01faf4a7ac34b2b89c93d62d3159a5c9c421149Evan Cheng    if (NumBytes < 0 && !isHigh && CanChangeCC) {
42836640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng      isSub = true;
42936640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng      NumBytes = -NumBytes;
43036640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    }
43136640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    unsigned LdReg = DestReg;
43236640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    if (DestReg == ARM::SP) {
43336640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng      assert(BaseReg == ARM::SP && "Unexpected!");
43436640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng      LdReg = ARM::R3;
4355ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng      BuildMI(MBB, MBBI, TII.get(ARM::tMOVrr), ARM::R12)
4365ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng        .addReg(ARM::R3, false, false, true);
43736640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    }
438a01faf4a7ac34b2b89c93d62d3159a5c9c421149Evan Cheng
439a01faf4a7ac34b2b89c93d62d3159a5c9c421149Evan Cheng    if (NumBytes <= 255 && NumBytes >= 0)
440a01faf4a7ac34b2b89c93d62d3159a5c9c421149Evan Cheng      BuildMI(MBB, MBBI, TII.get(ARM::tMOVri8), LdReg).addImm(NumBytes);
4418bed6c968fd7164222bc0cf4b86686c88381c3b8Evan Cheng    else if (NumBytes < 0 && NumBytes >= -255) {
4428bed6c968fd7164222bc0cf4b86686c88381c3b8Evan Cheng      BuildMI(MBB, MBBI, TII.get(ARM::tMOVri8), LdReg).addImm(NumBytes);
4435ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng      BuildMI(MBB, MBBI, TII.get(ARM::tNEG), LdReg)
4445ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng        .addReg(LdReg, false, false, true);
4458bed6c968fd7164222bc0cf4b86686c88381c3b8Evan Cheng    } else
4467142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng      emitLoadConstPool(MBB, MBBI, LdReg, NumBytes, TII);
4477142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng
44836640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    // Emit add / sub.
44936640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    int Opc = (isSub) ? ARM::tSUBrr : (isHigh ? ARM::tADDhirr : ARM::tADDrr);
45036640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    const MachineInstrBuilder MIB = BuildMI(MBB, MBBI, TII.get(Opc), DestReg);
4515ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng    if (DestReg == ARM::SP || isSub)
4525ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng      MIB.addReg(BaseReg).addReg(LdReg, false, false, true);
45336640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    else
4545ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng      MIB.addReg(LdReg).addReg(BaseReg, false, false, true);
45536640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    if (DestReg == ARM::SP)
4565ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng      BuildMI(MBB, MBBI, TII.get(ARM::tMOVrr), ARM::R3)
4575ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng        .addReg(ARM::R12, false, false, true);
45836640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng}
45936640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng
46036640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng/// emitThumbRegPlusImmediate - Emits a series of instructions to materialize
461a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// a destreg = basereg + immediate in Thumb code.
462a8e2989ece6dc46df59b0768184028257f913843Evan Chengstatic
463a8e2989ece6dc46df59b0768184028257f913843Evan Chengvoid emitThumbRegPlusImmediate(MachineBasicBlock &MBB,
464a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                               MachineBasicBlock::iterator &MBBI,
465a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                               unsigned DestReg, unsigned BaseReg,
466a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                               int NumBytes, const TargetInstrInfo &TII) {
467a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool isSub = NumBytes < 0;
468a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned Bytes = (unsigned)NumBytes;
469a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (isSub) Bytes = -NumBytes;
470a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool isMul4 = (Bytes & 3) == 0;
471a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool isTwoAddr = false;
4728e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng  bool DstNotEqBase = false;
473a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned NumBits = 1;
4745b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng  unsigned Scale = 1;
47536640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng  int Opc = 0;
47636640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng  int ExtraOpc = 0;
477a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
478a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (DestReg == BaseReg && BaseReg == ARM::SP) {
479a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    assert(isMul4 && "Thumb sp inc / dec size must be multiple of 4!");
480a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    NumBits = 7;
4815b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng    Scale = 4;
482a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
483a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    isTwoAddr = true;
484a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  } else if (!isSub && BaseReg == ARM::SP) {
4855b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng    // r1 = add sp, 403
4865b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng    // =>
4875b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng    // r1 = add sp, 100 * 4
4885b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng    // r1 = add r1, 3
489a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (!isMul4) {
490a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      Bytes &= ~3;
491a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      ExtraOpc = ARM::tADDi3;
492a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
493a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    NumBits = 8;
4945b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng    Scale = 4;
495a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Opc = ARM::tADDrSPi;
496a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  } else {
49736640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    // sp = sub sp, c
49836640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    // r1 = sub sp, c
49936640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    // r8 = sub sp, c
50036640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    if (DestReg != BaseReg)
5018e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng      DstNotEqBase = true;
502a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    NumBits = 8;
503a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Opc = isSub ? ARM::tSUBi8 : ARM::tADDi8;
504a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    isTwoAddr = true;
505a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
506a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
50736640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng  unsigned NumMIs = calcNumMI(Opc, ExtraOpc, Bytes, NumBits, Scale);
5088e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng  unsigned Threshold = (DestReg == ARM::SP) ? 3 : 2;
50936640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng  if (NumMIs > Threshold) {
51036640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    // This will expand into too many instructions. Load the immediate from a
51136640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    // constpool entry.
512403e4a4725af21c267d4189fe88bc48bd438b08cEvan Cheng    emitThumbRegPlusImmInReg(MBB, MBBI, DestReg, BaseReg, NumBytes, true, TII);
51336640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    return;
51436640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng  }
51536640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng
5168e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng  if (DstNotEqBase) {
51736640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    if (isLowRegister(DestReg) && isLowRegister(BaseReg)) {
51836640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng      // If both are low registers, emit DestReg = add BaseReg, max(Imm, 7)
51936640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng      unsigned Chunk = (1 << 3) - 1;
52036640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng      unsigned ThisVal = (Bytes > Chunk) ? Chunk : Bytes;
52136640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng      Bytes -= ThisVal;
52236640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng      BuildMI(MBB, MBBI, TII.get(isSub ? ARM::tSUBi3 : ARM::tADDi3), DestReg)
5235ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng        .addReg(BaseReg, false, false, true).addImm(ThisVal);
52436640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    } else {
5255ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng      BuildMI(MBB, MBBI, TII.get(ARM::tMOVrr), DestReg)
5265ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng        .addReg(BaseReg, false, false, true);
52736640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    }
52836640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng    BaseReg = DestReg;
52936640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng  }
53036640905e1b2b2f1179845acc46f3de02f972c8cEvan Cheng
5315b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng  unsigned Chunk = ((1 << NumBits) - 1) * Scale;
532a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  while (Bytes) {
533a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned ThisVal = (Bytes > Chunk) ? Chunk : Bytes;
5345b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng    Bytes -= ThisVal;
5355b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng    ThisVal /= Scale;
536a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // Build the new tADD / tSUB.
537a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (isTwoAddr)
5383fdadfc9ab5fc1caf8c21b7b5cb8de1905f6dc60Evan Cheng      BuildMI(MBB, MBBI, TII.get(Opc), DestReg).addReg(DestReg).addImm(ThisVal);
539a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    else {
5405ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng      bool isKill = BaseReg != ARM::SP;
5415ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng      BuildMI(MBB, MBBI, TII.get(Opc), DestReg)
5425ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng        .addReg(BaseReg, false, false, isKill).addImm(ThisVal);
543a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      BaseReg = DestReg;
544a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
545a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      if (Opc == ARM::tADDrSPi) {
546a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        // r4 = add sp, imm
547a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        // r4 = add r4, imm
548a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        // ...
549a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        NumBits = 8;
5505b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng        Scale = 1;
5515b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng        Chunk = ((1 << NumBits) - 1) * Scale;
552a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        Opc = isSub ? ARM::tSUBi8 : ARM::tADDi8;
553a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        isTwoAddr = true;
554a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      }
555a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
556a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
557a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
558a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (ExtraOpc)
5595ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng    BuildMI(MBB, MBBI, TII.get(ExtraOpc), DestReg)
5605ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng      .addReg(DestReg, false, false, true)
561a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      .addImm(((unsigned)NumBytes) & 3);
562a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
563a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
564a8e2989ece6dc46df59b0768184028257f913843Evan Chengstatic
565a8e2989ece6dc46df59b0768184028257f913843Evan Chengvoid emitSPUpdate(MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI,
566a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                  int NumBytes, bool isThumb, const TargetInstrInfo &TII) {
567a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (isThumb)
568a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    emitThumbRegPlusImmediate(MBB, MBBI, ARM::SP, ARM::SP, NumBytes, TII);
569a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  else
570a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    emitARMRegPlusImmediate(MBB, MBBI, ARM::SP, ARM::SP, NumBytes, TII);
571a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
572a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
5737bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindolavoid ARMRegisterInfo::
5747bc59bc3952ad7842b1e079753deb32217a768a3Rafael EspindolaeliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
5757bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola                              MachineBasicBlock::iterator I) const {
57675e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  if (hasFP(MF)) {
577a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // If we have alloca, convert as follows:
578a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // ADJCALLSTACKDOWN -> sub, sp, sp, amount
579a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // ADJCALLSTACKUP   -> add, sp, sp, amount
580b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola    MachineInstr *Old = I;
581b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola    unsigned Amount = Old->getOperand(0).getImmedValue();
582b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola    if (Amount != 0) {
583a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
584a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // We need to keep the stack aligned properly.  To do this, we round the
585a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // amount of space needed for the outgoing arguments up to the next
586a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // alignment boundary.
587b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola      unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
588b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola      Amount = (Amount+Align-1)/Align*Align;
589b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola
590a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Replace the pseudo instruction with a new instruction...
591b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola      if (Old->getOpcode() == ARM::ADJCALLSTACKDOWN) {
592a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        emitSPUpdate(MBB, I, -Amount, AFI->isThumbFunction(), TII);
593b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola      } else {
594b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola        assert(Old->getOpcode() == ARM::ADJCALLSTACKUP);
595a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        emitSPUpdate(MBB, I, Amount, AFI->isThumbFunction(), TII);
596b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola      }
597b191e0ab51174cfb86502308f520f139daa9e4a0Rafael Espindola    }
5987ae68ab3bccb6ef2d0e4c489f0648dc5d37ae362Rafael Espindola  }
5997bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola  MBB.erase(I);
6007bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
6017bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
602a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// emitThumbConstant - Emit a series of instructions to materialize a
603a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// constant.
604a8e2989ece6dc46df59b0768184028257f913843Evan Chengstatic void emitThumbConstant(MachineBasicBlock &MBB,
605a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                              MachineBasicBlock::iterator &MBBI,
606a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                              unsigned DestReg, int Imm,
607a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                              const TargetInstrInfo &TII) {
608a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool isSub = Imm < 0;
609a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (isSub) Imm = -Imm;
610a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
611a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  int Chunk = (1 << 8) - 1;
612a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  int ThisVal = (Imm > Chunk) ? Chunk : Imm;
613a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  Imm -= ThisVal;
614a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  BuildMI(MBB, MBBI, TII.get(ARM::tMOVri8), DestReg).addImm(ThisVal);
615a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (Imm > 0)
616a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    emitThumbRegPlusImmediate(MBB, MBBI, DestReg, DestReg, Imm, TII);
617a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (isSub)
6185ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng    BuildMI(MBB, MBBI, TII.get(ARM::tNEG), DestReg)
6195ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng      .addReg(DestReg, false, false, true);
620a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
621a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
6221b051fc6a491c40cf3f926c089ad082938b653f0Evan Chengvoid ARMRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II,
6231b051fc6a491c40cf3f926c089ad082938b653f0Evan Cheng                                          RegScavenger *RS) const{
624a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned i = 0;
62558421d7d0847bbb5f4cc95c647726d55c45582c0Rafael Espindola  MachineInstr &MI = *II;
62658421d7d0847bbb5f4cc95c647726d55c45582c0Rafael Espindola  MachineBasicBlock &MBB = *MI.getParent();
62758421d7d0847bbb5f4cc95c647726d55c45582c0Rafael Espindola  MachineFunction &MF = *MBB.getParent();
628a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
629a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool isThumb = AFI->isThumbFunction();
63058421d7d0847bbb5f4cc95c647726d55c45582c0Rafael Espindola
631a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  while (!MI.getOperand(i).isFrameIndex()) {
632a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ++i;
633a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    assert(i < MI.getNumOperands() && "Instr doesn't have FrameIndex operand!");
634a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
635a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
636a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned FrameReg = ARM::SP;
637a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  int FrameIndex = MI.getOperand(i).getFrameIndex();
638a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  int Offset = MF.getFrameInfo()->getObjectOffset(FrameIndex) +
639a8e2989ece6dc46df59b0768184028257f913843Evan Cheng               MF.getFrameInfo()->getStackSize();
64058421d7d0847bbb5f4cc95c647726d55c45582c0Rafael Espindola
641a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (AFI->isGPRCalleeSavedArea1Frame(FrameIndex))
642a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Offset -= AFI->getGPRCalleeSavedArea1Offset();
643a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  else if (AFI->isGPRCalleeSavedArea2Frame(FrameIndex))
644a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Offset -= AFI->getGPRCalleeSavedArea2Offset();
645a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  else if (AFI->isDPRCalleeSavedAreaFrame(FrameIndex))
646a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Offset -= AFI->getDPRCalleeSavedAreaOffset();
64775e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  else if (hasFP(MF)) {
648a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // There is alloca()'s in this function, must reference off the frame
649a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // pointer instead.
650a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    FrameReg = getFrameRegister(MF);
651b5b84f92bf5b5d075cb7fa8f67fa94d062aebfe7Lauro Ramos Venancio    Offset -= AFI->getFramePtrSpillOffset();
652a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
653a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
654a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned Opcode = MI.getOpcode();
655a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  const TargetInstrDescriptor &Desc = TII.get(Opcode);
656a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
657a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool isSub = false;
658a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
659a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (Opcode == ARM::ADDri) {
660a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Offset += MI.getOperand(i+1).getImm();
661a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (Offset == 0) {
662a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Turn it into a move.
663a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.setInstrDescriptor(TII.get(ARM::MOVrr));
664a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.getOperand(i).ChangeToRegister(FrameReg, false);
665a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.RemoveOperand(i+1);
666a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      return;
667a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    } else if (Offset < 0) {
668a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      Offset = -Offset;
669a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      isSub = true;
670a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.setInstrDescriptor(TII.get(ARM::SUBri));
671a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
67258421d7d0847bbb5f4cc95c647726d55c45582c0Rafael Espindola
673a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // Common case: small offset, fits into instruction.
674a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    int ImmedOffset = ARM_AM::getSOImmVal(Offset);
675a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (ImmedOffset != -1) {
676a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Replace the FrameIndex with sp / fp
677a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.getOperand(i).ChangeToRegister(FrameReg, false);
678a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.getOperand(i+1).ChangeToImmediate(ImmedOffset);
679a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      return;
680a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
681a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
682a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // Otherwise, we fallback to common code below to form the imm offset with
683a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // a sequence of ADDri instructions.  First though, pull as much of the imm
684a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // into this ADDri as possible.
685a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset);
686a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, (32-RotAmt) & 31);
687a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
688a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // We will handle these bits from offset, clear them.
689a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Offset &= ~ThisImmVal;
690a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
691a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // Get the properly encoded SOImmVal field.
692a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    int ThisSOImmVal = ARM_AM::getSOImmVal(ThisImmVal);
693a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    assert(ThisSOImmVal != -1 && "Bit extraction didn't work?");
694a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    MI.getOperand(i+1).ChangeToImmediate(ThisSOImmVal);
695a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  } else if (Opcode == ARM::tADDrSPi) {
696a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Offset += MI.getOperand(i+1).getImm();
697a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    assert((Offset & 3) == 0 &&
69886eb5153594b523e0b201735e14c92785d7ba601Evan Cheng           "Thumb add/sub sp, #imm immediate must be multiple of 4!");
699a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (Offset == 0) {
700a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Turn it into a move.
701a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.setInstrDescriptor(TII.get(ARM::tMOVrr));
702a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.getOperand(i).ChangeToRegister(FrameReg, false);
703a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.RemoveOperand(i+1);
704a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      return;
705a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
706a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
707a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // Common case: small offset, fits into instruction.
708a21335dd763ab98ef3cf98e7a0573367c6dc845fEvan Cheng    if (((Offset >> 2) & ~255U) == 0) {
709a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Replace the FrameIndex with sp / fp
710a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.getOperand(i).ChangeToRegister(FrameReg, false);
711a21335dd763ab98ef3cf98e7a0573367c6dc845fEvan Cheng      MI.getOperand(i+1).ChangeToImmediate(Offset >> 2);
712a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      return;
713a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
714a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
715a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned DestReg = MI.getOperand(0).getReg();
716a21335dd763ab98ef3cf98e7a0573367c6dc845fEvan Cheng    unsigned Bytes = (Offset > 0) ? Offset : -Offset;
717a21335dd763ab98ef3cf98e7a0573367c6dc845fEvan Cheng    unsigned NumMIs = calcNumMI(Opcode, 0, Bytes, 8, 1);
718a21335dd763ab98ef3cf98e7a0573367c6dc845fEvan Cheng    // MI would expand into a large number of instructions. Don't try to
719a21335dd763ab98ef3cf98e7a0573367c6dc845fEvan Cheng    // simplify the immediate.
720a21335dd763ab98ef3cf98e7a0573367c6dc845fEvan Cheng    if (NumMIs > 2) {
72188b633165a20398d1015eec561856500fcf30d7dEvan Cheng      emitThumbRegPlusImmediate(MBB, II, DestReg, FrameReg, Offset, TII);
722a21335dd763ab98ef3cf98e7a0573367c6dc845fEvan Cheng      MBB.erase(II);
723a21335dd763ab98ef3cf98e7a0573367c6dc845fEvan Cheng      return;
724a21335dd763ab98ef3cf98e7a0573367c6dc845fEvan Cheng    }
725a21335dd763ab98ef3cf98e7a0573367c6dc845fEvan Cheng
726a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (Offset > 0) {
727a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Translate r0 = add sp, imm to
728a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // r0 = add sp, 255*4
729a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // r0 = add r0, (imm - 255*4)
730a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.getOperand(i).ChangeToRegister(FrameReg, false);
731a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.getOperand(i+1).ChangeToImmediate(255);
732a21335dd763ab98ef3cf98e7a0573367c6dc845fEvan Cheng      Offset = (Offset - 255 * 4);
733a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MachineBasicBlock::iterator NII = next(II);
734a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      emitThumbRegPlusImmediate(MBB, NII, DestReg, DestReg, Offset, TII);
735a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    } else {
736a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Translate r0 = add sp, -imm to
737a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // r0 = -imm (this is then translated into a series of instructons)
738a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // r0 = add r0, sp
739a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      emitThumbConstant(MBB, II, DestReg, Offset, TII);
740a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.setInstrDescriptor(TII.get(ARM::tADDhirr));
7415ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng      MI.getOperand(i).ChangeToRegister(DestReg, false, false, true);
742a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MI.getOperand(i+1).ChangeToRegister(FrameReg, false);
743a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
744a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    return;
745a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  } else {
746a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned ImmIdx = 0;
747a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    int InstrOffs = 0;
748a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned NumBits = 0;
749a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned Scale = 1;
750a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    switch (AddrMode) {
751a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    case ARMII::AddrMode2: {
752a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      ImmIdx = i+2;
753a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm());
754a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
755a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        InstrOffs *= -1;
756a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NumBits = 12;
757a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      break;
758a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
759a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    case ARMII::AddrMode3: {
760a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      ImmIdx = i+2;
761a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm());
762a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
763a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        InstrOffs *= -1;
764a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NumBits = 8;
765a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      break;
766a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
767a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    case ARMII::AddrMode5: {
768a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      ImmIdx = i+1;
769a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm());
770a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
771a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        InstrOffs *= -1;
772a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NumBits = 8;
773a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      Scale = 4;
774a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      break;
775a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
776a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    case ARMII::AddrModeTs: {
777a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      ImmIdx = i+1;
778a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      InstrOffs = MI.getOperand(ImmIdx).getImm();
7797142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng      NumBits = (FrameReg == ARM::SP) ? 8 : 5;
7807142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng      Scale = 4;
781a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      break;
782a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
783a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    default:
7848fdbe560a0bc600121f1f2de10638c7b5d58a47aEvan Cheng      assert(0 && "Unsupported addressing mode!");
785a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      abort();
786a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      break;
787a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
78858421d7d0847bbb5f4cc95c647726d55c45582c0Rafael Espindola
789a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    Offset += InstrOffs * Scale;
7909312313a56ca3d4d904e8f7e9b4fe152a293eae1Evan Cheng    assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
791a01faf4a7ac34b2b89c93d62d3159a5c9c421149Evan Cheng    if (Offset < 0 && !isThumb) {
792a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      Offset = -Offset;
793a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      isSub = true;
794a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
79558421d7d0847bbb5f4cc95c647726d55c45582c0Rafael Espindola
796a01faf4a7ac34b2b89c93d62d3159a5c9c421149Evan Cheng    // Common case: small offset, fits into instruction.
7978e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng    MachineOperand &ImmOp = MI.getOperand(ImmIdx);
7988e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng    int ImmedOffset = Offset / Scale;
7998e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng    unsigned Mask = (1 << NumBits) - 1;
8008e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng    if ((unsigned)Offset <= Mask * Scale) {
8018e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng      // Replace the FrameIndex with sp
8028e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng      MI.getOperand(i).ChangeToRegister(FrameReg, false);
8038e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng      if (isSub)
8048e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng        ImmedOffset |= 1 << NumBits;
8058e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng      ImmOp.ChangeToImmediate(ImmedOffset);
8068e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng      return;
8078e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng    }
80888b633165a20398d1015eec561856500fcf30d7dEvan Cheng
8095ebd10e5ac6f7746f228da3e37729760a1903a1eEvan Cheng    bool isThumSpillRestore = Opcode == ARM::tRestore || Opcode == ARM::tSpill;
8105ebd10e5ac6f7746f228da3e37729760a1903a1eEvan Cheng    if (AddrMode == ARMII::AddrModeTs) {
8115ebd10e5ac6f7746f228da3e37729760a1903a1eEvan Cheng      // Thumb tLDRspi, tSTRspi. These will change to instructions that use
8125ebd10e5ac6f7746f228da3e37729760a1903a1eEvan Cheng      // a different base register.
8135ebd10e5ac6f7746f228da3e37729760a1903a1eEvan Cheng      NumBits = 5;
8145ebd10e5ac6f7746f228da3e37729760a1903a1eEvan Cheng      Mask = (1 << NumBits) - 1;
8155ebd10e5ac6f7746f228da3e37729760a1903a1eEvan Cheng    }
816a01faf4a7ac34b2b89c93d62d3159a5c9c421149Evan Cheng    // If this is a thumb spill / restore, we will be using a constpool load to
817a01faf4a7ac34b2b89c93d62d3159a5c9c421149Evan Cheng    // materialize the offset.
8185ebd10e5ac6f7746f228da3e37729760a1903a1eEvan Cheng    if (AddrMode == ARMII::AddrModeTs && isThumSpillRestore)
8195ebd10e5ac6f7746f228da3e37729760a1903a1eEvan Cheng      ImmOp.ChangeToImmediate(0);
8205ebd10e5ac6f7746f228da3e37729760a1903a1eEvan Cheng    else {
82188b633165a20398d1015eec561856500fcf30d7dEvan Cheng      // Otherwise, it didn't fit. Pull in what we can to simplify the immed.
82288b633165a20398d1015eec561856500fcf30d7dEvan Cheng      ImmedOffset = ImmedOffset & Mask;
823a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      if (isSub)
824a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        ImmedOffset |= 1 << NumBits;
825a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      ImmOp.ChangeToImmediate(ImmedOffset);
82688b633165a20398d1015eec561856500fcf30d7dEvan Cheng      Offset &= ~(Mask*Scale);
827a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
828a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
829a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
830a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  // If we get here, the immediate doesn't fit into the instruction.  We folded
831a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  // as much as possible above, handle the rest, providing a register that is
832a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  // SP+LargeImm.
833a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  assert(Offset && "This code isn't needed if offset already handled!");
83458421d7d0847bbb5f4cc95c647726d55c45582c0Rafael Espindola
835a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  if (isThumb) {
836a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (TII.isLoad(Opcode)) {
837a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Use the destination register to materialize sp + offset.
838a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned TmpReg = MI.getOperand(0).getReg();
8397142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng      bool UseRR = false;
8407142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng      if (Opcode == ARM::tRestore) {
8417142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng        if (FrameReg == ARM::SP)
842403e4a4725af21c267d4189fe88bc48bd438b08cEvan Cheng          emitThumbRegPlusImmInReg(MBB, II, TmpReg, FrameReg,Offset,false,TII);
8437142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng        else {
8447142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng          emitLoadConstPool(MBB, II, TmpReg, Offset, TII);
8457142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng          UseRR = true;
8467142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng        }
8477142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng      } else
848a01faf4a7ac34b2b89c93d62d3159a5c9c421149Evan Cheng        emitThumbRegPlusImmediate(MBB, II, TmpReg, FrameReg, Offset, TII);
8495b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng      MI.setInstrDescriptor(TII.get(ARM::tLDR));
8505ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng      MI.getOperand(i).ChangeToRegister(TmpReg, false, false, true);
8517142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng      if (UseRR)
8527142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng        MI.addRegOperand(FrameReg, false);  // Use [reg, reg] addrmode.
8537142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng      else
8545ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng        MI.addRegOperand(0, false); // tLDR has an extra register operand.
855a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    } else if (TII.isStore(Opcode)) {
856a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // FIXME! This is horrific!!! We need register scavenging.
857a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Our temporary workaround has marked r3 unavailable. Of course, r3 is
858a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // also a ABI register so it's possible that is is the register that is
859a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // being storing here. If that's the case, we do the following:
860a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // r12 = r2
861a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // Use r2 to materialize sp + offset
8628bed6c968fd7164222bc0cf4b86686c88381c3b8Evan Cheng      // str r3, r2
863a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      // r2 = r12
8645b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng      unsigned ValReg = MI.getOperand(0).getReg();
865a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned TmpReg = ARM::R3;
8667142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng      bool UseRR = false;
8675b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng      if (ValReg == ARM::R3) {
8685ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng        BuildMI(MBB, II, TII.get(ARM::tMOVrr), ARM::R12)
8695ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng          .addReg(ARM::R2, false, false, true);
870a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        TmpReg = ARM::R2;
871a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      }
872f49407b790d8664d8ff9c103931b115ebe9cc96eEvan Cheng      if (TmpReg == ARM::R3 && AFI->isR3LiveIn())
8735ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng        BuildMI(MBB, II, TII.get(ARM::tMOVrr), ARM::R12)
8745ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng          .addReg(ARM::R3, false, false, true);
8757142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng      if (Opcode == ARM::tSpill) {
8767142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng        if (FrameReg == ARM::SP)
877403e4a4725af21c267d4189fe88bc48bd438b08cEvan Cheng          emitThumbRegPlusImmInReg(MBB, II, TmpReg, FrameReg,Offset,false,TII);
8787142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng        else {
8797142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng          emitLoadConstPool(MBB, II, TmpReg, Offset, TII);
8807142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng          UseRR = true;
8817142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng        }
8827142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng      } else
883a01faf4a7ac34b2b89c93d62d3159a5c9c421149Evan Cheng        emitThumbRegPlusImmediate(MBB, II, TmpReg, FrameReg, Offset, TII);
8845b91c7f69ac2dc19edec1dbf76e5a8667c67bd28Evan Cheng      MI.setInstrDescriptor(TII.get(ARM::tSTR));
8855ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng      MI.getOperand(i).ChangeToRegister(TmpReg, false, false, true);
8867142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng      if (UseRR)
8877142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng        MI.addRegOperand(FrameReg, false);  // Use [reg, reg] addrmode.
8887142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng      else
8897142f8755a07512d909d288f74a3f1ffa9c1411aEvan Cheng        MI.addRegOperand(0, false); // tSTR has an extra register operand.
8908bed6c968fd7164222bc0cf4b86686c88381c3b8Evan Cheng
8918bed6c968fd7164222bc0cf4b86686c88381c3b8Evan Cheng      MachineBasicBlock::iterator NII = next(II);
8928bed6c968fd7164222bc0cf4b86686c88381c3b8Evan Cheng      if (ValReg == ARM::R3)
8935ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng        BuildMI(MBB, NII, TII.get(ARM::tMOVrr), ARM::R2)
8945ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng          .addReg(ARM::R12, false, false, true);
895f49407b790d8664d8ff9c103931b115ebe9cc96eEvan Cheng      if (TmpReg == ARM::R3 && AFI->isR3LiveIn())
8965ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng        BuildMI(MBB, NII, TII.get(ARM::tMOVrr), ARM::R3)
8975ef9226f30d0615558cdfc6a2b76c7a914a8e32fEvan Cheng          .addReg(ARM::R12, false, false, true);
898a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    } else
899a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      assert(false && "Unexpected opcode!");
900a4e64359aafaf23e440e9dc171859daef1995f1bRafael Espindola  } else {
901a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // Insert a set of r12 with the full address: r12 = sp + offset
902a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // If the offset we have is too large to fit into the instruction, we need
903a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // to form it with a series of ADDri's.  Do this by taking 8-bit chunks
904a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // out of 'Offset'.
9051b051fc6a491c40cf3f926c089ad082938b653f0Evan Cheng    unsigned ScratchReg = RS
9061b051fc6a491c40cf3f926c089ad082938b653f0Evan Cheng      ? RS->FindUnusedReg(&ARM::GPRRegClass, true) : (unsigned)ARM::R12;
9071b051fc6a491c40cf3f926c089ad082938b653f0Evan Cheng    assert(ScratchReg != 0 && "Unable to find a free call-clobbered register!");
9081b051fc6a491c40cf3f926c089ad082938b653f0Evan Cheng    emitARMRegPlusImmediate(MBB, II, ScratchReg, FrameReg,
909a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                            isSub ? -Offset : Offset, TII);
9101b051fc6a491c40cf3f926c089ad082938b653f0Evan Cheng    MI.getOperand(i).ChangeToRegister(ScratchReg, false, false, true);
911a4e64359aafaf23e440e9dc171859daef1995f1bRafael Espindola  }
9127bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
9137bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
9147bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindolavoid ARMRegisterInfo::
915a8e2989ece6dc46df59b0768184028257f913843Evan ChengprocessFunctionBeforeCalleeSavedScan(MachineFunction &MF) const {
91675e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  // This tells PEI to spill the FP as if it is any other callee-save register
91775e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  // to take advantage the eliminateFrameIndex machinery. This also ensures it
91875e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  // is spilled in the order specified by getCalleeSavedRegs() to make it easier
919a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  // to combine multiple loads / stores.
92075e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  bool CanEliminateFrame = true;
921a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool CS1Spilled = false;
922a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool LRSpilled = false;
923a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned NumGPRSpills = 0;
924a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  SmallVector<unsigned, 4> UnspilledCS1GPRs;
925a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  SmallVector<unsigned, 4> UnspilledCS2GPRs;
926f49407b790d8664d8ff9c103931b115ebe9cc96eEvan Cheng  ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
92775e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng
92875e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  // Don't spill FP if the frame can be eliminated. This is determined
92975e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  // by scanning the callee-save registers to see if any is used.
93075e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  const unsigned *CSRegs = getCalleeSavedRegs();
93175e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  const TargetRegisterClass* const *CSRegClasses = getCalleeSavedRegClasses();
93275e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng  for (unsigned i = 0; CSRegs[i]; ++i) {
93375e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng    unsigned Reg = CSRegs[i];
93475e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng    bool Spilled = false;
93575e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng    if (MF.isPhysRegUsed(Reg)) {
936f49407b790d8664d8ff9c103931b115ebe9cc96eEvan Cheng      AFI->setCSRegisterIsSpilled(Reg);
93775e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng      Spilled = true;
93875e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng      CanEliminateFrame = false;
93975e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng    } else {
94075e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng      // Check alias registers too.
94175e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng      for (const unsigned *Aliases = getAliasSet(Reg); *Aliases; ++Aliases) {
94275e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        if (MF.isPhysRegUsed(*Aliases)) {
94375e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          Spilled = true;
94475e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          CanEliminateFrame = false;
945a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        }
946a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      }
94775e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng    }
948a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
94975e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng    if (CSRegClasses[i] == &ARM::GPRRegClass) {
95075e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng      if (Spilled) {
95175e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        NumGPRSpills++;
95275e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng
953c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng        if (!STI.isTargetDarwin()) {
954c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng          if (Reg == ARM::LR)
955c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng            LRSpilled = true;
956c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng          else
957c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng            CS1Spilled = true;
958c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng          continue;
959c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng        }
960c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng
96175e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        // Keep track if LR and any of R4, R5, R6, and R7 is spilled.
96275e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        switch (Reg) {
96375e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        case ARM::LR:
96475e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          LRSpilled = true;
96575e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          // Fallthrough
96675e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        case ARM::R4:
96775e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        case ARM::R5:
96875e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        case ARM::R6:
96975e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        case ARM::R7:
97075e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          CS1Spilled = true;
97175e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          break;
97275e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        default:
97375e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          break;
97475e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        }
97575e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng      } else {
976c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng        if (!STI.isTargetDarwin()) {
977c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng          UnspilledCS1GPRs.push_back(Reg);
978c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng          continue;
979c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng        }
980c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng
98175e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        switch (Reg) {
98275e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        case ARM::R4:
98375e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        case ARM::R5:
98475e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        case ARM::R6:
98575e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        case ARM::R7:
98675e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        case ARM::LR:
98775e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          UnspilledCS1GPRs.push_back(Reg);
98875e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          break;
98975e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng        default:
99075e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          UnspilledCS2GPRs.push_back(Reg);
99175e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng          break;
992a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        }
993a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      }
994a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
995a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
996a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
997d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng  bool ForceLRSpill = false;
998d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng  if (!LRSpilled && AFI->isThumbFunction()) {
999d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng    unsigned FnSize = ARM::GetFunctionSize(MF);
1000f49407b790d8664d8ff9c103931b115ebe9cc96eEvan Cheng    // Force LR to be spilled if the Thumb function size is > 2048. This enables
1001d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng    // use of BL to implement far jump. If it turns out that it's not needed
1002f49407b790d8664d8ff9c103931b115ebe9cc96eEvan Cheng    // then the branch fix up path will undo it.
1003d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng    if (FnSize >= (1 << 11)) {
1004d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng      CanEliminateFrame = false;
1005d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng      ForceLRSpill = true;
1006d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng    }
1007d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng  }
1008d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng
10097588ad478aa95a7eb109034f0496f6d5a9769103Evan Cheng  if (!CanEliminateFrame || hasFP(MF)) {
101075e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng    AFI->setHasStackFrame(true);
1011a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
1012a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // If LR is not spilled, but at least one of R4, R5, R6, and R7 is spilled.
1013a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // Spill LR as well so we can fold BX_RET to the registers restore (LDM).
1014a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (!LRSpilled && CS1Spilled) {
1015a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      MF.changePhyRegUsed(ARM::LR, true);
1016f49407b790d8664d8ff9c103931b115ebe9cc96eEvan Cheng      AFI->setCSRegisterIsSpilled(ARM::LR);
1017a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      NumGPRSpills++;
1018a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      UnspilledCS1GPRs.erase(std::find(UnspilledCS1GPRs.begin(),
1019a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                    UnspilledCS1GPRs.end(), (unsigned)ARM::LR));
1020d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng      ForceLRSpill = false;
1021a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
1022a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
10233548006a29ea9e5b63b53c9923fff96326fdc302Evan Cheng    // Darwin ABI requires FP to point to the stack slot that contains the
10243548006a29ea9e5b63b53c9923fff96326fdc302Evan Cheng    // previous FP.
10257588ad478aa95a7eb109034f0496f6d5a9769103Evan Cheng    if (STI.isTargetDarwin() || hasFP(MF)) {
10263548006a29ea9e5b63b53c9923fff96326fdc302Evan Cheng      MF.changePhyRegUsed(FramePtr, true);
10273548006a29ea9e5b63b53c9923fff96326fdc302Evan Cheng      NumGPRSpills++;
10283548006a29ea9e5b63b53c9923fff96326fdc302Evan Cheng    }
10293548006a29ea9e5b63b53c9923fff96326fdc302Evan Cheng
1030c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng    // If stack and double are 8-byte aligned and we are spilling an odd number
1031a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // of GPRs. Spill one extra callee save GPR so we won't have to pad between
1032a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    // the integer and double callee save areas.
1033a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    unsigned TargetAlign = MF.getTarget().getFrameInfo()->getStackAlignment();
1034a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (TargetAlign == 8 && (NumGPRSpills & 1)) {
1035f49407b790d8664d8ff9c103931b115ebe9cc96eEvan Cheng      if (CS1Spilled && !UnspilledCS1GPRs.empty()) {
1036f49407b790d8664d8ff9c103931b115ebe9cc96eEvan Cheng        unsigned Reg = UnspilledCS1GPRs.front();
1037f49407b790d8664d8ff9c103931b115ebe9cc96eEvan Cheng        MF.changePhyRegUsed(Reg, true);
1038f49407b790d8664d8ff9c103931b115ebe9cc96eEvan Cheng        AFI->setCSRegisterIsSpilled(Reg);
1039f49407b790d8664d8ff9c103931b115ebe9cc96eEvan Cheng      } else if (!UnspilledCS2GPRs.empty()) {
1040f49407b790d8664d8ff9c103931b115ebe9cc96eEvan Cheng        unsigned Reg = UnspilledCS2GPRs.front();
1041f49407b790d8664d8ff9c103931b115ebe9cc96eEvan Cheng        MF.changePhyRegUsed(Reg, true);
1042f49407b790d8664d8ff9c103931b115ebe9cc96eEvan Cheng        AFI->setCSRegisterIsSpilled(Reg);
1043f49407b790d8664d8ff9c103931b115ebe9cc96eEvan Cheng      }
1044a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
1045a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
104678268b943669cd0c0e1e874e2a329fcf200bd59bEvan Cheng
1047d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng  if (ForceLRSpill) {
1048d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng    MF.changePhyRegUsed(ARM::LR, true);
1049f49407b790d8664d8ff9c103931b115ebe9cc96eEvan Cheng    AFI->setCSRegisterIsSpilled(ARM::LR);
1050f49407b790d8664d8ff9c103931b115ebe9cc96eEvan Cheng    AFI->setLRIsSpilledForFarJump(true);
1051d1b2c1e88fe4a7728ca9739b0f1c6fd90a19c5fdEvan Cheng  }
1052a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
1053a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
1054a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// Move iterator pass the next bunch of callee save load / store ops for
1055a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// the particular spill area (1: integer area 1, 2: integer area 2,
1056a8e2989ece6dc46df59b0768184028257f913843Evan Cheng/// 3: fp area, 0: don't care).
1057a8e2989ece6dc46df59b0768184028257f913843Evan Chengstatic void movePastCSLoadStoreOps(MachineBasicBlock &MBB,
1058a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                   MachineBasicBlock::iterator &MBBI,
1059a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                   int Opc, unsigned Area,
1060a8e2989ece6dc46df59b0768184028257f913843Evan Cheng                                   const ARMSubtarget &STI) {
1061a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  while (MBBI != MBB.end() &&
1062a8e2989ece6dc46df59b0768184028257f913843Evan Cheng         MBBI->getOpcode() == Opc && MBBI->getOperand(1).isFrameIndex()) {
1063a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (Area != 0) {
1064a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      bool Done = false;
1065a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      unsigned Category = 0;
1066a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      switch (MBBI->getOperand(0).getReg()) {
106775e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng      case ARM::R4:  case ARM::R5:  case ARM::R6: case ARM::R7:
1068a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      case ARM::LR:
1069a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        Category = 1;
1070a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        break;
107175e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng      case ARM::R8:  case ARM::R9:  case ARM::R10: case ARM::R11:
1072970a419633ba41cac44ae636543f192ea632fe00Evan Cheng        Category = STI.isTargetDarwin() ? 2 : 1;
1073a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        break;
107475e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng      case ARM::D8:  case ARM::D9:  case ARM::D10: case ARM::D11:
107575e18c403e4046057cb99accb3afc7cdf6fadd61Evan Cheng      case ARM::D12: case ARM::D13: case ARM::D14: case ARM::D15:
1076a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        Category = 3;
1077a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        break;
1078a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      default:
1079a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        Done = true;
1080a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        break;
1081a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      }
1082a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      if (Done || Category != Area)
1083a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        break;
1084a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
1085a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
1086a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    ++MBBI;
1087a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
1088a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
10897bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
10907bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindolavoid ARMRegisterInfo::emitPrologue(MachineFunction &MF) const {
1091355746359ebca83ccb5accab0f3ffd20f0374a35Rafael Espindola  MachineBasicBlock &MBB = MF.front();
109244819cb20ab8e84fc14ea1e6fc69fb797c70a50dRafael Espindola  MachineBasicBlock::iterator MBBI = MBB.begin();
1093355746359ebca83ccb5accab0f3ffd20f0374a35Rafael Espindola  MachineFrameInfo  *MFI = MF.getFrameInfo();
1094a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1095a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool isThumb = AFI->isThumbFunction();
1096a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned VARegSaveSize = AFI->getVarArgsRegSaveSize();
1097a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1098a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned NumBytes = MFI->getStackSize();
1099a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
1100355746359ebca83ccb5accab0f3ffd20f0374a35Rafael Espindola
1101236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  if (isThumb) {
11028bed6c968fd7164222bc0cf4b86686c88381c3b8Evan Cheng    // Check if R3 is live in. It might have to be used as a scratch register.
11038bed6c968fd7164222bc0cf4b86686c88381c3b8Evan Cheng    for (MachineFunction::livein_iterator I=MF.livein_begin(),E=MF.livein_end();
11048bed6c968fd7164222bc0cf4b86686c88381c3b8Evan Cheng         I != E; ++I) {
11058bed6c968fd7164222bc0cf4b86686c88381c3b8Evan Cheng      if ((*I).first == ARM::R3) {
11068bed6c968fd7164222bc0cf4b86686c88381c3b8Evan Cheng        AFI->setR3IsLiveIn(true);
11078bed6c968fd7164222bc0cf4b86686c88381c3b8Evan Cheng        break;
11088bed6c968fd7164222bc0cf4b86686c88381c3b8Evan Cheng      }
11098bed6c968fd7164222bc0cf4b86686c88381c3b8Evan Cheng    }
11108bed6c968fd7164222bc0cf4b86686c88381c3b8Evan Cheng
1111236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    // Thumb add/sub sp, imm8 instructions implicitly multiply the offset by 4.
1112236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    NumBytes = (NumBytes + 3) & ~3;
1113236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    MFI->setStackSize(NumBytes);
1114236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  }
1115236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng
1116a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  // Determine the sizes of each callee-save spill areas and record which frame
1117a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  // belongs to which callee-save spill areas.
1118a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned GPRCS1Size = 0, GPRCS2Size = 0, DPRCSSize = 0;
1119a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  int FramePtrSpillFI = 0;
1120acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio
1121acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio  if (VARegSaveSize)
1122acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio    emitSPUpdate(MBB, MBBI, -VARegSaveSize, isThumb, TII);
1123acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio
1124236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  if (!AFI->hasStackFrame()) {
1125236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    if (NumBytes != 0)
1126236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      emitSPUpdate(MBB, MBBI, -NumBytes, isThumb, TII);
1127236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    return;
1128236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  }
1129236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng
1130236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
1131236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    unsigned Reg = CSI[i].getReg();
1132236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    int FI = CSI[i].getFrameIdx();
1133236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    switch (Reg) {
1134236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    case ARM::R4:
1135236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    case ARM::R5:
1136236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    case ARM::R6:
1137236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    case ARM::R7:
1138236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    case ARM::LR:
1139236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      if (Reg == FramePtr)
1140236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng        FramePtrSpillFI = FI;
1141236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      AFI->addGPRCalleeSavedArea1Frame(FI);
1142236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      GPRCS1Size += 4;
1143236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      break;
1144236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    case ARM::R8:
1145236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    case ARM::R9:
1146236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    case ARM::R10:
1147236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    case ARM::R11:
1148236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      if (Reg == FramePtr)
1149236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng        FramePtrSpillFI = FI;
1150236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      if (STI.isTargetDarwin()) {
1151236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng        AFI->addGPRCalleeSavedArea2Frame(FI);
1152236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng        GPRCS2Size += 4;
1153236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      } else {
1154a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        AFI->addGPRCalleeSavedArea1Frame(FI);
1155a8e2989ece6dc46df59b0768184028257f913843Evan Cheng        GPRCS1Size += 4;
1156a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      }
1157236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      break;
1158236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    default:
1159236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      AFI->addDPRCalleeSavedAreaFrame(FI);
1160236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      DPRCSSize += 8;
1161a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    }
1162236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  }
1163a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
1164236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  if (Align == 8 && (GPRCS1Size & 7) != 0)
1165236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    // Pad CS1 to ensure proper alignment.
1166236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    GPRCS1Size += 4;
1167c1c728304731fe582afba73ddbb26b1dc59f5900Evan Cheng
1168236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  if (!isThumb) {
1169236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    // Build the new SUBri to adjust SP for integer callee-save spill area 1.
1170236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    emitSPUpdate(MBB, MBBI, -GPRCS1Size, isThumb, TII);
1171236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    movePastCSLoadStoreOps(MBB, MBBI, ARM::STR, 1, STI);
1172236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  } else if (MBBI != MBB.end() && MBBI->getOpcode() == ARM::tPUSH)
1173236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    ++MBBI;
1174a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
11753548006a29ea9e5b63b53c9923fff96326fdc302Evan Cheng  // Darwin ABI requires FP to point to the stack slot that contains the
11763548006a29ea9e5b63b53c9923fff96326fdc302Evan Cheng  // previous FP.
11773548006a29ea9e5b63b53c9923fff96326fdc302Evan Cheng  if (STI.isTargetDarwin() || hasFP(MF))
1178236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    BuildMI(MBB, MBBI, TII.get(isThumb ? ARM::tADDrSPi : ARM::ADDri), FramePtr)
1179236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      .addFrameIndex(FramePtrSpillFI).addImm(0);
1180a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
1181236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  if (!isThumb) {
1182236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    // Build the new SUBri to adjust SP for integer callee-save spill area 2.
1183236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    emitSPUpdate(MBB, MBBI, -GPRCS2Size, false, TII);
1184a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
1185236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    // Build the new SUBri to adjust SP for FP callee-save spill area.
1186236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    movePastCSLoadStoreOps(MBB, MBBI, ARM::STR, 2, STI);
1187236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    emitSPUpdate(MBB, MBBI, -DPRCSSize, false, TII);
1188a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
11897ae68ab3bccb6ef2d0e4c489f0648dc5d37ae362Rafael Espindola
1190a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  // Determine starting offsets of spill areas.
1191236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  unsigned DPRCSOffset  = NumBytes - (GPRCS1Size + GPRCS2Size + DPRCSSize);
1192236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  unsigned GPRCS2Offset = DPRCSOffset + DPRCSSize;
1193236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  unsigned GPRCS1Offset = GPRCS2Offset + GPRCS2Size;
1194236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  AFI->setFramePtrSpillOffset(MFI->getObjectOffset(FramePtrSpillFI) + NumBytes);
1195236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  AFI->setGPRCalleeSavedArea1Offset(GPRCS1Offset);
1196236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  AFI->setGPRCalleeSavedArea2Offset(GPRCS2Offset);
1197236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  AFI->setDPRCalleeSavedAreaOffset(DPRCSOffset);
1198a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
1199236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  NumBytes = DPRCSOffset;
1200236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  if (NumBytes) {
1201236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    // Insert it after all the callee-save spills.
1202236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    if (!isThumb)
1203236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng      movePastCSLoadStoreOps(MBB, MBBI, ARM::FSTD, 3, STI);
1204a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    emitSPUpdate(MBB, MBBI, -NumBytes, isThumb, TII);
1205236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  }
120615f17a7c4746b8533aabf7c78bde82503ad9fc9fRafael Espindola
1207a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  AFI->setGPRCalleeSavedArea1Size(GPRCS1Size);
1208a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  AFI->setGPRCalleeSavedArea2Size(GPRCS2Size);
1209a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  AFI->setDPRCalleeSavedAreaSize(DPRCSSize);
1210a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
12117ae68ab3bccb6ef2d0e4c489f0648dc5d37ae362Rafael Espindola
1212a8e2989ece6dc46df59b0768184028257f913843Evan Chengstatic bool isCalleeSavedRegister(unsigned Reg, const unsigned *CSRegs) {
1213a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  for (unsigned i = 0; CSRegs[i]; ++i)
1214a8e2989ece6dc46df59b0768184028257f913843Evan Cheng    if (Reg == CSRegs[i])
1215a8e2989ece6dc46df59b0768184028257f913843Evan Cheng      return true;
1216a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  return false;
1217a8e2989ece6dc46df59b0768184028257f913843Evan Cheng}
1218a8e2989ece6dc46df59b0768184028257f913843Evan Cheng
1219a8e2989ece6dc46df59b0768184028257f913843Evan Chengstatic bool isCSRestore(MachineInstr *MI, const unsigned *CSRegs) {
1220a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  return ((MI->getOpcode() == ARM::FLDD ||
1221a8e2989ece6dc46df59b0768184028257f913843Evan Cheng           MI->getOpcode() == ARM::LDR  ||
12228e59ea998f1357768aa43cb00187e6c1c1a1cc7eEvan Cheng           MI->getOpcode() == ARM::tRestore) &&
1223a8e2989ece6dc46df59b0768184028257f913843Evan Cheng          MI->getOperand(1).isFrameIndex() &&
1224a8e2989ece6dc46df59b0768184028257f913843Evan Cheng          isCalleeSavedRegister(MI->getOperand(0).getReg(), CSRegs));
12257bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
12267bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
12277bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindolavoid ARMRegisterInfo::emitEpilogue(MachineFunction &MF,
12287bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola				   MachineBasicBlock &MBB) const {
1229355746359ebca83ccb5accab0f3ffd20f0374a35Rafael Espindola  MachineBasicBlock::iterator MBBI = prior(MBB.end());
1230a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  assert((MBBI->getOpcode() == ARM::BX_RET ||
1231a8e2989ece6dc46df59b0768184028257f913843Evan Cheng          MBBI->getOpcode() == ARM::tBX_RET ||
1232a8e2989ece6dc46df59b0768184028257f913843Evan Cheng          MBBI->getOpcode() == ARM::tPOP_RET) &&
1233355746359ebca83ccb5accab0f3ffd20f0374a35Rafael Espindola         "Can only insert epilog into returning blocks");
1234355746359ebca83ccb5accab0f3ffd20f0374a35Rafael Espindola
1235355746359ebca83ccb5accab0f3ffd20f0374a35Rafael Espindola  MachineFrameInfo *MFI = MF.getFrameInfo();
1236a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1237a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  bool isThumb = AFI->isThumbFunction();
1238a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  unsigned VARegSaveSize = AFI->getVarArgsRegSaveSize();
1239a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  int NumBytes = (int)MFI->getStackSize();
1240236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng  if (!AFI->hasStackFrame()) {
1241236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    if (NumBytes != 0)
12423df62bde9b3f2557cccfa1f18d25b57bf0477f60Evan Cheng      emitSPUpdate(MBB, MBBI, NumBytes, isThumb, TII);
12439d945f78e5d26dac6778665bd7018a8fb3fd38c5Evan Cheng  } else {
1244acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio    // Unwind MBBI to point to first LDR / FLDD.
1245acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio    const unsigned *CSRegs = getCalleeSavedRegs();
1246acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio    if (MBBI != MBB.begin()) {
1247acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio      do
1248acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio        --MBBI;
1249acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio      while (MBBI != MBB.begin() && isCSRestore(MBBI, CSRegs));
1250acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio      if (!isCSRestore(MBBI, CSRegs))
1251acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio        ++MBBI;
1252acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio    }
1253acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio
1254acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio    // Move SP to start of FP callee save spill area.
1255acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio    NumBytes -= (AFI->getGPRCalleeSavedArea1Size() +
1256acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio                 AFI->getGPRCalleeSavedArea2Size() +
1257acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio                 AFI->getDPRCalleeSavedAreaSize());
1258acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio    if (isThumb) {
1259acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio      if (hasFP(MF)) {
1260acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio        NumBytes = AFI->getFramePtrSpillOffset() - NumBytes;
1261acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio        // Reset SP based on frame pointer only if the stack frame extends beyond
1262acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio        // frame pointer stack slot or target is ELF and the function has FP.
1263236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng        if (NumBytes)
1264acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio          emitThumbRegPlusImmediate(MBB, MBBI, ARM::SP, FramePtr, -NumBytes, TII);
1265236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng        else
1266acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio          BuildMI(MBB, MBBI, TII.get(ARM::tMOVrr), ARM::SP).addReg(FramePtr);
1267acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio      } else {
1268acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio        if (MBBI->getOpcode() == ARM::tBX_RET &&
1269acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio            &MBB.front() != MBBI &&
1270acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio            prior(MBBI)->getOpcode() == ARM::tPOP) {
1271acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio          MachineBasicBlock::iterator PMBBI = prior(MBBI);
1272acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio          emitSPUpdate(MBB, PMBBI, NumBytes, isThumb, TII);
1273acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio        } else
1274acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio          emitSPUpdate(MBB, MBBI, NumBytes, isThumb, TII);
1275acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio      }
1276acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio    } else {
1277acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio      // Darwin ABI requires FP to point to the stack slot that contains the
1278acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio      // previous FP.
1279acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio      if (STI.isTargetDarwin() || hasFP(MF)) {
1280acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio        NumBytes = AFI->getFramePtrSpillOffset() - NumBytes;
1281acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio        // Reset SP based on frame pointer only if the stack frame extends beyond
1282acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio        // frame pointer stack slot or target is ELF and the function has FP.
1283acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio        if (AFI->getGPRCalleeSavedArea2Size() ||
1284acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio            AFI->getDPRCalleeSavedAreaSize()  ||
1285acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio            AFI->getDPRCalleeSavedAreaOffset()||
1286acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio            hasFP(MF))
1287acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio          if (NumBytes)
1288acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio            BuildMI(MBB, MBBI, TII.get(ARM::SUBri), ARM::SP).addReg(FramePtr)
1289acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio              .addImm(NumBytes);
1290acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio          else
1291acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio            BuildMI(MBB, MBBI, TII.get(ARM::MOVrr), ARM::SP).addReg(FramePtr);
1292acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio      } else if (NumBytes) {
1293acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio        emitSPUpdate(MBB, MBBI, NumBytes, false, TII);
1294acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio      }
12953548006a29ea9e5b63b53c9923fff96326fdc302Evan Cheng
1296acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio      // Move SP to start of integer callee save spill area 2.
1297acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio      movePastCSLoadStoreOps(MBB, MBBI, ARM::FLDD, 3, STI);
1298acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio      emitSPUpdate(MBB, MBBI, AFI->getDPRCalleeSavedAreaSize(), false, TII);
1299236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng
1300acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio      // Move SP to start of integer callee save spill area 1.
1301acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio      movePastCSLoadStoreOps(MBB, MBBI, ARM::LDR, 2, STI);
1302acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio      emitSPUpdate(MBB, MBBI, AFI->getGPRCalleeSavedArea2Size(), false, TII);
1303236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng
1304acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio      // Move SP to SP upon entry to the function.
1305acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio      movePastCSLoadStoreOps(MBB, MBBI, ARM::LDR, 1, STI);
1306acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio      emitSPUpdate(MBB, MBBI, AFI->getGPRCalleeSavedArea1Size(), false, TII);
1307acdfa445ac370cbf392234e9176c98f46bb3f672Lauro Ramos Venancio    }
1308a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  }
1309236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng
13109d945f78e5d26dac6778665bd7018a8fb3fd38c5Evan Cheng  if (VARegSaveSize) {
1311f48ae3353eafcd9f5dd26fd9d76d87674328b78eEvan Cheng    if (isThumb)
1312f48ae3353eafcd9f5dd26fd9d76d87674328b78eEvan Cheng      // Epilogue for vararg functions: pop LR to R3 and branch off it.
1313f48ae3353eafcd9f5dd26fd9d76d87674328b78eEvan Cheng      // FIXME: Verify this is still ok when R3 is no longer being reserved.
1314f48ae3353eafcd9f5dd26fd9d76d87674328b78eEvan Cheng      BuildMI(MBB, MBBI, TII.get(ARM::tPOP)).addReg(ARM::R3);
1315f48ae3353eafcd9f5dd26fd9d76d87674328b78eEvan Cheng
1316236f677e48d45847ac10614bb9923129a028a4dfEvan Cheng    emitSPUpdate(MBB, MBBI, VARegSaveSize, isThumb, TII);
1317f48ae3353eafcd9f5dd26fd9d76d87674328b78eEvan Cheng
1318f48ae3353eafcd9f5dd26fd9d76d87674328b78eEvan Cheng    if (isThumb) {
1319f48ae3353eafcd9f5dd26fd9d76d87674328b78eEvan Cheng      BuildMI(MBB, MBBI, TII.get(ARM::tBX_RET_vararg)).addReg(ARM::R3);
1320f48ae3353eafcd9f5dd26fd9d76d87674328b78eEvan Cheng      MBB.erase(MBBI);
1321f48ae3353eafcd9f5dd26fd9d76d87674328b78eEvan Cheng    }
13229d945f78e5d26dac6778665bd7018a8fb3fd38c5Evan Cheng  }
13237bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
13247bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
13257bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindolaunsigned ARMRegisterInfo::getRARegister() const {
1326a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  return ARM::LR;
13277bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
13287bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
13297bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindolaunsigned ARMRegisterInfo::getFrameRegister(MachineFunction &MF) const {
1330a8e2989ece6dc46df59b0768184028257f913843Evan Cheng  return STI.useThumbBacktraces() ? ARM::R7 : ARM::R11;
13317bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola}
13327bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
133362819f31440fe1b1415473a89b8683b5b690d5faJim Laskeyunsigned ARMRegisterInfo::getEHExceptionRegister() const {
133462819f31440fe1b1415473a89b8683b5b690d5faJim Laskey  assert(0 && "What is the exception register");
133562819f31440fe1b1415473a89b8683b5b690d5faJim Laskey  return 0;
133662819f31440fe1b1415473a89b8683b5b690d5faJim Laskey}
133762819f31440fe1b1415473a89b8683b5b690d5faJim Laskey
133862819f31440fe1b1415473a89b8683b5b690d5faJim Laskeyunsigned ARMRegisterInfo::getEHHandlerRegister() const {
133962819f31440fe1b1415473a89b8683b5b690d5faJim Laskey  assert(0 && "What is the exception handler register");
134062819f31440fe1b1415473a89b8683b5b690d5faJim Laskey  return 0;
134162819f31440fe1b1415473a89b8683b5b690d5faJim Laskey}
134262819f31440fe1b1415473a89b8683b5b690d5faJim Laskey
13437bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola#include "ARMGenRegisterInfo.inc"
13447bc59bc3952ad7842b1e079753deb32217a768a3Rafael Espindola
1345