Mips16InstrInfo.td revision 9441125d636dee246acf9cb6c8f264edda92c335
1//===- Mips16InstrInfo.td - Target Description for Mips16  -*- tablegen -*-=//
2//
3//                     The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes Mips16 instructions.
11//
12//===----------------------------------------------------------------------===//
13//
14//
15// Mips Address
16//
17def addr16 :
18  ComplexPattern<iPTR, 3, "SelectAddr16", [frameindex], [SDNPWantParent]>;
19
20//
21// Address operand
22def mem16 : Operand<i32> {
23  let PrintMethod = "printMemOperand";
24  let MIOperandInfo = (ops CPU16Regs, simm16, CPU16Regs);
25  let EncoderMethod = "getMemEncoding";
26}
27
28def mem16_ea : Operand<i32> {
29  let PrintMethod = "printMemOperandEA";
30  let MIOperandInfo = (ops CPU16Regs, simm16);
31  let EncoderMethod = "getMemEncoding";
32}
33
34//
35// Compare a register and immediate and place result in CC
36// Implicit use of T8
37//
38// EXT-CCRR Instruction format
39//
40class FEXT_CCRXI16_ins<bits<5> _op, string asmstr,
41                       InstrItinClass itin>:
42  FEXT_RI16<_op, (outs CPU16Regs:$cc), (ins CPU16Regs:$rx, simm16:$imm),
43            !strconcat(asmstr, "\t$rx, $imm\n\tmove\t$cc, $$t8"), [], itin> {
44  let isCodeGenOnly=1;
45}
46
47//
48// EXT-I instruction format
49//
50class FEXT_I16_ins<bits<5> eop, string asmstr, InstrItinClass itin> :
51  FEXT_I16<eop, (outs), (ins brtarget:$imm16),
52           !strconcat(asmstr, "\t$imm16"),[], itin>;
53
54//
55// EXT-I8 instruction format
56//
57
58class FEXT_I816_ins_base<bits<3> _func, string asmstr,
59                         string asmstr2, InstrItinClass itin>:
60  FEXT_I816<_func, (outs), (ins uimm16:$imm), !strconcat(asmstr, asmstr2),
61            [], itin>;
62
63class FEXT_I816_ins<bits<3> _func, string asmstr,
64                    InstrItinClass itin>:
65  FEXT_I816_ins_base<_func, asmstr, "\t$imm", itin>;
66
67//
68// Assembler formats in alphabetical order.
69// Natural and pseudos are mixed together.
70//
71// Compare two registers and place result in CC
72// Implicit use of T8
73//
74// CC-RR Instruction format
75//
76class FCCRR16_ins<bits<5> f, string asmstr, InstrItinClass itin> :
77  FRR16<f, (outs CPU16Regs:$cc), (ins CPU16Regs:$rx, CPU16Regs:$ry),
78        !strconcat(asmstr, "\t$rx, $ry\n\tmove\t$cc, $$t8"), [], itin> {
79  let isCodeGenOnly=1;
80}
81
82//
83// EXT-RI instruction format
84//
85
86class FEXT_RI16_ins_base<bits<5> _op, string asmstr, string asmstr2,
87                         InstrItinClass itin>:
88  FEXT_RI16<_op, (outs CPU16Regs:$rx), (ins simm16:$imm),
89                  !strconcat(asmstr, asmstr2), [], itin>;
90
91class FEXT_RI16_ins<bits<5> _op, string asmstr,
92                    InstrItinClass itin>:
93  FEXT_RI16_ins_base<_op, asmstr, "\t$rx, $imm", itin>;
94
95class FEXT_RI16_PC_ins<bits<5> _op, string asmstr, InstrItinClass itin>:
96  FEXT_RI16_ins_base<_op, asmstr, "\t$rx, $$pc, $imm", itin>;
97
98class FEXT_RI16_B_ins<bits<5> _op, string asmstr,
99                      InstrItinClass itin>:
100  FEXT_RI16<_op, (outs), (ins  CPU16Regs:$rx, brtarget:$imm),
101            !strconcat(asmstr, "\t$rx, $imm"), [], itin>;
102
103class FEXT_2RI16_ins<bits<5> _op, string asmstr,
104                     InstrItinClass itin>:
105  FEXT_RI16<_op, (outs CPU16Regs:$rx), (ins CPU16Regs:$rx_, simm16:$imm),
106            !strconcat(asmstr, "\t$rx, $imm"), [], itin> {
107  let Constraints = "$rx_ = $rx";
108}
109
110
111// this has an explicit sp argument that we ignore to work around a problem
112// in the compiler
113class FEXT_RI16_SP_explicit_ins<bits<5> _op, string asmstr,
114                                InstrItinClass itin>:
115  FEXT_RI16<_op, (outs CPU16Regs:$rx), (ins CPUSPReg:$ry, simm16:$imm),
116            !strconcat(asmstr, "\t$rx, $imm ( $ry ); "), [], itin>;
117
118//
119// EXT-RRI instruction format
120//
121
122class FEXT_RRI16_mem_ins<bits<5> op, string asmstr, Operand MemOpnd,
123                         InstrItinClass itin>:
124  FEXT_RRI16<op, (outs CPU16Regs:$ry), (ins  MemOpnd:$addr),
125             !strconcat(asmstr, "\t$ry, $addr"), [], itin>;
126
127class FEXT_RRI16_mem2_ins<bits<5> op, string asmstr, Operand MemOpnd,
128                          InstrItinClass itin>:
129  FEXT_RRI16<op, (outs ), (ins  CPU16Regs:$ry, MemOpnd:$addr),
130             !strconcat(asmstr, "\t$ry, $addr"), [], itin>;
131
132//
133//
134// EXT-RRI-A instruction format
135//
136
137class FEXT_RRI_A16_mem_ins<bits<1> op, string asmstr, Operand MemOpnd,
138                           InstrItinClass itin>:
139  FEXT_RRI_A16<op, (outs CPU16Regs:$ry), (ins  MemOpnd:$addr),
140               !strconcat(asmstr, "\t$ry, $addr"), [], itin>;
141
142//
143// EXT-SHIFT instruction format
144//
145class FEXT_SHIFT16_ins<bits<2> _f, string asmstr, InstrItinClass itin>:
146  FEXT_SHIFT16<_f, (outs CPU16Regs:$rx), (ins CPU16Regs:$ry, shamt:$sa),
147               !strconcat(asmstr, "\t$rx, $ry, $sa"), [], itin>;
148
149//
150// EXT-T8I8
151//
152class FEXT_T8I816_ins<bits<3> _func, string asmstr, string asmstr2,
153                      InstrItinClass itin>:
154  FEXT_I816<_func, (outs),
155            (ins CPU16Regs:$rx, CPU16Regs:$ry, brtarget:$imm),
156            !strconcat(asmstr2, !strconcat("\t$rx, $ry\n\t",
157            !strconcat(asmstr, "\t$imm"))),[], itin> {
158  let isCodeGenOnly=1;
159}
160
161//
162// EXT-T8I8I
163//
164class FEXT_T8I8I16_ins<bits<3> _func, string asmstr, string asmstr2,
165                       InstrItinClass itin>:
166  FEXT_I816<_func, (outs),
167            (ins CPU16Regs:$rx, simm16:$imm, brtarget:$targ),
168            !strconcat(asmstr2, !strconcat("\t$rx, $imm\n\t",
169            !strconcat(asmstr, "\t$targ"))), [], itin> {
170  let isCodeGenOnly=1;
171}
172//
173
174
175//
176// I8_MOVR32 instruction format (used only by the MOVR32 instructio
177//
178class FI8_MOVR3216_ins<string asmstr, InstrItinClass itin>:
179       FI8_MOVR3216<(outs CPU16Regs:$rz), (ins CPURegs:$r32),
180       !strconcat(asmstr,  "\t$rz, $r32"), [], itin>;
181
182//
183// I8_MOV32R instruction format (used only by MOV32R instruction)
184//
185
186class FI8_MOV32R16_ins<string asmstr, InstrItinClass itin>:
187  FI8_MOV32R16<(outs CPURegs:$r32), (ins CPU16Regs:$rz),
188               !strconcat(asmstr,  "\t$r32, $rz"), [], itin>;
189
190//
191// This are pseudo formats for multiply
192// This first one can be changed to non pseudo now.
193//
194// MULT
195//
196class FMULT16_ins<string asmstr, InstrItinClass itin> :
197  MipsPseudo16<(outs), (ins CPU16Regs:$rx, CPU16Regs:$ry),
198               !strconcat(asmstr, "\t$rx, $ry"), []>;
199
200//
201// MULT-LO
202//
203class FMULT16_LO_ins<string asmstr, InstrItinClass itin> :
204  MipsPseudo16<(outs CPU16Regs:$rz), (ins CPU16Regs:$rx, CPU16Regs:$ry),
205               !strconcat(asmstr, "\t$rx, $ry\n\tmflo\t$rz"), []> {
206  let isCodeGenOnly=1;
207}
208
209//
210// RR-type instruction format
211//
212
213class FRR16_ins<bits<5> f, string asmstr, InstrItinClass itin> :
214  FRR16<f, (outs CPU16Regs:$rx), (ins CPU16Regs:$ry),
215        !strconcat(asmstr, "\t$rx, $ry"), [], itin> {
216}
217
218class FRRTR16_ins<bits<5> f, string asmstr, InstrItinClass itin> :
219  FRR16<f, (outs CPU16Regs:$rz), (ins CPU16Regs:$rx, CPU16Regs:$ry),
220        !strconcat(asmstr, "\t$rx, $ry\n\tmove\t$rz, $$t8"), [], itin> ;
221
222//
223// maybe refactor but need a $zero as a dummy first parameter
224//
225class FRR16_div_ins<bits<5> f, string asmstr, InstrItinClass itin> :
226  FRR16<f, (outs ), (ins CPU16Regs:$rx, CPU16Regs:$ry),
227        !strconcat(asmstr, "\t$$zero, $rx, $ry"), [], itin> ;
228
229class FUnaryRR16_ins<bits<5> f, string asmstr, InstrItinClass itin> :
230  FRR16<f, (outs CPU16Regs:$rx), (ins CPU16Regs:$ry),
231        !strconcat(asmstr, "\t$rx, $ry"), [], itin> ;
232
233
234class FRR16_M_ins<bits<5> f, string asmstr,
235                  InstrItinClass itin> :
236  FRR16<f, (outs CPU16Regs:$rx), (ins),
237        !strconcat(asmstr, "\t$rx"), [], itin>;
238
239class FRxRxRy16_ins<bits<5> f, string asmstr,
240                    InstrItinClass itin> :
241  FRR16<f, (outs CPU16Regs:$rz), (ins CPU16Regs:$rx, CPU16Regs:$ry),
242            !strconcat(asmstr, "\t$rz, $ry"),
243            [], itin> {
244  let Constraints = "$rx = $rz";
245}
246
247let rx=0 in
248class FRR16_JALRC_RA_only_ins<bits<1> nd_, bits<1> l_,
249                              string asmstr, InstrItinClass itin>:
250  FRR16_JALRC<nd_, l_, 1, (outs), (ins), !strconcat(asmstr, "\t $$ra"),
251              [], itin> ;
252
253
254class FRR16_JALRC_ins<bits<1> nd, bits<1> l, bits<1> ra,
255                      string asmstr, InstrItinClass itin>:
256  FRR16_JALRC<nd, l, ra, (outs), (ins CPU16Regs:$rx), 
257              !strconcat(asmstr, "\t $rx"), [], itin> ;
258
259//
260// RRR-type instruction format
261//
262
263class FRRR16_ins<bits<2> _f, string asmstr,  InstrItinClass itin> :
264  FRRR16<_f, (outs CPU16Regs:$rz), (ins CPU16Regs:$rx, CPU16Regs:$ry),
265         !strconcat(asmstr, "\t$rz, $rx, $ry"), [], itin>;
266
267//
268// These Sel patterns support the generation of conditional move
269// pseudo instructions.
270//
271// The nomenclature uses the components making up the pseudo and may
272// be a bit counter intuitive when compared with the end result we seek.
273// For example using a bqez in the example directly below results in the
274// conditional move being done if the tested register is not zero.
275// I considered in easier to check by keeping the pseudo consistent with
276// it's components but it could have been done differently.
277//
278// The simplest case is when can test and operand directly and do the
279// conditional move based on a simple mips16 conditional
280//  branch instruction.
281// for example:
282// if $op == beqz or bnez:
283//
284// $op1 $rt, .+4
285// move $rd, $rs
286//
287// if $op == beqz, then if $rt != 0, then the conditional assignment
288// $rd = $rs is done.
289
290// if $op == bnez, then if $rt == 0, then the conditional assignment
291// $rd = $rs is done.
292//
293// So this pseudo class only has one operand, i.e. op
294//
295class Sel<bits<5> f1, string op, InstrItinClass itin>:
296  MipsInst16_32<(outs CPU16Regs:$rd_), (ins CPU16Regs:$rd, CPU16Regs:$rs,
297                CPU16Regs:$rt),
298                !strconcat(op, "\t$rt, .+4\n\t\n\tmove $rd, $rs"), [], itin,
299                Pseudo16> {
300  let isCodeGenOnly=1;
301  let Constraints = "$rd = $rd_";
302}
303
304//
305// The next two instruction classes allow for an operand which tests
306// two operands and returns a value in register T8 and
307//then does a conditional branch based on the value of T8
308//
309
310// op2 can be cmpi or slti/sltiu
311// op1 can bteqz or btnez
312// the operands for op2 are a register and a signed constant
313//
314// $op2 $t, $imm  ;test register t and branch conditionally
315// $op1 .+4       ;op1 is a conditional branch
316// move $rd, $rs
317//
318//
319class SeliT<bits<5> f1, string op1, bits<5> f2, string op2,
320                 InstrItinClass itin>:
321  MipsInst16_32<(outs CPU16Regs:$rd_), (ins CPU16Regs:$rd, CPU16Regs:$rs,
322                                        CPU16Regs:$rl, simm16:$imm),
323                 !strconcat(op2,
324                 !strconcat("\t$rl, $imm\n\t",
325                 !strconcat(op1, "\t.+4\n\tmove $rd, $rs"))), [], itin,
326                 Pseudo16> {
327  let isCodeGenOnly=1;
328  let Constraints = "$rd = $rd_";
329}
330
331//
332// op2 can be cmp or slt/sltu
333// op1 can be bteqz or btnez
334// the operands for op2 are two registers
335// op1 is a conditional branch
336//
337//
338// $op2 $rl, $rr  ;test registers rl,rr
339// $op1 .+4       ;op2 is a conditional branch
340// move $rd, $rs
341//
342//
343class SelT<bits<5> f1, string op1, bits<5> f2, string op2,
344           InstrItinClass itin>:
345  MipsInst16_32<(outs CPU16Regs:$rd_), (ins CPU16Regs:$rd, CPU16Regs:$rs,
346                CPU16Regs:$rl, CPU16Regs:$rr),
347                !strconcat(op2,
348                !strconcat("\t$rl, $rr\n\t",
349                !strconcat(op1, "\t.+4\n\tmove $rd, $rs"))), [], itin,
350                Pseudo16> {
351  let isCodeGenOnly=1;
352  let Constraints = "$rd = $rd_";
353}
354
355
356//
357// Some general instruction class info
358//
359//
360
361class ArithLogic16Defs<bit isCom=0> {
362  bits<5> shamt = 0;
363  bit isCommutable = isCom;
364  bit isReMaterializable = 1;
365  bit neverHasSideEffects = 1;
366}
367
368class branch16 {
369  bit isBranch = 1;
370  bit isTerminator = 1;
371  bit isBarrier = 1;
372}
373
374class cbranch16 {
375  bit isBranch = 1;
376  bit isTerminator = 1;
377}
378
379class MayLoad {
380  bit mayLoad = 1;
381}
382
383class MayStore {
384  bit mayStore = 1;
385}
386//
387
388// Format: ADDIU rx, immediate MIPS16e
389// Purpose: Add Immediate Unsigned Word (2-Operand, Extended)
390// To add a constant to a 32-bit integer.
391//
392def AddiuRxImmX16: FEXT_RI16_ins<0b01001, "addiu", IIAlu>;
393
394def AddiuRxRxImmX16: FEXT_2RI16_ins<0b01001, "addiu", IIAlu>,
395  ArithLogic16Defs<0>;
396
397def AddiuRxRyOffMemX16:
398  FEXT_RRI_A16_mem_ins<0, "addiu", mem16_ea, IIAlu>;
399
400//
401
402// Format: ADDIU rx, pc, immediate MIPS16e
403// Purpose: Add Immediate Unsigned Word (3-Operand, PC-Relative, Extended)
404// To add a constant to the program counter.
405//
406def AddiuRxPcImmX16: FEXT_RI16_PC_ins<0b00001, "addiu", IIAlu>;
407//
408// Format: ADDU rz, rx, ry MIPS16e
409// Purpose: Add Unsigned Word (3-Operand)
410// To add 32-bit integers.
411//
412
413def AdduRxRyRz16: FRRR16_ins<01, "addu", IIAlu>, ArithLogic16Defs<1>;
414
415//
416// Format: AND rx, ry MIPS16e
417// Purpose: AND
418// To do a bitwise logical AND.
419
420def AndRxRxRy16: FRxRxRy16_ins<0b01100, "and", IIAlu>, ArithLogic16Defs<1>;
421
422
423//
424// Format: BEQZ rx, offset MIPS16e
425// Purpose: Branch on Equal to Zero (Extended)
426// To test a GPR then do a PC-relative conditional branch.
427//
428def BeqzRxImmX16: FEXT_RI16_B_ins<0b00100, "beqz", IIAlu>, cbranch16;
429
430// Format: B offset MIPS16e
431// Purpose: Unconditional Branch
432// To do an unconditional PC-relative branch.
433//
434def BimmX16: FEXT_I16_ins<0b00010, "b", IIAlu>, branch16;
435
436//
437// Format: BNEZ rx, offset MIPS16e
438// Purpose: Branch on Not Equal to Zero (Extended)
439// To test a GPR then do a PC-relative conditional branch.
440//
441def BnezRxImmX16: FEXT_RI16_B_ins<0b00101, "bnez", IIAlu>, cbranch16;
442
443//
444// Format: BTEQZ offset MIPS16e
445// Purpose: Branch on T Equal to Zero (Extended)
446// To test special register T then do a PC-relative conditional branch.
447//
448def BteqzX16: FEXT_I816_ins<0b000, "bteqz", IIAlu>, cbranch16;
449
450def BteqzT8CmpX16: FEXT_T8I816_ins<0b000, "bteqz", "cmp", IIAlu>, cbranch16;
451
452def BteqzT8CmpiX16: FEXT_T8I8I16_ins<0b000, "bteqz", "cmpi", IIAlu>,
453  cbranch16;
454
455def BteqzT8SltX16: FEXT_T8I816_ins<0b000, "bteqz", "slt", IIAlu>, cbranch16;
456
457def BteqzT8SltuX16: FEXT_T8I816_ins<0b000, "bteqz", "sltu", IIAlu>, cbranch16;
458
459def BteqzT8SltiX16: FEXT_T8I8I16_ins<0b000, "bteqz", "slti", IIAlu>, cbranch16;
460
461def BteqzT8SltiuX16: FEXT_T8I8I16_ins<0b000, "bteqz", "sltiu", IIAlu>,
462  cbranch16;
463
464//
465// Format: BTNEZ offset MIPS16e
466// Purpose: Branch on T Not Equal to Zero (Extended)
467// To test special register T then do a PC-relative conditional branch.
468//
469def BtnezX16: FEXT_I816_ins<0b001, "btnez", IIAlu> ,cbranch16;
470
471def BtnezT8CmpX16: FEXT_T8I816_ins<0b000, "btnez", "cmp", IIAlu>, cbranch16;
472
473def BtnezT8CmpiX16: FEXT_T8I8I16_ins<0b000, "btnez", "cmpi", IIAlu>, cbranch16;
474
475def BtnezT8SltX16: FEXT_T8I816_ins<0b000, "btnez", "slt", IIAlu>, cbranch16;
476
477def BtnezT8SltuX16: FEXT_T8I816_ins<0b000, "btnez", "sltu", IIAlu>, cbranch16;
478
479def BtnezT8SltiX16: FEXT_T8I8I16_ins<0b000, "btnez", "slti", IIAlu>, cbranch16;
480
481def BtnezT8SltiuX16: FEXT_T8I8I16_ins<0b000, "btnez", "sltiu", IIAlu>,
482  cbranch16;
483
484//
485// Format: DIV rx, ry MIPS16e
486// Purpose: Divide Word
487// To divide 32-bit signed integers.
488//
489def DivRxRy16: FRR16_div_ins<0b11010, "div", IIAlu> {
490  let Defs = [HI, LO];
491}
492
493//
494// Format: DIVU rx, ry MIPS16e
495// Purpose: Divide Unsigned Word
496// To divide 32-bit unsigned integers.
497//
498def DivuRxRy16: FRR16_div_ins<0b11011, "divu", IIAlu> {
499  let Defs = [HI, LO];
500}
501
502
503//
504// Format: JR ra MIPS16e
505// Purpose: Jump Register Through Register ra
506// To execute a branch to the instruction address in the return
507// address register.
508//
509
510def JrRa16: FRR16_JALRC_RA_only_ins<0, 0, "jr", IIAlu> {
511  let isBranch = 1;
512  let isIndirectBranch = 1;
513  let hasDelaySlot = 1;
514  let isTerminator=1;
515  let isBarrier=1;
516}
517
518def JrcRa16: FRR16_JALRC_RA_only_ins<0, 0, "jrc", IIAlu> {
519  let isBranch = 1;
520  let isIndirectBranch = 1;
521  let isTerminator=1;
522  let isBarrier=1;
523}
524
525def JrcRx16: FRR16_JALRC_ins<1, 1, 0, "jrc", IIAlu> {
526  let isBranch = 1;
527  let isIndirectBranch = 1;
528  let isTerminator=1;
529  let isBarrier=1;
530}
531//
532// Format: LB ry, offset(rx) MIPS16e
533// Purpose: Load Byte (Extended)
534// To load a byte from memory as a signed value.
535//
536def LbRxRyOffMemX16: FEXT_RRI16_mem_ins<0b10011, "lb", mem16, IILoad>, MayLoad;
537
538//
539// Format: LBU ry, offset(rx) MIPS16e
540// Purpose: Load Byte Unsigned (Extended)
541// To load a byte from memory as a unsigned value.
542//
543def LbuRxRyOffMemX16:
544  FEXT_RRI16_mem_ins<0b10100, "lbu", mem16, IILoad>, MayLoad;
545
546//
547// Format: LH ry, offset(rx) MIPS16e
548// Purpose: Load Halfword signed (Extended)
549// To load a halfword from memory as a signed value.
550//
551def LhRxRyOffMemX16: FEXT_RRI16_mem_ins<0b10100, "lh", mem16, IILoad>, MayLoad;
552
553//
554// Format: LHU ry, offset(rx) MIPS16e
555// Purpose: Load Halfword unsigned (Extended)
556// To load a halfword from memory as an unsigned value.
557//
558def LhuRxRyOffMemX16:
559  FEXT_RRI16_mem_ins<0b10100, "lhu", mem16, IILoad>, MayLoad;
560
561//
562// Format: LI rx, immediate MIPS16e
563// Purpose: Load Immediate (Extended)
564// To load a constant into a GPR.
565//
566def LiRxImmX16: FEXT_RI16_ins<0b01101, "li", IIAlu>;
567
568//
569// Format: LW ry, offset(rx) MIPS16e
570// Purpose: Load Word (Extended)
571// To load a word from memory as a signed value.
572//
573def LwRxRyOffMemX16: FEXT_RRI16_mem_ins<0b10011, "lw", mem16, IILoad>, MayLoad;
574
575// Format: LW rx, offset(sp) MIPS16e
576// Purpose: Load Word (SP-Relative, Extended)
577// To load an SP-relative word from memory as a signed value.
578//
579def LwRxSpImmX16: FEXT_RI16_SP_explicit_ins<0b10110, "lw", IILoad>, MayLoad;
580
581//
582// Format: MOVE r32, rz MIPS16e
583// Purpose: Move
584// To move the contents of a GPR to a GPR.
585//
586def Move32R16: FI8_MOV32R16_ins<"move", IIAlu>;
587
588//
589// Format: MOVE ry, r32 MIPS16e
590//Purpose: Move
591// To move the contents of a GPR to a GPR.
592//
593def MoveR3216: FI8_MOVR3216_ins<"move", IIAlu>;
594
595//
596// Format: MFHI rx MIPS16e
597// Purpose: Move From HI Register
598// To copy the special purpose HI register to a GPR.
599//
600def Mfhi16: FRR16_M_ins<0b10000, "mfhi", IIAlu> {
601  let Uses = [HI];
602  let neverHasSideEffects = 1;
603}
604
605//
606// Format: MFLO rx MIPS16e
607// Purpose: Move From LO Register
608// To copy the special purpose LO register to a GPR.
609//
610def Mflo16: FRR16_M_ins<0b10010, "mflo", IIAlu> {
611  let Uses = [LO];
612  let neverHasSideEffects = 1;
613}
614
615//
616// Pseudo Instruction for mult
617//
618def MultRxRy16:  FMULT16_ins<"mult",  IIAlu> {
619  let isCommutable = 1;
620  let neverHasSideEffects = 1;
621  let Defs = [HI, LO];
622}
623
624def MultuRxRy16: FMULT16_ins<"multu", IIAlu> {
625  let isCommutable = 1;
626  let neverHasSideEffects = 1;
627  let Defs = [HI, LO];
628}
629
630//
631// Format: MULT rx, ry MIPS16e
632// Purpose: Multiply Word
633// To multiply 32-bit signed integers.
634//
635def MultRxRyRz16: FMULT16_LO_ins<"mult", IIAlu> {
636  let isCommutable = 1;
637  let neverHasSideEffects = 1;
638  let Defs = [HI, LO];
639}
640
641//
642// Format: MULTU rx, ry MIPS16e
643// Purpose: Multiply Unsigned Word
644// To multiply 32-bit unsigned integers.
645//
646def MultuRxRyRz16: FMULT16_LO_ins<"multu", IIAlu> {
647  let isCommutable = 1;
648  let neverHasSideEffects = 1;
649  let Defs = [HI, LO];
650}
651
652//
653// Format: NEG rx, ry MIPS16e
654// Purpose: Negate
655// To negate an integer value.
656//
657def NegRxRy16: FUnaryRR16_ins<0b11101, "neg", IIAlu>;
658
659//
660// Format: NOT rx, ry MIPS16e
661// Purpose: Not
662// To complement an integer value
663//
664def NotRxRy16: FUnaryRR16_ins<0b01111, "not", IIAlu>;
665
666//
667// Format: OR rx, ry MIPS16e
668// Purpose: Or
669// To do a bitwise logical OR.
670//
671def OrRxRxRy16: FRxRxRy16_ins<0b01101, "or", IIAlu>, ArithLogic16Defs<1>;
672
673//
674// Format: RESTORE {ra,}{s0/s1/s0-1,}{framesize}
675// (All args are optional) MIPS16e
676// Purpose: Restore Registers and Deallocate Stack Frame
677// To deallocate a stack frame before exit from a subroutine,
678// restoring return address and static registers, and adjusting
679// stack
680//
681
682// fixed form for restoring RA and the frame
683// for direct object emitter, encoding needs to be adjusted for the
684// frame size
685//
686let ra=1, s=0,s0=1,s1=1 in
687def RestoreRaF16:
688  FI8_SVRS16<0b1, (outs), (ins uimm16:$frame_size),
689             "restore\t$$ra,  $$s0, $$s1, $frame_size", [], IILoad >, MayLoad {
690  let isCodeGenOnly = 1;
691}
692
693// Use Restore to increment SP since SP is not a Mip 16 register, this
694// is an easy way to do that which does not require a register.
695//
696let ra=0, s=0,s0=0,s1=0 in
697def RestoreIncSpF16:
698  FI8_SVRS16<0b1, (outs), (ins uimm16:$frame_size),
699             "restore\t$frame_size", [], IILoad >, MayLoad {
700  let isCodeGenOnly = 1;
701}
702
703//
704// Format: SAVE {ra,}{s0/s1/s0-1,}{framesize} (All arguments are optional)
705// MIPS16e
706// Purpose: Save Registers and Set Up Stack Frame
707// To set up a stack frame on entry to a subroutine,
708// saving return address and static registers, and adjusting stack
709//
710let ra=1, s=1,s0=1,s1=1 in
711def SaveRaF16:
712  FI8_SVRS16<0b1, (outs), (ins uimm16:$frame_size),
713             "save\t$$ra, $$s0, $$s1, $frame_size", [], IIStore >, MayStore {
714  let isCodeGenOnly = 1;
715}
716
717//
718// Use Save to decrement the SP by a constant since SP is not
719// a Mips16 register.
720//
721let ra=0, s=0,s0=0,s1=0 in
722def SaveDecSpF16:
723  FI8_SVRS16<0b1, (outs), (ins uimm16:$frame_size),
724             "save\t$frame_size", [], IIStore >, MayStore {
725  let isCodeGenOnly = 1;
726}
727//
728// Format: SB ry, offset(rx) MIPS16e
729// Purpose: Store Byte (Extended)
730// To store a byte to memory.
731//
732def SbRxRyOffMemX16:
733  FEXT_RRI16_mem2_ins<0b11000, "sb", mem16, IIStore>, MayStore;
734
735//
736// The Sel(T) instructions are pseudos
737// T means that they use T8 implicitly.
738//
739//
740// Format: SelBeqZ rd, rs, rt
741// Purpose: if rt==0, do nothing
742//          else rs = rt
743//
744def SelBeqZ: Sel<0b00100, "beqz", IIAlu>;
745
746//
747// Format:  SelTBteqZCmp rd, rs, rl, rr
748// Purpose: b = Cmp rl, rr.
749//          If b==0 then do nothing.
750//          if b!=0 then rd = rs
751//
752def SelTBteqZCmp: SelT<0b000, "bteqz", 0b01010, "cmp", IIAlu>;
753
754//
755// Format:  SelTBteqZCmpi rd, rs, rl, rr
756// Purpose: b = Cmpi rl, imm.
757//          If b==0 then do nothing.
758//          if b!=0 then rd = rs
759//
760def SelTBteqZCmpi: SeliT<0b000, "bteqz", 0b01110, "cmpi", IIAlu>;
761
762//
763// Format:  SelTBteqZSlt rd, rs, rl, rr
764// Purpose: b = Slt rl, rr.
765//          If b==0 then do nothing.
766//          if b!=0 then rd = rs
767//
768def SelTBteqZSlt: SelT<0b000, "bteqz", 0b00010, "slt", IIAlu>;
769
770//
771// Format:  SelTBteqZSlti rd, rs, rl, rr
772// Purpose: b = Slti rl, imm.
773//          If b==0 then do nothing.
774//          if b!=0 then rd = rs
775//
776def SelTBteqZSlti: SeliT<0b000, "bteqz", 0b01010, "slti", IIAlu>;
777
778//
779// Format:  SelTBteqZSltu rd, rs, rl, rr
780// Purpose: b = Sltu rl, rr.
781//          If b==0 then do nothing.
782//          if b!=0 then rd = rs
783//
784def SelTBteqZSltu: SelT<0b000, "bteqz", 0b00011, "sltu", IIAlu>;
785
786//
787// Format:  SelTBteqZSltiu rd, rs, rl, rr
788// Purpose: b = Sltiu rl, imm.
789//          If b==0 then do nothing.
790//          if b!=0 then rd = rs
791//
792def SelTBteqZSltiu: SeliT<0b000, "bteqz", 0b01011, "sltiu", IIAlu>;
793
794//
795// Format: SelBnez rd, rs, rt
796// Purpose: if rt!=0, do nothing
797//          else rs = rt
798//
799def SelBneZ: Sel<0b00101, "bnez", IIAlu>;
800
801//
802// Format:  SelTBtneZCmp rd, rs, rl, rr
803// Purpose: b = Cmp rl, rr.
804//          If b!=0 then do nothing.
805//          if b0=0 then rd = rs
806//
807def SelTBtneZCmp: SelT<0b001, "btnez", 0b01010, "cmp", IIAlu>;
808
809//
810// Format:  SelTBtnezCmpi rd, rs, rl, rr
811// Purpose: b = Cmpi rl, imm.
812//          If b!=0 then do nothing.
813//          if b==0 then rd = rs
814//
815def SelTBtneZCmpi: SeliT<0b000, "btnez", 0b01110, "cmpi", IIAlu>;
816
817//
818// Format:  SelTBtneZSlt rd, rs, rl, rr
819// Purpose: b = Slt rl, rr.
820//          If b!=0 then do nothing.
821//          if b==0 then rd = rs
822//
823def SelTBtneZSlt: SelT<0b001, "btnez", 0b00010, "slt", IIAlu>;
824
825//
826// Format:  SelTBtneZSlti rd, rs, rl, rr
827// Purpose: b = Slti rl, imm.
828//          If b!=0 then do nothing.
829//          if b==0 then rd = rs
830//
831def SelTBtneZSlti: SeliT<0b001, "btnez", 0b01010, "slti", IIAlu>;
832
833//
834// Format:  SelTBtneZSltu rd, rs, rl, rr
835// Purpose: b = Sltu rl, rr.
836//          If b!=0 then do nothing.
837//          if b==0 then rd = rs
838//
839def SelTBtneZSltu: SelT<0b001, "btnez", 0b00011, "sltu", IIAlu>;
840
841//
842// Format:  SelTBtneZSltiu rd, rs, rl, rr
843// Purpose: b = Slti rl, imm.
844//          If b!=0 then do nothing.
845//          if b==0 then rd = rs
846//
847def SelTBtneZSltiu: SeliT<0b001, "btnez", 0b01011, "sltiu", IIAlu>;
848//
849//
850// Format: SH ry, offset(rx) MIPS16e
851// Purpose: Store Halfword (Extended)
852// To store a halfword to memory.
853//
854def ShRxRyOffMemX16:
855  FEXT_RRI16_mem2_ins<0b11001, "sh", mem16, IIStore>, MayStore;
856
857//
858// Format: SLL rx, ry, sa MIPS16e
859// Purpose: Shift Word Left Logical (Extended)
860// To execute a left-shift of a word by a fixed number of bits—0 to 31 bits.
861//
862def SllX16: FEXT_SHIFT16_ins<0b00, "sll", IIAlu>;
863
864//
865// Format: SLLV ry, rx MIPS16e
866// Purpose: Shift Word Left Logical Variable
867// To execute a left-shift of a word by a variable number of bits.
868//
869def SllvRxRy16 : FRxRxRy16_ins<0b00100, "sllv", IIAlu>;
870
871//
872// Format: SLTI rx, immediate MIPS16e
873// Purpose: Set on Less Than Immediate (Extended)
874// To record the result of a less-than comparison with a constant.
875//
876def SltiCCRxImmX16: FEXT_CCRXI16_ins<0b01010, "slti", IIAlu>;
877
878//
879// Format: SLTIU rx, immediate MIPS16e
880// Purpose: Set on Less Than Immediate Unsigned (Extended)
881// To record the result of a less-than comparison with a constant.
882//
883def SltiuCCRxImmX16: FEXT_CCRXI16_ins<0b01011, "sltiu", IIAlu>;
884
885//
886// Format: SLT rx, ry MIPS16e
887// Purpose: Set on Less Than
888// To record the result of a less-than comparison.
889//
890def SltRxRy16: FRR16_ins<0b00010, "slt", IIAlu>;
891
892def SltCCRxRy16: FCCRR16_ins<0b00010, "slt", IIAlu>;
893
894// Format: SLTU rx, ry MIPS16e
895// Purpose: Set on Less Than Unsigned
896// To record the result of an unsigned less-than comparison.
897//
898def SltuRxRyRz16: FRRTR16_ins<0b00011, "sltu", IIAlu> {
899  let isCodeGenOnly=1;
900}
901
902
903def SltuCCRxRy16: FCCRR16_ins<0b00011, "sltu", IIAlu>;
904//
905// Format: SRAV ry, rx MIPS16e
906// Purpose: Shift Word Right Arithmetic Variable
907// To execute an arithmetic right-shift of a word by a variable
908// number of bits.
909//
910def SravRxRy16: FRxRxRy16_ins<0b00111, "srav", IIAlu>;
911
912
913//
914// Format: SRA rx, ry, sa MIPS16e
915// Purpose: Shift Word Right Arithmetic (Extended)
916// To execute an arithmetic right-shift of a word by a fixed
917// number of bits—1 to 8 bits.
918//
919def SraX16: FEXT_SHIFT16_ins<0b11, "sra", IIAlu>;
920
921
922//
923// Format: SRLV ry, rx MIPS16e
924// Purpose: Shift Word Right Logical Variable
925// To execute a logical right-shift of a word by a variable
926// number of bits.
927//
928def SrlvRxRy16: FRxRxRy16_ins<0b00110, "srlv", IIAlu>;
929
930
931//
932// Format: SRL rx, ry, sa MIPS16e
933// Purpose: Shift Word Right Logical (Extended)
934// To execute a logical right-shift of a word by a fixed
935// number of bits—1 to 31 bits.
936//
937def SrlX16: FEXT_SHIFT16_ins<0b10, "srl", IIAlu>;
938
939//
940// Format: SUBU rz, rx, ry MIPS16e
941// Purpose: Subtract Unsigned Word
942// To subtract 32-bit integers
943//
944def SubuRxRyRz16: FRRR16_ins<0b11, "subu", IIAlu>, ArithLogic16Defs<0>;
945
946//
947// Format: SW ry, offset(rx) MIPS16e
948// Purpose: Store Word (Extended)
949// To store a word to memory.
950//
951def SwRxRyOffMemX16:
952  FEXT_RRI16_mem2_ins<0b11011, "sw", mem16, IIStore>, MayStore;
953
954//
955// Format: SW rx, offset(sp) MIPS16e
956// Purpose: Store Word rx (SP-Relative)
957// To store an SP-relative word to memory.
958//
959def SwRxSpImmX16: FEXT_RI16_SP_explicit_ins<0b11010, "sw", IIStore>, MayStore;
960
961//
962//
963// Format: XOR rx, ry MIPS16e
964// Purpose: Xor
965// To do a bitwise logical XOR.
966//
967def XorRxRxRy16: FRxRxRy16_ins<0b01110, "xor", IIAlu>, ArithLogic16Defs<1>;
968
969class Mips16Pat<dag pattern, dag result> : Pat<pattern, result> {
970  let Predicates = [InMips16Mode];
971}
972
973// Unary Arith/Logic
974//
975class ArithLogicU_pat<PatFrag OpNode, Instruction I> :
976  Mips16Pat<(OpNode CPU16Regs:$r),
977            (I CPU16Regs:$r)>;
978
979def: ArithLogicU_pat<not, NotRxRy16>;
980def: ArithLogicU_pat<ineg, NegRxRy16>;
981
982class ArithLogic16_pat<SDNode OpNode, Instruction I> :
983  Mips16Pat<(OpNode CPU16Regs:$l, CPU16Regs:$r),
984            (I CPU16Regs:$l, CPU16Regs:$r)>;
985
986def: ArithLogic16_pat<add, AdduRxRyRz16>;
987def: ArithLogic16_pat<and, AndRxRxRy16>;
988def: ArithLogic16_pat<mul, MultRxRyRz16>;
989def: ArithLogic16_pat<or, OrRxRxRy16>;
990def: ArithLogic16_pat<sub, SubuRxRyRz16>;
991def: ArithLogic16_pat<xor, XorRxRxRy16>;
992
993// Arithmetic and logical instructions with 2 register operands.
994
995class ArithLogicI16_pat<SDNode OpNode, PatFrag imm_type, Instruction I> :
996  Mips16Pat<(OpNode CPU16Regs:$in, imm_type:$imm),
997            (I CPU16Regs:$in, imm_type:$imm)>;
998
999def: ArithLogicI16_pat<add, immSExt16, AddiuRxRxImmX16>;
1000def: ArithLogicI16_pat<shl, immZExt5, SllX16>;
1001def: ArithLogicI16_pat<srl, immZExt5, SrlX16>;
1002def: ArithLogicI16_pat<sra, immZExt5, SraX16>;
1003
1004class shift_rotate_reg16_pat<SDNode OpNode, Instruction I> :
1005  Mips16Pat<(OpNode CPU16Regs:$r, CPU16Regs:$ra),
1006            (I CPU16Regs:$r, CPU16Regs:$ra)>;
1007
1008def: shift_rotate_reg16_pat<shl, SllvRxRy16>;
1009def: shift_rotate_reg16_pat<sra, SravRxRy16>;
1010def: shift_rotate_reg16_pat<srl, SrlvRxRy16>;
1011
1012class LoadM16_pat<PatFrag OpNode, Instruction I> :
1013  Mips16Pat<(OpNode addr16:$addr), (I addr16:$addr)>;
1014
1015def: LoadM16_pat<sextloadi8, LbRxRyOffMemX16>;
1016def: LoadM16_pat<zextloadi8, LbuRxRyOffMemX16>;
1017def: LoadM16_pat<sextloadi16, LhRxRyOffMemX16>;
1018def: LoadM16_pat<zextloadi16, LhuRxRyOffMemX16>;
1019def: LoadM16_pat<load, LwRxRyOffMemX16>;
1020
1021class StoreM16_pat<PatFrag OpNode, Instruction I> :
1022  Mips16Pat<(OpNode CPU16Regs:$r, addr16:$addr),
1023            (I CPU16Regs:$r, addr16:$addr)>;
1024
1025def: StoreM16_pat<truncstorei8, SbRxRyOffMemX16>;
1026def: StoreM16_pat<truncstorei16, ShRxRyOffMemX16>;
1027def: StoreM16_pat<store, SwRxRyOffMemX16>;
1028
1029// Unconditional branch
1030class UncondBranch16_pat<SDNode OpNode, Instruction I>:
1031  Mips16Pat<(OpNode bb:$imm16), (I bb:$imm16)> {
1032    let Predicates = [RelocPIC, InMips16Mode];
1033  }
1034
1035// Indirect branch
1036def: Mips16Pat<
1037  (brind CPU16Regs:$rs), 
1038  (JrcRx16 CPU16Regs:$rs)>;  
1039
1040
1041// Jump and Link (Call)
1042let isCall=1, hasDelaySlot=0 in
1043def JumpLinkReg16:
1044  FRR16_JALRC<0, 0, 0, (outs), (ins CPU16Regs:$rs),
1045              "jalrc \t$rs", [(MipsJmpLink CPU16Regs:$rs)], IIBranch>;
1046
1047// Mips16 pseudos
1048let isReturn=1, isTerminator=1, hasDelaySlot=1, isBarrier=1, hasCtrlDep=1,
1049  hasExtraSrcRegAllocReq = 1 in
1050def RetRA16 : MipsPseudo16<(outs), (ins), "", [(MipsRet)]>;
1051
1052
1053// setcc patterns
1054
1055class SetCC_R16<PatFrag cond_op, Instruction I>:
1056  Mips16Pat<(cond_op CPU16Regs:$rx, CPU16Regs:$ry),
1057            (I CPU16Regs:$rx, CPU16Regs:$ry)>;
1058
1059class SetCC_I16<PatFrag cond_op, PatLeaf imm_type, Instruction I>:
1060  Mips16Pat<(cond_op CPU16Regs:$rx, imm_type:$imm16),
1061            (I CPU16Regs:$rx, imm_type:$imm16)>;
1062
1063
1064def: Mips16Pat<(i32  addr16:$addr),
1065               (AddiuRxRyOffMemX16  addr16:$addr)>;
1066
1067
1068// Large (>16 bit) immediate loads
1069def : Mips16Pat<(i32 imm:$imm),
1070                (OrRxRxRy16 (SllX16 (LiRxImmX16 (HI16 imm:$imm)), 16),
1071                (LiRxImmX16 (LO16 imm:$imm)))>;
1072
1073// Carry MipsPatterns
1074def : Mips16Pat<(subc CPU16Regs:$lhs, CPU16Regs:$rhs),
1075                (SubuRxRyRz16 CPU16Regs:$lhs, CPU16Regs:$rhs)>;
1076def : Mips16Pat<(addc CPU16Regs:$lhs, CPU16Regs:$rhs),
1077                (AdduRxRyRz16 CPU16Regs:$lhs, CPU16Regs:$rhs)>;
1078def : Mips16Pat<(addc  CPU16Regs:$src, immSExt16:$imm),
1079                (AddiuRxRxImmX16 CPU16Regs:$src, imm:$imm)>;
1080
1081//
1082// Some branch conditional patterns are not generated by llvm at this time.
1083// Some are for seemingly arbitrary reasons not used: i.e. with signed number
1084// comparison they are used and for unsigned a different pattern is used.
1085// I am pushing upstream from the full mips16 port and it seemed that I needed
1086// these earlier and the mips32 port has these but now I cannot create test
1087// cases that use these patterns. While I sort this all out I will leave these
1088// extra patterns commented out and if I can be sure they are really not used,
1089// I will delete the code. I don't want to check the code in uncommented without
1090// a valid test case. In some cases, the compiler is generating patterns with
1091// setcc instead and earlier I had implemented setcc first so may have masked
1092// the problem. The setcc variants are suboptimal for mips16 so I may wantto
1093// figure out how to enable the brcond patterns or else possibly new
1094// combinations of of brcond and setcc.
1095//
1096//
1097// bcond-seteq
1098//
1099def: Mips16Pat
1100  <(brcond (i32 (seteq CPU16Regs:$rx, CPU16Regs:$ry)), bb:$imm16),
1101   (BteqzT8CmpX16 CPU16Regs:$rx, CPU16Regs:$ry,  bb:$imm16)
1102  >;
1103
1104
1105def: Mips16Pat
1106  <(brcond (i32 (seteq CPU16Regs:$rx, immZExt16:$imm)), bb:$targ16),
1107   (BteqzT8CmpiX16 CPU16Regs:$rx, immSExt16:$imm,  bb:$targ16)
1108  >;
1109
1110def: Mips16Pat
1111  <(brcond (i32 (seteq CPU16Regs:$rx, 0)), bb:$targ16),
1112   (BeqzRxImmX16 CPU16Regs:$rx, bb:$targ16)
1113  >;
1114
1115//
1116// bcond-setgt (do we need to have this pair of setlt, setgt??)
1117//
1118def: Mips16Pat
1119  <(brcond (i32 (setgt CPU16Regs:$rx, CPU16Regs:$ry)), bb:$imm16),
1120   (BtnezT8SltX16 CPU16Regs:$ry, CPU16Regs:$rx,  bb:$imm16)
1121  >;
1122
1123//
1124// bcond-setge
1125//
1126def: Mips16Pat
1127  <(brcond (i32 (setge CPU16Regs:$rx, CPU16Regs:$ry)), bb:$imm16),
1128   (BteqzT8SltX16 CPU16Regs:$rx, CPU16Regs:$ry,  bb:$imm16)
1129  >;
1130
1131//
1132// never called because compiler transforms a >= k to a > (k-1)
1133def: Mips16Pat
1134  <(brcond (i32 (setge CPU16Regs:$rx, immSExt16:$imm)), bb:$imm16),
1135   (BteqzT8SltiX16 CPU16Regs:$rx, immSExt16:$imm,  bb:$imm16)
1136  >;
1137
1138//
1139// bcond-setlt
1140//
1141def: Mips16Pat
1142  <(brcond (i32 (setlt CPU16Regs:$rx, CPU16Regs:$ry)), bb:$imm16),
1143   (BtnezT8SltX16 CPU16Regs:$rx, CPU16Regs:$ry,  bb:$imm16)
1144  >;
1145
1146def: Mips16Pat
1147  <(brcond (i32 (setlt CPU16Regs:$rx, immSExt16:$imm)), bb:$imm16),
1148   (BtnezT8SltiX16 CPU16Regs:$rx, immSExt16:$imm,  bb:$imm16)
1149  >;
1150
1151//
1152// bcond-setle
1153//
1154def: Mips16Pat
1155  <(brcond (i32 (setle CPU16Regs:$rx, CPU16Regs:$ry)), bb:$imm16),
1156   (BteqzT8SltX16 CPU16Regs:$ry, CPU16Regs:$rx,  bb:$imm16)
1157  >;
1158
1159//
1160// bcond-setne
1161//
1162def: Mips16Pat
1163  <(brcond (i32 (setne CPU16Regs:$rx, CPU16Regs:$ry)), bb:$imm16),
1164   (BtnezT8CmpX16 CPU16Regs:$rx, CPU16Regs:$ry,  bb:$imm16)
1165  >;
1166
1167def: Mips16Pat
1168  <(brcond (i32 (setne CPU16Regs:$rx, immZExt16:$imm)), bb:$targ16),
1169   (BtnezT8CmpiX16 CPU16Regs:$rx, immSExt16:$imm,  bb:$targ16)
1170  >;
1171
1172def: Mips16Pat
1173  <(brcond (i32 (setne CPU16Regs:$rx, 0)), bb:$targ16),
1174   (BnezRxImmX16 CPU16Regs:$rx, bb:$targ16)
1175  >;
1176
1177//
1178// This needs to be there but I forget which code will generate it
1179//
1180def: Mips16Pat
1181  <(brcond CPU16Regs:$rx, bb:$targ16),
1182   (BnezRxImmX16 CPU16Regs:$rx, bb:$targ16)
1183  >;
1184
1185//
1186
1187//
1188// bcond-setugt
1189//
1190//def: Mips16Pat
1191//  <(brcond (i32 (setugt CPU16Regs:$rx, CPU16Regs:$ry)), bb:$imm16),
1192//   (BtnezT8SltuX16 CPU16Regs:$ry, CPU16Regs:$rx,  bb:$imm16)
1193//  >;
1194
1195//
1196// bcond-setuge
1197//
1198//def: Mips16Pat
1199//  <(brcond (i32 (setuge CPU16Regs:$rx, CPU16Regs:$ry)), bb:$imm16),
1200//   (BteqzT8SltuX16 CPU16Regs:$rx, CPU16Regs:$ry,  bb:$imm16)
1201//  >;
1202
1203
1204//
1205// bcond-setult
1206//
1207//def: Mips16Pat
1208//  <(brcond (i32 (setult CPU16Regs:$rx, CPU16Regs:$ry)), bb:$imm16),
1209//   (BtnezT8SltuX16 CPU16Regs:$rx, CPU16Regs:$ry,  bb:$imm16)
1210//  >;
1211
1212def: UncondBranch16_pat<br, BimmX16>;
1213
1214// Small immediates
1215def: Mips16Pat<(i32 immSExt16:$in),
1216               (AddiuRxRxImmX16 (Move32R16 ZERO), immSExt16:$in)>;
1217
1218def: Mips16Pat<(i32 immZExt16:$in), (LiRxImmX16 immZExt16:$in)>;
1219
1220//
1221// MipsDivRem
1222//
1223def: Mips16Pat
1224  <(MipsDivRem CPU16Regs:$rx, CPU16Regs:$ry),
1225   (DivRxRy16 CPU16Regs:$rx, CPU16Regs:$ry)>;
1226
1227//
1228// MipsDivRemU
1229//
1230def: Mips16Pat
1231  <(MipsDivRemU CPU16Regs:$rx, CPU16Regs:$ry),
1232   (DivuRxRy16 CPU16Regs:$rx, CPU16Regs:$ry)>;
1233
1234//  signed a,b
1235//  x = (a>=b)?x:y
1236//
1237//  if !(a < b) x = y
1238//
1239def : Mips16Pat<(select (i32 (setge CPU16Regs:$a, CPU16Regs:$b)),
1240                 CPU16Regs:$x, CPU16Regs:$y),
1241                (SelTBteqZSlt CPU16Regs:$x, CPU16Regs:$y,
1242                 CPU16Regs:$a, CPU16Regs:$b)>;
1243
1244//  signed a,b
1245//  x = (a>b)?x:y
1246//
1247//  if  (b < a) x = y
1248//
1249def : Mips16Pat<(select (i32 (setgt CPU16Regs:$a, CPU16Regs:$b)),
1250                 CPU16Regs:$x, CPU16Regs:$y),
1251                (SelTBtneZSlt CPU16Regs:$x, CPU16Regs:$y,
1252                 CPU16Regs:$b, CPU16Regs:$a)>;
1253
1254// unsigned a,b
1255// x = (a>=b)?x:y
1256//
1257// if !(a < b) x = y;
1258//
1259def : Mips16Pat<
1260  (select (i32 (setuge CPU16Regs:$a, CPU16Regs:$b)),
1261   CPU16Regs:$x, CPU16Regs:$y),
1262  (SelTBteqZSltu CPU16Regs:$x, CPU16Regs:$y,
1263   CPU16Regs:$a, CPU16Regs:$b)>;
1264
1265//  unsigned a,b
1266//  x = (a>b)?x:y
1267//
1268//  if (b < a) x = y
1269//
1270def : Mips16Pat<(select (i32 (setugt CPU16Regs:$a, CPU16Regs:$b)),
1271                 CPU16Regs:$x, CPU16Regs:$y),
1272                (SelTBtneZSltu CPU16Regs:$x, CPU16Regs:$y,
1273                 CPU16Regs:$b, CPU16Regs:$a)>;
1274
1275// signed
1276// x = (a >= k)?x:y
1277// due to an llvm optimization, i don't think that this will ever
1278// be used. This is transformed into x = (a > k-1)?x:y
1279//
1280//
1281
1282//def : Mips16Pat<
1283//  (select (i32 (setge CPU16Regs:$lhs, immSExt16:$rhs)),
1284//   CPU16Regs:$T, CPU16Regs:$F),
1285//  (SelTBteqZSlti CPU16Regs:$T, CPU16Regs:$F,
1286//   CPU16Regs:$lhs, immSExt16:$rhs)>;
1287
1288//def : Mips16Pat<
1289//  (select (i32 (setuge CPU16Regs:$lhs, immSExt16:$rhs)),
1290//   CPU16Regs:$T, CPU16Regs:$F),
1291//  (SelTBteqZSltiu CPU16Regs:$T, CPU16Regs:$F,
1292//   CPU16Regs:$lhs, immSExt16:$rhs)>;
1293
1294// signed
1295// x = (a < k)?x:y
1296//
1297// if !(a < k) x = y;
1298//
1299def : Mips16Pat<
1300  (select (i32 (setlt CPU16Regs:$a, immSExt16:$b)),
1301   CPU16Regs:$x, CPU16Regs:$y),
1302  (SelTBtneZSlti CPU16Regs:$x, CPU16Regs:$y,
1303   CPU16Regs:$a, immSExt16:$b)>;
1304
1305
1306//
1307//
1308// signed
1309// x = (a <= b)? x : y
1310//
1311// if  (b < a) x = y
1312//
1313def : Mips16Pat<(select (i32 (setle CPU16Regs:$a, CPU16Regs:$b)),
1314                 CPU16Regs:$x, CPU16Regs:$y),
1315                (SelTBteqZSlt CPU16Regs:$x, CPU16Regs:$y,
1316                 CPU16Regs:$b, CPU16Regs:$a)>;
1317
1318//
1319// unnsigned
1320// x = (a <= b)? x : y
1321//
1322// if  (b < a) x = y
1323//
1324def : Mips16Pat<(select (i32 (setule CPU16Regs:$a, CPU16Regs:$b)),
1325                 CPU16Regs:$x, CPU16Regs:$y),
1326                (SelTBteqZSltu CPU16Regs:$x, CPU16Regs:$y,
1327                 CPU16Regs:$b, CPU16Regs:$a)>;
1328
1329//
1330// signed/unsigned
1331// x = (a == b)? x : y
1332//
1333// if (a != b) x = y
1334//
1335def : Mips16Pat<(select (i32 (seteq CPU16Regs:$a, CPU16Regs:$b)),
1336                 CPU16Regs:$x, CPU16Regs:$y),
1337                (SelTBteqZCmp CPU16Regs:$x, CPU16Regs:$y,
1338                 CPU16Regs:$b, CPU16Regs:$a)>;
1339
1340//
1341// signed/unsigned
1342// x = (a == 0)? x : y
1343//
1344// if (a != 0) x = y
1345//
1346def : Mips16Pat<(select (i32 (seteq CPU16Regs:$a, 0)),
1347                 CPU16Regs:$x, CPU16Regs:$y),
1348                (SelBeqZ CPU16Regs:$x, CPU16Regs:$y,
1349                 CPU16Regs:$a)>;
1350
1351
1352//
1353// signed/unsigned
1354// x = (a == k)? x : y
1355//
1356// if (a != k) x = y
1357//
1358def : Mips16Pat<(select (i32 (seteq CPU16Regs:$a, immZExt16:$k)),
1359                 CPU16Regs:$x, CPU16Regs:$y),
1360                (SelTBteqZCmpi CPU16Regs:$x, CPU16Regs:$y,
1361                 CPU16Regs:$a, immZExt16:$k)>;
1362
1363
1364//
1365// signed/unsigned
1366// x = (a != b)? x : y
1367//
1368// if (a == b) x = y
1369//
1370//
1371def : Mips16Pat<(select (i32 (setne CPU16Regs:$a, CPU16Regs:$b)),
1372                 CPU16Regs:$x, CPU16Regs:$y),
1373                (SelTBtneZCmp CPU16Regs:$x, CPU16Regs:$y,
1374                 CPU16Regs:$b, CPU16Regs:$a)>;
1375
1376//
1377// signed/unsigned
1378// x = (a != 0)? x : y
1379//
1380// if (a == 0) x = y
1381//
1382def : Mips16Pat<(select (i32 (setne CPU16Regs:$a, 0)),
1383                 CPU16Regs:$x, CPU16Regs:$y),
1384                (SelBneZ CPU16Regs:$x, CPU16Regs:$y,
1385                 CPU16Regs:$a)>;
1386
1387// signed/unsigned
1388// x = (a)? x : y
1389//
1390// if (!a) x = y
1391//
1392def : Mips16Pat<(select  CPU16Regs:$a,
1393                 CPU16Regs:$x, CPU16Regs:$y),
1394      (SelBneZ CPU16Regs:$x, CPU16Regs:$y,
1395       CPU16Regs:$a)>;
1396
1397
1398//
1399// signed/unsigned
1400// x = (a != k)? x : y
1401//
1402// if (a == k) x = y
1403//
1404def : Mips16Pat<(select (i32 (setne CPU16Regs:$a, immZExt16:$k)),
1405                 CPU16Regs:$x, CPU16Regs:$y),
1406                (SelTBtneZCmpi CPU16Regs:$x, CPU16Regs:$y,
1407                 CPU16Regs:$a, immZExt16:$k)>;
1408
1409//
1410// When writing C code to test setxx these patterns,
1411// some will be transformed into
1412// other things. So we test using C code but using -O3 and -O0
1413//
1414// seteq
1415//
1416def : Mips16Pat
1417  <(seteq CPU16Regs:$lhs,CPU16Regs:$rhs),
1418   (SltiuCCRxImmX16 (XorRxRxRy16 CPU16Regs:$lhs, CPU16Regs:$rhs), 1)>;
1419
1420def : Mips16Pat
1421  <(seteq CPU16Regs:$lhs, 0),
1422   (SltiuCCRxImmX16 CPU16Regs:$lhs, 1)>;
1423
1424
1425//
1426// setge
1427//
1428
1429def: Mips16Pat
1430  <(setge CPU16Regs:$lhs, CPU16Regs:$rhs),
1431   (XorRxRxRy16 (SltCCRxRy16 CPU16Regs:$lhs, CPU16Regs:$rhs),
1432   (LiRxImmX16 1))>;
1433
1434//
1435// For constants, llvm transforms this to:
1436// x > (k -1) and then reverses the operands to use setlt. So this pattern
1437// is not used now by the compiler. (Presumably checking that k-1 does not
1438// overflow). The compiler never uses this at a the current time, due to
1439// other optimizations.
1440//
1441//def: Mips16Pat
1442//  <(setge CPU16Regs:$lhs, immSExt16:$rhs),
1443//   (XorRxRxRy16 (SltiCCRxImmX16 CPU16Regs:$lhs, immSExt16:$rhs),
1444//   (LiRxImmX16 1))>;
1445
1446// This catches the x >= -32768 case by transforming it to  x > -32769
1447//
1448def: Mips16Pat
1449  <(setgt CPU16Regs:$lhs, -32769),
1450   (XorRxRxRy16 (SltiCCRxImmX16 CPU16Regs:$lhs, -32768),
1451   (LiRxImmX16 1))>;
1452
1453//
1454// setgt
1455//
1456//
1457
1458def: Mips16Pat
1459  <(setgt CPU16Regs:$lhs, CPU16Regs:$rhs),
1460   (SltCCRxRy16 CPU16Regs:$rhs, CPU16Regs:$lhs)>;
1461
1462//
1463// setle
1464//
1465def: Mips16Pat
1466  <(setle CPU16Regs:$lhs, CPU16Regs:$rhs),
1467   (XorRxRxRy16 (SltCCRxRy16 CPU16Regs:$rhs, CPU16Regs:$lhs), (LiRxImmX16 1))>;
1468
1469//
1470// setlt
1471//
1472def: SetCC_R16<setlt, SltCCRxRy16>;
1473
1474def: SetCC_I16<setlt, immSExt16, SltiCCRxImmX16>;
1475
1476//
1477// setne
1478//
1479def : Mips16Pat
1480  <(setne CPU16Regs:$lhs,CPU16Regs:$rhs),
1481   (SltuCCRxRy16 (LiRxImmX16 0),
1482   (XorRxRxRy16 CPU16Regs:$lhs, CPU16Regs:$rhs))>;
1483
1484
1485//
1486// setuge
1487//
1488def: Mips16Pat
1489  <(setuge CPU16Regs:$lhs, CPU16Regs:$rhs),
1490   (XorRxRxRy16 (SltuCCRxRy16 CPU16Regs:$lhs, CPU16Regs:$rhs),
1491   (LiRxImmX16 1))>;
1492
1493// this pattern will never be used because the compiler will transform
1494// x >= k to x > (k - 1) and then use SLT
1495//
1496//def: Mips16Pat
1497//  <(setuge CPU16Regs:$lhs, immZExt16:$rhs),
1498//   (XorRxRxRy16 (SltiuCCRxImmX16 CPU16Regs:$lhs, immZExt16:$rhs),
1499//   (LiRxImmX16 1))>;
1500
1501//
1502// setugt
1503//
1504def: Mips16Pat
1505  <(setugt CPU16Regs:$lhs, CPU16Regs:$rhs),
1506   (SltuCCRxRy16 CPU16Regs:$rhs, CPU16Regs:$lhs)>;
1507
1508//
1509// setule
1510//
1511def: Mips16Pat
1512  <(setule CPU16Regs:$lhs, CPU16Regs:$rhs),
1513   (XorRxRxRy16 (SltuCCRxRy16 CPU16Regs:$rhs, CPU16Regs:$lhs), (LiRxImmX16 1))>;
1514
1515//
1516// setult
1517//
1518def: SetCC_R16<setult, SltuCCRxRy16>;
1519
1520def: SetCC_I16<setult, immSExt16, SltiuCCRxImmX16>;
1521
1522def: Mips16Pat<(add CPU16Regs:$hi, (MipsLo tglobaladdr:$lo)),
1523               (AddiuRxRxImmX16 CPU16Regs:$hi, tglobaladdr:$lo)>;
1524
1525// hi/lo relocs
1526
1527def : Mips16Pat<(MipsHi tglobaltlsaddr:$in), 
1528                (SllX16 (LiRxImmX16 tglobaltlsaddr:$in), 16)>;
1529
1530// wrapper_pic
1531class Wrapper16Pat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
1532  Mips16Pat<(MipsWrapper RC:$gp, node:$in),
1533            (ADDiuOp RC:$gp, node:$in)>;
1534
1535
1536def : Wrapper16Pat<tglobaladdr, AddiuRxRxImmX16, CPU16Regs>;
1537def : Wrapper16Pat<tglobaltlsaddr, AddiuRxRxImmX16, CPU16Regs>;
1538
1539def : Mips16Pat<(i32 (extloadi8   addr16:$src)),
1540                (LbuRxRyOffMemX16  addr16:$src)>;
1541def : Mips16Pat<(i32 (extloadi16  addr16:$src)),
1542                (LhuRxRyOffMemX16  addr16:$src)>;