1//=- Mips32r6InstrInfo.td - Mips32r6 Instruction Information -*- tablegen -*-=//
2//
3//                     The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes Mips32r6 instructions.
11//
12//===----------------------------------------------------------------------===//
13
14include "Mips32r6InstrFormats.td"
15
16// Notes about removals/changes from MIPS32r6:
17// Reencoded: jr -> jalr
18// Reencoded: jr.hb -> jalr.hb
19
20def brtarget21 : Operand<OtherVT> {
21  let EncoderMethod = "getBranchTarget21OpValue";
22  let OperandType = "OPERAND_PCREL";
23  let DecoderMethod = "DecodeBranchTarget21";
24  let ParserMatchClass = MipsJumpTargetAsmOperand;
25}
26
27def brtarget26 : Operand<OtherVT> {
28  let EncoderMethod = "getBranchTarget26OpValue";
29  let OperandType = "OPERAND_PCREL";
30  let DecoderMethod = "DecodeBranchTarget26";
31  let ParserMatchClass = MipsJumpTargetAsmOperand;
32}
33
34def jmpoffset16 : Operand<OtherVT> {
35  let EncoderMethod = "getJumpOffset16OpValue";
36  let ParserMatchClass = MipsJumpTargetAsmOperand;
37}
38
39def calloffset16 : Operand<iPTR> {
40  let EncoderMethod = "getJumpOffset16OpValue";
41  let ParserMatchClass = MipsJumpTargetAsmOperand;
42}
43
44//===----------------------------------------------------------------------===//
45//
46// Instruction Encodings
47//
48//===----------------------------------------------------------------------===//
49
50class ADDIUPC_ENC : PCREL19_FM<OPCODE2_ADDIUPC>;
51class ALIGN_ENC  : SPECIAL3_ALIGN_FM<OPCODE6_ALIGN>;
52class ALUIPC_ENC : PCREL16_FM<OPCODE5_ALUIPC>;
53class AUI_ENC    : AUI_FM;
54class AUIPC_ENC  : PCREL16_FM<OPCODE5_AUIPC>;
55
56class BAL_ENC   : BAL_FM;
57class BALC_ENC  : BRANCH_OFF26_FM<0b111010>;
58class BC_ENC    : BRANCH_OFF26_FM<0b110010>;
59class BEQC_ENC  : CMP_BRANCH_2R_OFF16_FM<OPGROUP_ADDI>,
60                  DecodeDisambiguates<"AddiGroupBranch">;
61class BEQZALC_ENC : CMP_BRANCH_1R_RT_OFF16_FM<OPGROUP_ADDI>,
62                    DecodeDisambiguatedBy<"DaddiGroupBranch">;
63class BNEC_ENC  : CMP_BRANCH_2R_OFF16_FM<OPGROUP_DADDI>,
64                  DecodeDisambiguates<"DaddiGroupBranch">;
65class BNEZALC_ENC : CMP_BRANCH_1R_RT_OFF16_FM<OPGROUP_DADDI>,
66                    DecodeDisambiguatedBy<"DaddiGroupBranch">;
67
68class BLTZC_ENC : CMP_BRANCH_1R_BOTH_OFF16_FM<OPGROUP_BGTZL>,
69                  DecodeDisambiguates<"BgtzlGroupBranch">;
70class BGEC_ENC  : CMP_BRANCH_2R_OFF16_FM<OPGROUP_BLEZL>,
71                  DecodeDisambiguatedBy<"BlezlGroupBranch">;
72class BGEUC_ENC : CMP_BRANCH_2R_OFF16_FM<OPGROUP_BLEZ>,
73                  DecodeDisambiguatedBy<"BlezGroupBranch">;
74class BGEZC_ENC : CMP_BRANCH_1R_BOTH_OFF16_FM<OPGROUP_BLEZL>,
75                  DecodeDisambiguates<"BlezlGroupBranch">;
76class BGTZALC_ENC : CMP_BRANCH_1R_RT_OFF16_FM<OPGROUP_BGTZ>,
77                    DecodeDisambiguatedBy<"BgtzGroupBranch">;
78
79class BLTC_ENC : CMP_BRANCH_2R_OFF16_FM<OPGROUP_BGTZL>,
80                 DecodeDisambiguatedBy<"BgtzlGroupBranch">;
81class BLTUC_ENC : CMP_BRANCH_2R_OFF16_FM<OPGROUP_BGTZ>,
82                  DecodeDisambiguatedBy<"BgtzGroupBranch">;
83
84class BLEZC_ENC : CMP_BRANCH_1R_RT_OFF16_FM<OPGROUP_BLEZL>,
85                  DecodeDisambiguatedBy<"BlezlGroupBranch">;
86class BLTZALC_ENC : CMP_BRANCH_1R_BOTH_OFF16_FM<OPGROUP_BGTZ>,
87                    DecodeDisambiguates<"BgtzGroupBranch">;
88class BGTZC_ENC : CMP_BRANCH_1R_RT_OFF16_FM<OPGROUP_BGTZL>,
89                  DecodeDisambiguatedBy<"BgtzlGroupBranch">;
90
91class BEQZC_ENC : CMP_BRANCH_OFF21_FM<0b110110>;
92class BGEZALC_ENC : CMP_BRANCH_1R_BOTH_OFF16_FM<OPGROUP_BLEZ>,
93                    DecodeDisambiguates<"BlezGroupBranch">;
94class BNEZC_ENC : CMP_BRANCH_OFF21_FM<0b111110>;
95
96class BC1EQZ_ENC : COP1_BCCZ_FM<OPCODE5_BC1EQZ>;
97class BC1NEZ_ENC : COP1_BCCZ_FM<OPCODE5_BC1NEZ>;
98class BC2EQZ_ENC : COP2_BCCZ_FM<OPCODE5_BC2EQZ>;
99class BC2NEZ_ENC : COP2_BCCZ_FM<OPCODE5_BC2NEZ>;
100
101class JIALC_ENC : JMP_IDX_COMPACT_FM<0b111110>;
102class JIC_ENC   : JMP_IDX_COMPACT_FM<0b110110>;
103class JR_HB_R6_ENC : JR_HB_R6_FM<OPCODE6_JALR>;
104class BITSWAP_ENC : SPECIAL3_2R_FM<OPCODE6_BITSWAP>;
105class BLEZALC_ENC : CMP_BRANCH_1R_RT_OFF16_FM<OPGROUP_BLEZ>,
106                    DecodeDisambiguatedBy<"BlezGroupBranch">;
107class BNVC_ENC   : CMP_BRANCH_2R_OFF16_FM<OPGROUP_DADDI>,
108                   DecodeDisambiguatedBy<"DaddiGroupBranch">;
109class BOVC_ENC   : CMP_BRANCH_2R_OFF16_FM<OPGROUP_ADDI>,
110                   DecodeDisambiguatedBy<"AddiGroupBranch">;
111class DIV_ENC    : SPECIAL_3R_FM<0b00010, 0b011010>;
112class DIVU_ENC   : SPECIAL_3R_FM<0b00010, 0b011011>;
113class MOD_ENC    : SPECIAL_3R_FM<0b00011, 0b011010>;
114class MODU_ENC   : SPECIAL_3R_FM<0b00011, 0b011011>;
115class MUH_ENC    : SPECIAL_3R_FM<0b00011, 0b011000>;
116class MUHU_ENC   : SPECIAL_3R_FM<0b00011, 0b011001>;
117class MUL_R6_ENC : SPECIAL_3R_FM<0b00010, 0b011000>;
118class MULU_ENC   : SPECIAL_3R_FM<0b00010, 0b011001>;
119
120class MADDF_S_ENC  : COP1_3R_FM<0b011000, FIELD_FMT_S>;
121class MADDF_D_ENC  : COP1_3R_FM<0b011000, FIELD_FMT_D>;
122class MSUBF_S_ENC  : COP1_3R_FM<0b011001, FIELD_FMT_S>;
123class MSUBF_D_ENC  : COP1_3R_FM<0b011001, FIELD_FMT_D>;
124
125class SEL_D_ENC  : COP1_3R_FM<0b010000, FIELD_FMT_D>;
126class SEL_S_ENC  : COP1_3R_FM<0b010000, FIELD_FMT_S>;
127
128class SELEQZ_ENC : SPECIAL_3R_FM<0b00000, 0b110101>;
129class SELNEZ_ENC : SPECIAL_3R_FM<0b00000, 0b110111>;
130
131class LWPC_ENC   : PCREL19_FM<OPCODE2_LWPC>;
132class LWUPC_ENC  : PCREL19_FM<OPCODE2_LWUPC>;
133
134class MAX_S_ENC : COP1_3R_FM<0b011101, FIELD_FMT_S>;
135class MAX_D_ENC : COP1_3R_FM<0b011101, FIELD_FMT_D>;
136class MIN_S_ENC : COP1_3R_FM<0b011100, FIELD_FMT_S>;
137class MIN_D_ENC : COP1_3R_FM<0b011100, FIELD_FMT_D>;
138
139class MAXA_S_ENC : COP1_3R_FM<0b011111, FIELD_FMT_S>;
140class MAXA_D_ENC : COP1_3R_FM<0b011111, FIELD_FMT_D>;
141class MINA_S_ENC : COP1_3R_FM<0b011110, FIELD_FMT_S>;
142class MINA_D_ENC : COP1_3R_FM<0b011110, FIELD_FMT_D>;
143
144class SELEQZ_S_ENC : COP1_3R_FM<0b010100, FIELD_FMT_S>;
145class SELEQZ_D_ENC : COP1_3R_FM<0b010100, FIELD_FMT_D>;
146class SELNEZ_S_ENC : COP1_3R_FM<0b010111, FIELD_FMT_S>;
147class SELNEZ_D_ENC : COP1_3R_FM<0b010111, FIELD_FMT_D>;
148
149class RINT_S_ENC : COP1_2R_FM<0b011010, FIELD_FMT_S>;
150class RINT_D_ENC : COP1_2R_FM<0b011010, FIELD_FMT_D>;
151class CLASS_S_ENC : COP1_2R_FM<0b011011, FIELD_FMT_S>;
152class CLASS_D_ENC : COP1_2R_FM<0b011011, FIELD_FMT_D>;
153
154class CACHE_ENC : SPECIAL3_MEM_FM<OPCODE6_CACHE>;
155class PREF_ENC : SPECIAL3_MEM_FM<OPCODE6_PREF>;
156
157class LDC2_R6_ENC : COP2LDST_FM<OPCODE5_LDC2>;
158class LWC2_R6_ENC : COP2LDST_FM<OPCODE5_LWC2>;
159class SDC2_R6_ENC : COP2LDST_FM<OPCODE5_SDC2>;
160class SWC2_R6_ENC : COP2LDST_FM<OPCODE5_SWC2>;
161
162class LSA_R6_ENC : SPECIAL_LSA_FM<OPCODE6_LSA>;
163
164class LL_R6_ENC : SPECIAL3_LL_SC_FM<OPCODE6_LL>;
165class SC_R6_ENC : SPECIAL3_LL_SC_FM<OPCODE6_SC>;
166
167class CLO_R6_ENC : SPECIAL_2R_FM<OPCODE6_CLO>;
168class CLZ_R6_ENC : SPECIAL_2R_FM<OPCODE6_CLZ>;
169
170class SDBBP_R6_ENC : SPECIAL_SDBBP_FM;
171
172//===----------------------------------------------------------------------===//
173//
174// Instruction Multiclasses
175//
176//===----------------------------------------------------------------------===//
177
178class CMP_CONDN_DESC_BASE<string CondStr, string Typestr,
179                          RegisterOperand FGROpnd,
180                          SDPatternOperator Op = null_frag> {
181  dag OutOperandList = (outs FGRCCOpnd:$fd);
182  dag InOperandList = (ins FGROpnd:$fs, FGROpnd:$ft);
183  string AsmString = !strconcat("cmp.", CondStr, ".", Typestr, "\t$fd, $fs, $ft");
184  list<dag> Pattern = [(set FGRCCOpnd:$fd, (Op FGROpnd:$fs, FGROpnd:$ft))];
185}
186
187multiclass CMP_CC_M <FIELD_CMP_FORMAT Format, string Typestr,
188                     RegisterOperand FGROpnd>{
189  def CMP_F_#NAME : COP1_CMP_CONDN_FM<Format, FIELD_CMP_COND_AF>,
190                    CMP_CONDN_DESC_BASE<"af", Typestr, FGROpnd>,
191                    ISA_MIPS32R6;
192  def CMP_UN_#NAME : COP1_CMP_CONDN_FM<Format, FIELD_CMP_COND_UN>,
193                     CMP_CONDN_DESC_BASE<"un", Typestr, FGROpnd, setuo>,
194                     ISA_MIPS32R6;
195  def CMP_EQ_#NAME : COP1_CMP_CONDN_FM<Format, FIELD_CMP_COND_EQ>,
196                     CMP_CONDN_DESC_BASE<"eq", Typestr, FGROpnd, setoeq>,
197                     ISA_MIPS32R6;
198  def CMP_UEQ_#NAME : COP1_CMP_CONDN_FM<Format, FIELD_CMP_COND_UEQ>,
199                      CMP_CONDN_DESC_BASE<"ueq", Typestr, FGROpnd, setueq>,
200                      ISA_MIPS32R6;
201  def CMP_LT_#NAME : COP1_CMP_CONDN_FM<Format, FIELD_CMP_COND_LT>,
202                     CMP_CONDN_DESC_BASE<"lt", Typestr, FGROpnd, setolt>,
203                     ISA_MIPS32R6;
204  def CMP_ULT_#NAME : COP1_CMP_CONDN_FM<Format, FIELD_CMP_COND_ULT>,
205                      CMP_CONDN_DESC_BASE<"ult", Typestr, FGROpnd, setult>,
206                      ISA_MIPS32R6;
207  def CMP_LE_#NAME : COP1_CMP_CONDN_FM<Format, FIELD_CMP_COND_LE>,
208                     CMP_CONDN_DESC_BASE<"le", Typestr, FGROpnd, setole>,
209                     ISA_MIPS32R6;
210  def CMP_ULE_#NAME : COP1_CMP_CONDN_FM<Format, FIELD_CMP_COND_ULE>,
211                      CMP_CONDN_DESC_BASE<"ule", Typestr, FGROpnd, setule>,
212                      ISA_MIPS32R6;
213  def CMP_SAF_#NAME : COP1_CMP_CONDN_FM<Format, FIELD_CMP_COND_SAF>,
214                      CMP_CONDN_DESC_BASE<"saf", Typestr, FGROpnd>,
215                      ISA_MIPS32R6;
216  def CMP_SUN_#NAME : COP1_CMP_CONDN_FM<Format, FIELD_CMP_COND_SUN>,
217                      CMP_CONDN_DESC_BASE<"sun", Typestr, FGROpnd>,
218                      ISA_MIPS32R6;
219  def CMP_SEQ_#NAME : COP1_CMP_CONDN_FM<Format, FIELD_CMP_COND_SEQ>,
220                      CMP_CONDN_DESC_BASE<"seq", Typestr, FGROpnd>,
221                      ISA_MIPS32R6;
222  def CMP_SUEQ_#NAME : COP1_CMP_CONDN_FM<Format, FIELD_CMP_COND_SUEQ>,
223                       CMP_CONDN_DESC_BASE<"sueq", Typestr, FGROpnd>,
224                       ISA_MIPS32R6;
225  def CMP_SLT_#NAME : COP1_CMP_CONDN_FM<Format, FIELD_CMP_COND_SLT>,
226                      CMP_CONDN_DESC_BASE<"slt", Typestr, FGROpnd>,
227                      ISA_MIPS32R6;
228  def CMP_SULT_#NAME : COP1_CMP_CONDN_FM<Format, FIELD_CMP_COND_SULT>,
229                       CMP_CONDN_DESC_BASE<"sult", Typestr, FGROpnd>,
230                       ISA_MIPS32R6;
231  def CMP_SLE_#NAME : COP1_CMP_CONDN_FM<Format, FIELD_CMP_COND_SLE>,
232                      CMP_CONDN_DESC_BASE<"sle", Typestr, FGROpnd>,
233                      ISA_MIPS32R6;
234  def CMP_SULE_#NAME : COP1_CMP_CONDN_FM<Format, FIELD_CMP_COND_SULE>,
235                       CMP_CONDN_DESC_BASE<"sule", Typestr, FGROpnd>,
236                       ISA_MIPS32R6;
237}
238
239//===----------------------------------------------------------------------===//
240//
241// Instruction Descriptions
242//
243//===----------------------------------------------------------------------===//
244
245class PCREL_DESC_BASE<string instr_asm, RegisterOperand GPROpnd,
246                      Operand ImmOpnd> {
247  dag OutOperandList = (outs GPROpnd:$rs);
248  dag InOperandList = (ins ImmOpnd:$imm);
249  string AsmString = !strconcat(instr_asm, "\t$rs, $imm");
250  list<dag> Pattern = [];
251}
252
253class ADDIUPC_DESC : PCREL_DESC_BASE<"addiupc", GPR32Opnd, simm19_lsl2>;
254class LWPC_DESC: PCREL_DESC_BASE<"lwpc", GPR32Opnd, simm19_lsl2>;
255class LWUPC_DESC: PCREL_DESC_BASE<"lwupc", GPR32Opnd, simm19_lsl2>;
256
257class ALIGN_DESC_BASE<string instr_asm, RegisterOperand GPROpnd,
258                      Operand ImmOpnd> {
259  dag OutOperandList = (outs GPROpnd:$rd);
260  dag InOperandList = (ins GPROpnd:$rs, GPROpnd:$rt, ImmOpnd:$bp);
261  string AsmString = !strconcat(instr_asm, "\t$rd, $rs, $rt, $bp");
262  list<dag> Pattern = [];
263}
264
265class ALIGN_DESC : ALIGN_DESC_BASE<"align", GPR32Opnd, uimm2>;
266
267class ALUIPC_DESC_BASE<string instr_asm, RegisterOperand GPROpnd> {
268  dag OutOperandList = (outs GPROpnd:$rs);
269  dag InOperandList = (ins simm16:$imm);
270  string AsmString = !strconcat(instr_asm, "\t$rs, $imm");
271  list<dag> Pattern = [];
272}
273
274class ALUIPC_DESC : ALUIPC_DESC_BASE<"aluipc", GPR32Opnd>;
275class AUIPC_DESC : ALUIPC_DESC_BASE<"auipc", GPR32Opnd>;
276
277class AUI_DESC_BASE<string instr_asm, RegisterOperand GPROpnd> {
278  dag OutOperandList = (outs GPROpnd:$rs);
279  dag InOperandList = (ins GPROpnd:$rt, simm16:$imm);
280  string AsmString = !strconcat(instr_asm, "\t$rs, $rt, $imm");
281  list<dag> Pattern = [];
282}
283
284class AUI_DESC : AUI_DESC_BASE<"aui", GPR32Opnd>;
285
286class BRANCH_DESC_BASE {
287  bit isBranch = 1;
288  bit isTerminator = 1;
289  bit hasDelaySlot = 0;
290}
291
292class BC_DESC_BASE<string instr_asm, DAGOperand opnd> : BRANCH_DESC_BASE {
293  dag InOperandList = (ins opnd:$offset);
294  dag OutOperandList = (outs);
295  string AsmString = !strconcat(instr_asm, "\t$offset");
296  bit isBarrier = 1;
297}
298
299class CMP_BC_DESC_BASE<string instr_asm, DAGOperand opnd,
300                       RegisterOperand GPROpnd> : BRANCH_DESC_BASE {
301  dag InOperandList = (ins GPROpnd:$rs, GPROpnd:$rt, opnd:$offset);
302  dag OutOperandList = (outs);
303  string AsmString = !strconcat(instr_asm, "\t$rs, $rt, $offset");
304  list<Register> Defs = [AT];
305}
306
307class CMP_CBR_EQNE_Z_DESC_BASE<string instr_asm, DAGOperand opnd,
308                               RegisterOperand GPROpnd> : BRANCH_DESC_BASE {
309  dag InOperandList = (ins GPROpnd:$rs, opnd:$offset);
310  dag OutOperandList = (outs);
311  string AsmString = !strconcat(instr_asm, "\t$rs, $offset");
312  list<Register> Defs = [AT];
313}
314
315class CMP_CBR_RT_Z_DESC_BASE<string instr_asm, DAGOperand opnd,
316                             RegisterOperand GPROpnd> : BRANCH_DESC_BASE {
317  dag InOperandList = (ins GPROpnd:$rt, opnd:$offset);
318  dag OutOperandList = (outs);
319  string AsmString = !strconcat(instr_asm, "\t$rt, $offset");
320  list<Register> Defs = [AT];
321}
322
323class BAL_DESC : BC_DESC_BASE<"bal", brtarget> {
324  bit isCall = 1;
325  bit hasDelaySlot = 1;
326  list<Register> Defs = [RA];
327}
328
329class BALC_DESC : BC_DESC_BASE<"balc", brtarget26> {
330  bit isCall = 1;
331  list<Register> Defs = [RA];
332}
333
334class BC_DESC : BC_DESC_BASE<"bc", brtarget26>;
335class BGEC_DESC : CMP_BC_DESC_BASE<"bgec", brtarget, GPR32Opnd>;
336class BGEUC_DESC : CMP_BC_DESC_BASE<"bgeuc", brtarget, GPR32Opnd>;
337class BEQC_DESC : CMP_BC_DESC_BASE<"beqc", brtarget, GPR32Opnd>;
338class BNEC_DESC : CMP_BC_DESC_BASE<"bnec", brtarget, GPR32Opnd>;
339
340class BLTC_DESC : CMP_BC_DESC_BASE<"bltc", brtarget, GPR32Opnd>;
341class BLTUC_DESC : CMP_BC_DESC_BASE<"bltuc", brtarget, GPR32Opnd>;
342
343class BLTZC_DESC : CMP_CBR_RT_Z_DESC_BASE<"bltzc", brtarget, GPR32Opnd>;
344class BGEZC_DESC : CMP_CBR_RT_Z_DESC_BASE<"bgezc", brtarget, GPR32Opnd>;
345
346class BLEZC_DESC : CMP_CBR_RT_Z_DESC_BASE<"blezc", brtarget, GPR32Opnd>;
347class BGTZC_DESC : CMP_CBR_RT_Z_DESC_BASE<"bgtzc", brtarget, GPR32Opnd>;
348
349class BEQZC_DESC : CMP_CBR_EQNE_Z_DESC_BASE<"beqzc", brtarget21, GPR32Opnd>;
350class BNEZC_DESC : CMP_CBR_EQNE_Z_DESC_BASE<"bnezc", brtarget21, GPR32Opnd>;
351
352class COP1_BCCZ_DESC_BASE<string instr_asm> : BRANCH_DESC_BASE {
353  dag InOperandList = (ins FGR64Opnd:$ft, brtarget:$offset);
354  dag OutOperandList = (outs);
355  string AsmString = instr_asm;
356  bit hasDelaySlot = 1;
357}
358
359class BC1EQZ_DESC : COP1_BCCZ_DESC_BASE<"bc1eqz $ft, $offset">;
360class BC1NEZ_DESC : COP1_BCCZ_DESC_BASE<"bc1nez $ft, $offset">;
361
362class COP2_BCCZ_DESC_BASE<string instr_asm> : BRANCH_DESC_BASE {
363  dag InOperandList = (ins COP2Opnd:$ct, brtarget:$offset);
364  dag OutOperandList = (outs);
365  string AsmString = instr_asm;
366  bit hasDelaySlot = 1;
367}
368
369class BC2EQZ_DESC : COP2_BCCZ_DESC_BASE<"bc2eqz $ct, $offset">;
370class BC2NEZ_DESC : COP2_BCCZ_DESC_BASE<"bc2nez $ct, $offset">;
371
372class BOVC_DESC   : CMP_BC_DESC_BASE<"bovc", brtarget, GPR32Opnd>;
373class BNVC_DESC   : CMP_BC_DESC_BASE<"bnvc", brtarget, GPR32Opnd>;
374
375class JMP_IDX_COMPACT_DESC_BASE<string opstr, DAGOperand opnd,
376                                RegisterOperand GPROpnd> {
377  dag InOperandList = (ins GPROpnd:$rt, opnd:$offset);
378  string AsmString = !strconcat(opstr, "\t$rt, $offset");
379  list<dag> Pattern = [];
380  bit isTerminator = 1;
381  bit hasDelaySlot = 0;
382  string DecoderMethod = "DecodeSimm16";
383}
384
385class JIALC_DESC : JMP_IDX_COMPACT_DESC_BASE<"jialc", calloffset16,
386                                             GPR32Opnd> {
387  bit isCall = 1;
388  list<Register> Defs = [RA];
389}
390
391class JIC_DESC : JMP_IDX_COMPACT_DESC_BASE<"jic", jmpoffset16, GPR32Opnd> {
392  bit isBarrier = 1;
393  list<Register> Defs = [AT];
394}
395
396class JR_HB_R6_DESC : JR_HB_DESC_BASE<"jr.hb", GPR32Opnd> {
397  bit isBranch = 1;
398  bit isIndirectBranch = 1;
399  bit hasDelaySlot = 1;
400  bit isTerminator=1;
401  bit isBarrier=1;
402}
403
404class BITSWAP_DESC_BASE<string instr_asm, RegisterOperand GPROpnd> {
405  dag OutOperandList = (outs GPROpnd:$rd);
406  dag InOperandList = (ins GPROpnd:$rt);
407  string AsmString = !strconcat(instr_asm, "\t$rd, $rt");
408  list<dag> Pattern = [];
409}
410
411class BITSWAP_DESC : BITSWAP_DESC_BASE<"bitswap", GPR32Opnd>;
412
413class DIVMOD_DESC_BASE<string instr_asm, RegisterOperand GPROpnd,
414                       SDPatternOperator Op=null_frag> {
415  dag OutOperandList = (outs GPROpnd:$rd);
416  dag InOperandList = (ins GPROpnd:$rs, GPROpnd:$rt);
417  string AsmString = !strconcat(instr_asm, "\t$rd, $rs, $rt");
418  list<dag> Pattern = [(set GPROpnd:$rd, (Op GPROpnd:$rs, GPROpnd:$rt))];
419
420  // This instruction doesn't trap division by zero itself. We must insert
421  // teq instructions as well.
422  bit usesCustomInserter = 1;
423}
424
425class DIV_DESC  : DIVMOD_DESC_BASE<"div", GPR32Opnd, sdiv>;
426class DIVU_DESC : DIVMOD_DESC_BASE<"divu", GPR32Opnd, udiv>;
427class MOD_DESC  : DIVMOD_DESC_BASE<"mod", GPR32Opnd, srem>;
428class MODU_DESC : DIVMOD_DESC_BASE<"modu", GPR32Opnd, urem>;
429
430class BEQZALC_DESC : CMP_CBR_RT_Z_DESC_BASE<"beqzalc", brtarget, GPR32Opnd> {
431  list<Register> Defs = [RA];
432}
433
434class BGEZALC_DESC : CMP_CBR_RT_Z_DESC_BASE<"bgezalc", brtarget, GPR32Opnd> {
435  list<Register> Defs = [RA];
436}
437
438class BGTZALC_DESC : CMP_CBR_RT_Z_DESC_BASE<"bgtzalc", brtarget, GPR32Opnd> {
439  list<Register> Defs = [RA];
440}
441
442class BLEZALC_DESC : CMP_CBR_RT_Z_DESC_BASE<"blezalc", brtarget, GPR32Opnd> {
443  list<Register> Defs = [RA];
444}
445
446class BLTZALC_DESC : CMP_CBR_RT_Z_DESC_BASE<"bltzalc", brtarget, GPR32Opnd> {
447  list<Register> Defs = [RA];
448}
449
450class BNEZALC_DESC : CMP_CBR_RT_Z_DESC_BASE<"bnezalc", brtarget, GPR32Opnd> {
451  list<Register> Defs = [RA];
452}
453
454class MUL_R6_DESC_BASE<string instr_asm, RegisterOperand GPROpnd,
455                       SDPatternOperator Op=null_frag> {
456  dag OutOperandList = (outs GPROpnd:$rd);
457  dag InOperandList = (ins GPROpnd:$rs, GPROpnd:$rt);
458  string AsmString = !strconcat(instr_asm, "\t$rd, $rs, $rt");
459  list<dag> Pattern = [(set GPROpnd:$rd, (Op GPROpnd:$rs, GPROpnd:$rt))];
460}
461
462class MUH_DESC    : MUL_R6_DESC_BASE<"muh", GPR32Opnd, mulhs>;
463class MUHU_DESC   : MUL_R6_DESC_BASE<"muhu", GPR32Opnd, mulhu>;
464class MUL_R6_DESC : MUL_R6_DESC_BASE<"mul", GPR32Opnd, mul>;
465class MULU_DESC   : MUL_R6_DESC_BASE<"mulu", GPR32Opnd>;
466
467class COP1_SEL_DESC_BASE<string instr_asm, RegisterOperand FGROpnd> {
468  dag OutOperandList = (outs FGROpnd:$fd);
469  dag InOperandList = (ins FGRCCOpnd:$fd_in, FGROpnd:$fs, FGROpnd:$ft);
470  string AsmString = !strconcat(instr_asm, "\t$fd, $fs, $ft");
471  list<dag> Pattern = [(set FGROpnd:$fd, (select FGRCCOpnd:$fd_in,
472                                                 FGROpnd:$ft,
473                                                 FGROpnd:$fs))];
474  string Constraints = "$fd_in = $fd";
475}
476
477class SEL_D_DESC : COP1_SEL_DESC_BASE<"sel.d", FGR64Opnd> {
478  // We must insert a SUBREG_TO_REG around $fd_in
479  bit usesCustomInserter = 1;
480}
481class SEL_S_DESC : COP1_SEL_DESC_BASE<"sel.s", FGR32Opnd>;
482
483class SELEQNE_Z_DESC_BASE<string instr_asm, RegisterOperand GPROpnd> {
484  dag OutOperandList = (outs GPROpnd:$rd);
485  dag InOperandList = (ins GPROpnd:$rs, GPROpnd:$rt);
486  string AsmString = !strconcat(instr_asm, "\t$rd, $rs, $rt");
487  list<dag> Pattern = [];
488}
489
490class SELEQZ_DESC : SELEQNE_Z_DESC_BASE<"seleqz", GPR32Opnd>;
491class SELNEZ_DESC : SELEQNE_Z_DESC_BASE<"selnez", GPR32Opnd>;
492
493class COP1_4R_DESC_BASE<string instr_asm, RegisterOperand FGROpnd> {
494  dag OutOperandList = (outs FGROpnd:$fd);
495  dag InOperandList = (ins FGROpnd:$fd_in, FGROpnd:$fs, FGROpnd:$ft);
496  string AsmString = !strconcat(instr_asm, "\t$fd, $fs, $ft");
497  list<dag> Pattern = [];
498  string Constraints = "$fd_in = $fd";
499}
500
501class MADDF_S_DESC  : COP1_4R_DESC_BASE<"maddf.s", FGR32Opnd>;
502class MADDF_D_DESC  : COP1_4R_DESC_BASE<"maddf.d", FGR64Opnd>;
503class MSUBF_S_DESC  : COP1_4R_DESC_BASE<"msubf.s", FGR32Opnd>;
504class MSUBF_D_DESC  : COP1_4R_DESC_BASE<"msubf.d", FGR64Opnd>;
505
506class MAX_MIN_DESC_BASE<string instr_asm, RegisterOperand FGROpnd> {
507  dag OutOperandList = (outs FGROpnd:$fd);
508  dag InOperandList = (ins FGROpnd:$fs, FGROpnd:$ft);
509  string AsmString = !strconcat(instr_asm, "\t$fd, $fs, $ft");
510  list<dag> Pattern = [];
511}
512
513class MAX_S_DESC : MAX_MIN_DESC_BASE<"max.s", FGR32Opnd>;
514class MAX_D_DESC : MAX_MIN_DESC_BASE<"max.d", FGR64Opnd>;
515class MIN_S_DESC : MAX_MIN_DESC_BASE<"min.s", FGR32Opnd>;
516class MIN_D_DESC : MAX_MIN_DESC_BASE<"min.d", FGR64Opnd>;
517
518class MAXA_S_DESC : MAX_MIN_DESC_BASE<"maxa.s", FGR32Opnd>;
519class MAXA_D_DESC : MAX_MIN_DESC_BASE<"maxa.d", FGR64Opnd>;
520class MINA_S_DESC : MAX_MIN_DESC_BASE<"mina.s", FGR32Opnd>;
521class MINA_D_DESC : MAX_MIN_DESC_BASE<"mina.d", FGR64Opnd>;
522
523class SELEQNEZ_DESC_BASE<string instr_asm, RegisterOperand FGROpnd> {
524  dag OutOperandList = (outs FGROpnd:$fd);
525  dag InOperandList = (ins FGROpnd:$fs, FGROpnd:$ft);
526  string AsmString = !strconcat(instr_asm, "\t$fd, $fs, $ft");
527  list<dag> Pattern = [];
528}
529
530class SELEQZ_S_DESC : SELEQNEZ_DESC_BASE<"seleqz.s", FGR32Opnd>;
531class SELEQZ_D_DESC : SELEQNEZ_DESC_BASE<"seleqz.d", FGR64Opnd>;
532class SELNEZ_S_DESC : SELEQNEZ_DESC_BASE<"selnez.s", FGR32Opnd>;
533class SELNEZ_D_DESC : SELEQNEZ_DESC_BASE<"selnez.d", FGR64Opnd>;
534
535class CLASS_RINT_DESC_BASE<string instr_asm, RegisterOperand FGROpnd> {
536  dag OutOperandList = (outs FGROpnd:$fd);
537  dag InOperandList = (ins FGROpnd:$fs);
538  string AsmString = !strconcat(instr_asm, "\t$fd, $fs");
539  list<dag> Pattern = [];
540}
541
542class RINT_S_DESC : CLASS_RINT_DESC_BASE<"rint.s", FGR32Opnd>;
543class RINT_D_DESC : CLASS_RINT_DESC_BASE<"rint.d", FGR64Opnd>;
544class CLASS_S_DESC : CLASS_RINT_DESC_BASE<"class.s", FGR32Opnd>;
545class CLASS_D_DESC : CLASS_RINT_DESC_BASE<"class.d", FGR64Opnd>;
546
547class CACHE_HINT_DESC<string instr_asm, Operand MemOpnd,
548                      RegisterOperand GPROpnd> {
549  dag OutOperandList = (outs);
550  dag InOperandList = (ins MemOpnd:$addr, uimm5:$hint);
551  string AsmString = !strconcat(instr_asm, "\t$hint, $addr");
552  list<dag> Pattern = [];
553}
554
555class CACHE_DESC : CACHE_HINT_DESC<"cache", mem_simm9, GPR32Opnd>;
556class PREF_DESC : CACHE_HINT_DESC<"pref", mem_simm9, GPR32Opnd>;
557
558class COP2LD_DESC_BASE<string instr_asm, RegisterOperand COPOpnd> {
559  dag OutOperandList = (outs COPOpnd:$rt);
560  dag InOperandList = (ins mem_simm11:$addr);
561  string AsmString = !strconcat(instr_asm, "\t$rt, $addr");
562  list<dag> Pattern = [];
563  bit mayLoad = 1;
564}
565
566class LDC2_R6_DESC : COP2LD_DESC_BASE<"ldc2", COP2Opnd>;
567class LWC2_R6_DESC : COP2LD_DESC_BASE<"lwc2", COP2Opnd>;
568
569class COP2ST_DESC_BASE<string instr_asm, RegisterOperand COPOpnd> {
570  dag OutOperandList = (outs);
571  dag InOperandList = (ins COPOpnd:$rt, mem_simm11:$addr);
572  string AsmString = !strconcat(instr_asm, "\t$rt, $addr");
573  list<dag> Pattern = [];
574  bit mayStore = 1;
575}
576
577class SDC2_R6_DESC : COP2ST_DESC_BASE<"sdc2", COP2Opnd>;
578class SWC2_R6_DESC : COP2ST_DESC_BASE<"swc2", COP2Opnd>;
579
580class LSA_R6_DESC_BASE<string instr_asm, RegisterOperand GPROpnd,
581                       Operand ImmOpnd> {
582  dag OutOperandList = (outs GPROpnd:$rd);
583  dag InOperandList = (ins GPROpnd:$rs, GPROpnd:$rt, ImmOpnd:$imm2);
584  string AsmString = !strconcat(instr_asm, "\t$rd, $rs, $rt, $imm2");
585  list<dag> Pattern = [];
586}
587
588class LSA_R6_DESC : LSA_R6_DESC_BASE<"lsa", GPR32Opnd, uimm2>;
589
590class LL_R6_DESC_BASE<string instr_asm, RegisterOperand GPROpnd> {
591  dag OutOperandList = (outs GPROpnd:$rt);
592  dag InOperandList = (ins mem_simm9:$addr);
593  string AsmString = !strconcat(instr_asm, "\t$rt, $addr");
594  list<dag> Pattern = [];
595  bit mayLoad = 1;
596}
597
598class LL_R6_DESC : LL_R6_DESC_BASE<"ll", GPR32Opnd>;
599
600class SC_R6_DESC_BASE<string instr_asm, RegisterOperand GPROpnd> {
601  dag OutOperandList = (outs GPROpnd:$dst);
602  dag InOperandList = (ins GPROpnd:$rt, mem_simm9:$addr);
603  string AsmString = !strconcat(instr_asm, "\t$rt, $addr");
604  list<dag> Pattern = [];
605  bit mayStore = 1;
606  string Constraints = "$rt = $dst";
607}
608
609class SC_R6_DESC : SC_R6_DESC_BASE<"sc", GPR32Opnd>;
610
611class CLO_CLZ_R6_DESC_BASE<string instr_asm, RegisterOperand GPROpnd> {
612  dag OutOperandList = (outs GPROpnd:$rd);
613  dag InOperandList = (ins GPROpnd:$rs);
614  string AsmString = !strconcat(instr_asm, "\t$rd, $rs");
615}
616
617class CLO_R6_DESC_BASE<string instr_asm, RegisterOperand GPROpnd> :
618    CLO_CLZ_R6_DESC_BASE<instr_asm, GPROpnd> {
619  list<dag> Pattern = [(set GPROpnd:$rd, (ctlz (not GPROpnd:$rs)))];
620}
621
622class CLZ_R6_DESC_BASE<string instr_asm, RegisterOperand GPROpnd> :
623    CLO_CLZ_R6_DESC_BASE<instr_asm, GPROpnd> {
624  list<dag> Pattern = [(set GPROpnd:$rd, (ctlz GPROpnd:$rs))];
625}
626
627class CLO_R6_DESC : CLO_R6_DESC_BASE<"clo", GPR32Opnd>;
628class CLZ_R6_DESC : CLZ_R6_DESC_BASE<"clz", GPR32Opnd>;
629
630class SDBBP_R6_DESC {
631  dag OutOperandList = (outs);
632  dag InOperandList = (ins uimm20:$code_);
633  string AsmString = "sdbbp\t$code_";
634  list<dag> Pattern = [];
635}
636
637//===----------------------------------------------------------------------===//
638//
639// Instruction Definitions
640//
641//===----------------------------------------------------------------------===//
642
643def ADDIUPC : ADDIUPC_ENC, ADDIUPC_DESC, ISA_MIPS32R6;
644def ALIGN : ALIGN_ENC, ALIGN_DESC, ISA_MIPS32R6;
645def ALUIPC : ALUIPC_ENC, ALUIPC_DESC, ISA_MIPS32R6;
646def AUI : AUI_ENC, AUI_DESC, ISA_MIPS32R6;
647def AUIPC : AUIPC_ENC, AUIPC_DESC, ISA_MIPS32R6;
648def BAL : BAL_ENC, BAL_DESC, ISA_MIPS32R6;
649def BALC : BALC_ENC, BALC_DESC, ISA_MIPS32R6;
650def BC1EQZ : BC1EQZ_ENC, BC1EQZ_DESC, ISA_MIPS32R6;
651def BC1NEZ : BC1NEZ_ENC, BC1NEZ_DESC, ISA_MIPS32R6;
652def BC2EQZ : BC2EQZ_ENC, BC2EQZ_DESC, ISA_MIPS32R6;
653def BC2NEZ : BC2NEZ_ENC, BC2NEZ_DESC, ISA_MIPS32R6;
654def BC : BC_ENC, BC_DESC, ISA_MIPS32R6;
655def BEQC : BEQC_ENC, BEQC_DESC, ISA_MIPS32R6;
656def BEQZALC : BEQZALC_ENC, BEQZALC_DESC, ISA_MIPS32R6;
657def BEQZC : BEQZC_ENC, BEQZC_DESC, ISA_MIPS32R6;
658def BGEC : BGEC_ENC, BGEC_DESC, ISA_MIPS32R6;
659def BGEUC : BGEUC_ENC, BGEUC_DESC, ISA_MIPS32R6;
660def BGEZALC : BGEZALC_ENC, BGEZALC_DESC, ISA_MIPS32R6;
661def BGEZC : BGEZC_ENC, BGEZC_DESC, ISA_MIPS32R6;
662def BGTZALC : BGTZALC_ENC, BGTZALC_DESC, ISA_MIPS32R6;
663def BGTZC : BGTZC_ENC, BGTZC_DESC, ISA_MIPS32R6;
664def BITSWAP : BITSWAP_ENC, BITSWAP_DESC, ISA_MIPS32R6;
665def BLEZALC : BLEZALC_ENC, BLEZALC_DESC, ISA_MIPS32R6;
666def BLEZC : BLEZC_ENC, BLEZC_DESC, ISA_MIPS32R6;
667def BLTC : BLTC_ENC, BLTC_DESC, ISA_MIPS32R6;
668def BLTUC : BLTUC_ENC, BLTUC_DESC, ISA_MIPS32R6;
669def BLTZALC : BLTZALC_ENC, BLTZALC_DESC, ISA_MIPS32R6;
670def BLTZC : BLTZC_ENC, BLTZC_DESC, ISA_MIPS32R6;
671def BNEC : BNEC_ENC, BNEC_DESC, ISA_MIPS32R6;
672def BNEZALC : BNEZALC_ENC, BNEZALC_DESC, ISA_MIPS32R6;
673def BNEZC : BNEZC_ENC, BNEZC_DESC, ISA_MIPS32R6;
674def BNVC : BNVC_ENC, BNVC_DESC, ISA_MIPS32R6;
675def BOVC : BOVC_ENC, BOVC_DESC, ISA_MIPS32R6;
676def CACHE_R6 : CACHE_ENC, CACHE_DESC, ISA_MIPS32R6;
677def CLASS_D : CLASS_D_ENC, CLASS_D_DESC, ISA_MIPS32R6;
678def CLASS_S : CLASS_S_ENC, CLASS_S_DESC, ISA_MIPS32R6;
679def CLO_R6 : CLO_R6_ENC, CLO_R6_DESC, ISA_MIPS32R6;
680def CLZ_R6 : CLZ_R6_ENC, CLZ_R6_DESC, ISA_MIPS32R6;
681defm S : CMP_CC_M<FIELD_CMP_FORMAT_S, "s", FGR32Opnd>;
682defm D : CMP_CC_M<FIELD_CMP_FORMAT_D, "d", FGR64Opnd>;
683def DIV : DIV_ENC, DIV_DESC, ISA_MIPS32R6;
684def DIVU : DIVU_ENC, DIVU_DESC, ISA_MIPS32R6;
685def JIALC : JIALC_ENC, JIALC_DESC, ISA_MIPS32R6;
686def JIC : JIC_ENC, JIC_DESC, ISA_MIPS32R6;
687def JR_HB_R6 : JR_HB_R6_ENC, JR_HB_R6_DESC, ISA_MIPS32R6;
688def LDC2_R6 : LDC2_R6_ENC, LDC2_R6_DESC, ISA_MIPS32R6;
689def LL_R6 : LL_R6_ENC, LL_R6_DESC, ISA_MIPS32R6;
690def LSA_R6 : LSA_R6_ENC, LSA_R6_DESC, ISA_MIPS32R6;
691def LWC2_R6 : LWC2_R6_ENC, LWC2_R6_DESC, ISA_MIPS32R6;
692def LWPC : LWPC_ENC, LWPC_DESC, ISA_MIPS32R6;
693def LWUPC : LWUPC_ENC, LWUPC_DESC, ISA_MIPS32R6;
694def MADDF_S : MADDF_S_ENC, MADDF_S_DESC, ISA_MIPS32R6;
695def MADDF_D : MADDF_D_ENC, MADDF_D_DESC, ISA_MIPS32R6;
696def MAXA_D : MAXA_D_ENC, MAXA_D_DESC, ISA_MIPS32R6;
697def MAXA_S : MAXA_S_ENC, MAXA_S_DESC, ISA_MIPS32R6;
698def MAX_D : MAX_D_ENC, MAX_D_DESC, ISA_MIPS32R6;
699def MAX_S : MAX_S_ENC, MAX_S_DESC, ISA_MIPS32R6;
700def MINA_D : MINA_D_ENC, MINA_D_DESC, ISA_MIPS32R6;
701def MINA_S : MINA_S_ENC, MINA_S_DESC, ISA_MIPS32R6;
702def MIN_D : MIN_D_ENC, MIN_D_DESC, ISA_MIPS32R6;
703def MIN_S : MIN_S_ENC, MIN_S_DESC, ISA_MIPS32R6;
704def MOD : MOD_ENC, MOD_DESC, ISA_MIPS32R6;
705def MODU : MODU_ENC, MODU_DESC, ISA_MIPS32R6;
706def MSUBF_S : MSUBF_S_ENC, MSUBF_S_DESC, ISA_MIPS32R6;
707def MSUBF_D : MSUBF_D_ENC, MSUBF_D_DESC, ISA_MIPS32R6;
708def MUH    : MUH_ENC, MUH_DESC, ISA_MIPS32R6;
709def MUHU   : MUHU_ENC, MUHU_DESC, ISA_MIPS32R6;
710def MUL_R6 : MUL_R6_ENC, MUL_R6_DESC, ISA_MIPS32R6;
711def MULU   : MULU_ENC, MULU_DESC, ISA_MIPS32R6;
712def NAL; // BAL with rd=0
713def PREF_R6 : PREF_ENC, PREF_DESC, ISA_MIPS32R6;
714def RINT_D : RINT_D_ENC, RINT_D_DESC, ISA_MIPS32R6;
715def RINT_S : RINT_S_ENC, RINT_S_DESC, ISA_MIPS32R6;
716def SC_R6 : SC_R6_ENC, SC_R6_DESC, ISA_MIPS32R6;
717def SDBBP_R6 : SDBBP_R6_ENC, SDBBP_R6_DESC, ISA_MIPS32R6;
718def SDC2_R6 : SDC2_R6_ENC, SDC2_R6_DESC, ISA_MIPS32R6;
719def SELEQZ : SELEQZ_ENC, SELEQZ_DESC, ISA_MIPS32R6, GPR_32;
720def SELEQZ_D : SELEQZ_D_ENC, SELEQZ_D_DESC, ISA_MIPS32R6;
721def SELEQZ_S : SELEQZ_S_ENC, SELEQZ_S_DESC, ISA_MIPS32R6;
722def SELNEZ : SELNEZ_ENC, SELNEZ_DESC, ISA_MIPS32R6, GPR_32;
723def SELNEZ_D : SELNEZ_D_ENC, SELNEZ_D_DESC, ISA_MIPS32R6;
724def SELNEZ_S : SELNEZ_S_ENC, SELNEZ_S_DESC, ISA_MIPS32R6;
725def SEL_D : SEL_D_ENC, SEL_D_DESC, ISA_MIPS32R6;
726def SEL_S : SEL_S_ENC, SEL_S_DESC, ISA_MIPS32R6;
727def SWC2_R6 : SWC2_R6_ENC, SWC2_R6_DESC, ISA_MIPS32R6;
728
729//===----------------------------------------------------------------------===//
730//
731// Instruction Aliases
732//
733//===----------------------------------------------------------------------===//
734
735def : MipsInstAlias<"sdbbp", (SDBBP_R6 0)>, ISA_MIPS32R6;
736def : MipsInstAlias<"jr $rs", (JALR ZERO, GPR32Opnd:$rs), 1>, ISA_MIPS32R6;
737
738//===----------------------------------------------------------------------===//
739//
740// Patterns and Pseudo Instructions
741//
742//===----------------------------------------------------------------------===//
743
744// f32 comparisons supported via another comparison
745def : MipsPat<(setone f32:$lhs, f32:$rhs),
746              (NOR (CMP_UEQ_S f32:$lhs, f32:$rhs), ZERO)>, ISA_MIPS32R6;
747def : MipsPat<(seto f32:$lhs, f32:$rhs),
748              (NOR (CMP_UN_S f32:$lhs, f32:$rhs), ZERO)>, ISA_MIPS32R6;
749def : MipsPat<(setune f32:$lhs, f32:$rhs),
750              (NOR (CMP_EQ_S f32:$lhs, f32:$rhs), ZERO)>, ISA_MIPS32R6;
751def : MipsPat<(seteq f32:$lhs, f32:$rhs), (CMP_EQ_S f32:$lhs, f32:$rhs)>,
752      ISA_MIPS32R6;
753def : MipsPat<(setgt f32:$lhs, f32:$rhs), (CMP_LE_S f32:$rhs, f32:$lhs)>,
754      ISA_MIPS32R6;
755def : MipsPat<(setge f32:$lhs, f32:$rhs), (CMP_LT_S f32:$rhs, f32:$lhs)>,
756      ISA_MIPS32R6;
757def : MipsPat<(setlt f32:$lhs, f32:$rhs), (CMP_LT_S f32:$lhs, f32:$rhs)>,
758      ISA_MIPS32R6;
759def : MipsPat<(setlt f32:$lhs, f32:$rhs), (CMP_LE_S f32:$lhs, f32:$rhs)>,
760      ISA_MIPS32R6;
761def : MipsPat<(setne f32:$lhs, f32:$rhs),
762              (NOR (CMP_EQ_S f32:$lhs, f32:$rhs), ZERO)>, ISA_MIPS32R6;
763
764// f64 comparisons supported via another comparison
765def : MipsPat<(setone f64:$lhs, f64:$rhs),
766              (NOR (CMP_UEQ_D f64:$lhs, f64:$rhs), ZERO)>, ISA_MIPS32R6;
767def : MipsPat<(seto f64:$lhs, f64:$rhs),
768              (NOR (CMP_UN_D f64:$lhs, f64:$rhs), ZERO)>, ISA_MIPS32R6;
769def : MipsPat<(setune f64:$lhs, f64:$rhs),
770              (NOR (CMP_EQ_D f64:$lhs, f64:$rhs), ZERO)>, ISA_MIPS32R6;
771def : MipsPat<(seteq f64:$lhs, f64:$rhs), (CMP_EQ_D f64:$lhs, f64:$rhs)>,
772      ISA_MIPS32R6;
773def : MipsPat<(setgt f64:$lhs, f64:$rhs), (CMP_LE_D f64:$rhs, f64:$lhs)>,
774      ISA_MIPS32R6;
775def : MipsPat<(setge f64:$lhs, f64:$rhs), (CMP_LT_D f64:$rhs, f64:$lhs)>,
776      ISA_MIPS32R6;
777def : MipsPat<(setlt f64:$lhs, f64:$rhs), (CMP_LT_D f64:$lhs, f64:$rhs)>,
778      ISA_MIPS32R6;
779def : MipsPat<(setlt f64:$lhs, f64:$rhs), (CMP_LE_D f64:$lhs, f64:$rhs)>,
780      ISA_MIPS32R6;
781def : MipsPat<(setne f64:$lhs, f64:$rhs),
782              (NOR (CMP_EQ_D f64:$lhs, f64:$rhs), ZERO)>, ISA_MIPS32R6;
783
784// i32 selects
785def : MipsPat<(select i32:$cond, i32:$t, i32:$f),
786              (OR (SELNEZ i32:$t, i32:$cond), (SELEQZ i32:$f, i32:$cond))>,
787              ISA_MIPS32R6;
788def : MipsPat<(select (i32 (seteq i32:$cond, immz)), i32:$t, i32:$f),
789              (OR (SELEQZ i32:$t, i32:$cond), (SELNEZ i32:$f, i32:$cond))>,
790              ISA_MIPS32R6;
791def : MipsPat<(select (i32 (setne i32:$cond, immz)), i32:$t, i32:$f),
792              (OR (SELNEZ i32:$t, i32:$cond), (SELEQZ i32:$f, i32:$cond))>,
793              ISA_MIPS32R6;
794def : MipsPat<(select (i32 (seteq i32:$cond, immZExt16:$imm)), i32:$t, i32:$f),
795              (OR (SELEQZ i32:$t, (XORi i32:$cond, immZExt16:$imm)),
796                  (SELNEZ i32:$f, (XORi i32:$cond, immZExt16:$imm)))>,
797              ISA_MIPS32R6;
798def : MipsPat<(select (i32 (setne i32:$cond, immZExt16:$imm)), i32:$t, i32:$f),
799              (OR (SELNEZ i32:$f, (XORi i32:$cond, immZExt16:$imm)),
800                  (SELEQZ i32:$t, (XORi i32:$cond, immZExt16:$imm)))>,
801              ISA_MIPS32R6;
802def : MipsPat<(select (i32 (setgt i32:$cond, immSExt16Plus1:$imm)), i32:$t,
803                      i32:$f),
804              (OR (SELEQZ i32:$t, (SLTi i32:$cond, (Plus1 imm:$imm))),
805                  (SELNEZ i32:$f, (SLTi i32:$cond, (Plus1 imm:$imm))))>,
806              ISA_MIPS32R6;
807def : MipsPat<(select (i32 (setugt i32:$cond, immSExt16Plus1:$imm)),
808                      i32:$t, i32:$f),
809              (OR (SELEQZ i32:$t, (SLTiu i32:$cond, (Plus1 imm:$imm))),
810                  (SELNEZ i32:$f, (SLTiu i32:$cond, (Plus1 imm:$imm))))>,
811              ISA_MIPS32R6;
812
813def : MipsPat<(select i32:$cond, i32:$t, immz),
814              (SELNEZ i32:$t, i32:$cond)>, ISA_MIPS32R6;
815def : MipsPat<(select (i32 (setne i32:$cond, immz)), i32:$t, immz),
816              (SELNEZ i32:$t, i32:$cond)>, ISA_MIPS32R6;
817def : MipsPat<(select (i32 (seteq i32:$cond, immz)), i32:$t, immz),
818              (SELEQZ i32:$t, i32:$cond)>, ISA_MIPS32R6;
819def : MipsPat<(select i32:$cond, immz, i32:$f),
820              (SELEQZ i32:$f, i32:$cond)>, ISA_MIPS32R6;
821def : MipsPat<(select (i32 (setne i32:$cond, immz)), immz, i32:$f),
822              (SELEQZ i32:$f, i32:$cond)>, ISA_MIPS32R6;
823def : MipsPat<(select (i32 (seteq i32:$cond, immz)), immz, i32:$f),
824              (SELNEZ i32:$f, i32:$cond)>, ISA_MIPS32R6;
825