MipsMSAInstrInfo.td revision 69f8e0935af16622ca13d26e6a66464d3c1f3da4
1//===- MipsMSAInstrInfo.td - MSA ASE instructions -*- tablegen ------------*-=//
2//
3//                     The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes Mips MSA ASE instructions.
11//
12//===----------------------------------------------------------------------===//
13
14def SDT_MipsVecCond : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisVec<1>]>;
15
16def MipsVAllNonZero : SDNode<"MipsISD::VALL_NONZERO", SDT_MipsVecCond>;
17def MipsVAnyNonZero : SDNode<"MipsISD::VANY_NONZERO", SDT_MipsVecCond>;
18def MipsVAllZero : SDNode<"MipsISD::VALL_ZERO", SDT_MipsVecCond>;
19def MipsVAnyZero : SDNode<"MipsISD::VANY_ZERO", SDT_MipsVecCond>;
20
21def immSExt5 : ImmLeaf<i32, [{return isInt<5>(Imm);}]>;
22def immSExt10: ImmLeaf<i32, [{return isInt<10>(Imm);}]>;
23
24def uimm3 : Operand<i32> {
25  let PrintMethod = "printUnsignedImm";
26}
27
28def uimm4 : Operand<i32> {
29  let PrintMethod = "printUnsignedImm";
30}
31
32def uimm8 : Operand<i32> {
33  let PrintMethod = "printUnsignedImm";
34}
35
36def simm5 : Operand<i32>;
37
38def simm10 : Operand<i32>;
39
40// Instruction encoding.
41class ADD_A_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b010000>;
42class ADD_A_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010000>;
43class ADD_A_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010000>;
44class ADD_A_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010000>;
45
46class ADDS_A_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b010000>;
47class ADDS_A_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010000>;
48class ADDS_A_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010000>;
49class ADDS_A_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010000>;
50
51class ADDS_S_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b010000>;
52class ADDS_S_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010000>;
53class ADDS_S_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010000>;
54class ADDS_S_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010000>;
55
56class ADDS_U_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b010000>;
57class ADDS_U_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b010000>;
58class ADDS_U_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b010000>;
59class ADDS_U_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b010000>;
60
61class ADDV_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b001110>;
62class ADDV_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b001110>;
63class ADDV_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b001110>;
64class ADDV_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b001110>;
65
66class ADDVI_B_ENC : MSA_I5_FMT<0b000, 0b00, 0b000110>;
67class ADDVI_H_ENC : MSA_I5_FMT<0b000, 0b01, 0b000110>;
68class ADDVI_W_ENC : MSA_I5_FMT<0b000, 0b10, 0b000110>;
69class ADDVI_D_ENC : MSA_I5_FMT<0b000, 0b11, 0b000110>;
70
71class AND_V_ENC : MSA_VEC_FMT<0b00000, 0b011110>;
72
73class ANDI_B_ENC : MSA_I8_FMT<0b00, 0b000000>;
74
75class ASUB_S_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b010001>;
76class ASUB_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010001>;
77class ASUB_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010001>;
78class ASUB_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010001>;
79
80class ASUB_U_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b010001>;
81class ASUB_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010001>;
82class ASUB_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010001>;
83class ASUB_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010001>;
84
85class AVE_S_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b010000>;
86class AVE_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010000>;
87class AVE_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010000>;
88class AVE_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010000>;
89
90class AVE_U_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b010000>;
91class AVE_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010000>;
92class AVE_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010000>;
93class AVE_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010000>;
94
95class AVER_S_B_ENC : MSA_3R_FMT<0b110, 0b00, 0b010000>;
96class AVER_S_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b010000>;
97class AVER_S_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b010000>;
98class AVER_S_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b010000>;
99
100class AVER_U_B_ENC : MSA_3R_FMT<0b111, 0b00, 0b010000>;
101class AVER_U_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b010000>;
102class AVER_U_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b010000>;
103class AVER_U_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b010000>;
104
105class BCLR_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b001101>;
106class BCLR_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b001101>;
107class BCLR_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b001101>;
108class BCLR_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b001101>;
109
110class BCLRI_B_ENC : MSA_BIT_B_FMT<0b011, 0b001001>;
111class BCLRI_H_ENC : MSA_BIT_H_FMT<0b011, 0b001001>;
112class BCLRI_W_ENC : MSA_BIT_W_FMT<0b011, 0b001001>;
113class BCLRI_D_ENC : MSA_BIT_D_FMT<0b011, 0b001001>;
114
115class BINSL_B_ENC : MSA_3R_FMT<0b110, 0b00, 0b001101>;
116class BINSL_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b001101>;
117class BINSL_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b001101>;
118class BINSL_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b001101>;
119
120class BINSLI_B_ENC : MSA_BIT_B_FMT<0b110, 0b001001>;
121class BINSLI_H_ENC : MSA_BIT_H_FMT<0b110, 0b001001>;
122class BINSLI_W_ENC : MSA_BIT_W_FMT<0b110, 0b001001>;
123class BINSLI_D_ENC : MSA_BIT_D_FMT<0b110, 0b001001>;
124
125class BINSR_B_ENC : MSA_3R_FMT<0b111, 0b00, 0b001101>;
126class BINSR_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b001101>;
127class BINSR_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b001101>;
128class BINSR_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b001101>;
129
130class BINSRI_B_ENC : MSA_BIT_B_FMT<0b111, 0b001001>;
131class BINSRI_H_ENC : MSA_BIT_H_FMT<0b111, 0b001001>;
132class BINSRI_W_ENC : MSA_BIT_W_FMT<0b111, 0b001001>;
133class BINSRI_D_ENC : MSA_BIT_D_FMT<0b111, 0b001001>;
134
135class BMNZ_V_ENC : MSA_VEC_FMT<0b00100, 0b011110>;
136
137class BMNZI_B_ENC : MSA_I8_FMT<0b00, 0b000001>;
138
139class BMZ_V_ENC : MSA_VEC_FMT<0b00101, 0b011110>;
140
141class BMZI_B_ENC : MSA_I8_FMT<0b01, 0b000001>;
142
143class BNEG_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b001101>;
144class BNEG_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b001101>;
145class BNEG_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b001101>;
146class BNEG_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b001101>;
147
148class BNEGI_B_ENC : MSA_BIT_B_FMT<0b101, 0b001001>;
149class BNEGI_H_ENC : MSA_BIT_H_FMT<0b101, 0b001001>;
150class BNEGI_W_ENC : MSA_BIT_W_FMT<0b101, 0b001001>;
151class BNEGI_D_ENC : MSA_BIT_D_FMT<0b101, 0b001001>;
152
153class BNZ_B_ENC : MSA_I10_FMT<0b000, 0b00, 0b001100>;
154class BNZ_H_ENC : MSA_I10_FMT<0b000, 0b01, 0b001100>;
155class BNZ_W_ENC : MSA_I10_FMT<0b000, 0b10, 0b001100>;
156class BNZ_D_ENC : MSA_I10_FMT<0b000, 0b11, 0b001100>;
157
158class BNZ_V_ENC : MSA_VEC_FMT<0b01000, 0b011110>;
159
160class BSEL_V_ENC : MSA_VECS10_FMT<0b00110, 0b011110>;
161
162class BSELI_B_ENC : MSA_I8_FMT<0b10, 0b000001>;
163
164class BSET_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b001101>;
165class BSET_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b001101>;
166class BSET_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b001101>;
167class BSET_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b001101>;
168
169class BSETI_B_ENC : MSA_BIT_B_FMT<0b100, 0b001001>;
170class BSETI_H_ENC : MSA_BIT_H_FMT<0b100, 0b001001>;
171class BSETI_W_ENC : MSA_BIT_W_FMT<0b100, 0b001001>;
172class BSETI_D_ENC : MSA_BIT_D_FMT<0b100, 0b001001>;
173
174class BZ_B_ENC : MSA_I10_FMT<0b001, 0b00, 0b001100>;
175class BZ_H_ENC : MSA_I10_FMT<0b001, 0b01, 0b001100>;
176class BZ_W_ENC : MSA_I10_FMT<0b001, 0b10, 0b001100>;
177class BZ_D_ENC : MSA_I10_FMT<0b001, 0b11, 0b001100>;
178
179class BZ_V_ENC : MSA_VECS10_FMT<0b01001, 0b011110>;
180
181class CEQ_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b001111>;
182class CEQ_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b001111>;
183class CEQ_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b001111>;
184class CEQ_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b001111>;
185
186class CEQI_B_ENC : MSA_I5_FMT<0b000, 0b00, 0b000111>;
187class CEQI_H_ENC : MSA_I5_FMT<0b000, 0b01, 0b000111>;
188class CEQI_W_ENC : MSA_I5_FMT<0b000, 0b10, 0b000111>;
189class CEQI_D_ENC : MSA_I5_FMT<0b000, 0b11, 0b000111>;
190
191class CFCMSA_ENC : MSA_ELM_FMT<0b0001111110, 0b011001>;
192
193class CLE_S_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b001111>;
194class CLE_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b001111>;
195class CLE_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b001111>;
196class CLE_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b001111>;
197
198class CLE_U_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b001111>;
199class CLE_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b001111>;
200class CLE_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b001111>;
201class CLE_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b001111>;
202
203class CLEI_S_B_ENC : MSA_I5_FMT<0b100, 0b00, 0b000111>;
204class CLEI_S_H_ENC : MSA_I5_FMT<0b100, 0b01, 0b000111>;
205class CLEI_S_W_ENC : MSA_I5_FMT<0b100, 0b10, 0b000111>;
206class CLEI_S_D_ENC : MSA_I5_FMT<0b100, 0b11, 0b000111>;
207
208class CLEI_U_B_ENC : MSA_I5_FMT<0b101, 0b00, 0b000111>;
209class CLEI_U_H_ENC : MSA_I5_FMT<0b101, 0b01, 0b000111>;
210class CLEI_U_W_ENC : MSA_I5_FMT<0b101, 0b10, 0b000111>;
211class CLEI_U_D_ENC : MSA_I5_FMT<0b101, 0b11, 0b000111>;
212
213class CLT_S_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b001111>;
214class CLT_S_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b001111>;
215class CLT_S_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b001111>;
216class CLT_S_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b001111>;
217
218class CLT_U_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b001111>;
219class CLT_U_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b001111>;
220class CLT_U_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b001111>;
221class CLT_U_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b001111>;
222
223class CLTI_S_B_ENC : MSA_I5_FMT<0b010, 0b00, 0b000111>;
224class CLTI_S_H_ENC : MSA_I5_FMT<0b010, 0b01, 0b000111>;
225class CLTI_S_W_ENC : MSA_I5_FMT<0b010, 0b10, 0b000111>;
226class CLTI_S_D_ENC : MSA_I5_FMT<0b010, 0b11, 0b000111>;
227
228class CLTI_U_B_ENC : MSA_I5_FMT<0b011, 0b00, 0b000111>;
229class CLTI_U_H_ENC : MSA_I5_FMT<0b011, 0b01, 0b000111>;
230class CLTI_U_W_ENC : MSA_I5_FMT<0b011, 0b10, 0b000111>;
231class CLTI_U_D_ENC : MSA_I5_FMT<0b011, 0b11, 0b000111>;
232
233class COPY_S_B_ENC : MSA_ELM_B_FMT<0b0010, 0b011001>;
234class COPY_S_H_ENC : MSA_ELM_H_FMT<0b0010, 0b011001>;
235class COPY_S_W_ENC : MSA_ELM_W_FMT<0b0010, 0b011001>;
236
237class COPY_U_B_ENC : MSA_ELM_B_FMT<0b0011, 0b011001>;
238class COPY_U_H_ENC : MSA_ELM_H_FMT<0b0011, 0b011001>;
239class COPY_U_W_ENC : MSA_ELM_W_FMT<0b0011, 0b011001>;
240
241class CTCMSA_ENC : MSA_ELM_FMT<0b0000111110, 0b011001>;
242
243class DIV_S_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b010010>;
244class DIV_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010010>;
245class DIV_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010010>;
246class DIV_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010010>;
247
248class DIV_U_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b010010>;
249class DIV_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010010>;
250class DIV_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010010>;
251class DIV_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010010>;
252
253class DOTP_S_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b010011>;
254class DOTP_S_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010011>;
255class DOTP_S_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010011>;
256class DOTP_S_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010011>;
257
258class DOTP_U_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b010011>;
259class DOTP_U_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010011>;
260class DOTP_U_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010011>;
261class DOTP_U_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010011>;
262
263class DPADD_S_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010011>;
264class DPADD_S_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010011>;
265class DPADD_S_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010011>;
266
267class DPADD_U_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b010011>;
268class DPADD_U_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b010011>;
269class DPADD_U_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b010011>;
270
271class DPSUB_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010011>;
272class DPSUB_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010011>;
273class DPSUB_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010011>;
274
275class DPSUB_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010011>;
276class DPSUB_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010011>;
277class DPSUB_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010011>;
278
279class FADD_W_ENC : MSA_3RF_FMT<0b0000, 0b0, 0b011011>;
280class FADD_D_ENC : MSA_3RF_FMT<0b0000, 0b1, 0b011011>;
281
282class FCAF_W_ENC : MSA_3RF_FMT<0b0000, 0b0, 0b011010>;
283class FCAF_D_ENC : MSA_3RF_FMT<0b0000, 0b1, 0b011010>;
284
285class FCEQ_W_ENC : MSA_3RF_FMT<0b0010, 0b0, 0b011010>;
286class FCEQ_D_ENC : MSA_3RF_FMT<0b0010, 0b1, 0b011010>;
287
288class FCLASS_W_ENC : MSA_2RF_FMT<0b110010000, 0b0, 0b011110>;
289class FCLASS_D_ENC : MSA_2RF_FMT<0b110010000, 0b1, 0b011110>;
290
291class FCLE_W_ENC : MSA_3RF_FMT<0b0110, 0b0, 0b011010>;
292class FCLE_D_ENC : MSA_3RF_FMT<0b0110, 0b1, 0b011010>;
293
294class FCLT_W_ENC : MSA_3RF_FMT<0b0100, 0b0, 0b011010>;
295class FCLT_D_ENC : MSA_3RF_FMT<0b0100, 0b1, 0b011010>;
296
297class FCNE_W_ENC : MSA_3RF_FMT<0b0011, 0b0, 0b011100>;
298class FCNE_D_ENC : MSA_3RF_FMT<0b0011, 0b1, 0b011100>;
299
300class FCOR_W_ENC : MSA_3RF_FMT<0b0001, 0b0, 0b011100>;
301class FCOR_D_ENC : MSA_3RF_FMT<0b0001, 0b1, 0b011100>;
302
303class FCUEQ_W_ENC : MSA_3RF_FMT<0b0011, 0b0, 0b011010>;
304class FCUEQ_D_ENC : MSA_3RF_FMT<0b0011, 0b1, 0b011010>;
305
306class FCULE_W_ENC : MSA_3RF_FMT<0b0111, 0b0, 0b011010>;
307class FCULE_D_ENC : MSA_3RF_FMT<0b0111, 0b1, 0b011010>;
308
309class FCULT_W_ENC : MSA_3RF_FMT<0b0101, 0b0, 0b011010>;
310class FCULT_D_ENC : MSA_3RF_FMT<0b0101, 0b1, 0b011010>;
311
312class FCUN_W_ENC : MSA_3RF_FMT<0b0001, 0b0, 0b011010>;
313class FCUN_D_ENC : MSA_3RF_FMT<0b0001, 0b1, 0b011010>;
314
315class FCUNE_W_ENC : MSA_3RF_FMT<0b0010, 0b0, 0b011100>;
316class FCUNE_D_ENC : MSA_3RF_FMT<0b0010, 0b1, 0b011100>;
317
318class FDIV_W_ENC : MSA_3RF_FMT<0b0011, 0b0, 0b011011>;
319class FDIV_D_ENC : MSA_3RF_FMT<0b0011, 0b1, 0b011011>;
320
321class FEXDO_H_ENC : MSA_3RF_FMT<0b1000, 0b0, 0b011011>;
322class FEXDO_W_ENC : MSA_3RF_FMT<0b1000, 0b1, 0b011011>;
323
324class FEXP2_W_ENC : MSA_3RF_FMT<0b0111, 0b0, 0b011011>;
325class FEXP2_D_ENC : MSA_3RF_FMT<0b0111, 0b1, 0b011011>;
326
327class FEXUPL_W_ENC : MSA_2RF_FMT<0b110011000, 0b0, 0b011110>;
328class FEXUPL_D_ENC : MSA_2RF_FMT<0b110011000, 0b1, 0b011110>;
329
330class FEXUPR_W_ENC : MSA_2RF_FMT<0b110011001, 0b0, 0b011110>;
331class FEXUPR_D_ENC : MSA_2RF_FMT<0b110011001, 0b1, 0b011110>;
332
333class FFINT_S_W_ENC : MSA_2RF_FMT<0b110011110, 0b0, 0b011110>;
334class FFINT_S_D_ENC : MSA_2RF_FMT<0b110011110, 0b1, 0b011110>;
335
336class FFINT_U_W_ENC : MSA_2RF_FMT<0b110011111, 0b0, 0b011110>;
337class FFINT_U_D_ENC : MSA_2RF_FMT<0b110011111, 0b1, 0b011110>;
338
339class FFQL_W_ENC : MSA_2RF_FMT<0b110011010, 0b0, 0b011110>;
340class FFQL_D_ENC : MSA_2RF_FMT<0b110011010, 0b1, 0b011110>;
341
342class FFQR_W_ENC : MSA_2RF_FMT<0b110011011, 0b0, 0b011110>;
343class FFQR_D_ENC : MSA_2RF_FMT<0b110011011, 0b1, 0b011110>;
344
345class FILL_B_ENC : MSA_2R_FMT<0b11000000, 0b00, 0b011110>;
346class FILL_H_ENC : MSA_2R_FMT<0b11000000, 0b01, 0b011110>;
347class FILL_W_ENC : MSA_2R_FMT<0b11000000, 0b10, 0b011110>;
348
349class FLOG2_W_ENC : MSA_2RF_FMT<0b110010111, 0b0, 0b011110>;
350class FLOG2_D_ENC : MSA_2RF_FMT<0b110010111, 0b1, 0b011110>;
351
352class FMADD_W_ENC : MSA_3RF_FMT<0b0100, 0b0, 0b011011>;
353class FMADD_D_ENC : MSA_3RF_FMT<0b0100, 0b1, 0b011011>;
354
355class FMAX_W_ENC : MSA_3RF_FMT<0b1110, 0b0, 0b011011>;
356class FMAX_D_ENC : MSA_3RF_FMT<0b1110, 0b1, 0b011011>;
357
358class FMAX_A_W_ENC : MSA_3RF_FMT<0b1111, 0b0, 0b011011>;
359class FMAX_A_D_ENC : MSA_3RF_FMT<0b1111, 0b1, 0b011011>;
360
361class FMIN_W_ENC : MSA_3RF_FMT<0b1100, 0b0, 0b011011>;
362class FMIN_D_ENC : MSA_3RF_FMT<0b1100, 0b1, 0b011011>;
363
364class FMIN_A_W_ENC : MSA_3RF_FMT<0b1101, 0b0, 0b011011>;
365class FMIN_A_D_ENC : MSA_3RF_FMT<0b1101, 0b1, 0b011011>;
366
367class FMSUB_W_ENC : MSA_3RF_FMT<0b0101, 0b0, 0b011011>;
368class FMSUB_D_ENC : MSA_3RF_FMT<0b0101, 0b1, 0b011011>;
369
370class FMUL_W_ENC : MSA_3RF_FMT<0b0010, 0b0, 0b011011>;
371class FMUL_D_ENC : MSA_3RF_FMT<0b0010, 0b1, 0b011011>;
372
373class FRINT_W_ENC : MSA_2RF_FMT<0b110010110, 0b0, 0b011110>;
374class FRINT_D_ENC : MSA_2RF_FMT<0b110010110, 0b1, 0b011110>;
375
376class FRCP_W_ENC : MSA_2RF_FMT<0b110010101, 0b0, 0b011110>;
377class FRCP_D_ENC : MSA_2RF_FMT<0b110010101, 0b1, 0b011110>;
378
379class FRSQRT_W_ENC : MSA_2RF_FMT<0b110010100, 0b0, 0b011110>;
380class FRSQRT_D_ENC : MSA_2RF_FMT<0b110010100, 0b1, 0b011110>;
381
382class FSAF_W_ENC : MSA_3RF_FMT<0b1000, 0b0, 0b011010>;
383class FSAF_D_ENC : MSA_3RF_FMT<0b1000, 0b1, 0b011010>;
384
385class FSEQ_W_ENC : MSA_3RF_FMT<0b1010, 0b0, 0b011010>;
386class FSEQ_D_ENC : MSA_3RF_FMT<0b1010, 0b1, 0b011010>;
387
388class FSLE_W_ENC : MSA_3RF_FMT<0b1110, 0b0, 0b011010>;
389class FSLE_D_ENC : MSA_3RF_FMT<0b1110, 0b1, 0b011010>;
390
391class FSLT_W_ENC : MSA_3RF_FMT<0b1100, 0b0, 0b011010>;
392class FSLT_D_ENC : MSA_3RF_FMT<0b1100, 0b1, 0b011010>;
393
394class FSNE_W_ENC : MSA_3RF_FMT<0b1011, 0b0, 0b011100>;
395class FSNE_D_ENC : MSA_3RF_FMT<0b1011, 0b1, 0b011100>;
396
397class FSOR_W_ENC : MSA_3RF_FMT<0b1001, 0b0, 0b011100>;
398class FSOR_D_ENC : MSA_3RF_FMT<0b1001, 0b1, 0b011100>;
399
400class FSQRT_W_ENC : MSA_2RF_FMT<0b110010011, 0b0, 0b011110>;
401class FSQRT_D_ENC : MSA_2RF_FMT<0b110010011, 0b1, 0b011110>;
402
403class FSUB_W_ENC : MSA_3RF_FMT<0b0001, 0b0, 0b011011>;
404class FSUB_D_ENC : MSA_3RF_FMT<0b0001, 0b1, 0b011011>;
405
406class FSUEQ_W_ENC : MSA_3RF_FMT<0b1011, 0b0, 0b011010>;
407class FSUEQ_D_ENC : MSA_3RF_FMT<0b1011, 0b1, 0b011010>;
408
409class FSULE_W_ENC : MSA_3RF_FMT<0b1111, 0b0, 0b011010>;
410class FSULE_D_ENC : MSA_3RF_FMT<0b1111, 0b1, 0b011010>;
411
412class FSULT_W_ENC : MSA_3RF_FMT<0b1101, 0b0, 0b011010>;
413class FSULT_D_ENC : MSA_3RF_FMT<0b1101, 0b1, 0b011010>;
414
415class FSUN_W_ENC : MSA_3RF_FMT<0b1001, 0b0, 0b011010>;
416class FSUN_D_ENC : MSA_3RF_FMT<0b1001, 0b1, 0b011010>;
417
418class FSUNE_W_ENC : MSA_3RF_FMT<0b1010, 0b0, 0b011100>;
419class FSUNE_D_ENC : MSA_3RF_FMT<0b1010, 0b1, 0b011100>;
420
421class FTRUNC_S_W_ENC : MSA_2RF_FMT<0b110100000, 0b0, 0b011110>;
422class FTRUNC_S_D_ENC : MSA_2RF_FMT<0b110100000, 0b1, 0b011110>;
423
424class FTRUNC_U_W_ENC : MSA_2RF_FMT<0b110100001, 0b0, 0b011110>;
425class FTRUNC_U_D_ENC : MSA_2RF_FMT<0b110100001, 0b1, 0b011110>;
426
427class FTINT_S_W_ENC : MSA_2RF_FMT<0b110011100, 0b0, 0b011110>;
428class FTINT_S_D_ENC : MSA_2RF_FMT<0b110011100, 0b1, 0b011110>;
429
430class FTINT_U_W_ENC : MSA_2RF_FMT<0b110011101, 0b0, 0b011110>;
431class FTINT_U_D_ENC : MSA_2RF_FMT<0b110011101, 0b1, 0b011110>;
432
433class FTQ_H_ENC : MSA_3RF_FMT<0b1010, 0b0, 0b011011>;
434class FTQ_W_ENC : MSA_3RF_FMT<0b1010, 0b1, 0b011011>;
435
436class HADD_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010101>;
437class HADD_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010101>;
438class HADD_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010101>;
439
440class HADD_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010101>;
441class HADD_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010101>;
442class HADD_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010101>;
443
444class HSUB_S_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b010101>;
445class HSUB_S_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b010101>;
446class HSUB_S_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b010101>;
447
448class HSUB_U_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b010101>;
449class HSUB_U_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b010101>;
450class HSUB_U_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b010101>;
451
452class ILVEV_B_ENC : MSA_3R_FMT<0b110, 0b00, 0b010100>;
453class ILVEV_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b010100>;
454class ILVEV_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b010100>;
455class ILVEV_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b010100>;
456
457class ILVL_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b010100>;
458class ILVL_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010100>;
459class ILVL_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010100>;
460class ILVL_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010100>;
461
462class ILVOD_B_ENC : MSA_3R_FMT<0b111, 0b00, 0b010100>;
463class ILVOD_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b010100>;
464class ILVOD_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b010100>;
465class ILVOD_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b010100>;
466
467class ILVR_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b010100>;
468class ILVR_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010100>;
469class ILVR_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010100>;
470class ILVR_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010100>;
471
472class INSERT_B_ENC : MSA_ELM_B_FMT<0b0100, 0b011001>;
473class INSERT_H_ENC : MSA_ELM_H_FMT<0b0100, 0b011001>;
474class INSERT_W_ENC : MSA_ELM_W_FMT<0b0100, 0b011001>;
475
476class INSVE_B_ENC : MSA_ELM_B_FMT<0b0101, 0b011001>;
477class INSVE_H_ENC : MSA_ELM_H_FMT<0b0101, 0b011001>;
478class INSVE_W_ENC : MSA_ELM_W_FMT<0b0101, 0b011001>;
479class INSVE_D_ENC : MSA_ELM_D_FMT<0b0101, 0b011001>;
480
481class LD_B_ENC   : MSA_I5_FMT<0b110, 0b00, 0b000111>;
482class LD_H_ENC   : MSA_I5_FMT<0b110, 0b01, 0b000111>;
483class LD_W_ENC   : MSA_I5_FMT<0b110, 0b10, 0b000111>;
484class LD_D_ENC   : MSA_I5_FMT<0b110, 0b11, 0b000111>;
485
486class LDI_B_ENC  : MSA_I10_FMT<0b010, 0b00, 0b001100>;
487class LDI_H_ENC  : MSA_I10_FMT<0b010, 0b01, 0b001100>;
488class LDI_W_ENC  : MSA_I10_FMT<0b010, 0b10, 0b001100>;
489class LDI_D_ENC  : MSA_I10_FMT<0b010, 0b11, 0b001100>;
490
491class LDX_B_ENC  : MSA_3R_FMT<0b110, 0b00, 0b001111>;
492class LDX_H_ENC  : MSA_3R_FMT<0b110, 0b01, 0b001111>;
493class LDX_W_ENC  : MSA_3R_FMT<0b110, 0b10, 0b001111>;
494class LDX_D_ENC  : MSA_3R_FMT<0b110, 0b11, 0b001111>;
495
496class MADD_Q_H_ENC : MSA_3RF_FMT<0b0101, 0b0, 0b011100>;
497class MADD_Q_W_ENC : MSA_3RF_FMT<0b0101, 0b1, 0b011100>;
498
499class MADDR_Q_H_ENC : MSA_3RF_FMT<0b1101, 0b0, 0b011100>;
500class MADDR_Q_W_ENC : MSA_3RF_FMT<0b1101, 0b1, 0b011100>;
501
502class MADDV_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b010010>;
503class MADDV_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010010>;
504class MADDV_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010010>;
505class MADDV_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010010>;
506
507class MAX_A_B_ENC : MSA_3R_FMT<0b110, 0b00, 0b001110>;
508class MAX_A_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b001110>;
509class MAX_A_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b001110>;
510class MAX_A_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b001110>;
511
512class MAX_S_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b001110>;
513class MAX_S_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b001110>;
514class MAX_S_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b001110>;
515class MAX_S_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b001110>;
516
517class MAX_U_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b001110>;
518class MAX_U_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b001110>;
519class MAX_U_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b001110>;
520class MAX_U_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b001110>;
521
522class MAXI_S_B_ENC : MSA_I5_FMT<0b010, 0b00, 0b000110>;
523class MAXI_S_H_ENC : MSA_I5_FMT<0b010, 0b01, 0b000110>;
524class MAXI_S_W_ENC : MSA_I5_FMT<0b010, 0b10, 0b000110>;
525class MAXI_S_D_ENC : MSA_I5_FMT<0b010, 0b11, 0b000110>;
526
527class MAXI_U_B_ENC : MSA_I5_FMT<0b011, 0b00, 0b000110>;
528class MAXI_U_H_ENC : MSA_I5_FMT<0b011, 0b01, 0b000110>;
529class MAXI_U_W_ENC : MSA_I5_FMT<0b011, 0b10, 0b000110>;
530class MAXI_U_D_ENC : MSA_I5_FMT<0b011, 0b11, 0b000110>;
531
532class MIN_A_B_ENC : MSA_3R_FMT<0b111, 0b00, 0b001110>;
533class MIN_A_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b001110>;
534class MIN_A_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b001110>;
535class MIN_A_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b001110>;
536
537class MIN_S_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b001110>;
538class MIN_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b001110>;
539class MIN_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b001110>;
540class MIN_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b001110>;
541
542class MIN_U_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b001110>;
543class MIN_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b001110>;
544class MIN_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b001110>;
545class MIN_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b001110>;
546
547class MINI_S_B_ENC : MSA_I5_FMT<0b100, 0b00, 0b000110>;
548class MINI_S_H_ENC : MSA_I5_FMT<0b100, 0b01, 0b000110>;
549class MINI_S_W_ENC : MSA_I5_FMT<0b100, 0b10, 0b000110>;
550class MINI_S_D_ENC : MSA_I5_FMT<0b100, 0b11, 0b000110>;
551
552class MINI_U_B_ENC : MSA_I5_FMT<0b101, 0b00, 0b000110>;
553class MINI_U_H_ENC : MSA_I5_FMT<0b101, 0b01, 0b000110>;
554class MINI_U_W_ENC : MSA_I5_FMT<0b101, 0b10, 0b000110>;
555class MINI_U_D_ENC : MSA_I5_FMT<0b101, 0b11, 0b000110>;
556
557class MOD_S_B_ENC : MSA_3R_FMT<0b110, 0b00, 0b010010>;
558class MOD_S_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b010010>;
559class MOD_S_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b010010>;
560class MOD_S_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b010010>;
561
562class MOD_U_B_ENC : MSA_3R_FMT<0b111, 0b00, 0b010010>;
563class MOD_U_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b010010>;
564class MOD_U_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b010010>;
565class MOD_U_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b010010>;
566
567class MOVE_V_ENC : MSA_ELM_FMT<0b0010111110, 0b011001>;
568
569class MSUB_Q_H_ENC : MSA_3RF_FMT<0b0110, 0b0, 0b011100>;
570class MSUB_Q_W_ENC : MSA_3RF_FMT<0b0110, 0b1, 0b011100>;
571
572class MSUBR_Q_H_ENC : MSA_3RF_FMT<0b1110, 0b0, 0b011100>;
573class MSUBR_Q_W_ENC : MSA_3RF_FMT<0b1110, 0b1, 0b011100>;
574
575class MSUBV_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b010010>;
576class MSUBV_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010010>;
577class MSUBV_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010010>;
578class MSUBV_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010010>;
579
580class MUL_Q_H_ENC : MSA_3RF_FMT<0b0000, 0b0, 0b011100>;
581class MUL_Q_W_ENC : MSA_3RF_FMT<0b0000, 0b1, 0b011100>;
582
583class MULR_Q_H_ENC : MSA_3RF_FMT<0b1100, 0b0, 0b011100>;
584class MULR_Q_W_ENC : MSA_3RF_FMT<0b1100, 0b1, 0b011100>;
585
586class MULV_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b010010>;
587class MULV_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010010>;
588class MULV_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010010>;
589class MULV_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010010>;
590
591class NLOC_B_ENC : MSA_2R_FMT<0b11000010, 0b00, 0b011110>;
592class NLOC_H_ENC : MSA_2R_FMT<0b11000010, 0b01, 0b011110>;
593class NLOC_W_ENC : MSA_2R_FMT<0b11000010, 0b10, 0b011110>;
594class NLOC_D_ENC : MSA_2R_FMT<0b11000010, 0b11, 0b011110>;
595
596class NLZC_B_ENC : MSA_2R_FMT<0b11000011, 0b00, 0b011110>;
597class NLZC_H_ENC : MSA_2R_FMT<0b11000011, 0b01, 0b011110>;
598class NLZC_W_ENC : MSA_2R_FMT<0b11000011, 0b10, 0b011110>;
599class NLZC_D_ENC : MSA_2R_FMT<0b11000011, 0b11, 0b011110>;
600
601class NOR_V_ENC : MSA_VEC_FMT<0b00010, 0b011110>;
602
603class NORI_B_ENC : MSA_I8_FMT<0b10, 0b000000>;
604
605class OR_V_ENC : MSA_VEC_FMT<0b00001, 0b011110>;
606
607class ORI_B_ENC  : MSA_I8_FMT<0b01, 0b000000>;
608
609class PCKEV_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b010100>;
610class PCKEV_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010100>;
611class PCKEV_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010100>;
612class PCKEV_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010100>;
613
614class PCKOD_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b010100>;
615class PCKOD_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b010100>;
616class PCKOD_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b010100>;
617class PCKOD_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b010100>;
618
619class PCNT_B_ENC : MSA_2R_FMT<0b11000001, 0b00, 0b011110>;
620class PCNT_H_ENC : MSA_2R_FMT<0b11000001, 0b01, 0b011110>;
621class PCNT_W_ENC : MSA_2R_FMT<0b11000001, 0b10, 0b011110>;
622class PCNT_D_ENC : MSA_2R_FMT<0b11000001, 0b11, 0b011110>;
623
624class SAT_S_B_ENC : MSA_BIT_B_FMT<0b000, 0b001010>;
625class SAT_S_H_ENC : MSA_BIT_H_FMT<0b000, 0b001010>;
626class SAT_S_W_ENC : MSA_BIT_W_FMT<0b000, 0b001010>;
627class SAT_S_D_ENC : MSA_BIT_D_FMT<0b000, 0b001010>;
628
629class SAT_U_B_ENC : MSA_BIT_B_FMT<0b001, 0b001010>;
630class SAT_U_H_ENC : MSA_BIT_H_FMT<0b001, 0b001010>;
631class SAT_U_W_ENC : MSA_BIT_W_FMT<0b001, 0b001010>;
632class SAT_U_D_ENC : MSA_BIT_D_FMT<0b001, 0b001010>;
633
634class SHF_B_ENC  : MSA_I8_FMT<0b00, 0b000010>;
635class SHF_H_ENC  : MSA_I8_FMT<0b01, 0b000010>;
636class SHF_W_ENC  : MSA_I8_FMT<0b10, 0b000010>;
637
638class SLD_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b010100>;
639class SLD_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010100>;
640class SLD_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010100>;
641class SLD_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010100>;
642
643class SLDI_B_ENC : MSA_ELM_B_FMT<0b0000, 0b011001>;
644class SLDI_H_ENC : MSA_ELM_H_FMT<0b0000, 0b011001>;
645class SLDI_W_ENC : MSA_ELM_W_FMT<0b0000, 0b011001>;
646class SLDI_D_ENC : MSA_ELM_D_FMT<0b0000, 0b011001>;
647
648class SLL_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b001101>;
649class SLL_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b001101>;
650class SLL_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b001101>;
651class SLL_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b001101>;
652
653class SLLI_B_ENC : MSA_BIT_B_FMT<0b000, 0b001001>;
654class SLLI_H_ENC : MSA_BIT_H_FMT<0b000, 0b001001>;
655class SLLI_W_ENC : MSA_BIT_W_FMT<0b000, 0b001001>;
656class SLLI_D_ENC : MSA_BIT_D_FMT<0b000, 0b001001>;
657
658class SPLAT_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b010100>;
659class SPLAT_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010100>;
660class SPLAT_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010100>;
661class SPLAT_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010100>;
662
663class SPLATI_B_ENC : MSA_ELM_B_FMT<0b0001, 0b011001>;
664class SPLATI_H_ENC : MSA_ELM_H_FMT<0b0001, 0b011001>;
665class SPLATI_W_ENC : MSA_ELM_W_FMT<0b0001, 0b011001>;
666class SPLATI_D_ENC : MSA_ELM_D_FMT<0b0001, 0b011001>;
667
668class SRA_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b001101>;
669class SRA_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b001101>;
670class SRA_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b001101>;
671class SRA_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b001101>;
672
673class SRAI_B_ENC : MSA_BIT_B_FMT<0b001, 0b001001>;
674class SRAI_H_ENC : MSA_BIT_H_FMT<0b001, 0b001001>;
675class SRAI_W_ENC : MSA_BIT_W_FMT<0b001, 0b001001>;
676class SRAI_D_ENC : MSA_BIT_D_FMT<0b001, 0b001001>;
677
678class SRAR_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b010101>;
679class SRAR_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010101>;
680class SRAR_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010101>;
681class SRAR_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010101>;
682
683class SRARI_B_ENC : MSA_BIT_B_FMT<0b010, 0b001010>;
684class SRARI_H_ENC : MSA_BIT_H_FMT<0b010, 0b001010>;
685class SRARI_W_ENC : MSA_BIT_W_FMT<0b010, 0b001010>;
686class SRARI_D_ENC : MSA_BIT_D_FMT<0b010, 0b001010>;
687
688class SRL_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b001101>;
689class SRL_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b001101>;
690class SRL_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b001101>;
691class SRL_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b001101>;
692
693class SRLI_B_ENC : MSA_BIT_B_FMT<0b010, 0b001001>;
694class SRLI_H_ENC : MSA_BIT_H_FMT<0b010, 0b001001>;
695class SRLI_W_ENC : MSA_BIT_W_FMT<0b010, 0b001001>;
696class SRLI_D_ENC : MSA_BIT_D_FMT<0b010, 0b001001>;
697
698class SRLR_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b010101>;
699class SRLR_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010101>;
700class SRLR_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010101>;
701class SRLR_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010101>;
702
703class SRLRI_B_ENC : MSA_BIT_B_FMT<0b011, 0b001010>;
704class SRLRI_H_ENC : MSA_BIT_H_FMT<0b011, 0b001010>;
705class SRLRI_W_ENC : MSA_BIT_W_FMT<0b011, 0b001010>;
706class SRLRI_D_ENC : MSA_BIT_D_FMT<0b011, 0b001010>;
707
708class ST_B_ENC   : MSA_I5_FMT<0b111, 0b00, 0b000111>;
709class ST_H_ENC   : MSA_I5_FMT<0b111, 0b01, 0b000111>;
710class ST_W_ENC   : MSA_I5_FMT<0b111, 0b10, 0b000111>;
711class ST_D_ENC   : MSA_I5_FMT<0b111, 0b11, 0b000111>;
712
713class STX_B_ENC  : MSA_3R_FMT<0b111, 0b00, 0b001111>;
714class STX_H_ENC  : MSA_3R_FMT<0b111, 0b01, 0b001111>;
715class STX_W_ENC  : MSA_3R_FMT<0b111, 0b10, 0b001111>;
716class STX_D_ENC  : MSA_3R_FMT<0b111, 0b11, 0b001111>;
717
718class SUBS_S_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b010001>;
719class SUBS_S_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010001>;
720class SUBS_S_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010001>;
721class SUBS_S_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010001>;
722
723class SUBS_U_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b010001>;
724class SUBS_U_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010001>;
725class SUBS_U_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010001>;
726class SUBS_U_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010001>;
727
728class SUBSUS_U_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b010001>;
729class SUBSUS_U_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b010001>;
730class SUBSUS_U_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b010001>;
731class SUBSUS_U_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b010001>;
732
733class SUBSUU_S_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b010001>;
734class SUBSUU_S_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010001>;
735class SUBSUU_S_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010001>;
736class SUBSUU_S_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010001>;
737
738class SUBV_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b001110>;
739class SUBV_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b001110>;
740class SUBV_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b001110>;
741class SUBV_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b001110>;
742
743class SUBVI_B_ENC : MSA_I5_FMT<0b001, 0b00, 0b000110>;
744class SUBVI_H_ENC : MSA_I5_FMT<0b001, 0b01, 0b000110>;
745class SUBVI_W_ENC : MSA_I5_FMT<0b001, 0b10, 0b000110>;
746class SUBVI_D_ENC : MSA_I5_FMT<0b001, 0b11, 0b000110>;
747
748class VSHF_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b010101>;
749class VSHF_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010101>;
750class VSHF_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010101>;
751class VSHF_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010101>;
752
753class XOR_V_ENC : MSA_VEC_FMT<0b00011, 0b011110>;
754
755class XORI_B_ENC : MSA_I8_FMT<0b11, 0b000000>;
756
757// Instruction desc.
758class MSA_BIT_B_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
759                          RegisterClass RCWD, RegisterClass RCWS = RCWD,
760                          InstrItinClass itin = NoItinerary> {
761  dag OutOperandList = (outs RCWD:$wd);
762  dag InOperandList = (ins RCWS:$ws, uimm3:$u3);
763  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $u3");
764  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWS:$ws, immZExt3:$u3))];
765  InstrItinClass Itinerary = itin;
766}
767
768class MSA_BIT_H_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
769                          RegisterClass RCWD, RegisterClass RCWS = RCWD,
770                          InstrItinClass itin = NoItinerary> {
771  dag OutOperandList = (outs RCWD:$wd);
772  dag InOperandList = (ins RCWS:$ws, uimm4:$u4);
773  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $u4");
774  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWS:$ws, immZExt4:$u4))];
775  InstrItinClass Itinerary = itin;
776}
777
778class MSA_BIT_W_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
779                          RegisterClass RCWD, RegisterClass RCWS = RCWD,
780                          InstrItinClass itin = NoItinerary> {
781  dag OutOperandList = (outs RCWD:$wd);
782  dag InOperandList = (ins RCWS:$ws, uimm5:$u5);
783  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $u5");
784  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWS:$ws, immZExt5:$u5))];
785  InstrItinClass Itinerary = itin;
786}
787
788class MSA_BIT_D_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
789                          RegisterClass RCWD, RegisterClass RCWS = RCWD,
790                          InstrItinClass itin = NoItinerary> {
791  dag OutOperandList = (outs RCWD:$wd);
792  dag InOperandList = (ins RCWS:$ws, uimm6:$u6);
793  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $u6");
794  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWS:$ws, immZExt6:$u6))];
795  InstrItinClass Itinerary = itin;
796}
797
798class MSA_COPY_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
799                         RegisterClass RCD, RegisterClass RCWS,
800                         InstrItinClass itin = NoItinerary> {
801  dag OutOperandList = (outs RCD:$rd);
802  dag InOperandList = (ins RCWS:$ws, uimm6:$n);
803  string AsmString = !strconcat(instr_asm, "\t$rd, $ws[$n]");
804  list<dag> Pattern = [(set RCD:$rd, (OpNode RCWS:$ws, immZExt6:$n))];
805  InstrItinClass Itinerary = itin;
806}
807
808class MSA_I5_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
809                       RegisterClass RCWD, RegisterClass RCWS = RCWD,
810                       InstrItinClass itin = NoItinerary> {
811  dag OutOperandList = (outs RCWD:$wd);
812  dag InOperandList = (ins RCWS:$ws, uimm5:$u5);
813  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $u5");
814  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWS:$ws, immZExt5:$u5))];
815  InstrItinClass Itinerary = itin;
816}
817
818class MSA_SI5_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
819                       RegisterClass RCWD, RegisterClass RCWS = RCWD,
820                       InstrItinClass itin = NoItinerary> {
821  dag OutOperandList = (outs RCWD:$wd);
822  dag InOperandList = (ins RCWS:$ws, simm5:$s5);
823  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $s5");
824  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWS:$ws, immSExt5:$s5))];
825  InstrItinClass Itinerary = itin;
826}
827
828class MSA_I8_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
829                       RegisterClass RCWD, RegisterClass RCWS = RCWD,
830                       InstrItinClass itin = NoItinerary> {
831  dag OutOperandList = (outs RCWD:$wd);
832  dag InOperandList = (ins RCWS:$ws, uimm8:$u8);
833  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $u8");
834  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWS:$ws, immZExt8:$u8))];
835  InstrItinClass Itinerary = itin;
836}
837
838class MSA_I10_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
839                        RegisterClass RCWD,
840                        InstrItinClass itin = NoItinerary> {
841  dag OutOperandList = (outs RCWD:$wd);
842  dag InOperandList = (ins simm10:$i10);
843  string AsmString = !strconcat(instr_asm, "\t$wd, $i10");
844  list<dag> Pattern = [(set RCWD:$wd, (OpNode immSExt10:$i10))];
845  InstrItinClass Itinerary = itin;
846}
847
848class MSA_2R_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
849                       RegisterClass RCWD, RegisterClass RCWS = RCWD,
850                       InstrItinClass itin = NoItinerary> {
851  dag OutOperandList = (outs RCWD:$wd);
852  dag InOperandList = (ins RCWS:$ws);
853  string AsmString = !strconcat(instr_asm, "\t$wd, $ws");
854  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWS:$ws))];
855  InstrItinClass Itinerary = itin;
856}
857
858class MSA_2RF_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
859                        RegisterClass RCWD, RegisterClass RCWS = RCWD,
860                        InstrItinClass itin = NoItinerary> :
861  MSA_2R_DESC_BASE<instr_asm, OpNode, RCWD, RCWS, itin>;
862
863
864class MSA_3R_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
865                       RegisterClass RCWD, RegisterClass RCWS = RCWD,
866                       RegisterClass RCWT = RCWD,
867                       InstrItinClass itin = NoItinerary> {
868  dag OutOperandList = (outs RCWD:$wd);
869  dag InOperandList = (ins RCWS:$ws, RCWT:$wt);
870  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $wt");
871  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWS:$ws, RCWT:$wt))];
872  InstrItinClass Itinerary = itin;
873}
874
875class MSA_3R_4R_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
876                          RegisterClass RCWD, RegisterClass RCWS = RCWD,
877                          RegisterClass RCWT = RCWD,
878                          InstrItinClass itin = NoItinerary> {
879  dag OutOperandList = (outs RCWD:$wd);
880  dag InOperandList = (ins RCWD:$wd_in, RCWS:$ws, RCWT:$wt);
881  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $wt");
882  list<dag> Pattern = [(set RCWD:$wd,
883                       (OpNode RCWD:$wd_in, RCWS:$ws, RCWT:$wt))];
884  InstrItinClass Itinerary = itin;
885  string Constraints = "$wd = $wd_in";
886}
887
888class MSA_3RF_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
889                        RegisterClass RCWD, RegisterClass RCWS = RCWD,
890                        RegisterClass RCWT = RCWD,
891                        InstrItinClass itin = NoItinerary> :
892  MSA_3R_DESC_BASE<instr_asm, OpNode, RCWD, RCWS, RCWT, itin>;
893
894class MSA_3RF_4RF_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
895                            RegisterClass RCWD, RegisterClass RCWS = RCWD,
896                            RegisterClass RCWT = RCWD,
897                            InstrItinClass itin = NoItinerary> :
898  MSA_3R_4R_DESC_BASE<instr_asm, OpNode, RCWD, RCWS, RCWT, itin>;
899
900class MSA_CBRANCH_DESC_BASE<string instr_asm, RegisterClass RCWD> {
901  dag OutOperandList = (outs);
902  dag InOperandList = (ins RCWD:$wd, brtarget:$offset);
903  string AsmString = !strconcat(instr_asm, "\t$wd, $offset");
904  list<dag> Pattern = [];
905  InstrItinClass Itinerary = IIBranch;
906  bit isBranch = 1;
907  bit isTerminator = 1;
908  bit hasDelaySlot = 1;
909  list<Register> Defs = [AT];
910}
911
912class MSA_INSERT_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
913                           RegisterClass RCD, RegisterClass RCWS,
914                           InstrItinClass itin = NoItinerary> {
915  dag OutOperandList = (outs RCD:$wd);
916  dag InOperandList = (ins RCD:$wd_in, uimm6:$n, RCWS:$rs);
917  string AsmString = !strconcat(instr_asm, "\t$wd[$n], $rs");
918  list<dag> Pattern = [(set RCD:$wd, (OpNode RCD:$wd_in,
919                                             immZExt6:$n,
920                                             RCWS:$rs))];
921  InstrItinClass Itinerary = itin;
922  string Constraints = "$wd = $wd_in";
923}
924
925class MSA_INSVE_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
926                          RegisterClass RCWD, RegisterClass RCWS = RCWD,
927                          InstrItinClass itin = NoItinerary> {
928  dag OutOperandList = (outs RCWD:$wd);
929  dag InOperandList = (ins RCWD:$wd_in, uimm6:$n, RCWS:$ws);
930  string AsmString = !strconcat(instr_asm, "\t$wd[$n], $ws[0]");
931  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWD:$wd_in,
932                                              immZExt6:$n,
933                                              RCWS:$ws))];
934  InstrItinClass Itinerary = itin;
935  string Constraints = "$wd = $wd_in";
936}
937
938class MSA_VEC_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
939                        RegisterClass RCWD, RegisterClass RCWS = RCWD,
940                        RegisterClass RCWT = RCWD,
941                        InstrItinClass itin = NoItinerary> {
942  dag OutOperandList = (outs RCWD:$wd);
943  dag InOperandList = (ins RCWS:$ws, RCWT:$wt);
944  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $wt");
945  list<dag> Pattern = [(set RCWD:$wd, (OpNode RCWS:$ws, RCWT:$wt))];
946  InstrItinClass Itinerary = itin;
947}
948
949class ADD_A_B_DESC : MSA_3R_DESC_BASE<"add_a.b", int_mips_add_a_b, MSA128B>,
950                     IsCommutable;
951class ADD_A_H_DESC : MSA_3R_DESC_BASE<"add_a.h", int_mips_add_a_h, MSA128H>,
952                     IsCommutable;
953class ADD_A_W_DESC : MSA_3R_DESC_BASE<"add_a.w", int_mips_add_a_w, MSA128W>,
954                     IsCommutable;
955class ADD_A_D_DESC : MSA_3R_DESC_BASE<"add_a.d", int_mips_add_a_d, MSA128D>,
956                     IsCommutable;
957
958class ADDS_A_B_DESC : MSA_3R_DESC_BASE<"adds_a.b", int_mips_adds_a_b, MSA128B>,
959                      IsCommutable;
960class ADDS_A_H_DESC : MSA_3R_DESC_BASE<"adds_a.h", int_mips_adds_a_h, MSA128H>,
961                      IsCommutable;
962class ADDS_A_W_DESC : MSA_3R_DESC_BASE<"adds_a.w", int_mips_adds_a_w, MSA128W>,
963                      IsCommutable;
964class ADDS_A_D_DESC : MSA_3R_DESC_BASE<"adds_a.d", int_mips_adds_a_d, MSA128D>,
965                      IsCommutable;
966
967class ADDS_S_B_DESC : MSA_3R_DESC_BASE<"adds_s.b", int_mips_adds_s_b, MSA128B>,
968                      IsCommutable;
969class ADDS_S_H_DESC : MSA_3R_DESC_BASE<"adds_s.h", int_mips_adds_s_h, MSA128H>,
970                      IsCommutable;
971class ADDS_S_W_DESC : MSA_3R_DESC_BASE<"adds_s.w", int_mips_adds_s_w, MSA128W>,
972                      IsCommutable;
973class ADDS_S_D_DESC : MSA_3R_DESC_BASE<"adds_s.d", int_mips_adds_s_d, MSA128D>,
974                      IsCommutable;
975
976class ADDS_U_B_DESC : MSA_3R_DESC_BASE<"adds_u.b", int_mips_adds_u_b, MSA128B>,
977                      IsCommutable;
978class ADDS_U_H_DESC : MSA_3R_DESC_BASE<"adds_u.h", int_mips_adds_u_h, MSA128H>,
979                      IsCommutable;
980class ADDS_U_W_DESC : MSA_3R_DESC_BASE<"adds_u.w", int_mips_adds_u_w, MSA128W>,
981                      IsCommutable;
982class ADDS_U_D_DESC : MSA_3R_DESC_BASE<"adds_u.d", int_mips_adds_u_d, MSA128D>,
983                      IsCommutable;
984
985class ADDV_B_DESC : MSA_3R_DESC_BASE<"addv.b", int_mips_addv_b, MSA128B>,
986                    IsCommutable;
987class ADDV_H_DESC : MSA_3R_DESC_BASE<"addv.h", int_mips_addv_h, MSA128H>,
988                    IsCommutable;
989class ADDV_W_DESC : MSA_3R_DESC_BASE<"addv.w", int_mips_addv_w, MSA128W>,
990                    IsCommutable;
991class ADDV_D_DESC : MSA_3R_DESC_BASE<"addv.d", int_mips_addv_d, MSA128D>,
992                    IsCommutable;
993
994class ADDVI_B_DESC : MSA_I5_DESC_BASE<"addvi.b", int_mips_addvi_b, MSA128B>;
995class ADDVI_H_DESC : MSA_I5_DESC_BASE<"addvi.h", int_mips_addvi_h, MSA128H>;
996class ADDVI_W_DESC : MSA_I5_DESC_BASE<"addvi.w", int_mips_addvi_w, MSA128W>;
997class ADDVI_D_DESC : MSA_I5_DESC_BASE<"addvi.d", int_mips_addvi_d, MSA128D>;
998
999class AND_V_DESC : MSA_VEC_DESC_BASE<"and.v", int_mips_and_v, MSA128B>;
1000
1001class ANDI_B_DESC : MSA_I8_DESC_BASE<"andi.b", int_mips_andi_b, MSA128B>;
1002
1003class ASUB_S_B_DESC : MSA_3R_DESC_BASE<"asub_s.b", int_mips_asub_s_b, MSA128B>;
1004class ASUB_S_H_DESC : MSA_3R_DESC_BASE<"asub_s.h", int_mips_asub_s_h, MSA128H>;
1005class ASUB_S_W_DESC : MSA_3R_DESC_BASE<"asub_s.w", int_mips_asub_s_w, MSA128W>;
1006class ASUB_S_D_DESC : MSA_3R_DESC_BASE<"asub_s.d", int_mips_asub_s_d, MSA128D>;
1007
1008class ASUB_U_B_DESC : MSA_3R_DESC_BASE<"asub_u.b", int_mips_asub_u_b, MSA128B>;
1009class ASUB_U_H_DESC : MSA_3R_DESC_BASE<"asub_u.h", int_mips_asub_u_h, MSA128H>;
1010class ASUB_U_W_DESC : MSA_3R_DESC_BASE<"asub_u.w", int_mips_asub_u_w, MSA128W>;
1011class ASUB_U_D_DESC : MSA_3R_DESC_BASE<"asub_u.d", int_mips_asub_u_d, MSA128D>;
1012
1013class AVE_S_B_DESC : MSA_3R_DESC_BASE<"ave_s.b", int_mips_ave_s_b, MSA128B>,
1014                     IsCommutable;
1015class AVE_S_H_DESC : MSA_3R_DESC_BASE<"ave_s.h", int_mips_ave_s_h, MSA128H>,
1016                     IsCommutable;
1017class AVE_S_W_DESC : MSA_3R_DESC_BASE<"ave_s.w", int_mips_ave_s_w, MSA128W>,
1018                     IsCommutable;
1019class AVE_S_D_DESC : MSA_3R_DESC_BASE<"ave_s.d", int_mips_ave_s_d, MSA128D>,
1020                     IsCommutable;
1021
1022class AVE_U_B_DESC : MSA_3R_DESC_BASE<"ave_u.b", int_mips_ave_u_b, MSA128B>,
1023                     IsCommutable;
1024class AVE_U_H_DESC : MSA_3R_DESC_BASE<"ave_u.h", int_mips_ave_u_h, MSA128H>,
1025                     IsCommutable;
1026class AVE_U_W_DESC : MSA_3R_DESC_BASE<"ave_u.w", int_mips_ave_u_w, MSA128W>,
1027                     IsCommutable;
1028class AVE_U_D_DESC : MSA_3R_DESC_BASE<"ave_u.d", int_mips_ave_u_d, MSA128D>,
1029                     IsCommutable;
1030
1031class AVER_S_B_DESC : MSA_3R_DESC_BASE<"aver_s.b", int_mips_aver_s_b, MSA128B>,
1032                      IsCommutable;
1033class AVER_S_H_DESC : MSA_3R_DESC_BASE<"aver_s.h", int_mips_aver_s_h, MSA128H>,
1034                      IsCommutable;
1035class AVER_S_W_DESC : MSA_3R_DESC_BASE<"aver_s.w", int_mips_aver_s_w, MSA128W>,
1036                      IsCommutable;
1037class AVER_S_D_DESC : MSA_3R_DESC_BASE<"aver_s.d", int_mips_aver_s_d, MSA128D>,
1038                      IsCommutable;
1039
1040class AVER_U_B_DESC : MSA_3R_DESC_BASE<"aver_u.b", int_mips_aver_u_b, MSA128B>,
1041                      IsCommutable;
1042class AVER_U_H_DESC : MSA_3R_DESC_BASE<"aver_u.h", int_mips_aver_u_h, MSA128H>,
1043                      IsCommutable;
1044class AVER_U_W_DESC : MSA_3R_DESC_BASE<"aver_u.w", int_mips_aver_u_w, MSA128W>,
1045                      IsCommutable;
1046class AVER_U_D_DESC : MSA_3R_DESC_BASE<"aver_u.d", int_mips_aver_u_d, MSA128D>,
1047                      IsCommutable;
1048
1049class BCLR_B_DESC : MSA_3R_DESC_BASE<"bclr.b", int_mips_bclr_b, MSA128B>;
1050class BCLR_H_DESC : MSA_3R_DESC_BASE<"bclr.h", int_mips_bclr_h, MSA128H>;
1051class BCLR_W_DESC : MSA_3R_DESC_BASE<"bclr.w", int_mips_bclr_w, MSA128W>;
1052class BCLR_D_DESC : MSA_3R_DESC_BASE<"bclr.d", int_mips_bclr_d, MSA128D>;
1053
1054class BCLRI_B_DESC : MSA_BIT_B_DESC_BASE<"bclri.b", int_mips_bclri_b, MSA128B>;
1055class BCLRI_H_DESC : MSA_BIT_H_DESC_BASE<"bclri.h", int_mips_bclri_h, MSA128H>;
1056class BCLRI_W_DESC : MSA_BIT_W_DESC_BASE<"bclri.w", int_mips_bclri_w, MSA128W>;
1057class BCLRI_D_DESC : MSA_BIT_D_DESC_BASE<"bclri.d", int_mips_bclri_d, MSA128D>;
1058
1059class BINSL_B_DESC : MSA_3R_DESC_BASE<"binsl.b", int_mips_binsl_b, MSA128B>;
1060class BINSL_H_DESC : MSA_3R_DESC_BASE<"binsl.h", int_mips_binsl_h, MSA128H>;
1061class BINSL_W_DESC : MSA_3R_DESC_BASE<"binsl.w", int_mips_binsl_w, MSA128W>;
1062class BINSL_D_DESC : MSA_3R_DESC_BASE<"binsl.d", int_mips_binsl_d, MSA128D>;
1063
1064class BINSLI_B_DESC : MSA_BIT_B_DESC_BASE<"binsli.b", int_mips_binsli_b,
1065                                          MSA128B>;
1066class BINSLI_H_DESC : MSA_BIT_H_DESC_BASE<"binsli.h", int_mips_binsli_h,
1067                                          MSA128H>;
1068class BINSLI_W_DESC : MSA_BIT_W_DESC_BASE<"binsli.w", int_mips_binsli_w,
1069                                          MSA128W>;
1070class BINSLI_D_DESC : MSA_BIT_D_DESC_BASE<"binsli.d", int_mips_binsli_d,
1071                                          MSA128D>;
1072
1073class BINSR_B_DESC : MSA_3R_DESC_BASE<"binsr.b", int_mips_binsr_b, MSA128B>;
1074class BINSR_H_DESC : MSA_3R_DESC_BASE<"binsr.h", int_mips_binsr_h, MSA128H>;
1075class BINSR_W_DESC : MSA_3R_DESC_BASE<"binsr.w", int_mips_binsr_w, MSA128W>;
1076class BINSR_D_DESC : MSA_3R_DESC_BASE<"binsr.d", int_mips_binsr_d, MSA128D>;
1077
1078class BINSRI_B_DESC : MSA_BIT_B_DESC_BASE<"binsri.b", int_mips_binsri_b,
1079                                          MSA128B>;
1080class BINSRI_H_DESC : MSA_BIT_H_DESC_BASE<"binsri.h", int_mips_binsri_h,
1081                                          MSA128H>;
1082class BINSRI_W_DESC : MSA_BIT_W_DESC_BASE<"binsri.w", int_mips_binsri_w,
1083                                          MSA128W>;
1084class BINSRI_D_DESC : MSA_BIT_D_DESC_BASE<"binsri.d", int_mips_binsri_d,
1085                                          MSA128D>;
1086
1087class BMNZ_V_DESC : MSA_VEC_DESC_BASE<"bmnz.v", int_mips_bmnz_v, MSA128B>;
1088
1089class BMNZI_B_DESC : MSA_I8_DESC_BASE<"bmnzi.b", int_mips_bmnzi_b, MSA128B>;
1090
1091class BMZ_V_DESC : MSA_VEC_DESC_BASE<"bmz.v", int_mips_bmz_v, MSA128B>;
1092
1093class BMZI_B_DESC : MSA_I8_DESC_BASE<"bmzi.b", int_mips_bmzi_b, MSA128B>;
1094
1095class BNEG_B_DESC : MSA_3R_DESC_BASE<"bneg.b", int_mips_bneg_b, MSA128B>;
1096class BNEG_H_DESC : MSA_3R_DESC_BASE<"bneg.h", int_mips_bneg_h, MSA128H>;
1097class BNEG_W_DESC : MSA_3R_DESC_BASE<"bneg.w", int_mips_bneg_w, MSA128W>;
1098class BNEG_D_DESC : MSA_3R_DESC_BASE<"bneg.d", int_mips_bneg_d, MSA128D>;
1099
1100class BNEGI_B_DESC : MSA_BIT_B_DESC_BASE<"bnegi.b", int_mips_bnegi_b, MSA128B>;
1101class BNEGI_H_DESC : MSA_BIT_H_DESC_BASE<"bnegi.h", int_mips_bnegi_h, MSA128H>;
1102class BNEGI_W_DESC : MSA_BIT_W_DESC_BASE<"bnegi.w", int_mips_bnegi_w, MSA128W>;
1103class BNEGI_D_DESC : MSA_BIT_D_DESC_BASE<"bnegi.d", int_mips_bnegi_d, MSA128D>;
1104
1105class BNZ_B_DESC : MSA_CBRANCH_DESC_BASE<"bnz.b", MSA128B>;
1106class BNZ_H_DESC : MSA_CBRANCH_DESC_BASE<"bnz.h", MSA128H>;
1107class BNZ_W_DESC : MSA_CBRANCH_DESC_BASE<"bnz.w", MSA128W>;
1108class BNZ_D_DESC : MSA_CBRANCH_DESC_BASE<"bnz.d", MSA128D>;
1109
1110class BNZ_V_DESC : MSA_CBRANCH_DESC_BASE<"bnz.v", MSA128B>;
1111
1112class BSEL_V_DESC : MSA_VEC_DESC_BASE<"bsel.v", int_mips_bsel_v, MSA128B>;
1113
1114class BSELI_B_DESC : MSA_I8_DESC_BASE<"bseli.b", int_mips_bseli_b, MSA128B>;
1115
1116class BSET_B_DESC : MSA_3R_DESC_BASE<"bset.b", int_mips_bset_b, MSA128B>;
1117class BSET_H_DESC : MSA_3R_DESC_BASE<"bset.h", int_mips_bset_h, MSA128H>;
1118class BSET_W_DESC : MSA_3R_DESC_BASE<"bset.w", int_mips_bset_w, MSA128W>;
1119class BSET_D_DESC : MSA_3R_DESC_BASE<"bset.d", int_mips_bset_d, MSA128D>;
1120
1121class BSETI_B_DESC : MSA_BIT_B_DESC_BASE<"bseti.b", int_mips_bseti_b, MSA128B>;
1122class BSETI_H_DESC : MSA_BIT_H_DESC_BASE<"bseti.h", int_mips_bseti_h, MSA128H>;
1123class BSETI_W_DESC : MSA_BIT_W_DESC_BASE<"bseti.w", int_mips_bseti_w, MSA128W>;
1124class BSETI_D_DESC : MSA_BIT_D_DESC_BASE<"bseti.d", int_mips_bseti_d, MSA128D>;
1125
1126class BZ_B_DESC : MSA_CBRANCH_DESC_BASE<"bz.b", MSA128B>;
1127class BZ_H_DESC : MSA_CBRANCH_DESC_BASE<"bz.h", MSA128H>;
1128class BZ_W_DESC : MSA_CBRANCH_DESC_BASE<"bz.w", MSA128W>;
1129class BZ_D_DESC : MSA_CBRANCH_DESC_BASE<"bz.d", MSA128D>;
1130
1131class BZ_V_DESC : MSA_CBRANCH_DESC_BASE<"bz.v", MSA128B>;
1132
1133class CEQ_B_DESC : MSA_3R_DESC_BASE<"ceq.b", int_mips_ceq_b, MSA128B>,
1134                   IsCommutable;
1135class CEQ_H_DESC : MSA_3R_DESC_BASE<"ceq.h", int_mips_ceq_h, MSA128H>,
1136                   IsCommutable;
1137class CEQ_W_DESC : MSA_3R_DESC_BASE<"ceq.w", int_mips_ceq_w, MSA128W>,
1138                   IsCommutable;
1139class CEQ_D_DESC : MSA_3R_DESC_BASE<"ceq.d", int_mips_ceq_d, MSA128D>,
1140                   IsCommutable;
1141
1142class CEQI_B_DESC : MSA_SI5_DESC_BASE<"ceqi.b", int_mips_ceqi_b, MSA128B>;
1143class CEQI_H_DESC : MSA_SI5_DESC_BASE<"ceqi.h", int_mips_ceqi_h, MSA128H>;
1144class CEQI_W_DESC : MSA_SI5_DESC_BASE<"ceqi.w", int_mips_ceqi_w, MSA128W>;
1145class CEQI_D_DESC : MSA_SI5_DESC_BASE<"ceqi.d", int_mips_ceqi_d, MSA128D>;
1146
1147class CFCMSA_DESC {
1148  dag OutOperandList = (outs GPR32:$rd);
1149  dag InOperandList = (ins MSACtrl:$cs);
1150  string AsmString = "cfcmsa\t$rd, $cs";
1151  InstrItinClass Itinerary = NoItinerary;
1152  bit hasSideEffects = 1;
1153}
1154
1155class CLE_S_B_DESC : MSA_3R_DESC_BASE<"cle_s.b", int_mips_cle_s_b, MSA128B>;
1156class CLE_S_H_DESC : MSA_3R_DESC_BASE<"cle_s.h", int_mips_cle_s_h, MSA128H>;
1157class CLE_S_W_DESC : MSA_3R_DESC_BASE<"cle_s.w", int_mips_cle_s_w, MSA128W>;
1158class CLE_S_D_DESC : MSA_3R_DESC_BASE<"cle_s.d", int_mips_cle_s_d, MSA128D>;
1159
1160class CLE_U_B_DESC : MSA_3R_DESC_BASE<"cle_u.b", int_mips_cle_u_b, MSA128B>;
1161class CLE_U_H_DESC : MSA_3R_DESC_BASE<"cle_u.h", int_mips_cle_u_h, MSA128H>;
1162class CLE_U_W_DESC : MSA_3R_DESC_BASE<"cle_u.w", int_mips_cle_u_w, MSA128W>;
1163class CLE_U_D_DESC : MSA_3R_DESC_BASE<"cle_u.d", int_mips_cle_u_d, MSA128D>;
1164
1165class CLEI_S_B_DESC : MSA_SI5_DESC_BASE<"clei_s.b", int_mips_clei_s_b,
1166                                        MSA128B>;
1167class CLEI_S_H_DESC : MSA_SI5_DESC_BASE<"clei_s.h", int_mips_clei_s_h,
1168                                        MSA128H>;
1169class CLEI_S_W_DESC : MSA_SI5_DESC_BASE<"clei_s.w", int_mips_clei_s_w,
1170                                        MSA128W>;
1171class CLEI_S_D_DESC : MSA_SI5_DESC_BASE<"clei_s.d", int_mips_clei_s_d,
1172                                        MSA128D>;
1173
1174class CLEI_U_B_DESC : MSA_SI5_DESC_BASE<"clei_u.b", int_mips_clei_u_b,
1175                                        MSA128B>;
1176class CLEI_U_H_DESC : MSA_SI5_DESC_BASE<"clei_u.h", int_mips_clei_u_h,
1177                                        MSA128H>;
1178class CLEI_U_W_DESC : MSA_SI5_DESC_BASE<"clei_u.w", int_mips_clei_u_w,
1179                                        MSA128W>;
1180class CLEI_U_D_DESC : MSA_SI5_DESC_BASE<"clei_u.d", int_mips_clei_u_d,
1181                                        MSA128D>;
1182
1183class CLT_S_B_DESC : MSA_3R_DESC_BASE<"clt_s.b", int_mips_clt_s_b, MSA128B>;
1184class CLT_S_H_DESC : MSA_3R_DESC_BASE<"clt_s.h", int_mips_clt_s_h, MSA128H>;
1185class CLT_S_W_DESC : MSA_3R_DESC_BASE<"clt_s.w", int_mips_clt_s_w, MSA128W>;
1186class CLT_S_D_DESC : MSA_3R_DESC_BASE<"clt_s.d", int_mips_clt_s_d, MSA128D>;
1187
1188class CLT_U_B_DESC : MSA_3R_DESC_BASE<"clt_u.b", int_mips_clt_u_b, MSA128B>;
1189class CLT_U_H_DESC : MSA_3R_DESC_BASE<"clt_u.h", int_mips_clt_u_h, MSA128H>;
1190class CLT_U_W_DESC : MSA_3R_DESC_BASE<"clt_u.w", int_mips_clt_u_w, MSA128W>;
1191class CLT_U_D_DESC : MSA_3R_DESC_BASE<"clt_u.d", int_mips_clt_u_d, MSA128D>;
1192
1193class CLTI_S_B_DESC : MSA_SI5_DESC_BASE<"clti_s.b", int_mips_clti_s_b,
1194                                        MSA128B>;
1195class CLTI_S_H_DESC : MSA_SI5_DESC_BASE<"clti_s.h", int_mips_clti_s_h,
1196                                        MSA128H>;
1197class CLTI_S_W_DESC : MSA_SI5_DESC_BASE<"clti_s.w", int_mips_clti_s_w,
1198                                        MSA128W>;
1199class CLTI_S_D_DESC : MSA_SI5_DESC_BASE<"clti_s.d", int_mips_clti_s_d,
1200                                        MSA128D>;
1201
1202class CLTI_U_B_DESC : MSA_SI5_DESC_BASE<"clti_u.b", int_mips_clti_u_b,
1203                                        MSA128B>;
1204class CLTI_U_H_DESC : MSA_SI5_DESC_BASE<"clti_u.h", int_mips_clti_u_h,
1205                                        MSA128H>;
1206class CLTI_U_W_DESC : MSA_SI5_DESC_BASE<"clti_u.w", int_mips_clti_u_w,
1207                                        MSA128W>;
1208class CLTI_U_D_DESC : MSA_SI5_DESC_BASE<"clti_u.d", int_mips_clti_u_d,
1209                                        MSA128D>;
1210
1211class COPY_S_B_DESC : MSA_COPY_DESC_BASE<"copy_s.b", int_mips_copy_s_b,
1212                                         GPR32, MSA128B>;
1213class COPY_S_H_DESC : MSA_COPY_DESC_BASE<"copy_s.h", int_mips_copy_s_h,
1214                                         GPR32, MSA128H>;
1215class COPY_S_W_DESC : MSA_COPY_DESC_BASE<"copy_s.w", int_mips_copy_s_w,
1216                                         GPR32, MSA128W>;
1217
1218class COPY_U_B_DESC : MSA_COPY_DESC_BASE<"copy_u.b", int_mips_copy_u_b,
1219                                         GPR32, MSA128B>;
1220class COPY_U_H_DESC : MSA_COPY_DESC_BASE<"copy_u.h", int_mips_copy_u_h,
1221                                         GPR32, MSA128H>;
1222class COPY_U_W_DESC : MSA_COPY_DESC_BASE<"copy_u.w", int_mips_copy_u_w,
1223                                         GPR32, MSA128W>;
1224
1225class CTCMSA_DESC {
1226  dag OutOperandList = (outs);
1227  dag InOperandList = (ins MSACtrl:$cd, GPR32:$rs);
1228  string AsmString = "ctcmsa\t$cd, $rs";
1229  InstrItinClass Itinerary = NoItinerary;
1230  bit hasSideEffects = 1;
1231}
1232
1233class DIV_S_B_DESC : MSA_3R_DESC_BASE<"div_s.b", int_mips_div_s_b, MSA128B>;
1234class DIV_S_H_DESC : MSA_3R_DESC_BASE<"div_s.h", int_mips_div_s_h, MSA128H>;
1235class DIV_S_W_DESC : MSA_3R_DESC_BASE<"div_s.w", int_mips_div_s_w, MSA128W>;
1236class DIV_S_D_DESC : MSA_3R_DESC_BASE<"div_s.d", int_mips_div_s_d, MSA128D>;
1237
1238class DIV_U_B_DESC : MSA_3R_DESC_BASE<"div_u.b", int_mips_div_u_b, MSA128B>;
1239class DIV_U_H_DESC : MSA_3R_DESC_BASE<"div_u.h", int_mips_div_u_h, MSA128H>;
1240class DIV_U_W_DESC : MSA_3R_DESC_BASE<"div_u.w", int_mips_div_u_w, MSA128W>;
1241class DIV_U_D_DESC : MSA_3R_DESC_BASE<"div_u.d", int_mips_div_u_d, MSA128D>;
1242
1243class DOTP_S_B_DESC : MSA_3R_DESC_BASE<"dotp_s.b", int_mips_dotp_s_b, MSA128B>,
1244                                       IsCommutable;
1245class DOTP_S_H_DESC : MSA_3R_DESC_BASE<"dotp_s.h", int_mips_dotp_s_h, MSA128H>,
1246                      IsCommutable;
1247class DOTP_S_W_DESC : MSA_3R_DESC_BASE<"dotp_s.w", int_mips_dotp_s_w, MSA128W>,
1248                      IsCommutable;
1249class DOTP_S_D_DESC : MSA_3R_DESC_BASE<"dotp_s.d", int_mips_dotp_s_d, MSA128D>,
1250                      IsCommutable;
1251
1252class DOTP_U_B_DESC : MSA_3R_DESC_BASE<"dotp_u.b", int_mips_dotp_u_b, MSA128B>,
1253                                       IsCommutable;
1254class DOTP_U_H_DESC : MSA_3R_DESC_BASE<"dotp_u.h", int_mips_dotp_u_h, MSA128H>,
1255                      IsCommutable;
1256class DOTP_U_W_DESC : MSA_3R_DESC_BASE<"dotp_u.w", int_mips_dotp_u_w, MSA128W>,
1257                      IsCommutable;
1258class DOTP_U_D_DESC : MSA_3R_DESC_BASE<"dotp_u.d", int_mips_dotp_u_d, MSA128D>,
1259                      IsCommutable;
1260
1261class DPADD_S_H_DESC : MSA_3R_4R_DESC_BASE<"dpadd_s.h", int_mips_dpadd_s_h,
1262                                           MSA128H, MSA128B, MSA128B>,
1263                       IsCommutable;
1264class DPADD_S_W_DESC : MSA_3R_4R_DESC_BASE<"dpadd_s.w", int_mips_dpadd_s_w,
1265                                           MSA128W, MSA128H, MSA128H>,
1266                       IsCommutable;
1267class DPADD_S_D_DESC : MSA_3R_4R_DESC_BASE<"dpadd_s.d", int_mips_dpadd_s_d,
1268                                           MSA128D, MSA128W, MSA128W>,
1269                       IsCommutable;
1270
1271class DPADD_U_H_DESC : MSA_3R_4R_DESC_BASE<"dpadd_u.h", int_mips_dpadd_u_h,
1272                                           MSA128H, MSA128B, MSA128B>,
1273                       IsCommutable;
1274class DPADD_U_W_DESC : MSA_3R_4R_DESC_BASE<"dpadd_u.w", int_mips_dpadd_u_w,
1275                                           MSA128W, MSA128H, MSA128H>,
1276                       IsCommutable;
1277class DPADD_U_D_DESC : MSA_3R_4R_DESC_BASE<"dpadd_u.d", int_mips_dpadd_u_d,
1278                                           MSA128D, MSA128W, MSA128W>,
1279                       IsCommutable;
1280
1281class DPSUB_S_H_DESC : MSA_3R_4R_DESC_BASE<"dpsub_s.h", int_mips_dpsub_s_h,
1282                                           MSA128H, MSA128B, MSA128B>;
1283class DPSUB_S_W_DESC : MSA_3R_4R_DESC_BASE<"dpsub_s.w", int_mips_dpsub_s_w,
1284                                           MSA128W, MSA128H, MSA128H>;
1285class DPSUB_S_D_DESC : MSA_3R_4R_DESC_BASE<"dpsub_s.d", int_mips_dpsub_s_d,
1286                                           MSA128D, MSA128W, MSA128W>;
1287
1288class DPSUB_U_H_DESC : MSA_3R_4R_DESC_BASE<"dpsub_u.h", int_mips_dpsub_u_h,
1289                                           MSA128H, MSA128B, MSA128B>;
1290class DPSUB_U_W_DESC : MSA_3R_4R_DESC_BASE<"dpsub_u.w", int_mips_dpsub_u_w,
1291                                           MSA128W, MSA128H, MSA128H>;
1292class DPSUB_U_D_DESC : MSA_3R_4R_DESC_BASE<"dpsub_u.d", int_mips_dpsub_u_d,
1293                                           MSA128D, MSA128W, MSA128W>;
1294
1295class FADD_W_DESC : MSA_3RF_DESC_BASE<"fadd.w", int_mips_fadd_w, MSA128W>,
1296                    IsCommutable;
1297class FADD_D_DESC : MSA_3RF_DESC_BASE<"fadd.d", int_mips_fadd_d, MSA128D>,
1298                    IsCommutable;
1299
1300class FCAF_W_DESC : MSA_3RF_DESC_BASE<"fcaf.w", int_mips_fcaf_w, MSA128W>,
1301                    IsCommutable;
1302class FCAF_D_DESC : MSA_3RF_DESC_BASE<"fcaf.d", int_mips_fcaf_d, MSA128D>,
1303                    IsCommutable;
1304
1305class FCEQ_W_DESC : MSA_3RF_DESC_BASE<"fceq.w", int_mips_fceq_w, MSA128W>,
1306                    IsCommutable;
1307class FCEQ_D_DESC : MSA_3RF_DESC_BASE<"fceq.d", int_mips_fceq_d, MSA128D>,
1308                    IsCommutable;
1309
1310class FCLASS_W_DESC : MSA_2RF_DESC_BASE<"fclass.w", int_mips_fclass_w,
1311                                        MSA128W>;
1312class FCLASS_D_DESC : MSA_2RF_DESC_BASE<"fclass.d", int_mips_fclass_d,
1313                                        MSA128D>;
1314
1315class FCLE_W_DESC : MSA_3RF_DESC_BASE<"fcle.w", int_mips_fcle_w, MSA128W>;
1316class FCLE_D_DESC : MSA_3RF_DESC_BASE<"fcle.d", int_mips_fcle_d, MSA128D>;
1317
1318class FCLT_W_DESC : MSA_3RF_DESC_BASE<"fclt.w", int_mips_fclt_w, MSA128W>;
1319class FCLT_D_DESC : MSA_3RF_DESC_BASE<"fclt.d", int_mips_fclt_d, MSA128D>;
1320
1321class FCNE_W_DESC : MSA_3RF_DESC_BASE<"fcne.w", int_mips_fcne_w, MSA128W>,
1322                    IsCommutable;
1323class FCNE_D_DESC : MSA_3RF_DESC_BASE<"fcne.d", int_mips_fcne_d, MSA128D>,
1324                    IsCommutable;
1325
1326class FCOR_W_DESC : MSA_3RF_DESC_BASE<"fcor.w", int_mips_fcor_w, MSA128W>,
1327                    IsCommutable;
1328class FCOR_D_DESC : MSA_3RF_DESC_BASE<"fcor.d", int_mips_fcor_d, MSA128D>,
1329                    IsCommutable;
1330
1331class FCUEQ_W_DESC : MSA_3RF_DESC_BASE<"fcueq.w", int_mips_fcueq_w, MSA128W>,
1332                     IsCommutable;
1333class FCUEQ_D_DESC : MSA_3RF_DESC_BASE<"fcueq.d", int_mips_fcueq_d, MSA128D>,
1334                     IsCommutable;
1335
1336class FCULE_W_DESC : MSA_3RF_DESC_BASE<"fcule.w", int_mips_fcule_w, MSA128W>,
1337                     IsCommutable;
1338class FCULE_D_DESC : MSA_3RF_DESC_BASE<"fcule.d", int_mips_fcule_d, MSA128D>,
1339                     IsCommutable;
1340
1341class FCULT_W_DESC : MSA_3RF_DESC_BASE<"fcult.w", int_mips_fcult_w, MSA128W>,
1342                     IsCommutable;
1343class FCULT_D_DESC : MSA_3RF_DESC_BASE<"fcult.d", int_mips_fcult_d, MSA128D>,
1344                     IsCommutable;
1345
1346class FCUN_W_DESC : MSA_3RF_DESC_BASE<"fcun.w", int_mips_fcun_w, MSA128W>,
1347                    IsCommutable;
1348class FCUN_D_DESC : MSA_3RF_DESC_BASE<"fcun.d", int_mips_fcun_d, MSA128D>,
1349                    IsCommutable;
1350
1351class FCUNE_W_DESC : MSA_3RF_DESC_BASE<"fcune.w", int_mips_fcune_w, MSA128W>,
1352                     IsCommutable;
1353class FCUNE_D_DESC : MSA_3RF_DESC_BASE<"fcune.d", int_mips_fcune_d, MSA128D>,
1354                     IsCommutable;
1355
1356class FDIV_W_DESC : MSA_3RF_DESC_BASE<"fdiv.w", int_mips_fdiv_w, MSA128W>;
1357class FDIV_D_DESC : MSA_3RF_DESC_BASE<"fdiv.d", int_mips_fdiv_d, MSA128D>;
1358
1359class FEXDO_H_DESC : MSA_3RF_DESC_BASE<"fexdo.h", int_mips_fexdo_h,
1360                                       MSA128H, MSA128W, MSA128W>;
1361class FEXDO_W_DESC : MSA_3RF_DESC_BASE<"fexdo.w", int_mips_fexdo_w,
1362                                       MSA128W, MSA128D, MSA128D>;
1363
1364class FEXP2_W_DESC : MSA_3RF_DESC_BASE<"fexp2.w", int_mips_fexp2_w, MSA128W>;
1365class FEXP2_D_DESC : MSA_3RF_DESC_BASE<"fexp2.d", int_mips_fexp2_d, MSA128D>;
1366
1367class FEXUPL_W_DESC : MSA_2RF_DESC_BASE<"fexupl.w", int_mips_fexupl_w,
1368                                        MSA128W, MSA128H>;
1369class FEXUPL_D_DESC : MSA_2RF_DESC_BASE<"fexupl.d", int_mips_fexupl_d,
1370                                        MSA128D, MSA128W>;
1371
1372class FEXUPR_W_DESC : MSA_2RF_DESC_BASE<"fexupr.w", int_mips_fexupr_w,
1373                                        MSA128W, MSA128H>;
1374class FEXUPR_D_DESC : MSA_2RF_DESC_BASE<"fexupr.d", int_mips_fexupr_d,
1375                                        MSA128D, MSA128W>;
1376
1377class FFINT_S_W_DESC : MSA_2RF_DESC_BASE<"ffint_s.w", int_mips_ffint_s_w,
1378                                         MSA128W>;
1379class FFINT_S_D_DESC : MSA_2RF_DESC_BASE<"ffint_s.d", int_mips_ffint_s_d,
1380                                         MSA128D>;
1381
1382class FFINT_U_W_DESC : MSA_2RF_DESC_BASE<"ffint_u.w", int_mips_ffint_u_w,
1383                                         MSA128W>;
1384class FFINT_U_D_DESC : MSA_2RF_DESC_BASE<"ffint_u.d", int_mips_ffint_u_d,
1385                                         MSA128D>;
1386
1387class FFQL_W_DESC : MSA_2RF_DESC_BASE<"ffql.w", int_mips_ffql_w,
1388                                      MSA128W, MSA128H>;
1389class FFQL_D_DESC : MSA_2RF_DESC_BASE<"ffql.d", int_mips_ffql_d,
1390                                      MSA128D, MSA128W>;
1391
1392class FFQR_W_DESC : MSA_2RF_DESC_BASE<"ffqr.w", int_mips_ffqr_w,
1393                                      MSA128W, MSA128H>;
1394class FFQR_D_DESC : MSA_2RF_DESC_BASE<"ffqr.d", int_mips_ffqr_d,
1395                                      MSA128D, MSA128W>;
1396
1397class FILL_B_DESC : MSA_2R_DESC_BASE<"fill.b", int_mips_fill_b,
1398                                     MSA128B, GPR32>;
1399class FILL_H_DESC : MSA_2R_DESC_BASE<"fill.h", int_mips_fill_h,
1400                                     MSA128H, GPR32>;
1401class FILL_W_DESC : MSA_2R_DESC_BASE<"fill.w", int_mips_fill_w,
1402                                     MSA128W, GPR32>;
1403
1404class FLOG2_W_DESC : MSA_2RF_DESC_BASE<"flog2.w", int_mips_flog2_w, MSA128W>;
1405class FLOG2_D_DESC : MSA_2RF_DESC_BASE<"flog2.d", int_mips_flog2_d, MSA128D>;
1406
1407class FMADD_W_DESC : MSA_3RF_4RF_DESC_BASE<"fmadd.w", int_mips_fmadd_w,
1408                                           MSA128W>;
1409class FMADD_D_DESC : MSA_3RF_4RF_DESC_BASE<"fmadd.d", int_mips_fmadd_d,
1410                                           MSA128D>;
1411
1412class FMAX_W_DESC : MSA_3RF_DESC_BASE<"fmax.w", int_mips_fmax_w, MSA128W>;
1413class FMAX_D_DESC : MSA_3RF_DESC_BASE<"fmax.d", int_mips_fmax_d, MSA128D>;
1414
1415class FMAX_A_W_DESC : MSA_3RF_DESC_BASE<"fmax_a.w", int_mips_fmax_a_w,
1416                                        MSA128W>;
1417class FMAX_A_D_DESC : MSA_3RF_DESC_BASE<"fmax_a.d", int_mips_fmax_a_d,
1418                                        MSA128D>;
1419
1420class FMIN_W_DESC : MSA_3RF_DESC_BASE<"fmin.w", int_mips_fmin_w, MSA128W>;
1421class FMIN_D_DESC : MSA_3RF_DESC_BASE<"fmin.d", int_mips_fmin_d, MSA128D>;
1422
1423class FMIN_A_W_DESC : MSA_3RF_DESC_BASE<"fmin_a.w", int_mips_fmin_a_w,
1424                                        MSA128W>;
1425class FMIN_A_D_DESC : MSA_3RF_DESC_BASE<"fmin_a.d", int_mips_fmin_a_d,
1426                                        MSA128D>;
1427
1428class FMSUB_W_DESC : MSA_3RF_4RF_DESC_BASE<"fmsub.w", int_mips_fmsub_w,
1429                                           MSA128W>;
1430class FMSUB_D_DESC : MSA_3RF_4RF_DESC_BASE<"fmsub.d", int_mips_fmsub_d,
1431                                           MSA128D>;
1432
1433class FMUL_W_DESC : MSA_3RF_DESC_BASE<"fmul.w", int_mips_fmul_w, MSA128W>;
1434class FMUL_D_DESC : MSA_3RF_DESC_BASE<"fmul.d", int_mips_fmul_d, MSA128D>;
1435
1436class FRINT_W_DESC : MSA_2RF_DESC_BASE<"frint.w", int_mips_frint_w, MSA128W>;
1437class FRINT_D_DESC : MSA_2RF_DESC_BASE<"frint.d", int_mips_frint_d, MSA128D>;
1438
1439class FRCP_W_DESC : MSA_2RF_DESC_BASE<"frcp.w", int_mips_frcp_w, MSA128W>;
1440class FRCP_D_DESC : MSA_2RF_DESC_BASE<"frcp.d", int_mips_frcp_d, MSA128D>;
1441
1442class FRSQRT_W_DESC : MSA_2RF_DESC_BASE<"frsqrt.w", int_mips_frsqrt_w,
1443                                        MSA128W>;
1444class FRSQRT_D_DESC : MSA_2RF_DESC_BASE<"frsqrt.d", int_mips_frsqrt_d,
1445                                        MSA128D>;
1446
1447class FSAF_W_DESC : MSA_3RF_DESC_BASE<"fsaf.w", int_mips_fsaf_w, MSA128W>;
1448class FSAF_D_DESC : MSA_3RF_DESC_BASE<"fsaf.d", int_mips_fsaf_d, MSA128D>;
1449
1450class FSEQ_W_DESC : MSA_3RF_DESC_BASE<"fseq.w", int_mips_fseq_w, MSA128W>;
1451class FSEQ_D_DESC : MSA_3RF_DESC_BASE<"fseq.d", int_mips_fseq_d, MSA128D>;
1452
1453class FSLE_W_DESC : MSA_3RF_DESC_BASE<"fsle.w", int_mips_fsle_w, MSA128W>;
1454class FSLE_D_DESC : MSA_3RF_DESC_BASE<"fsle.d", int_mips_fsle_d, MSA128D>;
1455
1456class FSLT_W_DESC : MSA_3RF_DESC_BASE<"fslt.w", int_mips_fslt_w, MSA128W>;
1457class FSLT_D_DESC : MSA_3RF_DESC_BASE<"fslt.d", int_mips_fslt_d, MSA128D>;
1458
1459class FSNE_W_DESC : MSA_3RF_DESC_BASE<"fsne.w", int_mips_fsne_w, MSA128W>;
1460class FSNE_D_DESC : MSA_3RF_DESC_BASE<"fsne.d", int_mips_fsne_d, MSA128D>;
1461
1462class FSOR_W_DESC : MSA_3RF_DESC_BASE<"fsor.w", int_mips_fsor_w, MSA128W>;
1463class FSOR_D_DESC : MSA_3RF_DESC_BASE<"fsor.d", int_mips_fsor_d, MSA128D>;
1464
1465class FSQRT_W_DESC : MSA_2RF_DESC_BASE<"fsqrt.w", int_mips_fsqrt_w, MSA128W>;
1466class FSQRT_D_DESC : MSA_2RF_DESC_BASE<"fsqrt.d", int_mips_fsqrt_d, MSA128D>;
1467
1468class FSUB_W_DESC : MSA_3RF_DESC_BASE<"fsub.w", int_mips_fsub_w, MSA128W>;
1469class FSUB_D_DESC : MSA_3RF_DESC_BASE<"fsub.d", int_mips_fsub_d, MSA128D>;
1470
1471class FSUEQ_W_DESC : MSA_3RF_DESC_BASE<"fsueq.w", int_mips_fsueq_w, MSA128W>;
1472class FSUEQ_D_DESC : MSA_3RF_DESC_BASE<"fsueq.d", int_mips_fsueq_d, MSA128D>;
1473
1474class FSULE_W_DESC : MSA_3RF_DESC_BASE<"fsule.w", int_mips_fsule_w, MSA128W>;
1475class FSULE_D_DESC : MSA_3RF_DESC_BASE<"fsule.d", int_mips_fsule_d, MSA128D>;
1476
1477class FSULT_W_DESC : MSA_3RF_DESC_BASE<"fsult.w", int_mips_fsult_w, MSA128W>;
1478class FSULT_D_DESC : MSA_3RF_DESC_BASE<"fsult.d", int_mips_fsult_d, MSA128D>;
1479
1480class FSUN_W_DESC : MSA_3RF_DESC_BASE<"fsun.w", int_mips_fsun_w, MSA128W>;
1481class FSUN_D_DESC : MSA_3RF_DESC_BASE<"fsun.d", int_mips_fsun_d, MSA128D>;
1482
1483class FSUNE_W_DESC : MSA_3RF_DESC_BASE<"fsune.w", int_mips_fsune_w, MSA128W>;
1484class FSUNE_D_DESC : MSA_3RF_DESC_BASE<"fsune.d", int_mips_fsune_d, MSA128D>;
1485
1486class FTRUNC_S_W_DESC : MSA_2RF_DESC_BASE<"ftrunc_s.w", int_mips_ftrunc_s_w,
1487                                          MSA128W>;
1488class FTRUNC_S_D_DESC : MSA_2RF_DESC_BASE<"ftrunc_s.d", int_mips_ftrunc_s_d,
1489                                          MSA128D>;
1490
1491class FTRUNC_U_W_DESC : MSA_2RF_DESC_BASE<"ftrunc_u.w", int_mips_ftrunc_u_w,
1492                                          MSA128W>;
1493class FTRUNC_U_D_DESC : MSA_2RF_DESC_BASE<"ftrunc_u.d", int_mips_ftrunc_u_d,
1494                                          MSA128D>;
1495
1496class FTINT_S_W_DESC : MSA_2RF_DESC_BASE<"ftint_s.w", int_mips_ftint_s_w,
1497                                         MSA128W>;
1498class FTINT_S_D_DESC : MSA_2RF_DESC_BASE<"ftint_s.d", int_mips_ftint_s_d,
1499                                         MSA128D>;
1500
1501class FTINT_U_W_DESC : MSA_2RF_DESC_BASE<"ftint_u.w", int_mips_ftint_u_w,
1502                                         MSA128W>;
1503class FTINT_U_D_DESC : MSA_2RF_DESC_BASE<"ftint_u.d", int_mips_ftint_u_d,
1504                                         MSA128D>;
1505
1506class FTQ_H_DESC : MSA_3RF_DESC_BASE<"ftq.h", int_mips_ftq_h,
1507                                     MSA128H, MSA128W, MSA128W>;
1508class FTQ_W_DESC : MSA_3RF_DESC_BASE<"ftq.w", int_mips_ftq_w,
1509                                     MSA128W, MSA128D, MSA128D>;
1510
1511class HADD_S_H_DESC : MSA_3R_DESC_BASE<"hadd_s.h", int_mips_hadd_s_h, MSA128H,
1512                                       MSA128B, MSA128B>;
1513class HADD_S_W_DESC : MSA_3R_DESC_BASE<"hadd_s.w", int_mips_hadd_s_w, MSA128W,
1514                                       MSA128H, MSA128H>;
1515class HADD_S_D_DESC : MSA_3R_DESC_BASE<"hadd_s.d", int_mips_hadd_s_d, MSA128D,
1516                                       MSA128W, MSA128W>;
1517
1518class HADD_U_H_DESC : MSA_3R_DESC_BASE<"hadd_u.h", int_mips_hadd_u_h, MSA128H,
1519                                       MSA128B, MSA128B>;
1520class HADD_U_W_DESC : MSA_3R_DESC_BASE<"hadd_u.w", int_mips_hadd_u_w, MSA128W,
1521                                       MSA128H, MSA128H>;
1522class HADD_U_D_DESC : MSA_3R_DESC_BASE<"hadd_u.d", int_mips_hadd_u_d, MSA128D,
1523                                       MSA128W, MSA128W>;
1524
1525class HSUB_S_H_DESC : MSA_3R_DESC_BASE<"hsub_s.h", int_mips_hsub_s_h, MSA128H,
1526                                       MSA128B, MSA128B>;
1527class HSUB_S_W_DESC : MSA_3R_DESC_BASE<"hsub_s.w", int_mips_hsub_s_w, MSA128W,
1528                                       MSA128H, MSA128H>;
1529class HSUB_S_D_DESC : MSA_3R_DESC_BASE<"hsub_s.d", int_mips_hsub_s_d, MSA128D,
1530                                       MSA128W, MSA128W>;
1531
1532class HSUB_U_H_DESC : MSA_3R_DESC_BASE<"hsub_u.h", int_mips_hsub_u_h, MSA128H,
1533                                       MSA128B, MSA128B>;
1534class HSUB_U_W_DESC : MSA_3R_DESC_BASE<"hsub_u.w", int_mips_hsub_u_w, MSA128W,
1535                                       MSA128H, MSA128H>;
1536class HSUB_U_D_DESC : MSA_3R_DESC_BASE<"hsub_u.d", int_mips_hsub_u_d, MSA128D,
1537                                       MSA128W, MSA128W>;
1538
1539class ILVEV_B_DESC : MSA_3R_DESC_BASE<"ilvev.b", int_mips_ilvev_b, MSA128B>;
1540class ILVEV_H_DESC : MSA_3R_DESC_BASE<"ilvev.h", int_mips_ilvev_h, MSA128H>;
1541class ILVEV_W_DESC : MSA_3R_DESC_BASE<"ilvev.w", int_mips_ilvev_w, MSA128W>;
1542class ILVEV_D_DESC : MSA_3R_DESC_BASE<"ilvev.d", int_mips_ilvev_d, MSA128D>;
1543
1544class ILVL_B_DESC : MSA_3R_DESC_BASE<"ilvl.b", int_mips_ilvl_b, MSA128B>;
1545class ILVL_H_DESC : MSA_3R_DESC_BASE<"ilvl.h", int_mips_ilvl_h, MSA128H>;
1546class ILVL_W_DESC : MSA_3R_DESC_BASE<"ilvl.w", int_mips_ilvl_w, MSA128W>;
1547class ILVL_D_DESC : MSA_3R_DESC_BASE<"ilvl.d", int_mips_ilvl_d, MSA128D>;
1548
1549class ILVOD_B_DESC : MSA_3R_DESC_BASE<"ilvod.b", int_mips_ilvod_b, MSA128B>;
1550class ILVOD_H_DESC : MSA_3R_DESC_BASE<"ilvod.h", int_mips_ilvod_h, MSA128H>;
1551class ILVOD_W_DESC : MSA_3R_DESC_BASE<"ilvod.w", int_mips_ilvod_w, MSA128W>;
1552class ILVOD_D_DESC : MSA_3R_DESC_BASE<"ilvod.d", int_mips_ilvod_d, MSA128D>;
1553
1554class ILVR_B_DESC : MSA_3R_DESC_BASE<"ilvr.b", int_mips_ilvr_b, MSA128B>;
1555class ILVR_H_DESC : MSA_3R_DESC_BASE<"ilvr.h", int_mips_ilvr_h, MSA128H>;
1556class ILVR_W_DESC : MSA_3R_DESC_BASE<"ilvr.w", int_mips_ilvr_w, MSA128W>;
1557class ILVR_D_DESC : MSA_3R_DESC_BASE<"ilvr.d", int_mips_ilvr_d, MSA128D>;
1558
1559class INSERT_B_DESC : MSA_INSERT_DESC_BASE<"insert.b", int_mips_insert_b,
1560                                           MSA128B, GPR32>;
1561class INSERT_H_DESC : MSA_INSERT_DESC_BASE<"insert.h", int_mips_insert_h,
1562                                           MSA128H, GPR32>;
1563class INSERT_W_DESC : MSA_INSERT_DESC_BASE<"insert.w", int_mips_insert_w,
1564                                           MSA128W, GPR32>;
1565
1566class INSVE_B_DESC : MSA_INSVE_DESC_BASE<"insve.b", int_mips_insve_b, MSA128B>;
1567class INSVE_H_DESC : MSA_INSVE_DESC_BASE<"insve.h", int_mips_insve_h, MSA128H>;
1568class INSVE_W_DESC : MSA_INSVE_DESC_BASE<"insve.w", int_mips_insve_w, MSA128W>;
1569class INSVE_D_DESC : MSA_INSVE_DESC_BASE<"insve.d", int_mips_insve_d, MSA128D>;
1570
1571class LD_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1572                   ValueType TyNode, RegisterClass RCWD,
1573                   Operand MemOpnd = mem, ComplexPattern Addr = addrRegImm,
1574                   InstrItinClass itin = NoItinerary> {
1575  dag OutOperandList = (outs RCWD:$wd);
1576  dag InOperandList = (ins MemOpnd:$addr);
1577  string AsmString = !strconcat(instr_asm, "\t$wd, $addr");
1578  list<dag> Pattern = [(set RCWD:$wd, (TyNode (OpNode Addr:$addr)))];
1579  InstrItinClass Itinerary = itin;
1580}
1581
1582class LD_B_DESC : LD_DESC_BASE<"ld.b", load, v16i8, MSA128B>;
1583class LD_H_DESC : LD_DESC_BASE<"ld.h", load, v8i16, MSA128H>;
1584class LD_W_DESC : LD_DESC_BASE<"ld.w", load, v4i32, MSA128W>;
1585class LD_D_DESC : LD_DESC_BASE<"ld.d", load, v2i64, MSA128D>;
1586
1587class LDI_B_DESC : MSA_I10_DESC_BASE<"ldi.b", int_mips_ldi_b, MSA128B>;
1588class LDI_H_DESC : MSA_I10_DESC_BASE<"ldi.h", int_mips_ldi_h, MSA128H>;
1589class LDI_W_DESC : MSA_I10_DESC_BASE<"ldi.w", int_mips_ldi_w, MSA128W>;
1590class LDI_D_DESC : MSA_I10_DESC_BASE<"ldi.d", int_mips_ldi_d, MSA128D>;
1591
1592class LDX_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1593                    ValueType TyNode, RegisterClass RCWD,
1594                    Operand MemOpnd = mem, ComplexPattern Addr = addrRegReg,
1595                    InstrItinClass itin = NoItinerary> {
1596  dag OutOperandList = (outs RCWD:$wd);
1597  dag InOperandList = (ins MemOpnd:$addr);
1598  string AsmString = !strconcat(instr_asm, "\t$wd, $addr");
1599  list<dag> Pattern = [(set RCWD:$wd, (TyNode (OpNode Addr:$addr)))];
1600  InstrItinClass Itinerary = itin;
1601}
1602
1603class LDX_B_DESC : LDX_DESC_BASE<"ldx.b", load, v16i8, MSA128B>;
1604class LDX_H_DESC : LDX_DESC_BASE<"ldx.h", load, v8i16, MSA128H>;
1605class LDX_W_DESC : LDX_DESC_BASE<"ldx.w", load, v4i32, MSA128W>;
1606class LDX_D_DESC : LDX_DESC_BASE<"ldx.d", load, v2i64, MSA128D>;
1607
1608class MADD_Q_H_DESC : MSA_3RF_4RF_DESC_BASE<"madd_q.h", int_mips_madd_q_h,
1609                                            MSA128H>;
1610class MADD_Q_W_DESC : MSA_3RF_4RF_DESC_BASE<"madd_q.w", int_mips_madd_q_w,
1611                                            MSA128W>;
1612
1613class MADDR_Q_H_DESC : MSA_3RF_4RF_DESC_BASE<"maddr_q.h", int_mips_maddr_q_h,
1614                                             MSA128H>;
1615class MADDR_Q_W_DESC : MSA_3RF_4RF_DESC_BASE<"maddr_q.w", int_mips_maddr_q_w,
1616                                             MSA128W>;
1617
1618class MADDV_B_DESC : MSA_3R_4R_DESC_BASE<"maddv.b", int_mips_maddv_b, MSA128B>;
1619class MADDV_H_DESC : MSA_3R_4R_DESC_BASE<"maddv.h", int_mips_maddv_h, MSA128H>;
1620class MADDV_W_DESC : MSA_3R_4R_DESC_BASE<"maddv.w", int_mips_maddv_w, MSA128W>;
1621class MADDV_D_DESC : MSA_3R_4R_DESC_BASE<"maddv.d", int_mips_maddv_d, MSA128D>;
1622
1623class MAX_A_B_DESC : MSA_3R_DESC_BASE<"max_a.b", int_mips_max_a_b, MSA128B>;
1624class MAX_A_H_DESC : MSA_3R_DESC_BASE<"max_a.h", int_mips_max_a_h, MSA128H>;
1625class MAX_A_W_DESC : MSA_3R_DESC_BASE<"max_a.w", int_mips_max_a_w, MSA128W>;
1626class MAX_A_D_DESC : MSA_3R_DESC_BASE<"max_a.d", int_mips_max_a_d, MSA128D>;
1627
1628class MAX_S_B_DESC : MSA_3R_DESC_BASE<"max_s.b", int_mips_max_s_b, MSA128B>;
1629class MAX_S_H_DESC : MSA_3R_DESC_BASE<"max_s.h", int_mips_max_s_h, MSA128H>;
1630class MAX_S_W_DESC : MSA_3R_DESC_BASE<"max_s.w", int_mips_max_s_w, MSA128W>;
1631class MAX_S_D_DESC : MSA_3R_DESC_BASE<"max_s.d", int_mips_max_s_d, MSA128D>;
1632
1633class MAX_U_B_DESC : MSA_3R_DESC_BASE<"max_u.b", int_mips_max_u_b, MSA128B>;
1634class MAX_U_H_DESC : MSA_3R_DESC_BASE<"max_u.h", int_mips_max_u_h, MSA128H>;
1635class MAX_U_W_DESC : MSA_3R_DESC_BASE<"max_u.w", int_mips_max_u_w, MSA128W>;
1636class MAX_U_D_DESC : MSA_3R_DESC_BASE<"max_u.d", int_mips_max_u_d, MSA128D>;
1637
1638class MAXI_S_B_DESC : MSA_I5_DESC_BASE<"maxi_s.b", int_mips_maxi_s_b, MSA128B>;
1639class MAXI_S_H_DESC : MSA_I5_DESC_BASE<"maxi_s.h", int_mips_maxi_s_h, MSA128H>;
1640class MAXI_S_W_DESC : MSA_I5_DESC_BASE<"maxi_s.w", int_mips_maxi_s_w, MSA128W>;
1641class MAXI_S_D_DESC : MSA_I5_DESC_BASE<"maxi_s.d", int_mips_maxi_s_d, MSA128D>;
1642
1643class MAXI_U_B_DESC : MSA_I5_DESC_BASE<"maxi_u.b", int_mips_maxi_u_b, MSA128B>;
1644class MAXI_U_H_DESC : MSA_I5_DESC_BASE<"maxi_u.h", int_mips_maxi_u_h, MSA128H>;
1645class MAXI_U_W_DESC : MSA_I5_DESC_BASE<"maxi_u.w", int_mips_maxi_u_w, MSA128W>;
1646class MAXI_U_D_DESC : MSA_I5_DESC_BASE<"maxi_u.d", int_mips_maxi_u_d, MSA128D>;
1647
1648class MIN_A_B_DESC : MSA_3R_DESC_BASE<"min_a.b", int_mips_min_a_b, MSA128B>;
1649class MIN_A_H_DESC : MSA_3R_DESC_BASE<"min_a.h", int_mips_min_a_h, MSA128H>;
1650class MIN_A_W_DESC : MSA_3R_DESC_BASE<"min_a.w", int_mips_min_a_w, MSA128W>;
1651class MIN_A_D_DESC : MSA_3R_DESC_BASE<"min_a.d", int_mips_min_a_d, MSA128D>;
1652
1653class MIN_S_B_DESC : MSA_3R_DESC_BASE<"min_s.b", int_mips_min_s_b, MSA128B>;
1654class MIN_S_H_DESC : MSA_3R_DESC_BASE<"min_s.h", int_mips_min_s_h, MSA128H>;
1655class MIN_S_W_DESC : MSA_3R_DESC_BASE<"min_s.w", int_mips_min_s_w, MSA128W>;
1656class MIN_S_D_DESC : MSA_3R_DESC_BASE<"min_s.d", int_mips_min_s_d, MSA128D>;
1657
1658class MIN_U_B_DESC : MSA_3R_DESC_BASE<"min_u.b", int_mips_min_u_b, MSA128B>;
1659class MIN_U_H_DESC : MSA_3R_DESC_BASE<"min_u.h", int_mips_min_u_h, MSA128H>;
1660class MIN_U_W_DESC : MSA_3R_DESC_BASE<"min_u.w", int_mips_min_u_w, MSA128W>;
1661class MIN_U_D_DESC : MSA_3R_DESC_BASE<"min_u.d", int_mips_min_u_d, MSA128D>;
1662
1663class MINI_S_B_DESC : MSA_I5_DESC_BASE<"mini_s.b", int_mips_mini_s_b, MSA128B>;
1664class MINI_S_H_DESC : MSA_I5_DESC_BASE<"mini_s.h", int_mips_mini_s_h, MSA128H>;
1665class MINI_S_W_DESC : MSA_I5_DESC_BASE<"mini_s.w", int_mips_mini_s_w, MSA128W>;
1666class MINI_S_D_DESC : MSA_I5_DESC_BASE<"mini_s.d", int_mips_mini_s_d, MSA128D>;
1667
1668class MINI_U_B_DESC : MSA_I5_DESC_BASE<"mini_u.b", int_mips_mini_u_b, MSA128B>;
1669class MINI_U_H_DESC : MSA_I5_DESC_BASE<"mini_u.h", int_mips_mini_u_h, MSA128H>;
1670class MINI_U_W_DESC : MSA_I5_DESC_BASE<"mini_u.w", int_mips_mini_u_w, MSA128W>;
1671class MINI_U_D_DESC : MSA_I5_DESC_BASE<"mini_u.d", int_mips_mini_u_d, MSA128D>;
1672
1673class MOD_S_B_DESC : MSA_3R_DESC_BASE<"mod_s.b", int_mips_mod_s_b, MSA128B>;
1674class MOD_S_H_DESC : MSA_3R_DESC_BASE<"mod_s.h", int_mips_mod_s_h, MSA128H>;
1675class MOD_S_W_DESC : MSA_3R_DESC_BASE<"mod_s.w", int_mips_mod_s_w, MSA128W>;
1676class MOD_S_D_DESC : MSA_3R_DESC_BASE<"mod_s.d", int_mips_mod_s_d, MSA128D>;
1677
1678class MOD_U_B_DESC : MSA_3R_DESC_BASE<"mod_u.b", int_mips_mod_u_b, MSA128B>;
1679class MOD_U_H_DESC : MSA_3R_DESC_BASE<"mod_u.h", int_mips_mod_u_h, MSA128H>;
1680class MOD_U_W_DESC : MSA_3R_DESC_BASE<"mod_u.w", int_mips_mod_u_w, MSA128W>;
1681class MOD_U_D_DESC : MSA_3R_DESC_BASE<"mod_u.d", int_mips_mod_u_d, MSA128D>;
1682
1683class MOVE_V_DESC {
1684  dag OutOperandList = (outs MSA128B:$wd);
1685  dag InOperandList = (ins MSA128B:$ws);
1686  string AsmString = "move.v\t$wd, $ws";
1687  list<dag> Pattern = [];
1688  InstrItinClass Itinerary = NoItinerary;
1689}
1690
1691class MSUB_Q_H_DESC : MSA_3RF_4RF_DESC_BASE<"msub_q.h", int_mips_msub_q_h,
1692                                            MSA128H>;
1693class MSUB_Q_W_DESC : MSA_3RF_4RF_DESC_BASE<"msub_q.w", int_mips_msub_q_w,
1694                                            MSA128W>;
1695
1696class MSUBR_Q_H_DESC : MSA_3RF_4RF_DESC_BASE<"msubr_q.h", int_mips_msubr_q_h,
1697                                             MSA128H>;
1698class MSUBR_Q_W_DESC : MSA_3RF_4RF_DESC_BASE<"msubr_q.w", int_mips_msubr_q_w,
1699                                             MSA128W>;
1700
1701class MSUBV_B_DESC : MSA_3R_4R_DESC_BASE<"msubv.b", int_mips_msubv_b, MSA128B>;
1702class MSUBV_H_DESC : MSA_3R_4R_DESC_BASE<"msubv.h", int_mips_msubv_h, MSA128H>;
1703class MSUBV_W_DESC : MSA_3R_4R_DESC_BASE<"msubv.w", int_mips_msubv_w, MSA128W>;
1704class MSUBV_D_DESC : MSA_3R_4R_DESC_BASE<"msubv.d", int_mips_msubv_d, MSA128D>;
1705
1706class MUL_Q_H_DESC : MSA_3RF_DESC_BASE<"mul_q.h", int_mips_mul_q_h, MSA128H>;
1707class MUL_Q_W_DESC : MSA_3RF_DESC_BASE<"mul_q.w", int_mips_mul_q_w, MSA128W>;
1708
1709class MULR_Q_H_DESC : MSA_3RF_DESC_BASE<"mulr_q.h", int_mips_mulr_q_h,
1710                                        MSA128H>;
1711class MULR_Q_W_DESC : MSA_3RF_DESC_BASE<"mulr_q.w", int_mips_mulr_q_w,
1712                                        MSA128W>;
1713
1714class MULV_B_DESC : MSA_3R_DESC_BASE<"mulv.b", int_mips_mulv_b, MSA128B>;
1715class MULV_H_DESC : MSA_3R_DESC_BASE<"mulv.h", int_mips_mulv_h, MSA128H>;
1716class MULV_W_DESC : MSA_3R_DESC_BASE<"mulv.w", int_mips_mulv_w, MSA128W>;
1717class MULV_D_DESC : MSA_3R_DESC_BASE<"mulv.d", int_mips_mulv_d, MSA128D>;
1718
1719class NLOC_B_DESC : MSA_2R_DESC_BASE<"nloc.b", int_mips_nloc_b, MSA128B>;
1720class NLOC_H_DESC : MSA_2R_DESC_BASE<"nloc.h", int_mips_nloc_h, MSA128H>;
1721class NLOC_W_DESC : MSA_2R_DESC_BASE<"nloc.w", int_mips_nloc_w, MSA128W>;
1722class NLOC_D_DESC : MSA_2R_DESC_BASE<"nloc.d", int_mips_nloc_d, MSA128D>;
1723
1724class NLZC_B_DESC : MSA_2R_DESC_BASE<"nlzc.b", int_mips_nlzc_b, MSA128B>;
1725class NLZC_H_DESC : MSA_2R_DESC_BASE<"nlzc.h", int_mips_nlzc_h, MSA128H>;
1726class NLZC_W_DESC : MSA_2R_DESC_BASE<"nlzc.w", int_mips_nlzc_w, MSA128W>;
1727class NLZC_D_DESC : MSA_2R_DESC_BASE<"nlzc.d", int_mips_nlzc_d, MSA128D>;
1728
1729class NOR_V_DESC : MSA_VEC_DESC_BASE<"nor.v", int_mips_nor_v, MSA128B>;
1730
1731class NORI_B_DESC : MSA_I8_DESC_BASE<"nori.b", int_mips_nori_b, MSA128B>;
1732
1733class OR_V_DESC : MSA_VEC_DESC_BASE<"or.v", int_mips_or_v, MSA128B>;
1734
1735class ORI_B_DESC : MSA_I8_DESC_BASE<"ori.b", int_mips_ori_b, MSA128B>;
1736
1737class PCKEV_B_DESC : MSA_3R_DESC_BASE<"pckev.b", int_mips_pckev_b, MSA128B>;
1738class PCKEV_H_DESC : MSA_3R_DESC_BASE<"pckev.h", int_mips_pckev_h, MSA128H>;
1739class PCKEV_W_DESC : MSA_3R_DESC_BASE<"pckev.w", int_mips_pckev_w, MSA128W>;
1740class PCKEV_D_DESC : MSA_3R_DESC_BASE<"pckev.d", int_mips_pckev_d, MSA128D>;
1741
1742class PCKOD_B_DESC : MSA_3R_DESC_BASE<"pckod.b", int_mips_pckod_b, MSA128B>;
1743class PCKOD_H_DESC : MSA_3R_DESC_BASE<"pckod.h", int_mips_pckod_h, MSA128H>;
1744class PCKOD_W_DESC : MSA_3R_DESC_BASE<"pckod.w", int_mips_pckod_w, MSA128W>;
1745class PCKOD_D_DESC : MSA_3R_DESC_BASE<"pckod.d", int_mips_pckod_d, MSA128D>;
1746
1747class PCNT_B_DESC : MSA_2R_DESC_BASE<"pcnt.b", int_mips_pcnt_b, MSA128B>;
1748class PCNT_H_DESC : MSA_2R_DESC_BASE<"pcnt.h", int_mips_pcnt_h, MSA128H>;
1749class PCNT_W_DESC : MSA_2R_DESC_BASE<"pcnt.w", int_mips_pcnt_w, MSA128W>;
1750class PCNT_D_DESC : MSA_2R_DESC_BASE<"pcnt.d", int_mips_pcnt_d, MSA128D>;
1751
1752class SAT_S_B_DESC : MSA_BIT_B_DESC_BASE<"sat_s.b", int_mips_sat_s_b, MSA128B>;
1753class SAT_S_H_DESC : MSA_BIT_H_DESC_BASE<"sat_s.h", int_mips_sat_s_h, MSA128H>;
1754class SAT_S_W_DESC : MSA_BIT_W_DESC_BASE<"sat_s.w", int_mips_sat_s_w, MSA128W>;
1755class SAT_S_D_DESC : MSA_BIT_D_DESC_BASE<"sat_s.d", int_mips_sat_s_d, MSA128D>;
1756
1757class SAT_U_B_DESC : MSA_BIT_B_DESC_BASE<"sat_u.b", int_mips_sat_u_b, MSA128B>;
1758class SAT_U_H_DESC : MSA_BIT_H_DESC_BASE<"sat_u.h", int_mips_sat_u_h, MSA128H>;
1759class SAT_U_W_DESC : MSA_BIT_W_DESC_BASE<"sat_u.w", int_mips_sat_u_w, MSA128W>;
1760class SAT_U_D_DESC : MSA_BIT_D_DESC_BASE<"sat_u.d", int_mips_sat_u_d, MSA128D>;
1761
1762class SHF_B_DESC : MSA_I8_DESC_BASE<"shf.b", int_mips_shf_b, MSA128B>;
1763class SHF_H_DESC : MSA_I8_DESC_BASE<"shf.h", int_mips_shf_h, MSA128H>;
1764class SHF_W_DESC : MSA_I8_DESC_BASE<"shf.w", int_mips_shf_w, MSA128W>;
1765
1766class SLD_B_DESC : MSA_3R_DESC_BASE<"sld.b", int_mips_sld_b, MSA128B>;
1767class SLD_H_DESC : MSA_3R_DESC_BASE<"sld.h", int_mips_sld_h, MSA128H>;
1768class SLD_W_DESC : MSA_3R_DESC_BASE<"sld.w", int_mips_sld_w, MSA128W>;
1769class SLD_D_DESC : MSA_3R_DESC_BASE<"sld.d", int_mips_sld_d, MSA128D>;
1770
1771class SLDI_B_DESC : MSA_BIT_B_DESC_BASE<"sldi.b", int_mips_sldi_b, MSA128B>;
1772class SLDI_H_DESC : MSA_BIT_H_DESC_BASE<"sldi.h", int_mips_sldi_h, MSA128H>;
1773class SLDI_W_DESC : MSA_BIT_W_DESC_BASE<"sldi.w", int_mips_sldi_w, MSA128W>;
1774class SLDI_D_DESC : MSA_BIT_D_DESC_BASE<"sldi.d", int_mips_sldi_d, MSA128D>;
1775
1776class SLL_B_DESC : MSA_3R_DESC_BASE<"sll.b", int_mips_sll_b, MSA128B>;
1777class SLL_H_DESC : MSA_3R_DESC_BASE<"sll.h", int_mips_sll_h, MSA128H>;
1778class SLL_W_DESC : MSA_3R_DESC_BASE<"sll.w", int_mips_sll_w, MSA128W>;
1779class SLL_D_DESC : MSA_3R_DESC_BASE<"sll.d", int_mips_sll_d, MSA128D>;
1780
1781class SLLI_B_DESC : MSA_BIT_B_DESC_BASE<"slli.b", int_mips_slli_b, MSA128B>;
1782class SLLI_H_DESC : MSA_BIT_H_DESC_BASE<"slli.h", int_mips_slli_h, MSA128H>;
1783class SLLI_W_DESC : MSA_BIT_W_DESC_BASE<"slli.w", int_mips_slli_w, MSA128W>;
1784class SLLI_D_DESC : MSA_BIT_D_DESC_BASE<"slli.d", int_mips_slli_d, MSA128D>;
1785
1786class SPLAT_B_DESC : MSA_3R_DESC_BASE<"splat.b", int_mips_splat_b, MSA128B,
1787                                      MSA128B, GPR32>;
1788class SPLAT_H_DESC : MSA_3R_DESC_BASE<"splat.h", int_mips_splat_h, MSA128H,
1789                                      MSA128H, GPR32>;
1790class SPLAT_W_DESC : MSA_3R_DESC_BASE<"splat.w", int_mips_splat_w, MSA128W,
1791                                      MSA128W, GPR32>;
1792class SPLAT_D_DESC : MSA_3R_DESC_BASE<"splat.d", int_mips_splat_d, MSA128D,
1793                                      MSA128D, GPR32>;
1794
1795class SPLATI_B_DESC : MSA_BIT_B_DESC_BASE<"splati.b", int_mips_splati_b,
1796                                          MSA128B>;
1797class SPLATI_H_DESC : MSA_BIT_H_DESC_BASE<"splati.h", int_mips_splati_h,
1798                                          MSA128H>;
1799class SPLATI_W_DESC : MSA_BIT_W_DESC_BASE<"splati.w", int_mips_splati_w,
1800                                          MSA128W>;
1801class SPLATI_D_DESC : MSA_BIT_D_DESC_BASE<"splati.d", int_mips_splati_d,
1802                                          MSA128D>;
1803
1804class SRA_B_DESC : MSA_3R_DESC_BASE<"sra.b", int_mips_sra_b, MSA128B>;
1805class SRA_H_DESC : MSA_3R_DESC_BASE<"sra.h", int_mips_sra_h, MSA128H>;
1806class SRA_W_DESC : MSA_3R_DESC_BASE<"sra.w", int_mips_sra_w, MSA128W>;
1807class SRA_D_DESC : MSA_3R_DESC_BASE<"sra.d", int_mips_sra_d, MSA128D>;
1808
1809class SRAI_B_DESC : MSA_BIT_B_DESC_BASE<"srai.b", int_mips_srai_b, MSA128B>;
1810class SRAI_H_DESC : MSA_BIT_H_DESC_BASE<"srai.h", int_mips_srai_h, MSA128H>;
1811class SRAI_W_DESC : MSA_BIT_W_DESC_BASE<"srai.w", int_mips_srai_w, MSA128W>;
1812class SRAI_D_DESC : MSA_BIT_D_DESC_BASE<"srai.d", int_mips_srai_d, MSA128D>;
1813
1814class SRAR_B_DESC : MSA_3R_DESC_BASE<"srar.b", int_mips_srar_b, MSA128B>;
1815class SRAR_H_DESC : MSA_3R_DESC_BASE<"srar.h", int_mips_srar_h, MSA128H>;
1816class SRAR_W_DESC : MSA_3R_DESC_BASE<"srar.w", int_mips_srar_w, MSA128W>;
1817class SRAR_D_DESC : MSA_3R_DESC_BASE<"srar.d", int_mips_srar_d, MSA128D>;
1818
1819class SRARI_B_DESC : MSA_BIT_B_DESC_BASE<"srari.b", int_mips_srari_b, MSA128B>;
1820class SRARI_H_DESC : MSA_BIT_H_DESC_BASE<"srari.h", int_mips_srari_h, MSA128H>;
1821class SRARI_W_DESC : MSA_BIT_W_DESC_BASE<"srari.w", int_mips_srari_w, MSA128W>;
1822class SRARI_D_DESC : MSA_BIT_D_DESC_BASE<"srari.d", int_mips_srari_d, MSA128D>;
1823
1824class SRL_B_DESC : MSA_3R_DESC_BASE<"srl.b", int_mips_srl_b, MSA128B>;
1825class SRL_H_DESC : MSA_3R_DESC_BASE<"srl.h", int_mips_srl_h, MSA128H>;
1826class SRL_W_DESC : MSA_3R_DESC_BASE<"srl.w", int_mips_srl_w, MSA128W>;
1827class SRL_D_DESC : MSA_3R_DESC_BASE<"srl.d", int_mips_srl_d, MSA128D>;
1828
1829class SRLI_B_DESC : MSA_BIT_B_DESC_BASE<"srli.b", int_mips_srli_b, MSA128B>;
1830class SRLI_H_DESC : MSA_BIT_H_DESC_BASE<"srli.h", int_mips_srli_h, MSA128H>;
1831class SRLI_W_DESC : MSA_BIT_W_DESC_BASE<"srli.w", int_mips_srli_w, MSA128W>;
1832class SRLI_D_DESC : MSA_BIT_D_DESC_BASE<"srli.d", int_mips_srli_d, MSA128D>;
1833
1834class SRLR_B_DESC : MSA_3R_DESC_BASE<"srlr.b", int_mips_srlr_b, MSA128B>;
1835class SRLR_H_DESC : MSA_3R_DESC_BASE<"srlr.h", int_mips_srlr_h, MSA128H>;
1836class SRLR_W_DESC : MSA_3R_DESC_BASE<"srlr.w", int_mips_srlr_w, MSA128W>;
1837class SRLR_D_DESC : MSA_3R_DESC_BASE<"srlr.d", int_mips_srlr_d, MSA128D>;
1838
1839class SRLRI_B_DESC : MSA_BIT_B_DESC_BASE<"srlri.b", int_mips_srlri_b, MSA128B>;
1840class SRLRI_H_DESC : MSA_BIT_H_DESC_BASE<"srlri.h", int_mips_srlri_h, MSA128H>;
1841class SRLRI_W_DESC : MSA_BIT_W_DESC_BASE<"srlri.w", int_mips_srlri_w, MSA128W>;
1842class SRLRI_D_DESC : MSA_BIT_D_DESC_BASE<"srlri.d", int_mips_srlri_d, MSA128D>;
1843
1844class ST_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1845                   ValueType TyNode, RegisterClass RCWD,
1846                   Operand MemOpnd = mem, ComplexPattern Addr = addrRegImm,
1847                   InstrItinClass itin = NoItinerary> {
1848  dag OutOperandList = (outs);
1849  dag InOperandList = (ins RCWD:$wd, MemOpnd:$addr);
1850  string AsmString = !strconcat(instr_asm, "\t$wd, $addr");
1851  list<dag> Pattern = [(OpNode (TyNode RCWD:$wd), Addr:$addr)];
1852  InstrItinClass Itinerary = itin;
1853}
1854
1855class ST_B_DESC : ST_DESC_BASE<"st.b", store, v16i8, MSA128B>;
1856class ST_H_DESC : ST_DESC_BASE<"st.h", store, v8i16, MSA128H>;
1857class ST_W_DESC : ST_DESC_BASE<"st.w", store, v4i32, MSA128W>;
1858class ST_D_DESC : ST_DESC_BASE<"st.d", store, v2i64, MSA128D>;
1859
1860class STX_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1861                    ValueType TyNode, RegisterClass RCWD,
1862                    Operand MemOpnd = mem, ComplexPattern Addr = addrRegReg,
1863                    InstrItinClass itin = NoItinerary> {
1864  dag OutOperandList = (outs);
1865  dag InOperandList = (ins RCWD:$wd, MemOpnd:$addr);
1866  string AsmString = !strconcat(instr_asm, "\t$wd, $addr");
1867  list<dag> Pattern = [(OpNode (TyNode RCWD:$wd), Addr:$addr)];
1868  InstrItinClass Itinerary = itin;
1869}
1870
1871class STX_B_DESC : STX_DESC_BASE<"stx.b", store, v16i8, MSA128B>;
1872class STX_H_DESC : STX_DESC_BASE<"stx.h", store, v8i16, MSA128H>;
1873class STX_W_DESC : STX_DESC_BASE<"stx.w", store, v4i32, MSA128W>;
1874class STX_D_DESC : STX_DESC_BASE<"stx.d", store, v2i64, MSA128D>;
1875
1876class SUBS_S_B_DESC : MSA_3R_DESC_BASE<"subs_s.b", int_mips_subs_s_b, MSA128B>;
1877class SUBS_S_H_DESC : MSA_3R_DESC_BASE<"subs_s.h", int_mips_subs_s_h, MSA128H>;
1878class SUBS_S_W_DESC : MSA_3R_DESC_BASE<"subs_s.w", int_mips_subs_s_w, MSA128W>;
1879class SUBS_S_D_DESC : MSA_3R_DESC_BASE<"subs_s.d", int_mips_subs_s_d, MSA128D>;
1880
1881class SUBS_U_B_DESC : MSA_3R_DESC_BASE<"subs_u.b", int_mips_subs_u_b, MSA128B>;
1882class SUBS_U_H_DESC : MSA_3R_DESC_BASE<"subs_u.h", int_mips_subs_u_h, MSA128H>;
1883class SUBS_U_W_DESC : MSA_3R_DESC_BASE<"subs_u.w", int_mips_subs_u_w, MSA128W>;
1884class SUBS_U_D_DESC : MSA_3R_DESC_BASE<"subs_u.d", int_mips_subs_u_d, MSA128D>;
1885
1886class SUBSUS_U_B_DESC : MSA_3R_DESC_BASE<"subsus_u.b", int_mips_subsus_u_b,
1887                                         MSA128B>;
1888class SUBSUS_U_H_DESC : MSA_3R_DESC_BASE<"subsus_u.h", int_mips_subsus_u_h,
1889                                         MSA128H>;
1890class SUBSUS_U_W_DESC : MSA_3R_DESC_BASE<"subsus_u.w", int_mips_subsus_u_w,
1891                                         MSA128W>;
1892class SUBSUS_U_D_DESC : MSA_3R_DESC_BASE<"subsus_u.d", int_mips_subsus_u_d,
1893                                         MSA128D>;
1894
1895class SUBSUU_S_B_DESC : MSA_3R_DESC_BASE<"subsuu_s.b", int_mips_subsuu_s_b,
1896                                         MSA128B>;
1897class SUBSUU_S_H_DESC : MSA_3R_DESC_BASE<"subsuu_s.h", int_mips_subsuu_s_h,
1898                                         MSA128H>;
1899class SUBSUU_S_W_DESC : MSA_3R_DESC_BASE<"subsuu_s.w", int_mips_subsuu_s_w,
1900                                         MSA128W>;
1901class SUBSUU_S_D_DESC : MSA_3R_DESC_BASE<"subsuu_s.d", int_mips_subsuu_s_d,
1902                                         MSA128D>;
1903
1904class SUBV_B_DESC : MSA_3R_DESC_BASE<"subv.b", int_mips_subv_b, MSA128B>;
1905class SUBV_H_DESC : MSA_3R_DESC_BASE<"subv.h", int_mips_subv_h, MSA128H>;
1906class SUBV_W_DESC : MSA_3R_DESC_BASE<"subv.w", int_mips_subv_w, MSA128W>;
1907class SUBV_D_DESC : MSA_3R_DESC_BASE<"subv.d", int_mips_subv_d, MSA128D>;
1908
1909class SUBVI_B_DESC : MSA_I5_DESC_BASE<"subvi.b", int_mips_subvi_b, MSA128B>;
1910class SUBVI_H_DESC : MSA_I5_DESC_BASE<"subvi.h", int_mips_subvi_h, MSA128H>;
1911class SUBVI_W_DESC : MSA_I5_DESC_BASE<"subvi.w", int_mips_subvi_w, MSA128W>;
1912class SUBVI_D_DESC : MSA_I5_DESC_BASE<"subvi.d", int_mips_subvi_d, MSA128D>;
1913
1914class VSHF_B_DESC : MSA_3R_DESC_BASE<"vshf.b", int_mips_vshf_b, MSA128B>;
1915class VSHF_H_DESC : MSA_3R_DESC_BASE<"vshf.h", int_mips_vshf_h, MSA128H>;
1916class VSHF_W_DESC : MSA_3R_DESC_BASE<"vshf.w", int_mips_vshf_w, MSA128W>;
1917class VSHF_D_DESC : MSA_3R_DESC_BASE<"vshf.d", int_mips_vshf_d, MSA128D>;
1918
1919class XOR_V_DESC : MSA_VEC_DESC_BASE<"xor.v", int_mips_xor_v, MSA128B>;
1920
1921class XORI_B_DESC : MSA_I8_DESC_BASE<"xori.b", int_mips_xori_b, MSA128B>;
1922
1923// Instruction defs.
1924def ADD_A_B : ADD_A_B_ENC, ADD_A_B_DESC;
1925def ADD_A_H : ADD_A_H_ENC, ADD_A_H_DESC;
1926def ADD_A_W : ADD_A_W_ENC, ADD_A_W_DESC;
1927def ADD_A_D : ADD_A_D_ENC, ADD_A_D_DESC;
1928
1929def ADDS_A_B : ADDS_A_B_ENC, ADDS_A_B_DESC;
1930def ADDS_A_H : ADDS_A_H_ENC, ADDS_A_H_DESC;
1931def ADDS_A_W : ADDS_A_W_ENC, ADDS_A_W_DESC;
1932def ADDS_A_D : ADDS_A_D_ENC, ADDS_A_D_DESC;
1933
1934def ADDS_S_B : ADDS_S_B_ENC, ADDS_S_B_DESC;
1935def ADDS_S_H : ADDS_S_H_ENC, ADDS_S_H_DESC;
1936def ADDS_S_W : ADDS_S_W_ENC, ADDS_S_W_DESC;
1937def ADDS_S_D : ADDS_S_D_ENC, ADDS_S_D_DESC;
1938
1939def ADDS_U_B : ADDS_U_B_ENC, ADDS_U_B_DESC;
1940def ADDS_U_H : ADDS_U_H_ENC, ADDS_U_H_DESC;
1941def ADDS_U_W : ADDS_U_W_ENC, ADDS_U_W_DESC;
1942def ADDS_U_D : ADDS_U_D_ENC, ADDS_U_D_DESC;
1943
1944def ADDV_B : ADDV_B_ENC, ADDV_B_DESC;
1945def ADDV_H : ADDV_H_ENC, ADDV_H_DESC;
1946def ADDV_W : ADDV_W_ENC, ADDV_W_DESC;
1947def ADDV_D : ADDV_D_ENC, ADDV_D_DESC;
1948
1949def ADDVI_B : ADDVI_B_ENC, ADDVI_B_DESC;
1950def ADDVI_H : ADDVI_H_ENC, ADDVI_H_DESC;
1951def ADDVI_W : ADDVI_W_ENC, ADDVI_W_DESC;
1952def ADDVI_D : ADDVI_D_ENC, ADDVI_D_DESC;
1953
1954def AND_V : AND_V_ENC, AND_V_DESC;
1955
1956def ANDI_B : ANDI_B_ENC, ANDI_B_DESC;
1957
1958def ASUB_S_B : ASUB_S_B_ENC, ASUB_S_B_DESC;
1959def ASUB_S_H : ASUB_S_H_ENC, ASUB_S_H_DESC;
1960def ASUB_S_W : ASUB_S_W_ENC, ASUB_S_W_DESC;
1961def ASUB_S_D : ASUB_S_D_ENC, ASUB_S_D_DESC;
1962
1963def ASUB_U_B : ASUB_U_B_ENC, ASUB_U_B_DESC;
1964def ASUB_U_H : ASUB_U_H_ENC, ASUB_U_H_DESC;
1965def ASUB_U_W : ASUB_U_W_ENC, ASUB_U_W_DESC;
1966def ASUB_U_D : ASUB_U_D_ENC, ASUB_U_D_DESC;
1967
1968def AVE_S_B : AVE_S_B_ENC, AVE_S_B_DESC;
1969def AVE_S_H : AVE_S_H_ENC, AVE_S_H_DESC;
1970def AVE_S_W : AVE_S_W_ENC, AVE_S_W_DESC;
1971def AVE_S_D : AVE_S_D_ENC, AVE_S_D_DESC;
1972
1973def AVE_U_B : AVE_U_B_ENC, AVE_U_B_DESC;
1974def AVE_U_H : AVE_U_H_ENC, AVE_U_H_DESC;
1975def AVE_U_W : AVE_U_W_ENC, AVE_U_W_DESC;
1976def AVE_U_D : AVE_U_D_ENC, AVE_U_D_DESC;
1977
1978def AVER_S_B : AVER_S_B_ENC, AVER_S_B_DESC;
1979def AVER_S_H : AVER_S_H_ENC, AVER_S_H_DESC;
1980def AVER_S_W : AVER_S_W_ENC, AVER_S_W_DESC;
1981def AVER_S_D : AVER_S_D_ENC, AVER_S_D_DESC;
1982
1983def AVER_U_B : AVER_U_B_ENC, AVER_U_B_DESC;
1984def AVER_U_H : AVER_U_H_ENC, AVER_U_H_DESC;
1985def AVER_U_W : AVER_U_W_ENC, AVER_U_W_DESC;
1986def AVER_U_D : AVER_U_D_ENC, AVER_U_D_DESC;
1987
1988def BCLR_B : BCLR_B_ENC, BCLR_B_DESC;
1989def BCLR_H : BCLR_H_ENC, BCLR_H_DESC;
1990def BCLR_W : BCLR_W_ENC, BCLR_W_DESC;
1991def BCLR_D : BCLR_D_ENC, BCLR_D_DESC;
1992
1993def BCLRI_B : BCLRI_B_ENC, BCLRI_B_DESC;
1994def BCLRI_H : BCLRI_H_ENC, BCLRI_H_DESC;
1995def BCLRI_W : BCLRI_W_ENC, BCLRI_W_DESC;
1996def BCLRI_D : BCLRI_D_ENC, BCLRI_D_DESC;
1997
1998def BINSL_B : BINSL_B_ENC, BINSL_B_DESC;
1999def BINSL_H : BINSL_H_ENC, BINSL_H_DESC;
2000def BINSL_W : BINSL_W_ENC, BINSL_W_DESC;
2001def BINSL_D : BINSL_D_ENC, BINSL_D_DESC;
2002
2003def BINSLI_B : BINSLI_B_ENC, BINSLI_B_DESC;
2004def BINSLI_H : BINSLI_H_ENC, BINSLI_H_DESC;
2005def BINSLI_W : BINSLI_W_ENC, BINSLI_W_DESC;
2006def BINSLI_D : BINSLI_D_ENC, BINSLI_D_DESC;
2007
2008def BINSR_B : BINSR_B_ENC, BINSR_B_DESC;
2009def BINSR_H : BINSR_H_ENC, BINSR_H_DESC;
2010def BINSR_W : BINSR_W_ENC, BINSR_W_DESC;
2011def BINSR_D : BINSR_D_ENC, BINSR_D_DESC;
2012
2013def BINSRI_B : BINSRI_B_ENC, BINSRI_B_DESC;
2014def BINSRI_H : BINSRI_H_ENC, BINSRI_H_DESC;
2015def BINSRI_W : BINSRI_W_ENC, BINSRI_W_DESC;
2016def BINSRI_D : BINSRI_D_ENC, BINSRI_D_DESC;
2017
2018def BMNZ_V : BMNZ_V_ENC, BMNZ_V_DESC;
2019
2020def BMNZI_B : BMNZI_B_ENC, BMNZI_B_DESC;
2021
2022def BMZ_V : BMZ_V_ENC, BMZ_V_DESC;
2023
2024def BMZI_B : BMZI_B_ENC, BMZI_B_DESC;
2025
2026def BNEG_B : BNEG_B_ENC, BNEG_B_DESC;
2027def BNEG_H : BNEG_H_ENC, BNEG_H_DESC;
2028def BNEG_W : BNEG_W_ENC, BNEG_W_DESC;
2029def BNEG_D : BNEG_D_ENC, BNEG_D_DESC;
2030
2031def BNEGI_B : BNEGI_B_ENC, BNEGI_B_DESC;
2032def BNEGI_H : BNEGI_H_ENC, BNEGI_H_DESC;
2033def BNEGI_W : BNEGI_W_ENC, BNEGI_W_DESC;
2034def BNEGI_D : BNEGI_D_ENC, BNEGI_D_DESC;
2035
2036def BNZ_B : BNZ_B_ENC, BNZ_B_DESC;
2037def BNZ_H : BNZ_H_ENC, BNZ_H_DESC;
2038def BNZ_W : BNZ_W_ENC, BNZ_W_DESC;
2039def BNZ_D : BNZ_D_ENC, BNZ_D_DESC;
2040
2041def BNZ_V : BNZ_V_ENC, BNZ_V_DESC;
2042
2043def BSEL_V : BSEL_V_ENC, BSEL_V_DESC;
2044
2045def BSELI_B : BSELI_B_ENC, BSELI_B_DESC;
2046
2047def BSET_B : BSET_B_ENC, BSET_B_DESC;
2048def BSET_H : BSET_H_ENC, BSET_H_DESC;
2049def BSET_W : BSET_W_ENC, BSET_W_DESC;
2050def BSET_D : BSET_D_ENC, BSET_D_DESC;
2051
2052def BSETI_B : BSETI_B_ENC, BSETI_B_DESC;
2053def BSETI_H : BSETI_H_ENC, BSETI_H_DESC;
2054def BSETI_W : BSETI_W_ENC, BSETI_W_DESC;
2055def BSETI_D : BSETI_D_ENC, BSETI_D_DESC;
2056
2057def BZ_B : BZ_B_ENC, BZ_B_DESC;
2058def BZ_H : BZ_H_ENC, BZ_H_DESC;
2059def BZ_W : BZ_W_ENC, BZ_W_DESC;
2060def BZ_D : BZ_D_ENC, BZ_D_DESC;
2061
2062def BZ_V : BZ_V_ENC, BZ_V_DESC;
2063
2064def CEQ_B : CEQ_B_ENC, CEQ_B_DESC;
2065def CEQ_H : CEQ_H_ENC, CEQ_H_DESC;
2066def CEQ_W : CEQ_W_ENC, CEQ_W_DESC;
2067def CEQ_D : CEQ_D_ENC, CEQ_D_DESC;
2068
2069def CEQI_B : CEQI_B_ENC, CEQI_B_DESC;
2070def CEQI_H : CEQI_H_ENC, CEQI_H_DESC;
2071def CEQI_W : CEQI_W_ENC, CEQI_W_DESC;
2072def CEQI_D : CEQI_D_ENC, CEQI_D_DESC;
2073
2074def CFCMSA : CFCMSA_ENC, CFCMSA_DESC;
2075
2076def CLE_S_B : CLE_S_B_ENC, CLE_S_B_DESC;
2077def CLE_S_H : CLE_S_H_ENC, CLE_S_H_DESC;
2078def CLE_S_W : CLE_S_W_ENC, CLE_S_W_DESC;
2079def CLE_S_D : CLE_S_D_ENC, CLE_S_D_DESC;
2080
2081def CLE_U_B : CLE_U_B_ENC, CLE_U_B_DESC;
2082def CLE_U_H : CLE_U_H_ENC, CLE_U_H_DESC;
2083def CLE_U_W : CLE_U_W_ENC, CLE_U_W_DESC;
2084def CLE_U_D : CLE_U_D_ENC, CLE_U_D_DESC;
2085
2086def CLEI_S_B : CLEI_S_B_ENC, CLEI_S_B_DESC;
2087def CLEI_S_H : CLEI_S_H_ENC, CLEI_S_H_DESC;
2088def CLEI_S_W : CLEI_S_W_ENC, CLEI_S_W_DESC;
2089def CLEI_S_D : CLEI_S_D_ENC, CLEI_S_D_DESC;
2090
2091def CLEI_U_B : CLEI_U_B_ENC, CLEI_U_B_DESC;
2092def CLEI_U_H : CLEI_U_H_ENC, CLEI_U_H_DESC;
2093def CLEI_U_W : CLEI_U_W_ENC, CLEI_U_W_DESC;
2094def CLEI_U_D : CLEI_U_D_ENC, CLEI_U_D_DESC;
2095
2096def CLT_S_B : CLT_S_B_ENC, CLT_S_B_DESC;
2097def CLT_S_H : CLT_S_H_ENC, CLT_S_H_DESC;
2098def CLT_S_W : CLT_S_W_ENC, CLT_S_W_DESC;
2099def CLT_S_D : CLT_S_D_ENC, CLT_S_D_DESC;
2100
2101def CLT_U_B : CLT_U_B_ENC, CLT_U_B_DESC;
2102def CLT_U_H : CLT_U_H_ENC, CLT_U_H_DESC;
2103def CLT_U_W : CLT_U_W_ENC, CLT_U_W_DESC;
2104def CLT_U_D : CLT_U_D_ENC, CLT_U_D_DESC;
2105
2106def CLTI_S_B : CLTI_S_B_ENC, CLTI_S_B_DESC;
2107def CLTI_S_H : CLTI_S_H_ENC, CLTI_S_H_DESC;
2108def CLTI_S_W : CLTI_S_W_ENC, CLTI_S_W_DESC;
2109def CLTI_S_D : CLTI_S_D_ENC, CLTI_S_D_DESC;
2110
2111def CLTI_U_B : CLTI_U_B_ENC, CLTI_U_B_DESC;
2112def CLTI_U_H : CLTI_U_H_ENC, CLTI_U_H_DESC;
2113def CLTI_U_W : CLTI_U_W_ENC, CLTI_U_W_DESC;
2114def CLTI_U_D : CLTI_U_D_ENC, CLTI_U_D_DESC;
2115
2116def COPY_S_B : COPY_S_B_ENC, COPY_S_B_DESC;
2117def COPY_S_H : COPY_S_H_ENC, COPY_S_H_DESC;
2118def COPY_S_W : COPY_S_W_ENC, COPY_S_W_DESC;
2119
2120def COPY_U_B : COPY_U_B_ENC, COPY_U_B_DESC;
2121def COPY_U_H : COPY_U_H_ENC, COPY_U_H_DESC;
2122def COPY_U_W : COPY_U_W_ENC, COPY_U_W_DESC;
2123
2124def CTCMSA : CTCMSA_ENC, CTCMSA_DESC;
2125
2126def DIV_S_B : DIV_S_B_ENC, DIV_S_B_DESC;
2127def DIV_S_H : DIV_S_H_ENC, DIV_S_H_DESC;
2128def DIV_S_W : DIV_S_W_ENC, DIV_S_W_DESC;
2129def DIV_S_D : DIV_S_D_ENC, DIV_S_D_DESC;
2130
2131def DIV_U_B : DIV_U_B_ENC, DIV_U_B_DESC;
2132def DIV_U_H : DIV_U_H_ENC, DIV_U_H_DESC;
2133def DIV_U_W : DIV_U_W_ENC, DIV_U_W_DESC;
2134def DIV_U_D : DIV_U_D_ENC, DIV_U_D_DESC;
2135
2136def DOTP_S_B : DOTP_S_B_ENC, DOTP_S_B_DESC;
2137def DOTP_S_H : DOTP_S_H_ENC, DOTP_S_H_DESC;
2138def DOTP_S_W : DOTP_S_W_ENC, DOTP_S_W_DESC;
2139def DOTP_S_D : DOTP_S_D_ENC, DOTP_S_D_DESC;
2140
2141def DOTP_U_B : DOTP_U_B_ENC, DOTP_U_B_DESC;
2142def DOTP_U_H : DOTP_U_H_ENC, DOTP_U_H_DESC;
2143def DOTP_U_W : DOTP_U_W_ENC, DOTP_U_W_DESC;
2144def DOTP_U_D : DOTP_U_D_ENC, DOTP_U_D_DESC;
2145
2146def DPADD_S_H : DPADD_S_H_ENC, DPADD_S_H_DESC;
2147def DPADD_S_W : DPADD_S_W_ENC, DPADD_S_W_DESC;
2148def DPADD_S_D : DPADD_S_D_ENC, DPADD_S_D_DESC;
2149
2150def DPADD_U_H : DPADD_U_H_ENC, DPADD_U_H_DESC;
2151def DPADD_U_W : DPADD_U_W_ENC, DPADD_U_W_DESC;
2152def DPADD_U_D : DPADD_U_D_ENC, DPADD_U_D_DESC;
2153
2154def DPSUB_S_H : DPSUB_S_H_ENC, DPSUB_S_H_DESC;
2155def DPSUB_S_W : DPSUB_S_W_ENC, DPSUB_S_W_DESC;
2156def DPSUB_S_D : DPSUB_S_D_ENC, DPSUB_S_D_DESC;
2157
2158def DPSUB_U_H : DPSUB_U_H_ENC, DPSUB_U_H_DESC;
2159def DPSUB_U_W : DPSUB_U_W_ENC, DPSUB_U_W_DESC;
2160def DPSUB_U_D : DPSUB_U_D_ENC, DPSUB_U_D_DESC;
2161
2162def FADD_W : FADD_W_ENC, FADD_W_DESC;
2163def FADD_D : FADD_D_ENC, FADD_D_DESC;
2164
2165def FCAF_W : FCAF_W_ENC, FCAF_W_DESC;
2166def FCAF_D : FCAF_D_ENC, FCAF_D_DESC;
2167
2168def FCEQ_W : FCEQ_W_ENC, FCEQ_W_DESC;
2169def FCEQ_D : FCEQ_D_ENC, FCEQ_D_DESC;
2170
2171def FCLE_W : FCLE_W_ENC, FCLE_W_DESC;
2172def FCLE_D : FCLE_D_ENC, FCLE_D_DESC;
2173
2174def FCLT_W : FCLT_W_ENC, FCLT_W_DESC;
2175def FCLT_D : FCLT_D_ENC, FCLT_D_DESC;
2176
2177def FCLASS_W : FCLASS_W_ENC, FCLASS_W_DESC;
2178def FCLASS_D : FCLASS_D_ENC, FCLASS_D_DESC;
2179
2180def FCNE_W : FCNE_W_ENC, FCNE_W_DESC;
2181def FCNE_D : FCNE_D_ENC, FCNE_D_DESC;
2182
2183def FCOR_W : FCOR_W_ENC, FCOR_W_DESC;
2184def FCOR_D : FCOR_D_ENC, FCOR_D_DESC;
2185
2186def FCUEQ_W : FCUEQ_W_ENC, FCUEQ_W_DESC;
2187def FCUEQ_D : FCUEQ_D_ENC, FCUEQ_D_DESC;
2188
2189def FCULE_W : FCULE_W_ENC, FCULE_W_DESC;
2190def FCULE_D : FCULE_D_ENC, FCULE_D_DESC;
2191
2192def FCULT_W : FCULT_W_ENC, FCULT_W_DESC;
2193def FCULT_D : FCULT_D_ENC, FCULT_D_DESC;
2194
2195def FCUN_W : FCUN_W_ENC, FCUN_W_DESC;
2196def FCUN_D : FCUN_D_ENC, FCUN_D_DESC;
2197
2198def FCUNE_W : FCUNE_W_ENC, FCUNE_W_DESC;
2199def FCUNE_D : FCUNE_D_ENC, FCUNE_D_DESC;
2200
2201def FDIV_W : FDIV_W_ENC, FDIV_W_DESC;
2202def FDIV_D : FDIV_D_ENC, FDIV_D_DESC;
2203
2204def FEXDO_H : FEXDO_H_ENC, FEXDO_H_DESC;
2205def FEXDO_W : FEXDO_W_ENC, FEXDO_W_DESC;
2206
2207def FEXP2_W : FEXP2_W_ENC, FEXP2_W_DESC;
2208def FEXP2_D : FEXP2_D_ENC, FEXP2_D_DESC;
2209
2210def FEXUPL_W : FEXUPL_W_ENC, FEXUPL_W_DESC;
2211def FEXUPL_D : FEXUPL_D_ENC, FEXUPL_D_DESC;
2212
2213def FEXUPR_W : FEXUPR_W_ENC, FEXUPR_W_DESC;
2214def FEXUPR_D : FEXUPR_D_ENC, FEXUPR_D_DESC;
2215
2216def FFINT_S_W : FFINT_S_W_ENC, FFINT_S_W_DESC;
2217def FFINT_S_D : FFINT_S_D_ENC, FFINT_S_D_DESC;
2218
2219def FFINT_U_W : FFINT_U_W_ENC, FFINT_U_W_DESC;
2220def FFINT_U_D : FFINT_U_D_ENC, FFINT_U_D_DESC;
2221
2222def FFQL_W : FFQL_W_ENC, FFQL_W_DESC;
2223def FFQL_D : FFQL_D_ENC, FFQL_D_DESC;
2224
2225def FFQR_W : FFQR_W_ENC, FFQR_W_DESC;
2226def FFQR_D : FFQR_D_ENC, FFQR_D_DESC;
2227
2228def FILL_B : FILL_B_ENC, FILL_B_DESC;
2229def FILL_H : FILL_H_ENC, FILL_H_DESC;
2230def FILL_W : FILL_W_ENC, FILL_W_DESC;
2231
2232def FLOG2_W : FLOG2_W_ENC, FLOG2_W_DESC;
2233def FLOG2_D : FLOG2_D_ENC, FLOG2_D_DESC;
2234
2235def FMADD_W : FMADD_W_ENC, FMADD_W_DESC;
2236def FMADD_D : FMADD_D_ENC, FMADD_D_DESC;
2237
2238def FMAX_W : FMAX_W_ENC, FMAX_W_DESC;
2239def FMAX_D : FMAX_D_ENC, FMAX_D_DESC;
2240
2241def FMAX_A_W : FMAX_A_W_ENC, FMAX_A_W_DESC;
2242def FMAX_A_D : FMAX_A_D_ENC, FMAX_A_D_DESC;
2243
2244def FMIN_W : FMIN_W_ENC, FMIN_W_DESC;
2245def FMIN_D : FMIN_D_ENC, FMIN_D_DESC;
2246
2247def FMIN_A_W : FMIN_A_W_ENC, FMIN_A_W_DESC;
2248def FMIN_A_D : FMIN_A_D_ENC, FMIN_A_D_DESC;
2249
2250def FMSUB_W : FMSUB_W_ENC, FMSUB_W_DESC;
2251def FMSUB_D : FMSUB_D_ENC, FMSUB_D_DESC;
2252
2253def FMUL_W : FMUL_W_ENC, FMUL_W_DESC;
2254def FMUL_D : FMUL_D_ENC, FMUL_D_DESC;
2255
2256def FRINT_W : FRINT_W_ENC, FRINT_W_DESC;
2257def FRINT_D : FRINT_D_ENC, FRINT_D_DESC;
2258
2259def FRCP_W : FRCP_W_ENC, FRCP_W_DESC;
2260def FRCP_D : FRCP_D_ENC, FRCP_D_DESC;
2261
2262def FRSQRT_W : FRSQRT_W_ENC, FRSQRT_W_DESC;
2263def FRSQRT_D : FRSQRT_D_ENC, FRSQRT_D_DESC;
2264
2265def FSAF_W : FSAF_W_ENC, FSAF_W_DESC;
2266def FSAF_D : FSAF_D_ENC, FSAF_D_DESC;
2267
2268def FSEQ_W : FSEQ_W_ENC, FSEQ_W_DESC;
2269def FSEQ_D : FSEQ_D_ENC, FSEQ_D_DESC;
2270
2271def FSLE_W : FSLE_W_ENC, FSLE_W_DESC;
2272def FSLE_D : FSLE_D_ENC, FSLE_D_DESC;
2273
2274def FSLT_W : FSLT_W_ENC, FSLT_W_DESC;
2275def FSLT_D : FSLT_D_ENC, FSLT_D_DESC;
2276
2277def FSNE_W : FSNE_W_ENC, FSNE_W_DESC;
2278def FSNE_D : FSNE_D_ENC, FSNE_D_DESC;
2279
2280def FSOR_W : FSOR_W_ENC, FSOR_W_DESC;
2281def FSOR_D : FSOR_D_ENC, FSOR_D_DESC;
2282
2283def FSQRT_W : FSQRT_W_ENC, FSQRT_W_DESC;
2284def FSQRT_D : FSQRT_D_ENC, FSQRT_D_DESC;
2285
2286def FSUB_W : FSUB_W_ENC, FSUB_W_DESC;
2287def FSUB_D : FSUB_D_ENC, FSUB_D_DESC;
2288
2289def FSUEQ_W : FSUEQ_W_ENC, FSUEQ_W_DESC;
2290def FSUEQ_D : FSUEQ_D_ENC, FSUEQ_D_DESC;
2291
2292def FSULE_W : FSULE_W_ENC, FSULE_W_DESC;
2293def FSULE_D : FSULE_D_ENC, FSULE_D_DESC;
2294
2295def FSULT_W : FSULT_W_ENC, FSULT_W_DESC;
2296def FSULT_D : FSULT_D_ENC, FSULT_D_DESC;
2297
2298def FSUN_W : FSUN_W_ENC, FSUN_W_DESC;
2299def FSUN_D : FSUN_D_ENC, FSUN_D_DESC;
2300
2301def FSUNE_W : FSUNE_W_ENC, FSUNE_W_DESC;
2302def FSUNE_D : FSUNE_D_ENC, FSUNE_D_DESC;
2303
2304def FTRUNC_S_W : FTRUNC_S_W_ENC, FTRUNC_S_W_DESC;
2305def FTRUNC_S_D : FTRUNC_S_D_ENC, FTRUNC_S_D_DESC;
2306
2307def FTRUNC_U_W : FTRUNC_U_W_ENC, FTRUNC_U_W_DESC;
2308def FTRUNC_U_D : FTRUNC_U_D_ENC, FTRUNC_U_D_DESC;
2309
2310def FTINT_S_W : FTINT_S_W_ENC, FTINT_S_W_DESC;
2311def FTINT_S_D : FTINT_S_D_ENC, FTINT_S_D_DESC;
2312
2313def FTINT_U_W : FTINT_U_W_ENC, FTINT_U_W_DESC;
2314def FTINT_U_D : FTINT_U_D_ENC, FTINT_U_D_DESC;
2315
2316def FTQ_H : FTQ_H_ENC, FTQ_H_DESC;
2317def FTQ_W : FTQ_W_ENC, FTQ_W_DESC;
2318
2319def HADD_S_H : HADD_S_H_ENC, HADD_S_H_DESC;
2320def HADD_S_W : HADD_S_W_ENC, HADD_S_W_DESC;
2321def HADD_S_D : HADD_S_D_ENC, HADD_S_D_DESC;
2322
2323def HADD_U_H : HADD_U_H_ENC, HADD_U_H_DESC;
2324def HADD_U_W : HADD_U_W_ENC, HADD_U_W_DESC;
2325def HADD_U_D : HADD_U_D_ENC, HADD_U_D_DESC;
2326
2327def HSUB_S_H : HSUB_S_H_ENC, HSUB_S_H_DESC;
2328def HSUB_S_W : HSUB_S_W_ENC, HSUB_S_W_DESC;
2329def HSUB_S_D : HSUB_S_D_ENC, HSUB_S_D_DESC;
2330
2331def HSUB_U_H : HSUB_U_H_ENC, HSUB_U_H_DESC;
2332def HSUB_U_W : HSUB_U_W_ENC, HSUB_U_W_DESC;
2333def HSUB_U_D : HSUB_U_D_ENC, HSUB_U_D_DESC;
2334
2335def ILVEV_B : ILVEV_B_ENC, ILVEV_B_DESC;
2336def ILVEV_H : ILVEV_H_ENC, ILVEV_H_DESC;
2337def ILVEV_W : ILVEV_W_ENC, ILVEV_W_DESC;
2338def ILVEV_D : ILVEV_D_ENC, ILVEV_D_DESC;
2339
2340def ILVL_B : ILVL_B_ENC, ILVL_B_DESC;
2341def ILVL_H : ILVL_H_ENC, ILVL_H_DESC;
2342def ILVL_W : ILVL_W_ENC, ILVL_W_DESC;
2343def ILVL_D : ILVL_D_ENC, ILVL_D_DESC;
2344
2345def ILVOD_B : ILVOD_B_ENC, ILVOD_B_DESC;
2346def ILVOD_H : ILVOD_H_ENC, ILVOD_H_DESC;
2347def ILVOD_W : ILVOD_W_ENC, ILVOD_W_DESC;
2348def ILVOD_D : ILVOD_D_ENC, ILVOD_D_DESC;
2349
2350def ILVR_B : ILVR_B_ENC, ILVR_B_DESC;
2351def ILVR_H : ILVR_H_ENC, ILVR_H_DESC;
2352def ILVR_W : ILVR_W_ENC, ILVR_W_DESC;
2353def ILVR_D : ILVR_D_ENC, ILVR_D_DESC;
2354
2355def INSERT_B : INSERT_B_ENC, INSERT_B_DESC;
2356def INSERT_H : INSERT_H_ENC, INSERT_H_DESC;
2357def INSERT_W : INSERT_W_ENC, INSERT_W_DESC;
2358
2359def INSVE_B : INSVE_B_ENC, INSVE_B_DESC;
2360def INSVE_H : INSVE_H_ENC, INSVE_H_DESC;
2361def INSVE_W : INSVE_W_ENC, INSVE_W_DESC;
2362def INSVE_D : INSVE_D_ENC, INSVE_D_DESC;
2363
2364def LD_B: LD_B_ENC, LD_B_DESC;
2365def LD_H: LD_H_ENC, LD_H_DESC;
2366def LD_W: LD_W_ENC, LD_W_DESC;
2367def LD_D: LD_D_ENC, LD_D_DESC;
2368
2369def LDI_B : LDI_B_ENC, LDI_B_DESC;
2370def LDI_H : LDI_H_ENC, LDI_H_DESC;
2371def LDI_W : LDI_W_ENC, LDI_W_DESC;
2372
2373def LDX_B: LDX_B_ENC, LDX_B_DESC;
2374def LDX_H: LDX_H_ENC, LDX_H_DESC;
2375def LDX_W: LDX_W_ENC, LDX_W_DESC;
2376def LDX_D: LDX_D_ENC, LDX_D_DESC;
2377
2378def MADD_Q_H : MADD_Q_H_ENC, MADD_Q_H_DESC;
2379def MADD_Q_W : MADD_Q_W_ENC, MADD_Q_W_DESC;
2380
2381def MADDR_Q_H : MADDR_Q_H_ENC, MADDR_Q_H_DESC;
2382def MADDR_Q_W : MADDR_Q_W_ENC, MADDR_Q_W_DESC;
2383
2384def MADDV_B : MADDV_B_ENC, MADDV_B_DESC;
2385def MADDV_H : MADDV_H_ENC, MADDV_H_DESC;
2386def MADDV_W : MADDV_W_ENC, MADDV_W_DESC;
2387def MADDV_D : MADDV_D_ENC, MADDV_D_DESC;
2388
2389def MAX_A_B : MAX_A_B_ENC, MAX_A_B_DESC;
2390def MAX_A_H : MAX_A_H_ENC, MAX_A_H_DESC;
2391def MAX_A_W : MAX_A_W_ENC, MAX_A_W_DESC;
2392def MAX_A_D : MAX_A_D_ENC, MAX_A_D_DESC;
2393
2394def MAX_S_B : MAX_S_B_ENC, MAX_S_B_DESC;
2395def MAX_S_H : MAX_S_H_ENC, MAX_S_H_DESC;
2396def MAX_S_W : MAX_S_W_ENC, MAX_S_W_DESC;
2397def MAX_S_D : MAX_S_D_ENC, MAX_S_D_DESC;
2398
2399def MAX_U_B : MAX_U_B_ENC, MAX_U_B_DESC;
2400def MAX_U_H : MAX_U_H_ENC, MAX_U_H_DESC;
2401def MAX_U_W : MAX_U_W_ENC, MAX_U_W_DESC;
2402def MAX_U_D : MAX_U_D_ENC, MAX_U_D_DESC;
2403
2404def MAXI_S_B : MAXI_S_B_ENC, MAXI_S_B_DESC;
2405def MAXI_S_H : MAXI_S_H_ENC, MAXI_S_H_DESC;
2406def MAXI_S_W : MAXI_S_W_ENC, MAXI_S_W_DESC;
2407def MAXI_S_D : MAXI_S_D_ENC, MAXI_S_D_DESC;
2408
2409def MAXI_U_B : MAXI_U_B_ENC, MAXI_U_B_DESC;
2410def MAXI_U_H : MAXI_U_H_ENC, MAXI_U_H_DESC;
2411def MAXI_U_W : MAXI_U_W_ENC, MAXI_U_W_DESC;
2412def MAXI_U_D : MAXI_U_D_ENC, MAXI_U_D_DESC;
2413
2414def MIN_A_B : MIN_A_B_ENC, MIN_A_B_DESC;
2415def MIN_A_H : MIN_A_H_ENC, MIN_A_H_DESC;
2416def MIN_A_W : MIN_A_W_ENC, MIN_A_W_DESC;
2417def MIN_A_D : MIN_A_D_ENC, MIN_A_D_DESC;
2418
2419def MIN_S_B : MIN_S_B_ENC, MIN_S_B_DESC;
2420def MIN_S_H : MIN_S_H_ENC, MIN_S_H_DESC;
2421def MIN_S_W : MIN_S_W_ENC, MIN_S_W_DESC;
2422def MIN_S_D : MIN_S_D_ENC, MIN_S_D_DESC;
2423
2424def MIN_U_B : MIN_U_B_ENC, MIN_U_B_DESC;
2425def MIN_U_H : MIN_U_H_ENC, MIN_U_H_DESC;
2426def MIN_U_W : MIN_U_W_ENC, MIN_U_W_DESC;
2427def MIN_U_D : MIN_U_D_ENC, MIN_U_D_DESC;
2428
2429def MINI_S_B : MINI_S_B_ENC, MINI_S_B_DESC;
2430def MINI_S_H : MINI_S_H_ENC, MINI_S_H_DESC;
2431def MINI_S_W : MINI_S_W_ENC, MINI_S_W_DESC;
2432def MINI_S_D : MINI_S_D_ENC, MINI_S_D_DESC;
2433
2434def MINI_U_B : MINI_U_B_ENC, MINI_U_B_DESC;
2435def MINI_U_H : MINI_U_H_ENC, MINI_U_H_DESC;
2436def MINI_U_W : MINI_U_W_ENC, MINI_U_W_DESC;
2437def MINI_U_D : MINI_U_D_ENC, MINI_U_D_DESC;
2438
2439def MOD_S_B : MOD_S_B_ENC, MOD_S_B_DESC;
2440def MOD_S_H : MOD_S_H_ENC, MOD_S_H_DESC;
2441def MOD_S_W : MOD_S_W_ENC, MOD_S_W_DESC;
2442def MOD_S_D : MOD_S_D_ENC, MOD_S_D_DESC;
2443
2444def MOD_U_B : MOD_U_B_ENC, MOD_U_B_DESC;
2445def MOD_U_H : MOD_U_H_ENC, MOD_U_H_DESC;
2446def MOD_U_W : MOD_U_W_ENC, MOD_U_W_DESC;
2447def MOD_U_D : MOD_U_D_ENC, MOD_U_D_DESC;
2448
2449def MOVE_V : MOVE_V_ENC, MOVE_V_DESC;
2450
2451def MSUB_Q_H : MSUB_Q_H_ENC, MSUB_Q_H_DESC;
2452def MSUB_Q_W : MSUB_Q_W_ENC, MSUB_Q_W_DESC;
2453
2454def MSUBR_Q_H : MSUBR_Q_H_ENC, MSUBR_Q_H_DESC;
2455def MSUBR_Q_W : MSUBR_Q_W_ENC, MSUBR_Q_W_DESC;
2456
2457def MSUBV_B : MSUBV_B_ENC, MSUBV_B_DESC;
2458def MSUBV_H : MSUBV_H_ENC, MSUBV_H_DESC;
2459def MSUBV_W : MSUBV_W_ENC, MSUBV_W_DESC;
2460def MSUBV_D : MSUBV_D_ENC, MSUBV_D_DESC;
2461
2462def MUL_Q_H : MUL_Q_H_ENC, MUL_Q_H_DESC;
2463def MUL_Q_W : MUL_Q_W_ENC, MUL_Q_W_DESC;
2464
2465def MULR_Q_H : MULR_Q_H_ENC, MULR_Q_H_DESC;
2466def MULR_Q_W : MULR_Q_W_ENC, MULR_Q_W_DESC;
2467
2468def MULV_B : MULV_B_ENC, MULV_B_DESC;
2469def MULV_H : MULV_H_ENC, MULV_H_DESC;
2470def MULV_W : MULV_W_ENC, MULV_W_DESC;
2471def MULV_D : MULV_D_ENC, MULV_D_DESC;
2472
2473def NLOC_B : NLOC_B_ENC, NLOC_B_DESC;
2474def NLOC_H : NLOC_H_ENC, NLOC_H_DESC;
2475def NLOC_W : NLOC_W_ENC, NLOC_W_DESC;
2476def NLOC_D : NLOC_D_ENC, NLOC_D_DESC;
2477
2478def NLZC_B : NLZC_B_ENC, NLZC_B_DESC;
2479def NLZC_H : NLZC_H_ENC, NLZC_H_DESC;
2480def NLZC_W : NLZC_W_ENC, NLZC_W_DESC;
2481def NLZC_D : NLZC_D_ENC, NLZC_D_DESC;
2482
2483def NOR_V : NOR_V_ENC, NOR_V_DESC;
2484
2485def NORI_B : NORI_B_ENC, NORI_B_DESC;
2486
2487def OR_V : OR_V_ENC, OR_V_DESC;
2488
2489def ORI_B : ORI_B_ENC, ORI_B_DESC;
2490
2491def PCKEV_B : PCKEV_B_ENC, PCKEV_B_DESC;
2492def PCKEV_H : PCKEV_H_ENC, PCKEV_H_DESC;
2493def PCKEV_W : PCKEV_W_ENC, PCKEV_W_DESC;
2494def PCKEV_D : PCKEV_D_ENC, PCKEV_D_DESC;
2495
2496def PCKOD_B : PCKOD_B_ENC, PCKOD_B_DESC;
2497def PCKOD_H : PCKOD_H_ENC, PCKOD_H_DESC;
2498def PCKOD_W : PCKOD_W_ENC, PCKOD_W_DESC;
2499def PCKOD_D : PCKOD_D_ENC, PCKOD_D_DESC;
2500
2501def PCNT_B : PCNT_B_ENC, PCNT_B_DESC;
2502def PCNT_H : PCNT_H_ENC, PCNT_H_DESC;
2503def PCNT_W : PCNT_W_ENC, PCNT_W_DESC;
2504def PCNT_D : PCNT_D_ENC, PCNT_D_DESC;
2505
2506def SAT_S_B : SAT_S_B_ENC, SAT_S_B_DESC;
2507def SAT_S_H : SAT_S_H_ENC, SAT_S_H_DESC;
2508def SAT_S_W : SAT_S_W_ENC, SAT_S_W_DESC;
2509def SAT_S_D : SAT_S_D_ENC, SAT_S_D_DESC;
2510
2511def SAT_U_B : SAT_U_B_ENC, SAT_U_B_DESC;
2512def SAT_U_H : SAT_U_H_ENC, SAT_U_H_DESC;
2513def SAT_U_W : SAT_U_W_ENC, SAT_U_W_DESC;
2514def SAT_U_D : SAT_U_D_ENC, SAT_U_D_DESC;
2515
2516def SHF_B : SHF_B_ENC, SHF_B_DESC;
2517def SHF_H : SHF_H_ENC, SHF_H_DESC;
2518def SHF_W : SHF_W_ENC, SHF_W_DESC;
2519
2520def SLD_B : SLD_B_ENC, SLD_B_DESC;
2521def SLD_H : SLD_H_ENC, SLD_H_DESC;
2522def SLD_W : SLD_W_ENC, SLD_W_DESC;
2523def SLD_D : SLD_D_ENC, SLD_D_DESC;
2524
2525def SLDI_B : SLDI_B_ENC, SLDI_B_DESC;
2526def SLDI_H : SLDI_H_ENC, SLDI_H_DESC;
2527def SLDI_W : SLDI_W_ENC, SLDI_W_DESC;
2528def SLDI_D : SLDI_D_ENC, SLDI_D_DESC;
2529
2530def SLL_B : SLL_B_ENC, SLL_B_DESC;
2531def SLL_H : SLL_H_ENC, SLL_H_DESC;
2532def SLL_W : SLL_W_ENC, SLL_W_DESC;
2533def SLL_D : SLL_D_ENC, SLL_D_DESC;
2534
2535def SLLI_B : SLLI_B_ENC, SLLI_B_DESC;
2536def SLLI_H : SLLI_H_ENC, SLLI_H_DESC;
2537def SLLI_W : SLLI_W_ENC, SLLI_W_DESC;
2538def SLLI_D : SLLI_D_ENC, SLLI_D_DESC;
2539
2540def SPLAT_B : SPLAT_B_ENC, SPLAT_B_DESC;
2541def SPLAT_H : SPLAT_H_ENC, SPLAT_H_DESC;
2542def SPLAT_W : SPLAT_W_ENC, SPLAT_W_DESC;
2543def SPLAT_D : SPLAT_D_ENC, SPLAT_D_DESC;
2544
2545def SPLATI_B : SPLATI_B_ENC, SPLATI_B_DESC;
2546def SPLATI_H : SPLATI_H_ENC, SPLATI_H_DESC;
2547def SPLATI_W : SPLATI_W_ENC, SPLATI_W_DESC;
2548def SPLATI_D : SPLATI_D_ENC, SPLATI_D_DESC;
2549
2550def SRA_B : SRA_B_ENC, SRA_B_DESC;
2551def SRA_H : SRA_H_ENC, SRA_H_DESC;
2552def SRA_W : SRA_W_ENC, SRA_W_DESC;
2553def SRA_D : SRA_D_ENC, SRA_D_DESC;
2554
2555def SRAI_B : SRAI_B_ENC, SRAI_B_DESC;
2556def SRAI_H : SRAI_H_ENC, SRAI_H_DESC;
2557def SRAI_W : SRAI_W_ENC, SRAI_W_DESC;
2558def SRAI_D : SRAI_D_ENC, SRAI_D_DESC;
2559
2560def SRAR_B : SRAR_B_ENC, SRAR_B_DESC;
2561def SRAR_H : SRAR_H_ENC, SRAR_H_DESC;
2562def SRAR_W : SRAR_W_ENC, SRAR_W_DESC;
2563def SRAR_D : SRAR_D_ENC, SRAR_D_DESC;
2564
2565def SRARI_B : SRARI_B_ENC, SRARI_B_DESC;
2566def SRARI_H : SRARI_H_ENC, SRARI_H_DESC;
2567def SRARI_W : SRARI_W_ENC, SRARI_W_DESC;
2568def SRARI_D : SRARI_D_ENC, SRARI_D_DESC;
2569
2570def SRL_B : SRL_B_ENC, SRL_B_DESC;
2571def SRL_H : SRL_H_ENC, SRL_H_DESC;
2572def SRL_W : SRL_W_ENC, SRL_W_DESC;
2573def SRL_D : SRL_D_ENC, SRL_D_DESC;
2574
2575def SRLI_B : SRLI_B_ENC, SRLI_B_DESC;
2576def SRLI_H : SRLI_H_ENC, SRLI_H_DESC;
2577def SRLI_W : SRLI_W_ENC, SRLI_W_DESC;
2578def SRLI_D : SRLI_D_ENC, SRLI_D_DESC;
2579
2580def SRLR_B : SRLR_B_ENC, SRLR_B_DESC;
2581def SRLR_H : SRLR_H_ENC, SRLR_H_DESC;
2582def SRLR_W : SRLR_W_ENC, SRLR_W_DESC;
2583def SRLR_D : SRLR_D_ENC, SRLR_D_DESC;
2584
2585def SRLRI_B : SRLRI_B_ENC, SRLRI_B_DESC;
2586def SRLRI_H : SRLRI_H_ENC, SRLRI_H_DESC;
2587def SRLRI_W : SRLRI_W_ENC, SRLRI_W_DESC;
2588def SRLRI_D : SRLRI_D_ENC, SRLRI_D_DESC;
2589
2590def ST_B: ST_B_ENC, ST_B_DESC;
2591def ST_H: ST_H_ENC, ST_H_DESC;
2592def ST_W: ST_W_ENC, ST_W_DESC;
2593def ST_D: ST_D_ENC, ST_D_DESC;
2594
2595def STX_B: STX_B_ENC, STX_B_DESC;
2596def STX_H: STX_H_ENC, STX_H_DESC;
2597def STX_W: STX_W_ENC, STX_W_DESC;
2598def STX_D: STX_D_ENC, STX_D_DESC;
2599
2600def SUBS_S_B : SUBS_S_B_ENC, SUBS_S_B_DESC;
2601def SUBS_S_H : SUBS_S_H_ENC, SUBS_S_H_DESC;
2602def SUBS_S_W : SUBS_S_W_ENC, SUBS_S_W_DESC;
2603def SUBS_S_D : SUBS_S_D_ENC, SUBS_S_D_DESC;
2604
2605def SUBS_U_B : SUBS_U_B_ENC, SUBS_U_B_DESC;
2606def SUBS_U_H : SUBS_U_H_ENC, SUBS_U_H_DESC;
2607def SUBS_U_W : SUBS_U_W_ENC, SUBS_U_W_DESC;
2608def SUBS_U_D : SUBS_U_D_ENC, SUBS_U_D_DESC;
2609
2610def SUBSUS_U_B : SUBSUS_U_B_ENC, SUBSUS_U_B_DESC;
2611def SUBSUS_U_H : SUBSUS_U_H_ENC, SUBSUS_U_H_DESC;
2612def SUBSUS_U_W : SUBSUS_U_W_ENC, SUBSUS_U_W_DESC;
2613def SUBSUS_U_D : SUBSUS_U_D_ENC, SUBSUS_U_D_DESC;
2614
2615def SUBSUU_S_B : SUBSUU_S_B_ENC, SUBSUU_S_B_DESC;
2616def SUBSUU_S_H : SUBSUU_S_H_ENC, SUBSUU_S_H_DESC;
2617def SUBSUU_S_W : SUBSUU_S_W_ENC, SUBSUU_S_W_DESC;
2618def SUBSUU_S_D : SUBSUU_S_D_ENC, SUBSUU_S_D_DESC;
2619
2620def SUBV_B : SUBV_B_ENC, SUBV_B_DESC;
2621def SUBV_H : SUBV_H_ENC, SUBV_H_DESC;
2622def SUBV_W : SUBV_W_ENC, SUBV_W_DESC;
2623def SUBV_D : SUBV_D_ENC, SUBV_D_DESC;
2624
2625def SUBVI_B : SUBVI_B_ENC, SUBVI_B_DESC;
2626def SUBVI_H : SUBVI_H_ENC, SUBVI_H_DESC;
2627def SUBVI_W : SUBVI_W_ENC, SUBVI_W_DESC;
2628def SUBVI_D : SUBVI_D_ENC, SUBVI_D_DESC;
2629
2630def VSHF_B : VSHF_B_ENC, VSHF_B_DESC;
2631def VSHF_H : VSHF_H_ENC, VSHF_H_DESC;
2632def VSHF_W : VSHF_W_ENC, VSHF_W_DESC;
2633def VSHF_D : VSHF_D_ENC, VSHF_D_DESC;
2634
2635def XOR_V : XOR_V_ENC, XOR_V_DESC;
2636
2637def XORI_B : XORI_B_ENC, XORI_B_DESC;
2638
2639// Patterns.
2640class MSAPat<dag pattern, dag result, list<Predicate> pred = [HasMSA]> :
2641  Pat<pattern, result>, Requires<pred>;
2642
2643def : MSAPat<(v16i8 (load addr:$addr)), (LD_B addr:$addr)>;
2644def : MSAPat<(v8i16 (load addr:$addr)), (LD_H addr:$addr)>;
2645def : MSAPat<(v4i32 (load addr:$addr)), (LD_W addr:$addr)>;
2646def : MSAPat<(v2i64 (load addr:$addr)), (LD_D addr:$addr)>;
2647def : MSAPat<(v8f16 (load addr:$addr)), (LD_H addr:$addr)>;
2648def : MSAPat<(v4f32 (load addr:$addr)), (LD_W addr:$addr)>;
2649def : MSAPat<(v2f64 (load addr:$addr)), (LD_D addr:$addr)>;
2650
2651def : MSAPat<(v8f16 (load addrRegImm:$addr)), (LD_H addrRegImm:$addr)>;
2652def : MSAPat<(v4f32 (load addrRegImm:$addr)), (LD_W addrRegImm:$addr)>;
2653def : MSAPat<(v2f64 (load addrRegImm:$addr)), (LD_D addrRegImm:$addr)>;
2654
2655def : MSAPat<(store (v16i8 MSA128B:$ws), addr:$addr),
2656             (ST_B MSA128B:$ws, addr:$addr)>;
2657def : MSAPat<(store (v8i16 MSA128H:$ws), addr:$addr),
2658             (ST_H MSA128H:$ws, addr:$addr)>;
2659def : MSAPat<(store (v4i32 MSA128W:$ws), addr:$addr),
2660             (ST_W MSA128W:$ws, addr:$addr)>;
2661def : MSAPat<(store (v2i64 MSA128D:$ws), addr:$addr),
2662             (ST_D MSA128D:$ws, addr:$addr)>;
2663def : MSAPat<(store (v8f16 MSA128H:$ws), addr:$addr),
2664             (ST_H MSA128H:$ws, addr:$addr)>;
2665def : MSAPat<(store (v4f32 MSA128W:$ws), addr:$addr),
2666             (ST_W MSA128W:$ws, addr:$addr)>;
2667def : MSAPat<(store (v2f64 MSA128D:$ws), addr:$addr),
2668             (ST_D MSA128D:$ws, addr:$addr)>;
2669
2670def ST_FH : MSAPat<(store (v8f16 MSA128H:$ws), addrRegImm:$addr),
2671                   (ST_H MSA128H:$ws, addrRegImm:$addr)>;
2672def ST_FW : MSAPat<(store (v4f32 MSA128W:$ws), addrRegImm:$addr),
2673                   (ST_W MSA128W:$ws, addrRegImm:$addr)>;
2674def ST_FD : MSAPat<(store (v2f64 MSA128D:$ws), addrRegImm:$addr),
2675                   (ST_D MSA128D:$ws, addrRegImm:$addr)>;
2676
2677class MSABitconvertPat<ValueType DstVT, ValueType SrcVT,
2678                       RegisterClass DstRC, list<Predicate> preds = [HasMSA]> :
2679   MSAPat<(DstVT (bitconvert SrcVT:$src)),
2680          (COPY_TO_REGCLASS SrcVT:$src, DstRC), preds>;
2681
2682// These are endian-independant because the element size doesnt change
2683def : MSABitconvertPat<v8i16, v8f16, MSA128H>;
2684def : MSABitconvertPat<v4i32, v4f32, MSA128W>;
2685def : MSABitconvertPat<v2i64, v2f64, MSA128D>;
2686def : MSABitconvertPat<v8f16, v8i16, MSA128H>;
2687def : MSABitconvertPat<v4f32, v4i32, MSA128W>;
2688def : MSABitconvertPat<v2f64, v2i64, MSA128D>;
2689
2690// Little endian bitcasts are always no-ops
2691def : MSABitconvertPat<v16i8, v8i16, MSA128B, [HasMSA, IsLE]>;
2692def : MSABitconvertPat<v16i8, v4i32, MSA128B, [HasMSA, IsLE]>;
2693def : MSABitconvertPat<v16i8, v2i64, MSA128B, [HasMSA, IsLE]>;
2694def : MSABitconvertPat<v16i8, v8f16, MSA128B, [HasMSA, IsLE]>;
2695def : MSABitconvertPat<v16i8, v4f32, MSA128B, [HasMSA, IsLE]>;
2696def : MSABitconvertPat<v16i8, v2f64, MSA128B, [HasMSA, IsLE]>;
2697
2698def : MSABitconvertPat<v8i16, v16i8, MSA128H, [HasMSA, IsLE]>;
2699def : MSABitconvertPat<v8i16, v4i32, MSA128H, [HasMSA, IsLE]>;
2700def : MSABitconvertPat<v8i16, v2i64, MSA128H, [HasMSA, IsLE]>;
2701def : MSABitconvertPat<v8i16, v4f32, MSA128H, [HasMSA, IsLE]>;
2702def : MSABitconvertPat<v8i16, v2f64, MSA128H, [HasMSA, IsLE]>;
2703
2704def : MSABitconvertPat<v4i32, v16i8, MSA128W, [HasMSA, IsLE]>;
2705def : MSABitconvertPat<v4i32, v8i16, MSA128W, [HasMSA, IsLE]>;
2706def : MSABitconvertPat<v4i32, v2i64, MSA128W, [HasMSA, IsLE]>;
2707def : MSABitconvertPat<v4i32, v8f16, MSA128W, [HasMSA, IsLE]>;
2708def : MSABitconvertPat<v4i32, v2f64, MSA128W, [HasMSA, IsLE]>;
2709
2710def : MSABitconvertPat<v2i64, v16i8, MSA128D, [HasMSA, IsLE]>;
2711def : MSABitconvertPat<v2i64, v8i16, MSA128D, [HasMSA, IsLE]>;
2712def : MSABitconvertPat<v2i64, v4i32, MSA128D, [HasMSA, IsLE]>;
2713def : MSABitconvertPat<v2i64, v8f16, MSA128D, [HasMSA, IsLE]>;
2714def : MSABitconvertPat<v2i64, v4f32, MSA128D, [HasMSA, IsLE]>;
2715
2716def : MSABitconvertPat<v4f32, v16i8, MSA128W, [HasMSA, IsLE]>;
2717def : MSABitconvertPat<v4f32, v8i16, MSA128W, [HasMSA, IsLE]>;
2718def : MSABitconvertPat<v4f32, v2i64, MSA128W, [HasMSA, IsLE]>;
2719def : MSABitconvertPat<v4f32, v8f16, MSA128W, [HasMSA, IsLE]>;
2720def : MSABitconvertPat<v4f32, v2f64, MSA128W, [HasMSA, IsLE]>;
2721
2722def : MSABitconvertPat<v2f64, v16i8, MSA128D, [HasMSA, IsLE]>;
2723def : MSABitconvertPat<v2f64, v8i16, MSA128D, [HasMSA, IsLE]>;
2724def : MSABitconvertPat<v2f64, v4i32, MSA128D, [HasMSA, IsLE]>;
2725def : MSABitconvertPat<v2f64, v8f16, MSA128D, [HasMSA, IsLE]>;
2726def : MSABitconvertPat<v2f64, v4f32, MSA128D, [HasMSA, IsLE]>;
2727
2728// Big endian bitcasts expand to shuffle instructions.
2729// This is because bitcast is defined to be a store/load sequence and the
2730// vector store/load instructions are mixed-endian with respect to the vector
2731// as a whole (little endian with respect to element order, but big endian
2732// elements).
2733
2734class MSABitconvertReverseQuartersPat<ValueType DstVT, ValueType SrcVT,
2735                                      RegisterClass DstRC, MSAInst Insn,
2736                                      RegisterClass ViaRC> :
2737  MSAPat<(DstVT (bitconvert SrcVT:$src)),
2738         (COPY_TO_REGCLASS (Insn (COPY_TO_REGCLASS SrcVT:$src, ViaRC), 27),
2739                           DstRC),
2740         [HasMSA, IsBE]>;
2741
2742class MSABitconvertReverseHalvesPat<ValueType DstVT, ValueType SrcVT,
2743                                    RegisterClass DstRC, MSAInst Insn,
2744                                    RegisterClass ViaRC> :
2745  MSAPat<(DstVT (bitconvert SrcVT:$src)),
2746         (COPY_TO_REGCLASS (Insn (COPY_TO_REGCLASS SrcVT:$src, ViaRC), 177),
2747                           DstRC),
2748         [HasMSA, IsBE]>;
2749
2750class MSABitconvertReverseBInHPat<ValueType DstVT, ValueType SrcVT,
2751                                  RegisterClass DstRC> :
2752  MSABitconvertReverseHalvesPat<DstVT, SrcVT, DstRC, SHF_B, MSA128B>;
2753
2754class MSABitconvertReverseBInWPat<ValueType DstVT, ValueType SrcVT,
2755                                  RegisterClass DstRC> :
2756  MSABitconvertReverseQuartersPat<DstVT, SrcVT, DstRC, SHF_B, MSA128B>;
2757
2758class MSABitconvertReverseBInDPat<ValueType DstVT, ValueType SrcVT,
2759                                  RegisterClass DstRC> :
2760  MSAPat<(DstVT (bitconvert SrcVT:$src)),
2761         (COPY_TO_REGCLASS
2762           (SHF_W
2763             (COPY_TO_REGCLASS
2764               (SHF_B (COPY_TO_REGCLASS SrcVT:$src, MSA128B), 27),
2765               MSA128W), 177),
2766           DstRC),
2767         [HasMSA, IsBE]>;
2768
2769class MSABitconvertReverseHInWPat<ValueType DstVT, ValueType SrcVT,
2770                                  RegisterClass DstRC> :
2771  MSABitconvertReverseHalvesPat<DstVT, SrcVT, DstRC, SHF_H, MSA128H>;
2772
2773class MSABitconvertReverseHInDPat<ValueType DstVT, ValueType SrcVT,
2774                                  RegisterClass DstRC> :
2775  MSABitconvertReverseQuartersPat<DstVT, SrcVT, DstRC, SHF_H, MSA128H>;
2776
2777class MSABitconvertReverseWInDPat<ValueType DstVT, ValueType SrcVT,
2778                                  RegisterClass DstRC> :
2779  MSABitconvertReverseHalvesPat<DstVT, SrcVT, DstRC, SHF_W, MSA128W>;
2780
2781def : MSABitconvertReverseBInHPat<v8i16, v16i8, MSA128H>;
2782def : MSABitconvertReverseBInHPat<v8f16, v16i8, MSA128H>;
2783def : MSABitconvertReverseBInWPat<v4i32, v16i8, MSA128W>;
2784def : MSABitconvertReverseBInWPat<v4f32, v16i8, MSA128W>;
2785def : MSABitconvertReverseBInDPat<v2i64, v16i8, MSA128D>;
2786def : MSABitconvertReverseBInDPat<v2f64, v16i8, MSA128D>;
2787
2788def : MSABitconvertReverseBInHPat<v16i8, v8i16, MSA128B>;
2789def : MSABitconvertReverseHInWPat<v4i32, v8i16, MSA128W>;
2790def : MSABitconvertReverseHInWPat<v4f32, v8i16, MSA128W>;
2791def : MSABitconvertReverseHInDPat<v2i64, v8i16, MSA128D>;
2792def : MSABitconvertReverseHInDPat<v2f64, v8i16, MSA128D>;
2793
2794def : MSABitconvertReverseBInHPat<v16i8, v8f16, MSA128B>;
2795def : MSABitconvertReverseHInWPat<v4i32, v8f16, MSA128W>;
2796def : MSABitconvertReverseHInWPat<v4f32, v8f16, MSA128W>;
2797def : MSABitconvertReverseHInDPat<v2i64, v8f16, MSA128D>;
2798def : MSABitconvertReverseHInDPat<v2f64, v8f16, MSA128D>;
2799
2800def : MSABitconvertReverseBInWPat<v16i8, v4i32, MSA128B>;
2801def : MSABitconvertReverseHInWPat<v8i16, v4i32, MSA128H>;
2802def : MSABitconvertReverseHInWPat<v8f16, v4i32, MSA128H>;
2803def : MSABitconvertReverseWInDPat<v2i64, v4i32, MSA128D>;
2804def : MSABitconvertReverseWInDPat<v2f64, v4i32, MSA128D>;
2805
2806def : MSABitconvertReverseBInWPat<v16i8, v4f32, MSA128B>;
2807def : MSABitconvertReverseHInWPat<v8i16, v4f32, MSA128H>;
2808def : MSABitconvertReverseHInWPat<v8f16, v4f32, MSA128H>;
2809def : MSABitconvertReverseWInDPat<v2i64, v4f32, MSA128D>;
2810def : MSABitconvertReverseWInDPat<v2f64, v4f32, MSA128D>;
2811
2812def : MSABitconvertReverseBInDPat<v16i8, v2i64, MSA128B>;
2813def : MSABitconvertReverseHInDPat<v8i16, v2i64, MSA128H>;
2814def : MSABitconvertReverseHInDPat<v8f16, v2i64, MSA128H>;
2815def : MSABitconvertReverseWInDPat<v4i32, v2i64, MSA128W>;
2816def : MSABitconvertReverseWInDPat<v4f32, v2i64, MSA128W>;
2817
2818def : MSABitconvertReverseBInDPat<v16i8, v2f64, MSA128B>;
2819def : MSABitconvertReverseHInDPat<v8i16, v2f64, MSA128H>;
2820def : MSABitconvertReverseHInDPat<v8f16, v2f64, MSA128H>;
2821def : MSABitconvertReverseWInDPat<v4i32, v2f64, MSA128W>;
2822def : MSABitconvertReverseWInDPat<v4f32, v2f64, MSA128W>;
2823
2824// Pseudos used to implement BNZ.df, and BZ.df
2825
2826class MSA_CBRANCH_PSEUDO_DESC_BASE<SDPatternOperator OpNode, ValueType TyNode,
2827                                   RegisterClass RCWS,
2828                                   InstrItinClass itin = NoItinerary> :
2829  MipsPseudo<(outs GPR32:$dst),
2830             (ins RCWS:$ws),
2831             [(set GPR32:$dst, (OpNode (TyNode RCWS:$ws)))]> {
2832  bit usesCustomInserter = 1;
2833}
2834
2835def SNZ_B_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllNonZero, v16i8,
2836                                                MSA128B, NoItinerary>;
2837def SNZ_H_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllNonZero, v8i16,
2838                                                MSA128H, NoItinerary>;
2839def SNZ_W_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllNonZero, v4i32,
2840                                                MSA128W, NoItinerary>;
2841def SNZ_D_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllNonZero, v2i64,
2842                                                MSA128D, NoItinerary>;
2843def SNZ_V_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAnyNonZero, v16i8,
2844                                                MSA128B, NoItinerary>;
2845
2846def SZ_B_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllZero, v16i8,
2847                                               MSA128B, NoItinerary>;
2848def SZ_H_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllZero, v8i16,
2849                                               MSA128H, NoItinerary>;
2850def SZ_W_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllZero, v4i32,
2851                                               MSA128W, NoItinerary>;
2852def SZ_D_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllZero, v2i64,
2853                                               MSA128D, NoItinerary>;
2854def SZ_V_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAnyZero, v16i8,
2855                                               MSA128B, NoItinerary>;
2856