MipsSEInstrInfo.cpp revision 67fdafe1cd2c25aa1d245b4becf93324c08ec93e
1f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org//===-- MipsSEInstrInfo.cpp - Mips32/64 Instruction Information -----------===//
2f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org//
3f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org//                     The LLVM Compiler Infrastructure
4f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org//
5f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org// This file is distributed under the University of Illinois Open Source
6f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org// License. See LICENSE.TXT for details.
7f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org//
8f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org//===----------------------------------------------------------------------===//
9f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org//
10f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org// This file contains the Mips32/64 implementation of the TargetInstrInfo class.
11f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org//
12f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org//===----------------------------------------------------------------------===//
13f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
14f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org#include "MipsSEInstrInfo.h"
15f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org#include "InstPrinter/MipsInstPrinter.h"
16f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org#include "MipsMachineFunction.h"
17f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org#include "MipsTargetMachine.h"
18f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org#include "llvm/ADT/STLExtras.h"
19f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org#include "llvm/CodeGen/MachineInstrBuilder.h"
20f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org#include "llvm/CodeGen/MachineRegisterInfo.h"
21f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org#include "llvm/Support/ErrorHandling.h"
22f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org#include "llvm/Support/TargetRegistry.h"
23f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
24f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgusing namespace llvm;
25f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
26f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgMipsSEInstrInfo::MipsSEInstrInfo(MipsTargetMachine &tm)
27f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org  : MipsInstrInfo(tm,
28f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org                  tm.getRelocationModel() == Reloc::PIC_ ? Mips::B : Mips::J),
29f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org    RI(*tm.getSubtargetImpl(), *this),
30f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org    IsN64(tm.getSubtarget<MipsSubtarget>().isABI_N64()) {}
31f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
32f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.orgconst MipsRegisterInfo &MipsSEInstrInfo::getRegisterInfo() const {
33f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org  return RI;
34f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org}
35f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org
36f2ba7591b1407a7ee9209f842c50696914dc2dedkbr@chromium.org/// isLoadFromStackSlot - If the specified machine instruction is a direct
37/// load from a stack slot, return the virtual or physical register number of
38/// the destination along with the FrameIndex of the loaded stack slot.  If
39/// not, return 0.  This predicate must return 0 if the instruction has
40/// any side effects other than loading from the stack slot.
41unsigned MipsSEInstrInfo::
42isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const
43{
44  unsigned Opc = MI->getOpcode();
45
46  if ((Opc == Mips::LW)    || (Opc == Mips::LW_P8)  || (Opc == Mips::LD) ||
47      (Opc == Mips::LD_P8) || (Opc == Mips::LWC1)   || (Opc == Mips::LWC1_P8) ||
48      (Opc == Mips::LDC1)  || (Opc == Mips::LDC164) ||
49      (Opc == Mips::LDC164_P8)) {
50    if ((MI->getOperand(1).isFI()) && // is a stack slot
51        (MI->getOperand(2).isImm()) &&  // the imm is zero
52        (isZeroImm(MI->getOperand(2)))) {
53      FrameIndex = MI->getOperand(1).getIndex();
54      return MI->getOperand(0).getReg();
55    }
56  }
57
58  return 0;
59}
60
61/// isStoreToStackSlot - If the specified machine instruction is a direct
62/// store to a stack slot, return the virtual or physical register number of
63/// the source reg along with the FrameIndex of the loaded stack slot.  If
64/// not, return 0.  This predicate must return 0 if the instruction has
65/// any side effects other than storing to the stack slot.
66unsigned MipsSEInstrInfo::
67isStoreToStackSlot(const MachineInstr *MI, int &FrameIndex) const
68{
69  unsigned Opc = MI->getOpcode();
70
71  if ((Opc == Mips::SW)    || (Opc == Mips::SW_P8)  || (Opc == Mips::SD) ||
72      (Opc == Mips::SD_P8) || (Opc == Mips::SWC1)   || (Opc == Mips::SWC1_P8) ||
73      (Opc == Mips::SDC1)  || (Opc == Mips::SDC164) ||
74      (Opc == Mips::SDC164_P8)) {
75    if ((MI->getOperand(1).isFI()) && // is a stack slot
76        (MI->getOperand(2).isImm()) &&  // the imm is zero
77        (isZeroImm(MI->getOperand(2)))) {
78      FrameIndex = MI->getOperand(1).getIndex();
79      return MI->getOperand(0).getReg();
80    }
81  }
82  return 0;
83}
84
85void MipsSEInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
86                                  MachineBasicBlock::iterator I, DebugLoc DL,
87                                  unsigned DestReg, unsigned SrcReg,
88                                  bool KillSrc) const {
89  unsigned Opc = 0, ZeroReg = 0;
90
91  if (Mips::CPURegsRegClass.contains(DestReg)) { // Copy to CPU Reg.
92    if (Mips::CPURegsRegClass.contains(SrcReg))
93      Opc = Mips::OR, ZeroReg = Mips::ZERO;
94    else if (Mips::CCRRegClass.contains(SrcReg))
95      Opc = Mips::CFC1;
96    else if (Mips::FGR32RegClass.contains(SrcReg))
97      Opc = Mips::MFC1;
98    else if (SrcReg == Mips::HI)
99      Opc = Mips::MFHI, SrcReg = 0;
100    else if (SrcReg == Mips::LO)
101      Opc = Mips::MFLO, SrcReg = 0;
102  }
103  else if (Mips::CPURegsRegClass.contains(SrcReg)) { // Copy from CPU Reg.
104    if (Mips::CCRRegClass.contains(DestReg))
105      Opc = Mips::CTC1;
106    else if (Mips::FGR32RegClass.contains(DestReg))
107      Opc = Mips::MTC1;
108    else if (DestReg == Mips::HI)
109      Opc = Mips::MTHI, DestReg = 0;
110    else if (DestReg == Mips::LO)
111      Opc = Mips::MTLO, DestReg = 0;
112  }
113  else if (Mips::FGR32RegClass.contains(DestReg, SrcReg))
114    Opc = Mips::FMOV_S;
115  else if (Mips::AFGR64RegClass.contains(DestReg, SrcReg))
116    Opc = Mips::FMOV_D32;
117  else if (Mips::FGR64RegClass.contains(DestReg, SrcReg))
118    Opc = Mips::FMOV_D64;
119  else if (Mips::CCRRegClass.contains(DestReg, SrcReg))
120    Opc = Mips::MOVCCRToCCR;
121  else if (Mips::CPU64RegsRegClass.contains(DestReg)) { // Copy to CPU64 Reg.
122    if (Mips::CPU64RegsRegClass.contains(SrcReg))
123      Opc = Mips::OR64, ZeroReg = Mips::ZERO_64;
124    else if (SrcReg == Mips::HI64)
125      Opc = Mips::MFHI64, SrcReg = 0;
126    else if (SrcReg == Mips::LO64)
127      Opc = Mips::MFLO64, SrcReg = 0;
128    else if (Mips::FGR64RegClass.contains(SrcReg))
129      Opc = Mips::DMFC1;
130  }
131  else if (Mips::CPU64RegsRegClass.contains(SrcReg)) { // Copy from CPU64 Reg.
132    if (DestReg == Mips::HI64)
133      Opc = Mips::MTHI64, DestReg = 0;
134    else if (DestReg == Mips::LO64)
135      Opc = Mips::MTLO64, DestReg = 0;
136    else if (Mips::FGR64RegClass.contains(DestReg))
137      Opc = Mips::DMTC1;
138  }
139  else if (Mips::ACRegsRegClass.contains(DestReg, SrcReg))
140    Opc = Mips::COPY_AC64;
141  else if (Mips::ACRegsDSPRegClass.contains(DestReg, SrcReg))
142    Opc = Mips::COPY_AC_DSP;
143  else if (Mips::ACRegs128RegClass.contains(DestReg, SrcReg))
144    Opc = Mips::COPY_AC128;
145
146  assert(Opc && "Cannot copy registers");
147
148  MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc));
149
150  if (DestReg)
151    MIB.addReg(DestReg, RegState::Define);
152
153  if (SrcReg)
154    MIB.addReg(SrcReg, getKillRegState(KillSrc));
155
156  if (ZeroReg)
157    MIB.addReg(ZeroReg);
158}
159
160void MipsSEInstrInfo::
161storeRegToStack(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
162                unsigned SrcReg, bool isKill, int FI,
163                const TargetRegisterClass *RC, const TargetRegisterInfo *TRI,
164                int64_t Offset) const {
165  DebugLoc DL;
166  if (I != MBB.end()) DL = I->getDebugLoc();
167  MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOStore);
168
169  unsigned Opc = 0;
170
171  if (Mips::CPURegsRegClass.hasSubClassEq(RC))
172    Opc = IsN64 ? Mips::SW_P8 : Mips::SW;
173  else if (Mips::CPU64RegsRegClass.hasSubClassEq(RC))
174    Opc = IsN64 ? Mips::SD_P8 : Mips::SD;
175  else if (Mips::ACRegsRegClass.hasSubClassEq(RC))
176    Opc = IsN64 ? Mips::STORE_AC64_P8 : Mips::STORE_AC64;
177  else if (Mips::ACRegsDSPRegClass.hasSubClassEq(RC))
178    Opc = IsN64 ? Mips::STORE_AC_DSP_P8 : Mips::STORE_AC_DSP;
179  else if (Mips::ACRegs128RegClass.hasSubClassEq(RC))
180    Opc = IsN64 ? Mips::STORE_AC128_P8 : Mips::STORE_AC128;
181  else if (Mips::FGR32RegClass.hasSubClassEq(RC))
182    Opc = IsN64 ? Mips::SWC1_P8 : Mips::SWC1;
183  else if (Mips::AFGR64RegClass.hasSubClassEq(RC))
184    Opc = Mips::SDC1;
185  else if (Mips::FGR64RegClass.hasSubClassEq(RC))
186    Opc = IsN64 ? Mips::SDC164_P8 : Mips::SDC164;
187
188  assert(Opc && "Register class not handled!");
189  BuildMI(MBB, I, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill))
190    .addFrameIndex(FI).addImm(Offset).addMemOperand(MMO);
191}
192
193void MipsSEInstrInfo::
194loadRegFromStack(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
195                 unsigned DestReg, int FI, const TargetRegisterClass *RC,
196                 const TargetRegisterInfo *TRI, int64_t Offset) const {
197  DebugLoc DL;
198  if (I != MBB.end()) DL = I->getDebugLoc();
199  MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOLoad);
200  unsigned Opc = 0;
201
202  if (Mips::CPURegsRegClass.hasSubClassEq(RC))
203    Opc = IsN64 ? Mips::LW_P8 : Mips::LW;
204  else if (Mips::CPU64RegsRegClass.hasSubClassEq(RC))
205    Opc = IsN64 ? Mips::LD_P8 : Mips::LD;
206  else if (Mips::ACRegsRegClass.hasSubClassEq(RC))
207    Opc = IsN64 ? Mips::LOAD_AC64_P8 : Mips::LOAD_AC64;
208  else if (Mips::ACRegsDSPRegClass.hasSubClassEq(RC))
209    Opc = IsN64 ? Mips::LOAD_AC_DSP_P8 : Mips::LOAD_AC_DSP;
210  else if (Mips::ACRegs128RegClass.hasSubClassEq(RC))
211    Opc = IsN64 ? Mips::LOAD_AC128_P8 : Mips::LOAD_AC128;
212  else if (Mips::FGR32RegClass.hasSubClassEq(RC))
213    Opc = IsN64 ? Mips::LWC1_P8 : Mips::LWC1;
214  else if (Mips::AFGR64RegClass.hasSubClassEq(RC))
215    Opc = Mips::LDC1;
216  else if (Mips::FGR64RegClass.hasSubClassEq(RC))
217    Opc = IsN64 ? Mips::LDC164_P8 : Mips::LDC164;
218
219  assert(Opc && "Register class not handled!");
220  BuildMI(MBB, I, DL, get(Opc), DestReg).addFrameIndex(FI).addImm(Offset)
221    .addMemOperand(MMO);
222}
223
224bool MipsSEInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
225  MachineBasicBlock &MBB = *MI->getParent();
226
227  switch(MI->getDesc().getOpcode()) {
228  default:
229    return false;
230  case Mips::RetRA:
231    ExpandRetRA(MBB, MI, Mips::RET);
232    break;
233  case Mips::BuildPairF64:
234    ExpandBuildPairF64(MBB, MI);
235    break;
236  case Mips::ExtractElementF64:
237    ExpandExtractElementF64(MBB, MI);
238    break;
239  case Mips::MIPSeh_return32:
240  case Mips::MIPSeh_return64:
241    ExpandEhReturn(MBB, MI);
242    break;
243  }
244
245  MBB.erase(MI);
246  return true;
247}
248
249/// GetOppositeBranchOpc - Return the inverse of the specified
250/// opcode, e.g. turning BEQ to BNE.
251unsigned MipsSEInstrInfo::GetOppositeBranchOpc(unsigned Opc) const {
252  switch (Opc) {
253  default:           llvm_unreachable("Illegal opcode!");
254  case Mips::BEQ:    return Mips::BNE;
255  case Mips::BNE:    return Mips::BEQ;
256  case Mips::BGTZ:   return Mips::BLEZ;
257  case Mips::BGEZ:   return Mips::BLTZ;
258  case Mips::BLTZ:   return Mips::BGEZ;
259  case Mips::BLEZ:   return Mips::BGTZ;
260  case Mips::BEQ64:  return Mips::BNE64;
261  case Mips::BNE64:  return Mips::BEQ64;
262  case Mips::BGTZ64: return Mips::BLEZ64;
263  case Mips::BGEZ64: return Mips::BLTZ64;
264  case Mips::BLTZ64: return Mips::BGEZ64;
265  case Mips::BLEZ64: return Mips::BGTZ64;
266  case Mips::BC1T:   return Mips::BC1F;
267  case Mips::BC1F:   return Mips::BC1T;
268  }
269}
270
271/// Adjust SP by Amount bytes.
272void MipsSEInstrInfo::adjustStackPtr(unsigned SP, int64_t Amount,
273                                     MachineBasicBlock &MBB,
274                                     MachineBasicBlock::iterator I) const {
275  const MipsSubtarget &STI = TM.getSubtarget<MipsSubtarget>();
276  DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
277  unsigned ADDu = STI.isABI_N64() ? Mips::DADDu : Mips::ADDu;
278  unsigned ADDiu = STI.isABI_N64() ? Mips::DADDiu : Mips::ADDiu;
279
280  if (isInt<16>(Amount))// addi sp, sp, amount
281    BuildMI(MBB, I, DL, get(ADDiu), SP).addReg(SP).addImm(Amount);
282  else { // Expand immediate that doesn't fit in 16-bit.
283    unsigned Reg = loadImmediate(Amount, MBB, I, DL, 0);
284    BuildMI(MBB, I, DL, get(ADDu), SP).addReg(SP).addReg(Reg, RegState::Kill);
285  }
286}
287
288/// This function generates the sequence of instructions needed to get the
289/// result of adding register REG and immediate IMM.
290unsigned
291MipsSEInstrInfo::loadImmediate(int64_t Imm, MachineBasicBlock &MBB,
292                               MachineBasicBlock::iterator II, DebugLoc DL,
293                               unsigned *NewImm) const {
294  MipsAnalyzeImmediate AnalyzeImm;
295  const MipsSubtarget &STI = TM.getSubtarget<MipsSubtarget>();
296  MachineRegisterInfo &RegInfo = MBB.getParent()->getRegInfo();
297  unsigned Size = STI.isABI_N64() ? 64 : 32;
298  unsigned LUi = STI.isABI_N64() ? Mips::LUi64 : Mips::LUi;
299  unsigned ZEROReg = STI.isABI_N64() ? Mips::ZERO_64 : Mips::ZERO;
300  const TargetRegisterClass *RC = STI.isABI_N64() ?
301    &Mips::CPU64RegsRegClass : &Mips::CPURegsRegClass;
302  bool LastInstrIsADDiu = NewImm;
303
304  const MipsAnalyzeImmediate::InstSeq &Seq =
305    AnalyzeImm.Analyze(Imm, Size, LastInstrIsADDiu);
306  MipsAnalyzeImmediate::InstSeq::const_iterator Inst = Seq.begin();
307
308  assert(Seq.size() && (!LastInstrIsADDiu || (Seq.size() > 1)));
309
310  // The first instruction can be a LUi, which is different from other
311  // instructions (ADDiu, ORI and SLL) in that it does not have a register
312  // operand.
313  unsigned Reg = RegInfo.createVirtualRegister(RC);
314
315  if (Inst->Opc == LUi)
316    BuildMI(MBB, II, DL, get(LUi), Reg).addImm(SignExtend64<16>(Inst->ImmOpnd));
317  else
318    BuildMI(MBB, II, DL, get(Inst->Opc), Reg).addReg(ZEROReg)
319      .addImm(SignExtend64<16>(Inst->ImmOpnd));
320
321  // Build the remaining instructions in Seq.
322  for (++Inst; Inst != Seq.end() - LastInstrIsADDiu; ++Inst)
323    BuildMI(MBB, II, DL, get(Inst->Opc), Reg).addReg(Reg, RegState::Kill)
324      .addImm(SignExtend64<16>(Inst->ImmOpnd));
325
326  if (LastInstrIsADDiu)
327    *NewImm = Inst->ImmOpnd;
328
329  return Reg;
330}
331
332unsigned MipsSEInstrInfo::GetAnalyzableBrOpc(unsigned Opc) const {
333  return (Opc == Mips::BEQ    || Opc == Mips::BNE    || Opc == Mips::BGTZ   ||
334          Opc == Mips::BGEZ   || Opc == Mips::BLTZ   || Opc == Mips::BLEZ   ||
335          Opc == Mips::BEQ64  || Opc == Mips::BNE64  || Opc == Mips::BGTZ64 ||
336          Opc == Mips::BGEZ64 || Opc == Mips::BLTZ64 || Opc == Mips::BLEZ64 ||
337          Opc == Mips::BC1T   || Opc == Mips::BC1F   || Opc == Mips::B      ||
338          Opc == Mips::J) ?
339         Opc : 0;
340}
341
342void MipsSEInstrInfo::ExpandRetRA(MachineBasicBlock &MBB,
343                                MachineBasicBlock::iterator I,
344                                unsigned Opc) const {
345  BuildMI(MBB, I, I->getDebugLoc(), get(Opc)).addReg(Mips::RA);
346}
347
348void MipsSEInstrInfo::ExpandExtractElementF64(MachineBasicBlock &MBB,
349                                          MachineBasicBlock::iterator I) const {
350  unsigned DstReg = I->getOperand(0).getReg();
351  unsigned SrcReg = I->getOperand(1).getReg();
352  unsigned N = I->getOperand(2).getImm();
353  const MCInstrDesc& Mfc1Tdd = get(Mips::MFC1);
354  DebugLoc dl = I->getDebugLoc();
355
356  assert(N < 2 && "Invalid immediate");
357  unsigned SubIdx = N ? Mips::sub_fpodd : Mips::sub_fpeven;
358  unsigned SubReg = getRegisterInfo().getSubReg(SrcReg, SubIdx);
359
360  BuildMI(MBB, I, dl, Mfc1Tdd, DstReg).addReg(SubReg);
361}
362
363void MipsSEInstrInfo::ExpandBuildPairF64(MachineBasicBlock &MBB,
364                                       MachineBasicBlock::iterator I) const {
365  unsigned DstReg = I->getOperand(0).getReg();
366  unsigned LoReg = I->getOperand(1).getReg(), HiReg = I->getOperand(2).getReg();
367  const MCInstrDesc& Mtc1Tdd = get(Mips::MTC1);
368  DebugLoc dl = I->getDebugLoc();
369  const TargetRegisterInfo &TRI = getRegisterInfo();
370
371  // mtc1 Lo, $fp
372  // mtc1 Hi, $fp + 1
373  BuildMI(MBB, I, dl, Mtc1Tdd, TRI.getSubReg(DstReg, Mips::sub_fpeven))
374    .addReg(LoReg);
375  BuildMI(MBB, I, dl, Mtc1Tdd, TRI.getSubReg(DstReg, Mips::sub_fpodd))
376    .addReg(HiReg);
377}
378
379void MipsSEInstrInfo::ExpandEhReturn(MachineBasicBlock &MBB,
380                                     MachineBasicBlock::iterator I) const {
381  // This pseudo instruction is generated as part of the lowering of
382  // ISD::EH_RETURN. We convert it to a stack increment by OffsetReg, and
383  // indirect jump to TargetReg
384  const MipsSubtarget &STI = TM.getSubtarget<MipsSubtarget>();
385  unsigned ADDU = STI.isABI_N64() ? Mips::DADDu : Mips::ADDu;
386  unsigned OR = STI.isABI_N64() ? Mips::OR64 : Mips::OR;
387  unsigned JR = STI.isABI_N64() ? Mips::JR64 : Mips::JR;
388  unsigned SP = STI.isABI_N64() ? Mips::SP_64 : Mips::SP;
389  unsigned RA = STI.isABI_N64() ? Mips::RA_64 : Mips::RA;
390  unsigned T9 = STI.isABI_N64() ? Mips::T9_64 : Mips::T9;
391  unsigned ZERO = STI.isABI_N64() ? Mips::ZERO_64 : Mips::ZERO;
392  unsigned OffsetReg = I->getOperand(0).getReg();
393  unsigned TargetReg = I->getOperand(1).getReg();
394
395  // or   $ra, $v0, $zero
396  // addu $sp, $sp, $v1
397  // jr   $ra
398  if (TM.getRelocationModel() == Reloc::PIC_)
399    BuildMI(MBB, I, I->getDebugLoc(), TM.getInstrInfo()->get(OR), T9)
400        .addReg(TargetReg).addReg(ZERO);
401  BuildMI(MBB, I, I->getDebugLoc(), TM.getInstrInfo()->get(OR), RA)
402      .addReg(TargetReg).addReg(ZERO);
403  BuildMI(MBB, I, I->getDebugLoc(), TM.getInstrInfo()->get(ADDU), SP)
404      .addReg(SP).addReg(OffsetReg);
405  BuildMI(MBB, I, I->getDebugLoc(), TM.getInstrInfo()->get(JR)).addReg(RA);
406}
407
408const MipsInstrInfo *llvm::createMipsSEInstrInfo(MipsTargetMachine &TM) {
409  return new MipsSEInstrInfo(TM);
410}
411