SparcInstrInfo.td revision 374b36d5cf56e070ed7a557314616fc48711d8ea
1//===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===//
2// 
3//                     The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7// 
8//===----------------------------------------------------------------------===//
9//
10// This file describes the SparcV8 instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Instruction format superclass
16//===----------------------------------------------------------------------===//
17
18class InstV8 : Instruction {          // SparcV8 instruction baseline
19  field bits<32> Inst;
20
21  let Namespace = "V8";
22
23  bits<2> op;
24  let Inst{31-30} = op;               // Top two bits are the 'op' field
25
26  // Bit attributes specific to SparcV8 instructions
27  bit isPasi       = 0; // Does this instruction affect an alternate addr space?
28  bit isPrivileged = 0; // Is this a privileged instruction?
29}
30
31include "SparcV8InstrFormats.td"
32
33//===----------------------------------------------------------------------===//
34// Instructions
35//===----------------------------------------------------------------------===//
36
37// Pseudo instructions.
38class PseudoInstV8<string nm> : InstV8  {
39  let Name = nm;
40}
41def PHI : PseudoInstV8<"PHI">;
42def ADJCALLSTACKDOWN : PseudoInstV8<"ADJCALLSTACKDOWN">;
43def ADJCALLSTACKUP : PseudoInstV8<"ADJCALLSTACKUP">;
44def IMPLICIT_USE : PseudoInstV8<"IMPLICIT_USE">;
45def IMPLICIT_DEF : PseudoInstV8<"IMPLICIT_DEF">;
46def FpMOVD : PseudoInstV8<"FpMOVD">; // pseudo 64-bit double move
47
48// Section A.3 - Synthetic Instructions, p. 85
49// special cases of JMPL:
50let isReturn = 1, isTerminator = 1, simm13 = 8 in
51  def RET : F3_2<2, 0b111000, "ret">;
52let isReturn = 1, isTerminator = 1, simm13 = 8 in
53  def RETL: F3_2<2, 0b111000, "retl">;
54// CMP is a special case of SUBCC where destination is ignored, by setting it to
55// %g0 (hardwired zero).
56// FIXME: should keep track of the fact that it defs the integer condition codes
57let rd = 0 in
58  def CMPri: F3_2<2, 0b010100, "cmp">;
59
60// Section B.1 - Load Integer Instructions, p. 90
61def LDSB: F3_2<3, 0b001001, "ldsb">;
62def LDSH: F3_2<3, 0b001010, "ldsh">;
63def LDUB: F3_2<3, 0b000001, "ldub">;
64def LDUH: F3_2<3, 0b000010, "lduh">;
65def LD  : F3_2<3, 0b000000, "ld">;
66def LDD : F3_2<3, 0b000011, "ldd">;
67
68// Section B.2 - Load Floating-point Instructions, p. 92
69def LDFrr  : F3_1<3, 0b100000, "ld">;
70def LDFri  : F3_2<3, 0b100000, "ld">;
71def LDDFrr : F3_1<3, 0b100011, "ldd">;
72def LDDFri : F3_2<3, 0b100011, "ldd">;
73def LDFSRrr: F3_1<3, 0b100001, "ld">;
74def LDFSRri: F3_2<3, 0b100001, "ld">;
75
76// Section B.4 - Store Integer Instructions, p. 95
77def STB : F3_2<3, 0b000101, "stb">;
78def STH : F3_2<3, 0b000110, "sth">;
79def ST  : F3_2<3, 0b000100, "st">;
80def STD : F3_2<3, 0b000111, "std">;
81
82// Section B.5 - Store Floating-point Instructions, p. 97
83def STFrr   : F3_1<3, 0b100100, "st">;
84def STFri   : F3_2<3, 0b100100, "st">;
85def STDFrr  : F3_1<3, 0b100111, "std">;
86def STDFri  : F3_2<3, 0b100111, "std">;
87def STFSRrr : F3_1<3, 0b100101, "st">;
88def STFSRri : F3_2<3, 0b100101, "st">;
89def STDFQrr : F3_1<3, 0b100110, "std">;
90def STDFQri : F3_2<3, 0b100110, "std">;
91
92// Section B.9 - SETHI Instruction, p. 104
93def SETHIi: F2_1<0b100, "sethi">;
94
95// Section B.10 - NOP Instruction, p. 105
96// (It's a special case of SETHI)
97let rd = 0, imm = 0 in
98  def NOP : F2_1<0b100, "nop">;
99
100// Section B.11 - Logical Instructions, p. 106
101def ANDrr : F3_1<2, 0b000001, "and">;
102def ANDri : F3_2<2, 0b000001, "and">;
103def ORrr  : F3_1<2, 0b000010, "or">;
104def ORri  : F3_2<2, 0b000010, "or">;
105def XORrr : F3_1<2, 0b000011, "xor">;
106def XORri : F3_2<2, 0b000011, "xor">;
107
108// Section B.12 - Shift Instructions, p. 107
109def SLLrr : F3_1<2, 0b100101, "sll">;
110def SLLri : F3_2<2, 0b100101, "sll">;
111def SRLrr : F3_1<2, 0b100110, "srl">;
112def SRLri : F3_2<2, 0b100110, "srl">;
113def SRArr : F3_1<2, 0b100111, "sra">;
114def SRAri : F3_2<2, 0b100111, "sra">;
115
116// Section B.13 - Add Instructions, p. 108
117def ADDrr : F3_1<2, 0b000000, "add">;
118def ADDri : F3_2<2, 0b000000, "add">;
119
120// Section B.15 - Subtract Instructions, p. 110
121def SUBrr   : F3_1<2, 0b000100, "sub">;
122def SUBCCrr : F3_1<2, 0b010100, "subcc">;
123def SUBCCri : F3_2<2, 0b010100, "subcc">;
124
125// Section B.18 - Multiply Instructions, p. 113
126def UMULrr : F3_1<2, 0b001010, "umul">;
127def SMULrr : F3_1<2, 0b001011, "smul">;
128
129// Section B.19 - Divide Instructions, p. 115
130def UDIVrr   : F3_1<2, 0b001110, "udiv">;
131def UDIVri   : F3_2<2, 0b001110, "udiv">;
132def SDIVrr   : F3_1<2, 0b001111, "sdiv">;
133def SDIVri   : F3_2<2, 0b001111, "sdiv">;
134def UDIVCCrr : F3_1<2, 0b011110, "udivcc">;
135def UDIVCCri : F3_2<2, 0b011110, "udivcc">;
136def SDIVCCrr : F3_1<2, 0b011111, "sdivcc">;
137def SDIVCCri : F3_2<2, 0b011111, "sdivcc">;
138
139// Section B.20 - SAVE and RESTORE, p. 117
140def SAVErr    : F3_1<2, 0b111100, "save">;           // save    r, r, r
141def SAVEri    : F3_2<2, 0b111100, "save">;           // save    r, i, r
142def RESTORErr : F3_1<2, 0b111101, "restore">;        // restore r, r, r
143def RESTOREri : F3_2<2, 0b111101, "restore">;        // restore r, i, r
144
145// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
146
147// conditional branch class:
148class BranchV8<bits<4> cc, string nm> : F2_2<cc, 0b010, nm> {
149  let isBranch = 1;
150  let isTerminator = 1;
151}
152
153let isBarrier = 1 in
154  def BA   : BranchV8<0b1000, "ba">;
155def BN   : BranchV8<0b0000, "bn">;
156def BNE  : BranchV8<0b1001, "bne">;
157def BE   : BranchV8<0b0001, "be">;
158def BG   : BranchV8<0b1010, "bg">;
159def BLE  : BranchV8<0b0010, "ble">;
160def BGE  : BranchV8<0b1011, "bge">;
161def BL   : BranchV8<0b0011, "bl">;
162def BGU  : BranchV8<0b1100, "bgu">;
163def BLEU : BranchV8<0b0100, "bleu">;
164def BCC  : BranchV8<0b1101, "bcc">;
165def BCS  : BranchV8<0b0101, "bcs">;
166
167// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
168
169// floating-point conditional branch class:
170class FPBranchV8<bits<4> cc, string nm> : F2_2<cc, 0b110, nm> {
171  let isBranch = 1;
172  let isTerminator = 1;
173}
174
175def FBA  : FPBranchV8<0b1000, "fba">;
176def FBN  : FPBranchV8<0b0000, "fbn">;
177def FBU  : FPBranchV8<0b0111, "fbu">;
178def FBG  : FPBranchV8<0b0110, "fbg">;
179def FBUG : FPBranchV8<0b0101, "fbug">;
180def FBL  : FPBranchV8<0b0100, "fbl">;
181def FBUL : FPBranchV8<0b0011, "fbul">;
182def FBLG : FPBranchV8<0b0010, "fblg">;
183def FBNE : FPBranchV8<0b0001, "fbne">;
184def FBE  : FPBranchV8<0b1001, "fbe">;
185def FBUE : FPBranchV8<0b1010, "fbue">;
186def FBGE : FPBranchV8<0b1011, "fbge">;
187def FBUGE: FPBranchV8<0b1100, "fbuge">;
188def FBLE : FPBranchV8<0b1101, "fble">;
189def FBULE: FPBranchV8<0b1110, "fbule">;
190def FBO  : FPBranchV8<0b1111, "fbo">;
191
192// Section B.24 - Call and Link Instruction, p. 125
193// This is the only Format 1 instruction
194let Defs = [O0, O1, O2, O3, O4, O5] in
195let isCall = 1 in { 
196  def CALL : InstV8 {
197    bits<30> disp;
198    let op = 1;
199    let Inst{29-0} = disp;
200    let Name = "call";
201  }
202  def JMPLrr : F3_1<2, 0b111000, "jmpl">;              // jmpl [rs1+rs2], rd
203}
204
205// Section B.29 - Write State Register Instructions
206def WRrr : F3_1<2, 0b110000, "wr">;                    // wr rs1, rs2, rd
207def WRri : F3_2<2, 0b110000, "wr">;                    // wr rs1, imm, rd
208
209// Convert Integer to Floating-point Instructions, p. 141
210def FITOS : F3_3<2, 0b110100, 0b011000100, "fitos">;
211def FITOD : F3_3<2, 0b110100, 0b011001000, "fitod">;
212
213// Convert between Floating-point Formats Instructions, p. 143
214def FSTOD : F3_3<2, 0b110100, 0b011001001, "fstod">;
215def FDTOS : F3_3<2, 0b110100, 0b011000110, "fdtos">;
216
217// Floating-point Move Instructions, p. 144
218def FMOVS : F3_3<2, 0b110100, 0b000000001, "fmovs">;
219def FNEGS : F3_3<2, 0b110100, 0b000000101, "fnegs">;
220def FABSS : F3_3<2, 0b110100, 0b000001001, "fabss">;
221
222// Floating-point Add and Subtract Instructions, p. 146
223def FADDS  : F3_3<2, 0b110100, 0b001000001, "fadds">;
224def FADDD  : F3_3<2, 0b110100, 0b001000010, "faddd">;
225def FSUBS  : F3_3<2, 0b110100, 0b001000101, "fsubs">;
226def FSUBD  : F3_3<2, 0b110100, 0b001000110, "fsubd">;
227
228// Floating-point Multiply and Divide Instructions, p. 147
229def FMULS  : F3_3<2, 0b110100, 0b001001001, "fmuls">;
230def FMULD  : F3_3<2, 0b110100, 0b001001010, "fmuld">;
231def FSMULD : F3_3<2, 0b110100, 0b001101001, "fsmuld">;
232def FDIVS  : F3_3<2, 0b110100, 0b001001101, "fdivs">;
233def FDIVD  : F3_3<2, 0b110100, 0b001001110, "fdivd">;
234
235// Floating-point Compare Instructions, p. 148
236// Note: the 2nd template arg is different for these guys
237def FCMPS  : F3_3<2, 0b110101, 0b001010001, "fcmps">;
238def FCMPD  : F3_3<2, 0b110101, 0b001010010, "fcmpd">;
239def FCMPES : F3_3<2, 0b110101, 0b001010101, "fcmpes">;
240def FCMPED : F3_3<2, 0b110101, 0b001010110, "fcmped">;
241
242