SparcRegisterInfo.td revision 2a9d1ca9c244aeac98044a5fc9a081ff3df7b2ff
1//===- SparcRegisterInfo.td - Sparc Register defs ----------*- tablegen -*-===//
2// 
3//                     The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7// 
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//  Declarations that describe the Sparc register file 
12//===----------------------------------------------------------------------===//
13
14class SparcReg<string n> : Register<n> {
15  field bits<5> Num;
16  let Namespace = "SP";
17}
18
19class SparcCtrlReg<string n>: Register<n> {
20  let Namespace = "SP";
21}
22
23let Namespace = "SP" in {
24def sub_even : SubRegIndex;
25def sub_odd  : SubRegIndex;
26}
27
28// Registers are identified with 5-bit ID numbers.
29// Ri - 32-bit integer registers
30class Ri<bits<5> num, string n> : SparcReg<n> {
31  let Num = num;
32}
33// Rf - 32-bit floating-point registers
34class Rf<bits<5> num, string n> : SparcReg<n> {
35  let Num = num;
36}
37// Rd - Slots in the FP register file for 64-bit floating-point values.
38class Rd<bits<5> num, string n, list<Register> subregs> : SparcReg<n> {
39  let Num = num;
40  let SubRegs = subregs;
41  let SubRegIndices = [sub_even, sub_odd];
42}
43
44// Control Registers
45def ICC : SparcCtrlReg<"ICC">;
46def FCC : SparcCtrlReg<"FCC">;
47
48// Y register
49def Y : SparcCtrlReg<"Y">;
50
51// Integer registers
52def G0 : Ri< 0, "G0">, DwarfRegNum<[0]>;
53def G1 : Ri< 1, "G1">, DwarfRegNum<[1]>;
54def G2 : Ri< 2, "G2">, DwarfRegNum<[2]>; 
55def G3 : Ri< 3, "G3">, DwarfRegNum<[3]>;
56def G4 : Ri< 4, "G4">, DwarfRegNum<[4]>;
57def G5 : Ri< 5, "G5">, DwarfRegNum<[5]>; 
58def G6 : Ri< 6, "G6">, DwarfRegNum<[6]>;
59def G7 : Ri< 7, "G7">, DwarfRegNum<[7]>;
60def O0 : Ri< 8, "O0">, DwarfRegNum<[8]>;
61def O1 : Ri< 9, "O1">, DwarfRegNum<[9]>;
62def O2 : Ri<10, "O2">, DwarfRegNum<[10]>; 
63def O3 : Ri<11, "O3">, DwarfRegNum<[11]>;
64def O4 : Ri<12, "O4">, DwarfRegNum<[12]>;
65def O5 : Ri<13, "O5">, DwarfRegNum<[13]>; 
66def O6 : Ri<14, "SP">, DwarfRegNum<[14]>;
67def O7 : Ri<15, "O7">, DwarfRegNum<[15]>;
68def L0 : Ri<16, "L0">, DwarfRegNum<[16]>;
69def L1 : Ri<17, "L1">, DwarfRegNum<[17]>;
70def L2 : Ri<18, "L2">, DwarfRegNum<[18]>; 
71def L3 : Ri<19, "L3">, DwarfRegNum<[19]>;
72def L4 : Ri<20, "L4">, DwarfRegNum<[20]>;
73def L5 : Ri<21, "L5">, DwarfRegNum<[21]>; 
74def L6 : Ri<22, "L6">, DwarfRegNum<[22]>;
75def L7 : Ri<23, "L7">, DwarfRegNum<[23]>;
76def I0 : Ri<24, "I0">, DwarfRegNum<[24]>;
77def I1 : Ri<25, "I1">, DwarfRegNum<[25]>;
78def I2 : Ri<26, "I2">, DwarfRegNum<[26]>; 
79def I3 : Ri<27, "I3">, DwarfRegNum<[27]>;
80def I4 : Ri<28, "I4">, DwarfRegNum<[28]>;
81def I5 : Ri<29, "I5">, DwarfRegNum<[29]>; 
82def I6 : Ri<30, "FP">, DwarfRegNum<[30]>;
83def I7 : Ri<31, "I7">, DwarfRegNum<[31]>;
84
85// Floating-point registers
86def F0  : Rf< 0,  "F0">, DwarfRegNum<[32]>;
87def F1  : Rf< 1,  "F1">, DwarfRegNum<[33]>;
88def F2  : Rf< 2,  "F2">, DwarfRegNum<[34]>; 
89def F3  : Rf< 3,  "F3">, DwarfRegNum<[35]>;
90def F4  : Rf< 4,  "F4">, DwarfRegNum<[36]>;
91def F5  : Rf< 5,  "F5">, DwarfRegNum<[37]>; 
92def F6  : Rf< 6,  "F6">, DwarfRegNum<[38]>;
93def F7  : Rf< 7,  "F7">, DwarfRegNum<[39]>;
94def F8  : Rf< 8,  "F8">, DwarfRegNum<[40]>; 
95def F9  : Rf< 9,  "F9">, DwarfRegNum<[41]>;
96def F10 : Rf<10, "F10">, DwarfRegNum<[42]>;
97def F11 : Rf<11, "F11">, DwarfRegNum<[43]>; 
98def F12 : Rf<12, "F12">, DwarfRegNum<[44]>;
99def F13 : Rf<13, "F13">, DwarfRegNum<[45]>;
100def F14 : Rf<14, "F14">, DwarfRegNum<[46]>; 
101def F15 : Rf<15, "F15">, DwarfRegNum<[47]>;
102def F16 : Rf<16, "F16">, DwarfRegNum<[48]>;
103def F17 : Rf<17, "F17">, DwarfRegNum<[49]>; 
104def F18 : Rf<18, "F18">, DwarfRegNum<[50]>;
105def F19 : Rf<19, "F19">, DwarfRegNum<[51]>;
106def F20 : Rf<20, "F20">, DwarfRegNum<[52]>; 
107def F21 : Rf<21, "F21">, DwarfRegNum<[53]>;
108def F22 : Rf<22, "F22">, DwarfRegNum<[54]>;
109def F23 : Rf<23, "F23">, DwarfRegNum<[55]>;
110def F24 : Rf<24, "F24">, DwarfRegNum<[56]>;
111def F25 : Rf<25, "F25">, DwarfRegNum<[57]>;
112def F26 : Rf<26, "F26">, DwarfRegNum<[58]>; 
113def F27 : Rf<27, "F27">, DwarfRegNum<[59]>;
114def F28 : Rf<28, "F28">, DwarfRegNum<[60]>;
115def F29 : Rf<29, "F29">, DwarfRegNum<[61]>; 
116def F30 : Rf<30, "F30">, DwarfRegNum<[62]>;
117def F31 : Rf<31, "F31">, DwarfRegNum<[63]>;
118
119// Aliases of the F* registers used to hold 64-bit fp values (doubles)
120def D0  : Rd< 0,  "F0", [F0,   F1]>, DwarfRegNum<[72]>;
121def D1  : Rd< 2,  "F2", [F2,   F3]>, DwarfRegNum<[73]>;
122def D2  : Rd< 4,  "F4", [F4,   F5]>, DwarfRegNum<[74]>;
123def D3  : Rd< 6,  "F6", [F6,   F7]>, DwarfRegNum<[75]>;
124def D4  : Rd< 8,  "F8", [F8,   F9]>, DwarfRegNum<[76]>;
125def D5  : Rd<10, "F10", [F10, F11]>, DwarfRegNum<[77]>;
126def D6  : Rd<12, "F12", [F12, F13]>, DwarfRegNum<[78]>;
127def D7  : Rd<14, "F14", [F14, F15]>, DwarfRegNum<[79]>;
128def D8  : Rd<16, "F16", [F16, F17]>, DwarfRegNum<[80]>;
129def D9  : Rd<18, "F18", [F18, F19]>, DwarfRegNum<[81]>;
130def D10 : Rd<20, "F20", [F20, F21]>, DwarfRegNum<[82]>;
131def D11 : Rd<22, "F22", [F22, F23]>, DwarfRegNum<[83]>;
132def D12 : Rd<24, "F24", [F24, F25]>, DwarfRegNum<[84]>;
133def D13 : Rd<26, "F26", [F26, F27]>, DwarfRegNum<[85]>;
134def D14 : Rd<28, "F28", [F28, F29]>, DwarfRegNum<[86]>;
135def D15 : Rd<30, "F30", [F30, F31]>, DwarfRegNum<[87]>;
136
137// Register classes.
138//
139// FIXME: the register order should be defined in terms of the preferred
140// allocation order...
141//
142def IntRegs : RegisterClass<"SP", [i32], 32, [L0, L1, L2, L3, L4, L5, L6, L7,
143                                     I0, I1, I2, I3, I4, I5,
144                                     O0, O1, O2, O3, O4, O5, O7,
145                                     G1,
146                                     // Non-allocatable regs:
147                                     G2, G3, G4, // FIXME: OK for use only in
148                                                 // applications, not libraries.
149                                     O6, // stack ptr
150                                     I6, // frame ptr
151                                     I7, // return address
152                                     G0, // constant zero
153                                     G5, G6, G7 // reserved for kernel
154                                     ]>;
155
156def FPRegs : RegisterClass<"SP", [f32], 32, [F0, F1, F2, F3, F4, F5, F6, F7, F8,
157  F9, F10, F11, F12, F13, F14, F15, F16, F17, F18, F19, F20, F21, F22,
158  F23, F24, F25, F26, F27, F28, F29, F30, F31]>;
159
160def DFPRegs : RegisterClass<"SP", [f64], 64, [D0, D1, D2, D3, D4, D5, D6, D7,
161  D8, D9, D10, D11, D12, D13, D14, D15]>;
162