Searched refs:LSL (Results 1 - 7 of 7) sorted by relevance

/system/core/libpixelflinger/codeflinger/
H A Dload_store.cpp80 ORR(AL, 0, s.reg, s.reg, reg_imm(s0, LSL, 8));
82 ORR(AL, 0, s.reg, s.reg, reg_imm(s0, LSL, 16));
87 ORR(AL, 0, s1, s1, reg_imm(s0, LSL, 8));
89 ORR(AL, 0, s.reg, s1, reg_imm(s0, LSL, 16));
123 MOV(AL, 0, d.reg, reg_imm(s, LSL, 32-h));
198 RSB(AL, 0, d, s, reg_imm(s, LSL, dbits));
204 MOV(AL, 0, d, reg_imm(s, LSL, dbits-sbits));
218 ORR(AL, 0, d, s, reg_imm(s, LSL, sbits));
296 MOV(AL, 0, ireg, reg_imm(s.reg, LSL, 32-sh));
334 else if (shift<0) ADD(AL, 0, ireg, ireg, reg_imm(dither.reg, LSL,
[all...]
H A DGGLAssembler.cpp380 ADD(AL, 0, tx, tx, reg_imm(ty, LSL, GGL_DITHER_ORDER_SHIFT));
381 ORR(AL, 0, parts.count.reg, tx, reg_imm(parts.count.reg, LSL, 16));
385 MOV(AL, 0, parts.count.reg, reg_imm(parts.count.reg, LSL, 16));
434 ADDR_ADD(AL, 0, zbase, zbase, reg_imm(Rs, LSL, 1));
449 ADDR_ADD(AL, 0, parts.covPtr.reg, parts.covPtr.reg, reg_imm(Rx, LSL, 1));
688 MOV(AL, 0, fragment.reg, reg_imm(incoming.reg, LSL, 1));
997 ADDR_ADD(AL, 0, d.reg, b.reg, reg_imm(o.reg, LSL, 2));
1001 ADDR_ADD(AL, 0, d.reg, b.reg, reg_imm(o.reg, LSL, 1));
1004 ADDR_ADD(AL, 0, d.reg, o.reg, reg_imm(o.reg, LSL, 1));
1009 ADDR_ADD(AL, 0, d.reg, b.reg, reg_imm(o.reg, LSL,
[all...]
H A Dtexturing.cpp539 MOV(GE, 0, width, reg_imm(width, LSL, shift));
556 MOV(LE, 0, u, reg_imm(width, LSL, FRAC_BITS));
574 MOV(GE, 0, height, reg_imm(height, LSL, shift));
580 MOV(LE, 0, v, reg_imm(height, LSL, FRAC_BITS));
583 MOV(GT, 0, height, reg_imm(stride, LSL, shift));
830 ORR(AL, 0, pixel, pixel, reg_imm(pixel, LSL, shift));
845 ORR(AL, 0, pixel, pixel, reg_imm(pixel, LSL, shift));
859 ORR(AL, 0, pixel, pixel, reg_imm(pixel, LSL, shift));
872 ORR(AL, 0, pixel, pixel, reg_imm(pixel, LSL, shift));
971 AND(AL, 0, dl, dl, reg_imm(mask, LSL,
[all...]
H A Dblending.cpp448 else if (shift<0) RSB(AL, 0, diff.reg, fb.reg, reg_imm(fragment.reg, LSL,-shift));
466 else if (shift<0) SUB(AL, 0, diff.reg, fb.reg, reg_imm(fragment.reg, LSL,-shift));
619 ADD(AL, 0, d.reg, temp, reg_imm(add.reg, LSL, ms-as));
643 ADD(AL, 0, d.reg, src.reg, reg_imm(dst.reg, LSL, shift));
H A DMIPSAssembler.cpp397 case LSL: mMips->SLL(tmpReg, amode.reg, amode.value); break;
508 case LSL: mMips->SLL(Rd, amode.reg, amode.value); break;
540 case LSL: mMips->SLL(Rd, amode.reg, amode.value); break;
H A DARMAssemblerInterface.h43 LSL, LSR, ASR, ROR enumerator in enum:android::ARMAssemblerInterface::__anon1416
H A DArm64Assembler.cpp157 "LSL", "LSR", "ASR", "ROR"
470 if(Op2 == OPERAND_REG_IMM && mAddrMode.reg_imm_type == LSL)
1085 LOG_INSTR("ADD X%d, X%d, #%d, LSL #%d\n", Rd, Rn, imm, shift);
1092 LOG_INSTR("SUB X%d, X%d, #%d, LSL #%d\n", Rd, Rn, imm, shift);
1180 LOG_INSTR("MOVZ X%d, #0x%x, LSL #%d\n", Rd, imm, shift);
1187 LOG_INSTR("MOVK W%d, #0x%x, LSL #%d\n", Rd, imm, shift);
1194 LOG_INSTR("MOVZ W%d, #0x%x, LSL #%d\n", Rd, imm, shift);

Completed in 241 milliseconds