1f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark/*
2f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * Copyright (C) 2013 Red Hat
3f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * Author: Rob Clark <robdclark@gmail.com>
4f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *
5128e74cf6492025e63e035566bd6e2203e8da5e1Rob Clark * Permission is hereby granted, free of charge, to any person obtaining a
6128e74cf6492025e63e035566bd6e2203e8da5e1Rob Clark * copy of this software and associated documentation files (the "Software"),
7128e74cf6492025e63e035566bd6e2203e8da5e1Rob Clark * to deal in the Software without restriction, including without limitation
8128e74cf6492025e63e035566bd6e2203e8da5e1Rob Clark * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9128e74cf6492025e63e035566bd6e2203e8da5e1Rob Clark * and/or sell copies of the Software, and to permit persons to whom the
10128e74cf6492025e63e035566bd6e2203e8da5e1Rob Clark * Software is furnished to do so, subject to the following conditions:
11f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *
12128e74cf6492025e63e035566bd6e2203e8da5e1Rob Clark * The above copyright notice and this permission notice (including the next
13128e74cf6492025e63e035566bd6e2203e8da5e1Rob Clark * paragraph) shall be included in all copies or substantial portions of the
14128e74cf6492025e63e035566bd6e2203e8da5e1Rob Clark * Software.
15f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *
16128e74cf6492025e63e035566bd6e2203e8da5e1Rob Clark * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17128e74cf6492025e63e035566bd6e2203e8da5e1Rob Clark * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18128e74cf6492025e63e035566bd6e2203e8da5e1Rob Clark * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19128e74cf6492025e63e035566bd6e2203e8da5e1Rob Clark * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20128e74cf6492025e63e035566bd6e2203e8da5e1Rob Clark * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21128e74cf6492025e63e035566bd6e2203e8da5e1Rob Clark * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
22128e74cf6492025e63e035566bd6e2203e8da5e1Rob Clark * SOFTWARE.
23f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark */
24f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
25f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#ifndef __MSM_DRM_H__
26f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define __MSM_DRM_H__
27f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
28f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#include <stddef.h>
29126c45828aa3eaf1f404a4fc65a09a93fda76467Emil Velikov#include "drm.h"
30f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
31f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark/* Please note that modifications to all structs defined here are
32f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * subject to backwards-compatibility constraints:
33f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *  1) Do not use pointers, use uint64_t instead for 32 bit / 64 bit
34f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *     user/kernel compatibility
35f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *  2) Keep fields aligned to their size
36f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *  3) Because of how drm_ioctl() works, we can add new fields at
37f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *     the end of an ioctl if some care is taken: drm_ioctl() will
38f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *     zero out the new fields at the tail of the ioctl, so a zero
39f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *     value should have a backwards compatible meaning.  And for
40f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *     output params, userspace won't see the newly added output
41f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *     fields.. so that has to be somehow ok.
42f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark */
43f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
44f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define MSM_PIPE_NONE        0x00
45f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define MSM_PIPE_2D0         0x01
46f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define MSM_PIPE_2D1         0x02
47f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define MSM_PIPE_3D0         0x10
48f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
49f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark/* timeouts are specified in clock-monotonic absolute times (to simplify
50f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * restarting interrupted ioctls).  The following struct is logically the
51f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * same as 'struct timespec' but 32/64b ABI safe.
52f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark */
53f17d417e28143176cb36b64e1b6a5818897e8154Rob Clarkstruct drm_msm_timespec {
54f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	int64_t tv_sec;          /* seconds */
55f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	int64_t tv_nsec;         /* nanoseconds */
56f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark};
57f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
58f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define MSM_PARAM_GPU_ID     0x01
59f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define MSM_PARAM_GMEM_SIZE  0x02
6009db8019da88644cd54dc9d93e8398d8b1f7d923Rob Clark#define MSM_PARAM_CHIP_ID    0x03
61f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
62f17d417e28143176cb36b64e1b6a5818897e8154Rob Clarkstruct drm_msm_param {
63f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t pipe;           /* in, MSM_PIPE_x */
64f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t param;          /* in, MSM_PARAM_x */
65f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint64_t value;          /* out (get_param) or in (set_param) */
66f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark};
67f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
68f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark/*
69f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * GEM buffers:
70f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark */
71f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
72f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define MSM_BO_SCANOUT       0x00000001     /* scanout capable */
73f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define MSM_BO_GPU_READONLY  0x00000002
74f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define MSM_BO_CACHE_MASK    0x000f0000
75f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark/* cache modes */
76f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define MSM_BO_CACHED        0x00010000
77f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define MSM_BO_WC            0x00020000
78f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define MSM_BO_UNCACHED      0x00040000
79f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
8009db8019da88644cd54dc9d93e8398d8b1f7d923Rob Clark#define MSM_BO_FLAGS         (MSM_BO_SCANOUT | \
8109db8019da88644cd54dc9d93e8398d8b1f7d923Rob Clark                              MSM_BO_GPU_READONLY | \
8209db8019da88644cd54dc9d93e8398d8b1f7d923Rob Clark                              MSM_BO_CACHED | \
8309db8019da88644cd54dc9d93e8398d8b1f7d923Rob Clark                              MSM_BO_WC | \
8409db8019da88644cd54dc9d93e8398d8b1f7d923Rob Clark                              MSM_BO_UNCACHED)
8509db8019da88644cd54dc9d93e8398d8b1f7d923Rob Clark
86f17d417e28143176cb36b64e1b6a5818897e8154Rob Clarkstruct drm_msm_gem_new {
87f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint64_t size;           /* in */
88f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t flags;          /* in, mask of MSM_BO_x */
89f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t handle;         /* out */
90f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark};
91f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
92f17d417e28143176cb36b64e1b6a5818897e8154Rob Clarkstruct drm_msm_gem_info {
93f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t handle;         /* in */
94f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t pad;
95f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint64_t offset;         /* out, offset to pass to mmap() */
96f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark};
97f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
98f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define MSM_PREP_READ        0x01
99f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define MSM_PREP_WRITE       0x02
100f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define MSM_PREP_NOSYNC      0x04
101f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
10209db8019da88644cd54dc9d93e8398d8b1f7d923Rob Clark#define MSM_PREP_FLAGS       (MSM_PREP_READ | MSM_PREP_WRITE | MSM_PREP_NOSYNC)
10309db8019da88644cd54dc9d93e8398d8b1f7d923Rob Clark
104f17d417e28143176cb36b64e1b6a5818897e8154Rob Clarkstruct drm_msm_gem_cpu_prep {
105f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t handle;         /* in */
106f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t op;             /* in, mask of MSM_PREP_x */
107f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	struct drm_msm_timespec timeout;   /* in */
108f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark};
109f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
110f17d417e28143176cb36b64e1b6a5818897e8154Rob Clarkstruct drm_msm_gem_cpu_fini {
111f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t handle;         /* in */
112f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark};
113f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
114f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark/*
115f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * Cmdstream Submission:
116f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark */
117f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
118f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark/* The value written into the cmdstream is logically:
119f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *
120f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *   ((relocbuf->gpuaddr + reloc_offset) << shift) | or
121f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *
122f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * When we have GPU's w/ >32bit ptrs, it should be possible to deal
123f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * with this by emit'ing two reloc entries with appropriate shift
124f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * values.  Or a new MSM_SUBMIT_CMD_x type would also be an option.
125f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *
126f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * NOTE that reloc's must be sorted by order of increasing submit_offset,
127f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * otherwise EINVAL.
128f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark */
129f17d417e28143176cb36b64e1b6a5818897e8154Rob Clarkstruct drm_msm_gem_submit_reloc {
130f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t submit_offset;  /* in, offset from submit_bo */
131f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t or;             /* in, value OR'd with result */
132f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	int32_t  shift;          /* in, amount of left shift (can be negative) */
133f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t reloc_idx;      /* in, index of reloc_bo buffer */
134f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint64_t reloc_offset;   /* in, offset from start of reloc_bo */
135f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark};
136f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
137f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark/* submit-types:
138f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *   BUF - this cmd buffer is executed normally.
139f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *   IB_TARGET_BUF - this cmd buffer is an IB target.  Reloc's are
140f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *      processed normally, but the kernel does not setup an IB to
141f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *      this buffer in the first-level ringbuffer
142f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *   CTX_RESTORE_BUF - only executed if there has been a GPU context
143f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *      switch since the last SUBMIT ioctl
144f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark */
145f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define MSM_SUBMIT_CMD_BUF             0x0001
146f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define MSM_SUBMIT_CMD_IB_TARGET_BUF   0x0002
147f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define MSM_SUBMIT_CMD_CTX_RESTORE_BUF 0x0003
148f17d417e28143176cb36b64e1b6a5818897e8154Rob Clarkstruct drm_msm_gem_submit_cmd {
149f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t type;           /* in, one of MSM_SUBMIT_CMD_x */
150f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t submit_idx;     /* in, index of submit_bo cmdstream buffer */
151f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t submit_offset;  /* in, offset into submit_bo */
152f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t size;           /* in, cmdstream size */
153f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t pad;
154f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t nr_relocs;      /* in, number of submit_reloc's */
155f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint64_t __user relocs;  /* in, ptr to array of submit_reloc's */
156f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark};
157f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
158f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark/* Each buffer referenced elsewhere in the cmdstream submit (ie. the
159f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * cmdstream buffer(s) themselves or reloc entries) has one (and only
160f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * one) entry in the submit->bos[] table.
161f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark *
162f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * As a optimization, the current buffer (gpu virtual address) can be
163f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * passed back through the 'presumed' field.  If on a subsequent reloc,
164f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * userspace passes back a 'presumed' address that is still valid,
165f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * then patching the cmdstream for this entry is skipped.  This can
166f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * avoid kernel needing to map/access the cmdstream bo in the common
167f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * case.
168f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark */
169f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define MSM_SUBMIT_BO_READ             0x0001
170f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define MSM_SUBMIT_BO_WRITE            0x0002
17109db8019da88644cd54dc9d93e8398d8b1f7d923Rob Clark
17209db8019da88644cd54dc9d93e8398d8b1f7d923Rob Clark#define MSM_SUBMIT_BO_FLAGS            (MSM_SUBMIT_BO_READ | MSM_SUBMIT_BO_WRITE)
17309db8019da88644cd54dc9d93e8398d8b1f7d923Rob Clark
174f17d417e28143176cb36b64e1b6a5818897e8154Rob Clarkstruct drm_msm_gem_submit_bo {
175f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t flags;          /* in, mask of MSM_SUBMIT_BO_x */
176f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t handle;         /* in, GEM handle */
177f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint64_t presumed;       /* in/out, presumed buffer address */
178f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark};
179f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
180f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark/* Each cmdstream submit consists of a table of buffers involved, and
181f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * one or more cmdstream buffers.  This allows for conditional execution
182f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * (context-restore), and IB buffers needed for per tile/bin draw cmds.
183f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark */
184f17d417e28143176cb36b64e1b6a5818897e8154Rob Clarkstruct drm_msm_gem_submit {
185f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t pipe;           /* in, MSM_PIPE_x */
186f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t fence;          /* out */
187f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t nr_bos;         /* in, number of submit_bo's */
188f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t nr_cmds;        /* in, number of submit_cmd's */
189f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint64_t __user bos;     /* in, ptr to array of submit_bo's */
190f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint64_t __user cmds;    /* in, ptr to array of submit_cmd's */
191f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark};
192f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
193f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark/* The normal way to synchronize with the GPU is just to CPU_PREP on
194f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * a buffer if you need to access it from the CPU (other cmdstream
195f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * submission from same or other contexts, PAGE_FLIP ioctl, etc, all
196f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * handle the required synchronization under the hood).  This ioctl
197f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * mainly just exists as a way to implement the gallium pipe_fence
198f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark * APIs without requiring a dummy bo to synchronize on.
199f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark */
200f17d417e28143176cb36b64e1b6a5818897e8154Rob Clarkstruct drm_msm_wait_fence {
201f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t fence;          /* in */
202f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	uint32_t pad;
203f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark	struct drm_msm_timespec timeout;   /* in */
204f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark};
205f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
206f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define DRM_MSM_GET_PARAM              0x00
207f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark/* placeholder:
208f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define DRM_MSM_SET_PARAM              0x01
209f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark */
210f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define DRM_MSM_GEM_NEW                0x02
211f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define DRM_MSM_GEM_INFO               0x03
212f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define DRM_MSM_GEM_CPU_PREP           0x04
213f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define DRM_MSM_GEM_CPU_FINI           0x05
214f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define DRM_MSM_GEM_SUBMIT             0x06
215f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define DRM_MSM_WAIT_FENCE             0x07
216f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define DRM_MSM_NUM_IOCTLS             0x08
217f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
218f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define DRM_IOCTL_MSM_GET_PARAM        DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GET_PARAM, struct drm_msm_param)
219f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define DRM_IOCTL_MSM_GEM_NEW          DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_NEW, struct drm_msm_gem_new)
220f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define DRM_IOCTL_MSM_GEM_INFO         DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_INFO, struct drm_msm_gem_info)
221f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define DRM_IOCTL_MSM_GEM_CPU_PREP     DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_GEM_CPU_PREP, struct drm_msm_gem_cpu_prep)
222f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define DRM_IOCTL_MSM_GEM_CPU_FINI     DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_GEM_CPU_FINI, struct drm_msm_gem_cpu_fini)
223f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define DRM_IOCTL_MSM_GEM_SUBMIT       DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_SUBMIT, struct drm_msm_gem_submit)
224f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#define DRM_IOCTL_MSM_WAIT_FENCE       DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_WAIT_FENCE, struct drm_msm_wait_fence)
225f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark
226f17d417e28143176cb36b64e1b6a5818897e8154Rob Clark#endif /* __MSM_DRM_H__ */
227