LegalizeDAG.cpp revision d9e06a5d031ca370e3137c93f4bd1b97c719633d
1//===-- LegalizeDAG.cpp - Implement SelectionDAG::Legalize ----------------===//
2//
3//                     The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SelectionDAG::Legalize method.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/CodeGen/SelectionDAG.h"
15#include "llvm/CodeGen/MachineFunction.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/Target/TargetLowering.h"
18#include "llvm/Target/TargetData.h"
19#include "llvm/Target/TargetMachine.h"
20#include "llvm/Target/TargetOptions.h"
21#include "llvm/CallingConv.h"
22#include "llvm/Constants.h"
23#include "llvm/Support/MathExtras.h"
24#include "llvm/Support/CommandLine.h"
25#include "llvm/Support/Compiler.h"
26#include "llvm/ADT/SmallVector.h"
27#include <map>
28using namespace llvm;
29
30#ifndef NDEBUG
31static cl::opt<bool>
32ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
33                 cl::desc("Pop up a window to show dags before legalize"));
34#else
35static const bool ViewLegalizeDAGs = 0;
36#endif
37
38//===----------------------------------------------------------------------===//
39/// SelectionDAGLegalize - This takes an arbitrary SelectionDAG as input and
40/// hacks on it until the target machine can handle it.  This involves
41/// eliminating value sizes the machine cannot handle (promoting small sizes to
42/// large sizes or splitting up large values into small values) as well as
43/// eliminating operations the machine cannot handle.
44///
45/// This code also does a small amount of optimization and recognition of idioms
46/// as part of its processing.  For example, if a target does not support a
47/// 'setcc' instruction efficiently, but does support 'brcc' instruction, this
48/// will attempt merge setcc and brc instructions into brcc's.
49///
50namespace {
51class VISIBILITY_HIDDEN SelectionDAGLegalize {
52  TargetLowering &TLI;
53  SelectionDAG &DAG;
54
55  // Libcall insertion helpers.
56
57  /// LastCALLSEQ_END - This keeps track of the CALLSEQ_END node that has been
58  /// legalized.  We use this to ensure that calls are properly serialized
59  /// against each other, including inserted libcalls.
60  SDOperand LastCALLSEQ_END;
61
62  /// IsLegalizingCall - This member is used *only* for purposes of providing
63  /// helpful assertions that a libcall isn't created while another call is
64  /// being legalized (which could lead to non-serialized call sequences).
65  bool IsLegalizingCall;
66
67  enum LegalizeAction {
68    Legal,      // The target natively supports this operation.
69    Promote,    // This operation should be executed in a larger type.
70    Expand      // Try to expand this to other ops, otherwise use a libcall.
71  };
72
73  /// ValueTypeActions - This is a bitvector that contains two bits for each
74  /// value type, where the two bits correspond to the LegalizeAction enum.
75  /// This can be queried with "getTypeAction(VT)".
76  TargetLowering::ValueTypeActionImpl ValueTypeActions;
77
78  /// LegalizedNodes - For nodes that are of legal width, and that have more
79  /// than one use, this map indicates what regularized operand to use.  This
80  /// allows us to avoid legalizing the same thing more than once.
81  std::map<SDOperand, SDOperand> LegalizedNodes;
82
83  /// PromotedNodes - For nodes that are below legal width, and that have more
84  /// than one use, this map indicates what promoted value to use.  This allows
85  /// us to avoid promoting the same thing more than once.
86  std::map<SDOperand, SDOperand> PromotedNodes;
87
88  /// ExpandedNodes - For nodes that need to be expanded this map indicates
89  /// which which operands are the expanded version of the input.  This allows
90  /// us to avoid expanding the same node more than once.
91  std::map<SDOperand, std::pair<SDOperand, SDOperand> > ExpandedNodes;
92
93  /// SplitNodes - For vector nodes that need to be split, this map indicates
94  /// which which operands are the split version of the input.  This allows us
95  /// to avoid splitting the same node more than once.
96  std::map<SDOperand, std::pair<SDOperand, SDOperand> > SplitNodes;
97
98  /// PackedNodes - For nodes that need to be packed from MVT::Vector types to
99  /// concrete packed types, this contains the mapping of ones we have already
100  /// processed to the result.
101  std::map<SDOperand, SDOperand> PackedNodes;
102
103  void AddLegalizedOperand(SDOperand From, SDOperand To) {
104    LegalizedNodes.insert(std::make_pair(From, To));
105    // If someone requests legalization of the new node, return itself.
106    if (From != To)
107      LegalizedNodes.insert(std::make_pair(To, To));
108  }
109  void AddPromotedOperand(SDOperand From, SDOperand To) {
110    bool isNew = PromotedNodes.insert(std::make_pair(From, To)).second;
111    assert(isNew && "Got into the map somehow?");
112    // If someone requests legalization of the new node, return itself.
113    LegalizedNodes.insert(std::make_pair(To, To));
114  }
115
116public:
117
118  SelectionDAGLegalize(SelectionDAG &DAG);
119
120  /// getTypeAction - Return how we should legalize values of this type, either
121  /// it is already legal or we need to expand it into multiple registers of
122  /// smaller integer type, or we need to promote it to a larger type.
123  LegalizeAction getTypeAction(MVT::ValueType VT) const {
124    return (LegalizeAction)ValueTypeActions.getTypeAction(VT);
125  }
126
127  /// isTypeLegal - Return true if this type is legal on this target.
128  ///
129  bool isTypeLegal(MVT::ValueType VT) const {
130    return getTypeAction(VT) == Legal;
131  }
132
133  void LegalizeDAG();
134
135private:
136  /// HandleOp - Legalize, Promote, Expand or Pack the specified operand as
137  /// appropriate for its type.
138  void HandleOp(SDOperand Op);
139
140  /// LegalizeOp - We know that the specified value has a legal type.
141  /// Recursively ensure that the operands have legal types, then return the
142  /// result.
143  SDOperand LegalizeOp(SDOperand O);
144
145  /// PromoteOp - Given an operation that produces a value in an invalid type,
146  /// promote it to compute the value into a larger type.  The produced value
147  /// will have the correct bits for the low portion of the register, but no
148  /// guarantee is made about the top bits: it may be zero, sign-extended, or
149  /// garbage.
150  SDOperand PromoteOp(SDOperand O);
151
152  /// ExpandOp - Expand the specified SDOperand into its two component pieces
153  /// Lo&Hi.  Note that the Op MUST be an expanded type.  As a result of this,
154  /// the LegalizeNodes map is filled in for any results that are not expanded,
155  /// the ExpandedNodes map is filled in for any results that are expanded, and
156  /// the Lo/Hi values are returned.   This applies to integer types and Vector
157  /// types.
158  void ExpandOp(SDOperand O, SDOperand &Lo, SDOperand &Hi);
159
160  /// SplitVectorOp - Given an operand of MVT::Vector type, break it down into
161  /// two smaller values of MVT::Vector type.
162  void SplitVectorOp(SDOperand O, SDOperand &Lo, SDOperand &Hi);
163
164  /// PackVectorOp - Given an operand of MVT::Vector type, convert it into the
165  /// equivalent operation that returns a packed value (e.g. MVT::V4F32).  When
166  /// this is called, we know that PackedVT is the right type for the result and
167  /// we know that this type is legal for the target.
168  SDOperand PackVectorOp(SDOperand O, MVT::ValueType PackedVT);
169
170  /// isShuffleLegal - Return true if a vector shuffle is legal with the
171  /// specified mask and type.  Targets can specify exactly which masks they
172  /// support and the code generator is tasked with not creating illegal masks.
173  ///
174  /// Note that this will also return true for shuffles that are promoted to a
175  /// different type.
176  ///
177  /// If this is a legal shuffle, this method returns the (possibly promoted)
178  /// build_vector Mask.  If it's not a legal shuffle, it returns null.
179  SDNode *isShuffleLegal(MVT::ValueType VT, SDOperand Mask) const;
180
181  bool LegalizeAllNodesNotLeadingTo(SDNode *N, SDNode *Dest,
182                                    std::set<SDNode*> &NodesLeadingTo);
183
184  void LegalizeSetCCOperands(SDOperand &LHS, SDOperand &RHS, SDOperand &CC);
185
186  SDOperand CreateStackTemporary(MVT::ValueType VT);
187
188  SDOperand ExpandLibCall(const char *Name, SDNode *Node,
189                          SDOperand &Hi);
190  SDOperand ExpandIntToFP(bool isSigned, MVT::ValueType DestTy,
191                          SDOperand Source);
192
193  SDOperand ExpandBIT_CONVERT(MVT::ValueType DestVT, SDOperand SrcOp);
194  SDOperand ExpandBUILD_VECTOR(SDNode *Node);
195  SDOperand ExpandSCALAR_TO_VECTOR(SDNode *Node);
196  SDOperand ExpandLegalINT_TO_FP(bool isSigned,
197                                 SDOperand LegalOp,
198                                 MVT::ValueType DestVT);
199  SDOperand PromoteLegalINT_TO_FP(SDOperand LegalOp, MVT::ValueType DestVT,
200                                  bool isSigned);
201  SDOperand PromoteLegalFP_TO_INT(SDOperand LegalOp, MVT::ValueType DestVT,
202                                  bool isSigned);
203
204  SDOperand ExpandBSWAP(SDOperand Op);
205  SDOperand ExpandBitCount(unsigned Opc, SDOperand Op);
206  bool ExpandShift(unsigned Opc, SDOperand Op, SDOperand Amt,
207                   SDOperand &Lo, SDOperand &Hi);
208  void ExpandShiftParts(unsigned NodeOp, SDOperand Op, SDOperand Amt,
209                        SDOperand &Lo, SDOperand &Hi);
210
211  SDOperand LowerVEXTRACT_VECTOR_ELT(SDOperand Op);
212  SDOperand ExpandEXTRACT_VECTOR_ELT(SDOperand Op);
213
214  SDOperand getIntPtrConstant(uint64_t Val) {
215    return DAG.getConstant(Val, TLI.getPointerTy());
216  }
217};
218}
219
220/// isVectorShuffleLegal - Return true if a vector shuffle is legal with the
221/// specified mask and type.  Targets can specify exactly which masks they
222/// support and the code generator is tasked with not creating illegal masks.
223///
224/// Note that this will also return true for shuffles that are promoted to a
225/// different type.
226SDNode *SelectionDAGLegalize::isShuffleLegal(MVT::ValueType VT,
227                                             SDOperand Mask) const {
228  switch (TLI.getOperationAction(ISD::VECTOR_SHUFFLE, VT)) {
229  default: return 0;
230  case TargetLowering::Legal:
231  case TargetLowering::Custom:
232    break;
233  case TargetLowering::Promote: {
234    // If this is promoted to a different type, convert the shuffle mask and
235    // ask if it is legal in the promoted type!
236    MVT::ValueType NVT = TLI.getTypeToPromoteTo(ISD::VECTOR_SHUFFLE, VT);
237
238    // If we changed # elements, change the shuffle mask.
239    unsigned NumEltsGrowth =
240      MVT::getVectorNumElements(NVT) / MVT::getVectorNumElements(VT);
241    assert(NumEltsGrowth && "Cannot promote to vector type with fewer elts!");
242    if (NumEltsGrowth > 1) {
243      // Renumber the elements.
244      SmallVector<SDOperand, 8> Ops;
245      for (unsigned i = 0, e = Mask.getNumOperands(); i != e; ++i) {
246        SDOperand InOp = Mask.getOperand(i);
247        for (unsigned j = 0; j != NumEltsGrowth; ++j) {
248          if (InOp.getOpcode() == ISD::UNDEF)
249            Ops.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
250          else {
251            unsigned InEltNo = cast<ConstantSDNode>(InOp)->getValue();
252            Ops.push_back(DAG.getConstant(InEltNo*NumEltsGrowth+j, MVT::i32));
253          }
254        }
255      }
256      Mask = DAG.getNode(ISD::BUILD_VECTOR, NVT, &Ops[0], Ops.size());
257    }
258    VT = NVT;
259    break;
260  }
261  }
262  return TLI.isShuffleMaskLegal(Mask, VT) ? Mask.Val : 0;
263}
264
265/// getScalarizedOpcode - Return the scalar opcode that corresponds to the
266/// specified vector opcode.
267static unsigned getScalarizedOpcode(unsigned VecOp, MVT::ValueType VT) {
268  switch (VecOp) {
269  default: assert(0 && "Don't know how to scalarize this opcode!");
270  case ISD::VADD:  return MVT::isInteger(VT) ? ISD::ADD : ISD::FADD;
271  case ISD::VSUB:  return MVT::isInteger(VT) ? ISD::SUB : ISD::FSUB;
272  case ISD::VMUL:  return MVT::isInteger(VT) ? ISD::MUL : ISD::FMUL;
273  case ISD::VSDIV: return MVT::isInteger(VT) ? ISD::SDIV: ISD::FDIV;
274  case ISD::VUDIV: return MVT::isInteger(VT) ? ISD::UDIV: ISD::FDIV;
275  case ISD::VAND:  return MVT::isInteger(VT) ? ISD::AND : 0;
276  case ISD::VOR:   return MVT::isInteger(VT) ? ISD::OR  : 0;
277  case ISD::VXOR:  return MVT::isInteger(VT) ? ISD::XOR : 0;
278  }
279}
280
281SelectionDAGLegalize::SelectionDAGLegalize(SelectionDAG &dag)
282  : TLI(dag.getTargetLoweringInfo()), DAG(dag),
283    ValueTypeActions(TLI.getValueTypeActions()) {
284  assert(MVT::LAST_VALUETYPE <= 32 &&
285         "Too many value types for ValueTypeActions to hold!");
286}
287
288/// ComputeTopDownOrdering - Add the specified node to the Order list if it has
289/// not been visited yet and if all of its operands have already been visited.
290static void ComputeTopDownOrdering(SDNode *N, std::vector<SDNode*> &Order,
291                                   std::map<SDNode*, unsigned> &Visited) {
292  if (++Visited[N] != N->getNumOperands())
293    return;  // Haven't visited all operands yet
294
295  Order.push_back(N);
296
297  if (N->hasOneUse()) { // Tail recurse in common case.
298    ComputeTopDownOrdering(*N->use_begin(), Order, Visited);
299    return;
300  }
301
302  // Now that we have N in, add anything that uses it if all of their operands
303  // are now done.
304  for (SDNode::use_iterator UI = N->use_begin(), E = N->use_end(); UI != E;++UI)
305    ComputeTopDownOrdering(*UI, Order, Visited);
306}
307
308
309void SelectionDAGLegalize::LegalizeDAG() {
310  LastCALLSEQ_END = DAG.getEntryNode();
311  IsLegalizingCall = false;
312
313  // The legalize process is inherently a bottom-up recursive process (users
314  // legalize their uses before themselves).  Given infinite stack space, we
315  // could just start legalizing on the root and traverse the whole graph.  In
316  // practice however, this causes us to run out of stack space on large basic
317  // blocks.  To avoid this problem, compute an ordering of the nodes where each
318  // node is only legalized after all of its operands are legalized.
319  std::map<SDNode*, unsigned> Visited;
320  std::vector<SDNode*> Order;
321
322  // Compute ordering from all of the leaves in the graphs, those (like the
323  // entry node) that have no operands.
324  for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
325       E = DAG.allnodes_end(); I != E; ++I) {
326    if (I->getNumOperands() == 0) {
327      Visited[I] = 0 - 1U;
328      ComputeTopDownOrdering(I, Order, Visited);
329    }
330  }
331
332  assert(Order.size() == Visited.size() &&
333         Order.size() ==
334            (unsigned)std::distance(DAG.allnodes_begin(), DAG.allnodes_end()) &&
335         "Error: DAG is cyclic!");
336  Visited.clear();
337
338  for (unsigned i = 0, e = Order.size(); i != e; ++i)
339    HandleOp(SDOperand(Order[i], 0));
340
341  // Finally, it's possible the root changed.  Get the new root.
342  SDOperand OldRoot = DAG.getRoot();
343  assert(LegalizedNodes.count(OldRoot) && "Root didn't get legalized?");
344  DAG.setRoot(LegalizedNodes[OldRoot]);
345
346  ExpandedNodes.clear();
347  LegalizedNodes.clear();
348  PromotedNodes.clear();
349  SplitNodes.clear();
350  PackedNodes.clear();
351
352  // Remove dead nodes now.
353  DAG.RemoveDeadNodes();
354}
355
356
357/// FindCallEndFromCallStart - Given a chained node that is part of a call
358/// sequence, find the CALLSEQ_END node that terminates the call sequence.
359static SDNode *FindCallEndFromCallStart(SDNode *Node) {
360  if (Node->getOpcode() == ISD::CALLSEQ_END)
361    return Node;
362  if (Node->use_empty())
363    return 0;   // No CallSeqEnd
364
365  // The chain is usually at the end.
366  SDOperand TheChain(Node, Node->getNumValues()-1);
367  if (TheChain.getValueType() != MVT::Other) {
368    // Sometimes it's at the beginning.
369    TheChain = SDOperand(Node, 0);
370    if (TheChain.getValueType() != MVT::Other) {
371      // Otherwise, hunt for it.
372      for (unsigned i = 1, e = Node->getNumValues(); i != e; ++i)
373        if (Node->getValueType(i) == MVT::Other) {
374          TheChain = SDOperand(Node, i);
375          break;
376        }
377
378      // Otherwise, we walked into a node without a chain.
379      if (TheChain.getValueType() != MVT::Other)
380        return 0;
381    }
382  }
383
384  for (SDNode::use_iterator UI = Node->use_begin(),
385       E = Node->use_end(); UI != E; ++UI) {
386
387    // Make sure to only follow users of our token chain.
388    SDNode *User = *UI;
389    for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i)
390      if (User->getOperand(i) == TheChain)
391        if (SDNode *Result = FindCallEndFromCallStart(User))
392          return Result;
393  }
394  return 0;
395}
396
397/// FindCallStartFromCallEnd - Given a chained node that is part of a call
398/// sequence, find the CALLSEQ_START node that initiates the call sequence.
399static SDNode *FindCallStartFromCallEnd(SDNode *Node) {
400  assert(Node && "Didn't find callseq_start for a call??");
401  if (Node->getOpcode() == ISD::CALLSEQ_START) return Node;
402
403  assert(Node->getOperand(0).getValueType() == MVT::Other &&
404         "Node doesn't have a token chain argument!");
405  return FindCallStartFromCallEnd(Node->getOperand(0).Val);
406}
407
408/// LegalizeAllNodesNotLeadingTo - Recursively walk the uses of N, looking to
409/// see if any uses can reach Dest.  If no dest operands can get to dest,
410/// legalize them, legalize ourself, and return false, otherwise, return true.
411///
412/// Keep track of the nodes we fine that actually do lead to Dest in
413/// NodesLeadingTo.  This avoids retraversing them exponential number of times.
414///
415bool SelectionDAGLegalize::LegalizeAllNodesNotLeadingTo(SDNode *N, SDNode *Dest,
416                                            std::set<SDNode*> &NodesLeadingTo) {
417  if (N == Dest) return true;  // N certainly leads to Dest :)
418
419  // If we've already processed this node and it does lead to Dest, there is no
420  // need to reprocess it.
421  if (NodesLeadingTo.count(N)) return true;
422
423  // If the first result of this node has been already legalized, then it cannot
424  // reach N.
425  switch (getTypeAction(N->getValueType(0))) {
426  case Legal:
427    if (LegalizedNodes.count(SDOperand(N, 0))) return false;
428    break;
429  case Promote:
430    if (PromotedNodes.count(SDOperand(N, 0))) return false;
431    break;
432  case Expand:
433    if (ExpandedNodes.count(SDOperand(N, 0))) return false;
434    break;
435  }
436
437  // Okay, this node has not already been legalized.  Check and legalize all
438  // operands.  If none lead to Dest, then we can legalize this node.
439  bool OperandsLeadToDest = false;
440  for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
441    OperandsLeadToDest |=     // If an operand leads to Dest, so do we.
442      LegalizeAllNodesNotLeadingTo(N->getOperand(i).Val, Dest, NodesLeadingTo);
443
444  if (OperandsLeadToDest) {
445    NodesLeadingTo.insert(N);
446    return true;
447  }
448
449  // Okay, this node looks safe, legalize it and return false.
450  HandleOp(SDOperand(N, 0));
451  return false;
452}
453
454/// HandleOp - Legalize, Promote, Expand or Pack the specified operand as
455/// appropriate for its type.
456void SelectionDAGLegalize::HandleOp(SDOperand Op) {
457  switch (getTypeAction(Op.getValueType())) {
458  default: assert(0 && "Bad type action!");
459  case Legal:   LegalizeOp(Op); break;
460  case Promote: PromoteOp(Op);  break;
461  case Expand:
462    if (Op.getValueType() != MVT::Vector) {
463      SDOperand X, Y;
464      ExpandOp(Op, X, Y);
465    } else {
466      SDNode *N = Op.Val;
467      unsigned NumOps = N->getNumOperands();
468      unsigned NumElements =
469        cast<ConstantSDNode>(N->getOperand(NumOps-2))->getValue();
470      MVT::ValueType EVT = cast<VTSDNode>(N->getOperand(NumOps-1))->getVT();
471      MVT::ValueType PackedVT = getVectorType(EVT, NumElements);
472      if (PackedVT != MVT::Other && TLI.isTypeLegal(PackedVT)) {
473        // In the common case, this is a legal vector type, convert it to the
474        // packed operation and type now.
475        PackVectorOp(Op, PackedVT);
476      } else if (NumElements == 1) {
477        // Otherwise, if this is a single element vector, convert it to a
478        // scalar operation.
479        PackVectorOp(Op, EVT);
480      } else {
481        // Otherwise, this is a multiple element vector that isn't supported.
482        // Split it in half and legalize both parts.
483        SDOperand X, Y;
484        SplitVectorOp(Op, X, Y);
485      }
486    }
487    break;
488  }
489}
490
491
492/// LegalizeOp - We know that the specified value has a legal type.
493/// Recursively ensure that the operands have legal types, then return the
494/// result.
495SDOperand SelectionDAGLegalize::LegalizeOp(SDOperand Op) {
496  assert(isTypeLegal(Op.getValueType()) &&
497         "Caller should expand or promote operands that are not legal!");
498  SDNode *Node = Op.Val;
499
500  // If this operation defines any values that cannot be represented in a
501  // register on this target, make sure to expand or promote them.
502  if (Node->getNumValues() > 1) {
503    for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
504      if (getTypeAction(Node->getValueType(i)) != Legal) {
505        HandleOp(Op.getValue(i));
506        assert(LegalizedNodes.count(Op) &&
507               "Handling didn't add legal operands!");
508        return LegalizedNodes[Op];
509      }
510  }
511
512  // Note that LegalizeOp may be reentered even from single-use nodes, which
513  // means that we always must cache transformed nodes.
514  std::map<SDOperand, SDOperand>::iterator I = LegalizedNodes.find(Op);
515  if (I != LegalizedNodes.end()) return I->second;
516
517  SDOperand Tmp1, Tmp2, Tmp3, Tmp4;
518  SDOperand Result = Op;
519  bool isCustom = false;
520
521  switch (Node->getOpcode()) {
522  case ISD::FrameIndex:
523  case ISD::EntryToken:
524  case ISD::Register:
525  case ISD::BasicBlock:
526  case ISD::TargetFrameIndex:
527  case ISD::TargetJumpTable:
528  case ISD::TargetConstant:
529  case ISD::TargetConstantFP:
530  case ISD::TargetConstantPool:
531  case ISD::TargetGlobalAddress:
532  case ISD::TargetExternalSymbol:
533  case ISD::VALUETYPE:
534  case ISD::SRCVALUE:
535  case ISD::STRING:
536  case ISD::CONDCODE:
537  case ISD::GLOBAL_OFFSET_TABLE:
538    // Primitives must all be legal.
539    assert(TLI.isOperationLegal(Node->getValueType(0), Node->getValueType(0)) &&
540           "This must be legal!");
541    break;
542  default:
543    if (Node->getOpcode() >= ISD::BUILTIN_OP_END) {
544      // If this is a target node, legalize it by legalizing the operands then
545      // passing it through.
546      SmallVector<SDOperand, 8> Ops;
547      for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
548        Ops.push_back(LegalizeOp(Node->getOperand(i)));
549
550      Result = DAG.UpdateNodeOperands(Result.getValue(0), &Ops[0], Ops.size());
551
552      for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
553        AddLegalizedOperand(Op.getValue(i), Result.getValue(i));
554      return Result.getValue(Op.ResNo);
555    }
556    // Otherwise this is an unhandled builtin node.  splat.
557#ifndef NDEBUG
558    cerr << "NODE: "; Node->dump(); cerr << "\n";
559#endif
560    assert(0 && "Do not know how to legalize this operator!");
561    abort();
562  case ISD::GlobalAddress:
563  case ISD::ExternalSymbol:
564  case ISD::ConstantPool:
565  case ISD::JumpTable: // Nothing to do.
566    switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
567    default: assert(0 && "This action is not supported yet!");
568    case TargetLowering::Custom:
569      Tmp1 = TLI.LowerOperation(Op, DAG);
570      if (Tmp1.Val) Result = Tmp1;
571      // FALLTHROUGH if the target doesn't want to lower this op after all.
572    case TargetLowering::Legal:
573      break;
574    }
575    break;
576  case ISD::AssertSext:
577  case ISD::AssertZext:
578    Tmp1 = LegalizeOp(Node->getOperand(0));
579    Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
580    break;
581  case ISD::MERGE_VALUES:
582    // Legalize eliminates MERGE_VALUES nodes.
583    Result = Node->getOperand(Op.ResNo);
584    break;
585  case ISD::CopyFromReg:
586    Tmp1 = LegalizeOp(Node->getOperand(0));
587    Result = Op.getValue(0);
588    if (Node->getNumValues() == 2) {
589      Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
590    } else {
591      assert(Node->getNumValues() == 3 && "Invalid copyfromreg!");
592      if (Node->getNumOperands() == 3) {
593        Tmp2 = LegalizeOp(Node->getOperand(2));
594        Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1),Tmp2);
595      } else {
596        Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
597      }
598      AddLegalizedOperand(Op.getValue(2), Result.getValue(2));
599    }
600    // Since CopyFromReg produces two values, make sure to remember that we
601    // legalized both of them.
602    AddLegalizedOperand(Op.getValue(0), Result);
603    AddLegalizedOperand(Op.getValue(1), Result.getValue(1));
604    return Result.getValue(Op.ResNo);
605  case ISD::UNDEF: {
606    MVT::ValueType VT = Op.getValueType();
607    switch (TLI.getOperationAction(ISD::UNDEF, VT)) {
608    default: assert(0 && "This action is not supported yet!");
609    case TargetLowering::Expand:
610      if (MVT::isInteger(VT))
611        Result = DAG.getConstant(0, VT);
612      else if (MVT::isFloatingPoint(VT))
613        Result = DAG.getConstantFP(0, VT);
614      else
615        assert(0 && "Unknown value type!");
616      break;
617    case TargetLowering::Legal:
618      break;
619    }
620    break;
621  }
622
623  case ISD::INTRINSIC_W_CHAIN:
624  case ISD::INTRINSIC_WO_CHAIN:
625  case ISD::INTRINSIC_VOID: {
626    SmallVector<SDOperand, 8> Ops;
627    for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
628      Ops.push_back(LegalizeOp(Node->getOperand(i)));
629    Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
630
631    // Allow the target to custom lower its intrinsics if it wants to.
632    if (TLI.getOperationAction(Node->getOpcode(), MVT::Other) ==
633        TargetLowering::Custom) {
634      Tmp3 = TLI.LowerOperation(Result, DAG);
635      if (Tmp3.Val) Result = Tmp3;
636    }
637
638    if (Result.Val->getNumValues() == 1) break;
639
640    // Must have return value and chain result.
641    assert(Result.Val->getNumValues() == 2 &&
642           "Cannot return more than two values!");
643
644    // Since loads produce two values, make sure to remember that we
645    // legalized both of them.
646    AddLegalizedOperand(SDOperand(Node, 0), Result.getValue(0));
647    AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1));
648    return Result.getValue(Op.ResNo);
649  }
650
651  case ISD::LOCATION:
652    assert(Node->getNumOperands() == 5 && "Invalid LOCATION node!");
653    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the input chain.
654
655    switch (TLI.getOperationAction(ISD::LOCATION, MVT::Other)) {
656    case TargetLowering::Promote:
657    default: assert(0 && "This action is not supported yet!");
658    case TargetLowering::Expand: {
659      MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
660      bool useDEBUG_LOC = TLI.isOperationLegal(ISD::DEBUG_LOC, MVT::Other);
661      bool useDEBUG_LABEL = TLI.isOperationLegal(ISD::DEBUG_LABEL, MVT::Other);
662
663      if (DebugInfo && (useDEBUG_LOC || useDEBUG_LABEL)) {
664        const std::string &FName =
665          cast<StringSDNode>(Node->getOperand(3))->getValue();
666        const std::string &DirName =
667          cast<StringSDNode>(Node->getOperand(4))->getValue();
668        unsigned SrcFile = DebugInfo->RecordSource(DirName, FName);
669
670        SmallVector<SDOperand, 8> Ops;
671        Ops.push_back(Tmp1);  // chain
672        SDOperand LineOp = Node->getOperand(1);
673        SDOperand ColOp = Node->getOperand(2);
674
675        if (useDEBUG_LOC) {
676          Ops.push_back(LineOp);  // line #
677          Ops.push_back(ColOp);  // col #
678          Ops.push_back(DAG.getConstant(SrcFile, MVT::i32));  // source file id
679          Result = DAG.getNode(ISD::DEBUG_LOC, MVT::Other, &Ops[0], Ops.size());
680        } else {
681          unsigned Line = cast<ConstantSDNode>(LineOp)->getValue();
682          unsigned Col = cast<ConstantSDNode>(ColOp)->getValue();
683          unsigned ID = DebugInfo->RecordLabel(Line, Col, SrcFile);
684          Ops.push_back(DAG.getConstant(ID, MVT::i32));
685          Result = DAG.getNode(ISD::DEBUG_LABEL, MVT::Other,&Ops[0],Ops.size());
686        }
687      } else {
688        Result = Tmp1;  // chain
689      }
690      break;
691    }
692    case TargetLowering::Legal:
693      if (Tmp1 != Node->getOperand(0) ||
694          getTypeAction(Node->getOperand(1).getValueType()) == Promote) {
695        SmallVector<SDOperand, 8> Ops;
696        Ops.push_back(Tmp1);
697        if (getTypeAction(Node->getOperand(1).getValueType()) == Legal) {
698          Ops.push_back(Node->getOperand(1));  // line # must be legal.
699          Ops.push_back(Node->getOperand(2));  // col # must be legal.
700        } else {
701          // Otherwise promote them.
702          Ops.push_back(PromoteOp(Node->getOperand(1)));
703          Ops.push_back(PromoteOp(Node->getOperand(2)));
704        }
705        Ops.push_back(Node->getOperand(3));  // filename must be legal.
706        Ops.push_back(Node->getOperand(4));  // working dir # must be legal.
707        Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
708      }
709      break;
710    }
711    break;
712
713  case ISD::DEBUG_LOC:
714    assert(Node->getNumOperands() == 4 && "Invalid DEBUG_LOC node!");
715    switch (TLI.getOperationAction(ISD::DEBUG_LOC, MVT::Other)) {
716    default: assert(0 && "This action is not supported yet!");
717    case TargetLowering::Legal:
718      Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
719      Tmp2 = LegalizeOp(Node->getOperand(1));  // Legalize the line #.
720      Tmp3 = LegalizeOp(Node->getOperand(2));  // Legalize the col #.
721      Tmp4 = LegalizeOp(Node->getOperand(3));  // Legalize the source file id.
722      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3, Tmp4);
723      break;
724    }
725    break;
726
727  case ISD::DEBUG_LABEL:
728    assert(Node->getNumOperands() == 2 && "Invalid DEBUG_LABEL node!");
729    switch (TLI.getOperationAction(ISD::DEBUG_LABEL, MVT::Other)) {
730    default: assert(0 && "This action is not supported yet!");
731    case TargetLowering::Legal:
732      Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
733      Tmp2 = LegalizeOp(Node->getOperand(1));  // Legalize the label id.
734      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
735      break;
736    }
737    break;
738
739  case ISD::Constant:
740    // We know we don't need to expand constants here, constants only have one
741    // value and we check that it is fine above.
742
743    // FIXME: Maybe we should handle things like targets that don't support full
744    // 32-bit immediates?
745    break;
746  case ISD::ConstantFP: {
747    // Spill FP immediates to the constant pool if the target cannot directly
748    // codegen them.  Targets often have some immediate values that can be
749    // efficiently generated into an FP register without a load.  We explicitly
750    // leave these constants as ConstantFP nodes for the target to deal with.
751    ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Node);
752
753    // Check to see if this FP immediate is already legal.
754    bool isLegal = false;
755    for (TargetLowering::legal_fpimm_iterator I = TLI.legal_fpimm_begin(),
756           E = TLI.legal_fpimm_end(); I != E; ++I)
757      if (CFP->isExactlyValue(*I)) {
758        isLegal = true;
759        break;
760      }
761
762    // If this is a legal constant, turn it into a TargetConstantFP node.
763    if (isLegal) {
764      Result = DAG.getTargetConstantFP(CFP->getValue(), CFP->getValueType(0));
765      break;
766    }
767
768    switch (TLI.getOperationAction(ISD::ConstantFP, CFP->getValueType(0))) {
769    default: assert(0 && "This action is not supported yet!");
770    case TargetLowering::Custom:
771      Tmp3 = TLI.LowerOperation(Result, DAG);
772      if (Tmp3.Val) {
773        Result = Tmp3;
774        break;
775      }
776      // FALLTHROUGH
777    case TargetLowering::Expand:
778      // Otherwise we need to spill the constant to memory.
779      bool Extend = false;
780
781      // If a FP immediate is precise when represented as a float and if the
782      // target can do an extending load from float to double, we put it into
783      // the constant pool as a float, even if it's is statically typed as a
784      // double.
785      MVT::ValueType VT = CFP->getValueType(0);
786      bool isDouble = VT == MVT::f64;
787      ConstantFP *LLVMC = ConstantFP::get(isDouble ? Type::DoubleTy :
788                                             Type::FloatTy, CFP->getValue());
789      if (isDouble && CFP->isExactlyValue((float)CFP->getValue()) &&
790          // Only do this if the target has a native EXTLOAD instruction from
791          // f32.
792          TLI.isLoadXLegal(ISD::EXTLOAD, MVT::f32)) {
793        LLVMC = cast<ConstantFP>(ConstantExpr::getFPTrunc(LLVMC, Type::FloatTy));
794        VT = MVT::f32;
795        Extend = true;
796      }
797
798      SDOperand CPIdx = DAG.getConstantPool(LLVMC, TLI.getPointerTy());
799      if (Extend) {
800        Result = DAG.getExtLoad(ISD::EXTLOAD, MVT::f64, DAG.getEntryNode(),
801                                CPIdx, NULL, 0, MVT::f32);
802      } else {
803        Result = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0);
804      }
805    }
806    break;
807  }
808  case ISD::TokenFactor:
809    if (Node->getNumOperands() == 2) {
810      Tmp1 = LegalizeOp(Node->getOperand(0));
811      Tmp2 = LegalizeOp(Node->getOperand(1));
812      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
813    } else if (Node->getNumOperands() == 3) {
814      Tmp1 = LegalizeOp(Node->getOperand(0));
815      Tmp2 = LegalizeOp(Node->getOperand(1));
816      Tmp3 = LegalizeOp(Node->getOperand(2));
817      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
818    } else {
819      SmallVector<SDOperand, 8> Ops;
820      // Legalize the operands.
821      for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
822        Ops.push_back(LegalizeOp(Node->getOperand(i)));
823      Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
824    }
825    break;
826
827  case ISD::FORMAL_ARGUMENTS:
828  case ISD::CALL:
829    // The only option for this is to custom lower it.
830    Tmp3 = TLI.LowerOperation(Result.getValue(0), DAG);
831    assert(Tmp3.Val && "Target didn't custom lower this node!");
832    assert(Tmp3.Val->getNumValues() == Result.Val->getNumValues() &&
833           "Lowering call/formal_arguments produced unexpected # results!");
834
835    // Since CALL/FORMAL_ARGUMENTS nodes produce multiple values, make sure to
836    // remember that we legalized all of them, so it doesn't get relegalized.
837    for (unsigned i = 0, e = Tmp3.Val->getNumValues(); i != e; ++i) {
838      Tmp1 = LegalizeOp(Tmp3.getValue(i));
839      if (Op.ResNo == i)
840        Tmp2 = Tmp1;
841      AddLegalizedOperand(SDOperand(Node, i), Tmp1);
842    }
843    return Tmp2;
844
845  case ISD::BUILD_VECTOR:
846    switch (TLI.getOperationAction(ISD::BUILD_VECTOR, Node->getValueType(0))) {
847    default: assert(0 && "This action is not supported yet!");
848    case TargetLowering::Custom:
849      Tmp3 = TLI.LowerOperation(Result, DAG);
850      if (Tmp3.Val) {
851        Result = Tmp3;
852        break;
853      }
854      // FALLTHROUGH
855    case TargetLowering::Expand:
856      Result = ExpandBUILD_VECTOR(Result.Val);
857      break;
858    }
859    break;
860  case ISD::INSERT_VECTOR_ELT:
861    Tmp1 = LegalizeOp(Node->getOperand(0));  // InVec
862    Tmp2 = LegalizeOp(Node->getOperand(1));  // InVal
863    Tmp3 = LegalizeOp(Node->getOperand(2));  // InEltNo
864    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
865
866    switch (TLI.getOperationAction(ISD::INSERT_VECTOR_ELT,
867                                   Node->getValueType(0))) {
868    default: assert(0 && "This action is not supported yet!");
869    case TargetLowering::Legal:
870      break;
871    case TargetLowering::Custom:
872      Tmp3 = TLI.LowerOperation(Result, DAG);
873      if (Tmp3.Val) {
874        Result = Tmp3;
875        break;
876      }
877      // FALLTHROUGH
878    case TargetLowering::Expand: {
879      // If the insert index is a constant, codegen this as a scalar_to_vector,
880      // then a shuffle that inserts it into the right position in the vector.
881      if (ConstantSDNode *InsertPos = dyn_cast<ConstantSDNode>(Tmp3)) {
882        SDOperand ScVec = DAG.getNode(ISD::SCALAR_TO_VECTOR,
883                                      Tmp1.getValueType(), Tmp2);
884
885        unsigned NumElts = MVT::getVectorNumElements(Tmp1.getValueType());
886        MVT::ValueType ShufMaskVT = MVT::getIntVectorWithNumElements(NumElts);
887        MVT::ValueType ShufMaskEltVT = MVT::getVectorBaseType(ShufMaskVT);
888
889        // We generate a shuffle of InVec and ScVec, so the shuffle mask should
890        // be 0,1,2,3,4,5... with the appropriate element replaced with elt 0 of
891        // the RHS.
892        SmallVector<SDOperand, 8> ShufOps;
893        for (unsigned i = 0; i != NumElts; ++i) {
894          if (i != InsertPos->getValue())
895            ShufOps.push_back(DAG.getConstant(i, ShufMaskEltVT));
896          else
897            ShufOps.push_back(DAG.getConstant(NumElts, ShufMaskEltVT));
898        }
899        SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, ShufMaskVT,
900                                         &ShufOps[0], ShufOps.size());
901
902        Result = DAG.getNode(ISD::VECTOR_SHUFFLE, Tmp1.getValueType(),
903                             Tmp1, ScVec, ShufMask);
904        Result = LegalizeOp(Result);
905        break;
906      }
907
908      // If the target doesn't support this, we have to spill the input vector
909      // to a temporary stack slot, update the element, then reload it.  This is
910      // badness.  We could also load the value into a vector register (either
911      // with a "move to register" or "extload into register" instruction, then
912      // permute it into place, if the idx is a constant and if the idx is
913      // supported by the target.
914      MVT::ValueType VT    = Tmp1.getValueType();
915      MVT::ValueType EltVT = Tmp2.getValueType();
916      MVT::ValueType IdxVT = Tmp3.getValueType();
917      MVT::ValueType PtrVT = TLI.getPointerTy();
918      SDOperand StackPtr = CreateStackTemporary(VT);
919      // Store the vector.
920      SDOperand Ch = DAG.getStore(DAG.getEntryNode(), Tmp1, StackPtr, NULL, 0);
921
922      // Truncate or zero extend offset to target pointer type.
923      unsigned CastOpc = (IdxVT > PtrVT) ? ISD::TRUNCATE : ISD::ZERO_EXTEND;
924      Tmp3 = DAG.getNode(CastOpc, PtrVT, Tmp3);
925      // Add the offset to the index.
926      unsigned EltSize = MVT::getSizeInBits(EltVT)/8;
927      Tmp3 = DAG.getNode(ISD::MUL, IdxVT, Tmp3,DAG.getConstant(EltSize, IdxVT));
928      SDOperand StackPtr2 = DAG.getNode(ISD::ADD, IdxVT, Tmp3, StackPtr);
929      // Store the scalar value.
930      Ch = DAG.getStore(Ch, Tmp2, StackPtr2, NULL, 0);
931      // Load the updated vector.
932      Result = DAG.getLoad(VT, Ch, StackPtr, NULL, 0);
933      break;
934    }
935    }
936    break;
937  case ISD::SCALAR_TO_VECTOR:
938    if (!TLI.isTypeLegal(Node->getOperand(0).getValueType())) {
939      Result = LegalizeOp(ExpandSCALAR_TO_VECTOR(Node));
940      break;
941    }
942
943    Tmp1 = LegalizeOp(Node->getOperand(0));  // InVal
944    Result = DAG.UpdateNodeOperands(Result, Tmp1);
945    switch (TLI.getOperationAction(ISD::SCALAR_TO_VECTOR,
946                                   Node->getValueType(0))) {
947    default: assert(0 && "This action is not supported yet!");
948    case TargetLowering::Legal:
949      break;
950    case TargetLowering::Custom:
951      Tmp3 = TLI.LowerOperation(Result, DAG);
952      if (Tmp3.Val) {
953        Result = Tmp3;
954        break;
955      }
956      // FALLTHROUGH
957    case TargetLowering::Expand:
958      Result = LegalizeOp(ExpandSCALAR_TO_VECTOR(Node));
959      break;
960    }
961    break;
962  case ISD::VECTOR_SHUFFLE:
963    Tmp1 = LegalizeOp(Node->getOperand(0));   // Legalize the input vectors,
964    Tmp2 = LegalizeOp(Node->getOperand(1));   // but not the shuffle mask.
965    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
966
967    // Allow targets to custom lower the SHUFFLEs they support.
968    switch (TLI.getOperationAction(ISD::VECTOR_SHUFFLE,Result.getValueType())) {
969    default: assert(0 && "Unknown operation action!");
970    case TargetLowering::Legal:
971      assert(isShuffleLegal(Result.getValueType(), Node->getOperand(2)) &&
972             "vector shuffle should not be created if not legal!");
973      break;
974    case TargetLowering::Custom:
975      Tmp3 = TLI.LowerOperation(Result, DAG);
976      if (Tmp3.Val) {
977        Result = Tmp3;
978        break;
979      }
980      // FALLTHROUGH
981    case TargetLowering::Expand: {
982      MVT::ValueType VT = Node->getValueType(0);
983      MVT::ValueType EltVT = MVT::getVectorBaseType(VT);
984      MVT::ValueType PtrVT = TLI.getPointerTy();
985      SDOperand Mask = Node->getOperand(2);
986      unsigned NumElems = Mask.getNumOperands();
987      SmallVector<SDOperand,8> Ops;
988      for (unsigned i = 0; i != NumElems; ++i) {
989        SDOperand Arg = Mask.getOperand(i);
990        if (Arg.getOpcode() == ISD::UNDEF) {
991          Ops.push_back(DAG.getNode(ISD::UNDEF, EltVT));
992        } else {
993          assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
994          unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
995          if (Idx < NumElems)
996            Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, EltVT, Tmp1,
997                                      DAG.getConstant(Idx, PtrVT)));
998          else
999            Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, EltVT, Tmp2,
1000                                      DAG.getConstant(Idx - NumElems, PtrVT)));
1001        }
1002      }
1003      Result = DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0], Ops.size());
1004      break;
1005    }
1006    case TargetLowering::Promote: {
1007      // Change base type to a different vector type.
1008      MVT::ValueType OVT = Node->getValueType(0);
1009      MVT::ValueType NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
1010
1011      // Cast the two input vectors.
1012      Tmp1 = DAG.getNode(ISD::BIT_CONVERT, NVT, Tmp1);
1013      Tmp2 = DAG.getNode(ISD::BIT_CONVERT, NVT, Tmp2);
1014
1015      // Convert the shuffle mask to the right # elements.
1016      Tmp3 = SDOperand(isShuffleLegal(OVT, Node->getOperand(2)), 0);
1017      assert(Tmp3.Val && "Shuffle not legal?");
1018      Result = DAG.getNode(ISD::VECTOR_SHUFFLE, NVT, Tmp1, Tmp2, Tmp3);
1019      Result = DAG.getNode(ISD::BIT_CONVERT, OVT, Result);
1020      break;
1021    }
1022    }
1023    break;
1024
1025  case ISD::EXTRACT_VECTOR_ELT:
1026    Tmp1 = LegalizeOp(Node->getOperand(0));
1027    Tmp2 = LegalizeOp(Node->getOperand(1));
1028    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
1029
1030    switch (TLI.getOperationAction(ISD::EXTRACT_VECTOR_ELT,
1031                                   Tmp1.getValueType())) {
1032    default: assert(0 && "This action is not supported yet!");
1033    case TargetLowering::Legal:
1034      break;
1035    case TargetLowering::Custom:
1036      Tmp3 = TLI.LowerOperation(Result, DAG);
1037      if (Tmp3.Val) {
1038        Result = Tmp3;
1039        break;
1040      }
1041      // FALLTHROUGH
1042    case TargetLowering::Expand:
1043      Result = ExpandEXTRACT_VECTOR_ELT(Result);
1044      break;
1045    }
1046    break;
1047
1048  case ISD::VEXTRACT_VECTOR_ELT:
1049    Result = LegalizeOp(LowerVEXTRACT_VECTOR_ELT(Op));
1050    break;
1051
1052  case ISD::CALLSEQ_START: {
1053    SDNode *CallEnd = FindCallEndFromCallStart(Node);
1054
1055    // Recursively Legalize all of the inputs of the call end that do not lead
1056    // to this call start.  This ensures that any libcalls that need be inserted
1057    // are inserted *before* the CALLSEQ_START.
1058    {std::set<SDNode*> NodesLeadingTo;
1059    for (unsigned i = 0, e = CallEnd->getNumOperands(); i != e; ++i)
1060      LegalizeAllNodesNotLeadingTo(CallEnd->getOperand(i).Val, Node,
1061                                   NodesLeadingTo);
1062    }
1063
1064    // Now that we legalized all of the inputs (which may have inserted
1065    // libcalls) create the new CALLSEQ_START node.
1066    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1067
1068    // Merge in the last call, to ensure that this call start after the last
1069    // call ended.
1070    if (LastCALLSEQ_END.getOpcode() != ISD::EntryToken) {
1071      Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
1072      Tmp1 = LegalizeOp(Tmp1);
1073    }
1074
1075    // Do not try to legalize the target-specific arguments (#1+).
1076    if (Tmp1 != Node->getOperand(0)) {
1077      SmallVector<SDOperand, 8> Ops(Node->op_begin(), Node->op_end());
1078      Ops[0] = Tmp1;
1079      Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1080    }
1081
1082    // Remember that the CALLSEQ_START is legalized.
1083    AddLegalizedOperand(Op.getValue(0), Result);
1084    if (Node->getNumValues() == 2)    // If this has a flag result, remember it.
1085      AddLegalizedOperand(Op.getValue(1), Result.getValue(1));
1086
1087    // Now that the callseq_start and all of the non-call nodes above this call
1088    // sequence have been legalized, legalize the call itself.  During this
1089    // process, no libcalls can/will be inserted, guaranteeing that no calls
1090    // can overlap.
1091    assert(!IsLegalizingCall && "Inconsistent sequentialization of calls!");
1092    SDOperand InCallSEQ = LastCALLSEQ_END;
1093    // Note that we are selecting this call!
1094    LastCALLSEQ_END = SDOperand(CallEnd, 0);
1095    IsLegalizingCall = true;
1096
1097    // Legalize the call, starting from the CALLSEQ_END.
1098    LegalizeOp(LastCALLSEQ_END);
1099    assert(!IsLegalizingCall && "CALLSEQ_END should have cleared this!");
1100    return Result;
1101  }
1102  case ISD::CALLSEQ_END:
1103    // If the CALLSEQ_START node hasn't been legalized first, legalize it.  This
1104    // will cause this node to be legalized as well as handling libcalls right.
1105    if (LastCALLSEQ_END.Val != Node) {
1106      LegalizeOp(SDOperand(FindCallStartFromCallEnd(Node), 0));
1107      std::map<SDOperand, SDOperand>::iterator I = LegalizedNodes.find(Op);
1108      assert(I != LegalizedNodes.end() &&
1109             "Legalizing the call start should have legalized this node!");
1110      return I->second;
1111    }
1112
1113    // Otherwise, the call start has been legalized and everything is going
1114    // according to plan.  Just legalize ourselves normally here.
1115    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1116    // Do not try to legalize the target-specific arguments (#1+), except for
1117    // an optional flag input.
1118    if (Node->getOperand(Node->getNumOperands()-1).getValueType() != MVT::Flag){
1119      if (Tmp1 != Node->getOperand(0)) {
1120        SmallVector<SDOperand, 8> Ops(Node->op_begin(), Node->op_end());
1121        Ops[0] = Tmp1;
1122        Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1123      }
1124    } else {
1125      Tmp2 = LegalizeOp(Node->getOperand(Node->getNumOperands()-1));
1126      if (Tmp1 != Node->getOperand(0) ||
1127          Tmp2 != Node->getOperand(Node->getNumOperands()-1)) {
1128        SmallVector<SDOperand, 8> Ops(Node->op_begin(), Node->op_end());
1129        Ops[0] = Tmp1;
1130        Ops.back() = Tmp2;
1131        Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1132      }
1133    }
1134    assert(IsLegalizingCall && "Call sequence imbalance between start/end?");
1135    // This finishes up call legalization.
1136    IsLegalizingCall = false;
1137
1138    // If the CALLSEQ_END node has a flag, remember that we legalized it.
1139    AddLegalizedOperand(SDOperand(Node, 0), Result.getValue(0));
1140    if (Node->getNumValues() == 2)
1141      AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1));
1142    return Result.getValue(Op.ResNo);
1143  case ISD::DYNAMIC_STACKALLOC: {
1144    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1145    Tmp2 = LegalizeOp(Node->getOperand(1));  // Legalize the size.
1146    Tmp3 = LegalizeOp(Node->getOperand(2));  // Legalize the alignment.
1147    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1148
1149    Tmp1 = Result.getValue(0);
1150    Tmp2 = Result.getValue(1);
1151    switch (TLI.getOperationAction(Node->getOpcode(),
1152                                   Node->getValueType(0))) {
1153    default: assert(0 && "This action is not supported yet!");
1154    case TargetLowering::Expand: {
1155      unsigned SPReg = TLI.getStackPointerRegisterToSaveRestore();
1156      assert(SPReg && "Target cannot require DYNAMIC_STACKALLOC expansion and"
1157             " not tell us which reg is the stack pointer!");
1158      SDOperand Chain = Tmp1.getOperand(0);
1159      SDOperand Size  = Tmp2.getOperand(1);
1160      SDOperand SP = DAG.getCopyFromReg(Chain, SPReg, Node->getValueType(0));
1161      Tmp1 = DAG.getNode(ISD::SUB, Node->getValueType(0), SP, Size);    // Value
1162      Tmp2 = DAG.getCopyToReg(SP.getValue(1), SPReg, Tmp1);      // Output chain
1163      Tmp1 = LegalizeOp(Tmp1);
1164      Tmp2 = LegalizeOp(Tmp2);
1165      break;
1166    }
1167    case TargetLowering::Custom:
1168      Tmp3 = TLI.LowerOperation(Tmp1, DAG);
1169      if (Tmp3.Val) {
1170        Tmp1 = LegalizeOp(Tmp3);
1171        Tmp2 = LegalizeOp(Tmp3.getValue(1));
1172      }
1173      break;
1174    case TargetLowering::Legal:
1175      break;
1176    }
1177    // Since this op produce two values, make sure to remember that we
1178    // legalized both of them.
1179    AddLegalizedOperand(SDOperand(Node, 0), Tmp1);
1180    AddLegalizedOperand(SDOperand(Node, 1), Tmp2);
1181    return Op.ResNo ? Tmp2 : Tmp1;
1182  }
1183  case ISD::INLINEASM: {
1184    SmallVector<SDOperand, 8> Ops(Node->op_begin(), Node->op_end());
1185    bool Changed = false;
1186    // Legalize all of the operands of the inline asm, in case they are nodes
1187    // that need to be expanded or something.  Note we skip the asm string and
1188    // all of the TargetConstant flags.
1189    SDOperand Op = LegalizeOp(Ops[0]);
1190    Changed = Op != Ops[0];
1191    Ops[0] = Op;
1192
1193    bool HasInFlag = Ops.back().getValueType() == MVT::Flag;
1194    for (unsigned i = 2, e = Ops.size()-HasInFlag; i < e; ) {
1195      unsigned NumVals = cast<ConstantSDNode>(Ops[i])->getValue() >> 3;
1196      for (++i; NumVals; ++i, --NumVals) {
1197        SDOperand Op = LegalizeOp(Ops[i]);
1198        if (Op != Ops[i]) {
1199          Changed = true;
1200          Ops[i] = Op;
1201        }
1202      }
1203    }
1204
1205    if (HasInFlag) {
1206      Op = LegalizeOp(Ops.back());
1207      Changed |= Op != Ops.back();
1208      Ops.back() = Op;
1209    }
1210
1211    if (Changed)
1212      Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1213
1214    // INLINE asm returns a chain and flag, make sure to add both to the map.
1215    AddLegalizedOperand(SDOperand(Node, 0), Result.getValue(0));
1216    AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1));
1217    return Result.getValue(Op.ResNo);
1218  }
1219  case ISD::BR:
1220    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1221    // Ensure that libcalls are emitted before a branch.
1222    Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
1223    Tmp1 = LegalizeOp(Tmp1);
1224    LastCALLSEQ_END = DAG.getEntryNode();
1225
1226    Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
1227    break;
1228  case ISD::BRIND:
1229    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1230    // Ensure that libcalls are emitted before a branch.
1231    Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
1232    Tmp1 = LegalizeOp(Tmp1);
1233    LastCALLSEQ_END = DAG.getEntryNode();
1234
1235    switch (getTypeAction(Node->getOperand(1).getValueType())) {
1236    default: assert(0 && "Indirect target must be legal type (pointer)!");
1237    case Legal:
1238      Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the condition.
1239      break;
1240    }
1241    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
1242    break;
1243  case ISD::BR_JT:
1244    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1245    // Ensure that libcalls are emitted before a branch.
1246    Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
1247    Tmp1 = LegalizeOp(Tmp1);
1248    LastCALLSEQ_END = DAG.getEntryNode();
1249
1250    Tmp2 = LegalizeOp(Node->getOperand(1));  // Legalize the jumptable node.
1251    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
1252
1253    switch (TLI.getOperationAction(ISD::BR_JT, MVT::Other)) {
1254    default: assert(0 && "This action is not supported yet!");
1255    case TargetLowering::Legal: break;
1256    case TargetLowering::Custom:
1257      Tmp1 = TLI.LowerOperation(Result, DAG);
1258      if (Tmp1.Val) Result = Tmp1;
1259      break;
1260    case TargetLowering::Expand: {
1261      SDOperand Chain = Result.getOperand(0);
1262      SDOperand Table = Result.getOperand(1);
1263      SDOperand Index = Result.getOperand(2);
1264
1265      MVT::ValueType PTy = TLI.getPointerTy();
1266      bool isPIC = TLI.getTargetMachine().getRelocationModel() == Reloc::PIC_;
1267      // PIC jump table entries are 32-bit values.
1268      unsigned EntrySize = isPIC ? 4 : MVT::getSizeInBits(PTy)/8;
1269      Index= DAG.getNode(ISD::MUL, PTy, Index, DAG.getConstant(EntrySize, PTy));
1270      SDOperand Addr = DAG.getNode(ISD::ADD, PTy, Index, Table);
1271      SDOperand LD = DAG.getLoad(isPIC ? MVT::i32 : PTy, Chain, Addr, NULL, 0);
1272      if (isPIC) {
1273        // For PIC, the sequence is:
1274        // BRIND(load(Jumptable + index) + RelocBase)
1275        // RelocBase is the JumpTable on PPC and X86, GOT on Alpha
1276        SDOperand Reloc;
1277        if (TLI.usesGlobalOffsetTable())
1278          Reloc = DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, PTy);
1279        else
1280          Reloc = Table;
1281        Addr = (PTy != MVT::i32) ? DAG.getNode(ISD::SIGN_EXTEND, PTy, LD) : LD;
1282        Addr = DAG.getNode(ISD::ADD, PTy, Addr, Reloc);
1283        Result = DAG.getNode(ISD::BRIND, MVT::Other, LD.getValue(1), Addr);
1284      } else {
1285        Result = DAG.getNode(ISD::BRIND, MVT::Other, LD.getValue(1), LD);
1286      }
1287    }
1288    }
1289    break;
1290  case ISD::BRCOND:
1291    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1292    // Ensure that libcalls are emitted before a return.
1293    Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
1294    Tmp1 = LegalizeOp(Tmp1);
1295    LastCALLSEQ_END = DAG.getEntryNode();
1296
1297    switch (getTypeAction(Node->getOperand(1).getValueType())) {
1298    case Expand: assert(0 && "It's impossible to expand bools");
1299    case Legal:
1300      Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the condition.
1301      break;
1302    case Promote:
1303      Tmp2 = PromoteOp(Node->getOperand(1));  // Promote the condition.
1304
1305      // The top bits of the promoted condition are not necessarily zero, ensure
1306      // that the value is properly zero extended.
1307      if (!TLI.MaskedValueIsZero(Tmp2,
1308                                 MVT::getIntVTBitMask(Tmp2.getValueType())^1))
1309        Tmp2 = DAG.getZeroExtendInReg(Tmp2, MVT::i1);
1310      break;
1311    }
1312
1313    // Basic block destination (Op#2) is always legal.
1314    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
1315
1316    switch (TLI.getOperationAction(ISD::BRCOND, MVT::Other)) {
1317    default: assert(0 && "This action is not supported yet!");
1318    case TargetLowering::Legal: break;
1319    case TargetLowering::Custom:
1320      Tmp1 = TLI.LowerOperation(Result, DAG);
1321      if (Tmp1.Val) Result = Tmp1;
1322      break;
1323    case TargetLowering::Expand:
1324      // Expand brcond's setcc into its constituent parts and create a BR_CC
1325      // Node.
1326      if (Tmp2.getOpcode() == ISD::SETCC) {
1327        Result = DAG.getNode(ISD::BR_CC, MVT::Other, Tmp1, Tmp2.getOperand(2),
1328                             Tmp2.getOperand(0), Tmp2.getOperand(1),
1329                             Node->getOperand(2));
1330      } else {
1331        Result = DAG.getNode(ISD::BR_CC, MVT::Other, Tmp1,
1332                             DAG.getCondCode(ISD::SETNE), Tmp2,
1333                             DAG.getConstant(0, Tmp2.getValueType()),
1334                             Node->getOperand(2));
1335      }
1336      break;
1337    }
1338    break;
1339  case ISD::BR_CC:
1340    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1341    // Ensure that libcalls are emitted before a branch.
1342    Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
1343    Tmp1 = LegalizeOp(Tmp1);
1344    LastCALLSEQ_END = DAG.getEntryNode();
1345
1346    Tmp2 = Node->getOperand(2);              // LHS
1347    Tmp3 = Node->getOperand(3);              // RHS
1348    Tmp4 = Node->getOperand(1);              // CC
1349
1350    LegalizeSetCCOperands(Tmp2, Tmp3, Tmp4);
1351
1352    // If we didn't get both a LHS and RHS back from LegalizeSetCCOperands,
1353    // the LHS is a legal SETCC itself.  In this case, we need to compare
1354    // the result against zero to select between true and false values.
1355    if (Tmp3.Val == 0) {
1356      Tmp3 = DAG.getConstant(0, Tmp2.getValueType());
1357      Tmp4 = DAG.getCondCode(ISD::SETNE);
1358    }
1359
1360    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp4, Tmp2, Tmp3,
1361                                    Node->getOperand(4));
1362
1363    switch (TLI.getOperationAction(ISD::BR_CC, Tmp3.getValueType())) {
1364    default: assert(0 && "Unexpected action for BR_CC!");
1365    case TargetLowering::Legal: break;
1366    case TargetLowering::Custom:
1367      Tmp4 = TLI.LowerOperation(Result, DAG);
1368      if (Tmp4.Val) Result = Tmp4;
1369      break;
1370    }
1371    break;
1372  case ISD::LOAD: {
1373    LoadSDNode *LD = cast<LoadSDNode>(Node);
1374    Tmp1 = LegalizeOp(LD->getChain());   // Legalize the chain.
1375    Tmp2 = LegalizeOp(LD->getBasePtr()); // Legalize the base pointer.
1376
1377    ISD::LoadExtType ExtType = LD->getExtensionType();
1378    if (ExtType == ISD::NON_EXTLOAD) {
1379      MVT::ValueType VT = Node->getValueType(0);
1380      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, LD->getOffset());
1381      Tmp3 = Result.getValue(0);
1382      Tmp4 = Result.getValue(1);
1383
1384      switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
1385      default: assert(0 && "This action is not supported yet!");
1386      case TargetLowering::Legal: break;
1387      case TargetLowering::Custom:
1388        Tmp1 = TLI.LowerOperation(Tmp3, DAG);
1389        if (Tmp1.Val) {
1390          Tmp3 = LegalizeOp(Tmp1);
1391          Tmp4 = LegalizeOp(Tmp1.getValue(1));
1392        }
1393        break;
1394      case TargetLowering::Promote: {
1395        // Only promote a load of vector type to another.
1396        assert(MVT::isVector(VT) && "Cannot promote this load!");
1397        // Change base type to a different vector type.
1398        MVT::ValueType NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), VT);
1399
1400        Tmp1 = DAG.getLoad(NVT, Tmp1, Tmp2, LD->getSrcValue(),
1401                           LD->getSrcValueOffset());
1402        Tmp3 = LegalizeOp(DAG.getNode(ISD::BIT_CONVERT, VT, Tmp1));
1403        Tmp4 = LegalizeOp(Tmp1.getValue(1));
1404        break;
1405      }
1406      }
1407      // Since loads produce two values, make sure to remember that we
1408      // legalized both of them.
1409      AddLegalizedOperand(SDOperand(Node, 0), Tmp3);
1410      AddLegalizedOperand(SDOperand(Node, 1), Tmp4);
1411      return Op.ResNo ? Tmp4 : Tmp3;
1412    } else {
1413      MVT::ValueType SrcVT = LD->getLoadedVT();
1414      switch (TLI.getLoadXAction(ExtType, SrcVT)) {
1415      default: assert(0 && "This action is not supported yet!");
1416      case TargetLowering::Promote:
1417        assert(SrcVT == MVT::i1 &&
1418               "Can only promote extending LOAD from i1 -> i8!");
1419        Result = DAG.getExtLoad(ExtType, Node->getValueType(0), Tmp1, Tmp2,
1420                                LD->getSrcValue(), LD->getSrcValueOffset(),
1421                                MVT::i8);
1422      Tmp1 = Result.getValue(0);
1423      Tmp2 = Result.getValue(1);
1424      break;
1425      case TargetLowering::Custom:
1426        isCustom = true;
1427        // FALLTHROUGH
1428      case TargetLowering::Legal:
1429        Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, LD->getOffset());
1430        Tmp1 = Result.getValue(0);
1431        Tmp2 = Result.getValue(1);
1432
1433        if (isCustom) {
1434          Tmp3 = TLI.LowerOperation(Result, DAG);
1435          if (Tmp3.Val) {
1436            Tmp1 = LegalizeOp(Tmp3);
1437            Tmp2 = LegalizeOp(Tmp3.getValue(1));
1438          }
1439        }
1440        break;
1441      case TargetLowering::Expand:
1442        // f64 = EXTLOAD f32 should expand to LOAD, FP_EXTEND
1443        if (SrcVT == MVT::f32 && Node->getValueType(0) == MVT::f64) {
1444          SDOperand Load = DAG.getLoad(SrcVT, Tmp1, Tmp2, LD->getSrcValue(),
1445                                       LD->getSrcValueOffset());
1446          Result = DAG.getNode(ISD::FP_EXTEND, Node->getValueType(0), Load);
1447          Tmp1 = LegalizeOp(Result);  // Relegalize new nodes.
1448          Tmp2 = LegalizeOp(Load.getValue(1));
1449          break;
1450        }
1451        assert(ExtType != ISD::EXTLOAD && "EXTLOAD should always be supported!");
1452        // Turn the unsupported load into an EXTLOAD followed by an explicit
1453        // zero/sign extend inreg.
1454        Result = DAG.getExtLoad(ISD::EXTLOAD, Node->getValueType(0),
1455                                Tmp1, Tmp2, LD->getSrcValue(),
1456                                LD->getSrcValueOffset(), SrcVT);
1457        SDOperand ValRes;
1458        if (ExtType == ISD::SEXTLOAD)
1459          ValRes = DAG.getNode(ISD::SIGN_EXTEND_INREG, Result.getValueType(),
1460                               Result, DAG.getValueType(SrcVT));
1461        else
1462          ValRes = DAG.getZeroExtendInReg(Result, SrcVT);
1463        Tmp1 = LegalizeOp(ValRes);  // Relegalize new nodes.
1464        Tmp2 = LegalizeOp(Result.getValue(1));  // Relegalize new nodes.
1465        break;
1466      }
1467      // Since loads produce two values, make sure to remember that we legalized
1468      // both of them.
1469      AddLegalizedOperand(SDOperand(Node, 0), Tmp1);
1470      AddLegalizedOperand(SDOperand(Node, 1), Tmp2);
1471      return Op.ResNo ? Tmp2 : Tmp1;
1472    }
1473  }
1474  case ISD::EXTRACT_ELEMENT: {
1475    MVT::ValueType OpTy = Node->getOperand(0).getValueType();
1476    switch (getTypeAction(OpTy)) {
1477    default: assert(0 && "EXTRACT_ELEMENT action for type unimplemented!");
1478    case Legal:
1479      if (cast<ConstantSDNode>(Node->getOperand(1))->getValue()) {
1480        // 1 -> Hi
1481        Result = DAG.getNode(ISD::SRL, OpTy, Node->getOperand(0),
1482                             DAG.getConstant(MVT::getSizeInBits(OpTy)/2,
1483                                             TLI.getShiftAmountTy()));
1484        Result = DAG.getNode(ISD::TRUNCATE, Node->getValueType(0), Result);
1485      } else {
1486        // 0 -> Lo
1487        Result = DAG.getNode(ISD::TRUNCATE, Node->getValueType(0),
1488                             Node->getOperand(0));
1489      }
1490      break;
1491    case Expand:
1492      // Get both the low and high parts.
1493      ExpandOp(Node->getOperand(0), Tmp1, Tmp2);
1494      if (cast<ConstantSDNode>(Node->getOperand(1))->getValue())
1495        Result = Tmp2;  // 1 -> Hi
1496      else
1497        Result = Tmp1;  // 0 -> Lo
1498      break;
1499    }
1500    break;
1501  }
1502
1503  case ISD::CopyToReg:
1504    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1505
1506    assert(isTypeLegal(Node->getOperand(2).getValueType()) &&
1507           "Register type must be legal!");
1508    // Legalize the incoming value (must be a legal type).
1509    Tmp2 = LegalizeOp(Node->getOperand(2));
1510    if (Node->getNumValues() == 1) {
1511      Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1), Tmp2);
1512    } else {
1513      assert(Node->getNumValues() == 2 && "Unknown CopyToReg");
1514      if (Node->getNumOperands() == 4) {
1515        Tmp3 = LegalizeOp(Node->getOperand(3));
1516        Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1), Tmp2,
1517                                        Tmp3);
1518      } else {
1519        Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1),Tmp2);
1520      }
1521
1522      // Since this produces two values, make sure to remember that we legalized
1523      // both of them.
1524      AddLegalizedOperand(SDOperand(Node, 0), Result.getValue(0));
1525      AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1));
1526      return Result;
1527    }
1528    break;
1529
1530  case ISD::RET:
1531    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1532
1533    // Ensure that libcalls are emitted before a return.
1534    Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
1535    Tmp1 = LegalizeOp(Tmp1);
1536    LastCALLSEQ_END = DAG.getEntryNode();
1537
1538    switch (Node->getNumOperands()) {
1539    case 3:  // ret val
1540      Tmp2 = Node->getOperand(1);
1541      Tmp3 = Node->getOperand(2);  // Signness
1542      switch (getTypeAction(Tmp2.getValueType())) {
1543      case Legal:
1544        Result = DAG.UpdateNodeOperands(Result, Tmp1, LegalizeOp(Tmp2), Tmp3);
1545        break;
1546      case Expand:
1547        if (Tmp2.getValueType() != MVT::Vector) {
1548          SDOperand Lo, Hi;
1549          ExpandOp(Tmp2, Lo, Hi);
1550          if (Hi.Val)
1551            Result = DAG.getNode(ISD::RET, MVT::Other, Tmp1, Lo, Tmp3, Hi,Tmp3);
1552          else
1553            Result = DAG.getNode(ISD::RET, MVT::Other, Tmp1, Lo, Tmp3);
1554          Result = LegalizeOp(Result);
1555        } else {
1556          SDNode *InVal = Tmp2.Val;
1557          unsigned NumElems =
1558            cast<ConstantSDNode>(*(InVal->op_end()-2))->getValue();
1559          MVT::ValueType EVT = cast<VTSDNode>(*(InVal->op_end()-1))->getVT();
1560
1561          // Figure out if there is a Packed type corresponding to this Vector
1562          // type.  If so, convert to the packed type.
1563          MVT::ValueType TVT = MVT::getVectorType(EVT, NumElems);
1564          if (TVT != MVT::Other && TLI.isTypeLegal(TVT)) {
1565            // Turn this into a return of the packed type.
1566            Tmp2 = PackVectorOp(Tmp2, TVT);
1567            Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1568          } else if (NumElems == 1) {
1569            // Turn this into a return of the scalar type.
1570            Tmp2 = PackVectorOp(Tmp2, EVT);
1571            Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1572
1573            // FIXME: Returns of gcc generic vectors smaller than a legal type
1574            // should be returned in integer registers!
1575
1576            // The scalarized value type may not be legal, e.g. it might require
1577            // promotion or expansion.  Relegalize the return.
1578            Result = LegalizeOp(Result);
1579          } else {
1580            // FIXME: Returns of gcc generic vectors larger than a legal vector
1581            // type should be returned by reference!
1582            SDOperand Lo, Hi;
1583            SplitVectorOp(Tmp2, Lo, Hi);
1584            Result = DAG.getNode(ISD::RET, MVT::Other, Tmp1, Lo, Tmp3, Hi, Tmp3);
1585            Result = LegalizeOp(Result);
1586          }
1587        }
1588        break;
1589      case Promote:
1590        Tmp2 = PromoteOp(Node->getOperand(1));
1591        Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1592        Result = LegalizeOp(Result);
1593        break;
1594      }
1595      break;
1596    case 1:  // ret void
1597      Result = DAG.UpdateNodeOperands(Result, Tmp1);
1598      break;
1599    default: { // ret <values>
1600      SmallVector<SDOperand, 8> NewValues;
1601      NewValues.push_back(Tmp1);
1602      for (unsigned i = 1, e = Node->getNumOperands(); i < e; i += 2)
1603        switch (getTypeAction(Node->getOperand(i).getValueType())) {
1604        case Legal:
1605          NewValues.push_back(LegalizeOp(Node->getOperand(i)));
1606          NewValues.push_back(Node->getOperand(i+1));
1607          break;
1608        case Expand: {
1609          SDOperand Lo, Hi;
1610          assert(Node->getOperand(i).getValueType() != MVT::Vector &&
1611                 "FIXME: TODO: implement returning non-legal vector types!");
1612          ExpandOp(Node->getOperand(i), Lo, Hi);
1613          NewValues.push_back(Lo);
1614          NewValues.push_back(Node->getOperand(i+1));
1615          if (Hi.Val) {
1616            NewValues.push_back(Hi);
1617            NewValues.push_back(Node->getOperand(i+1));
1618          }
1619          break;
1620        }
1621        case Promote:
1622          assert(0 && "Can't promote multiple return value yet!");
1623        }
1624
1625      if (NewValues.size() == Node->getNumOperands())
1626        Result = DAG.UpdateNodeOperands(Result, &NewValues[0],NewValues.size());
1627      else
1628        Result = DAG.getNode(ISD::RET, MVT::Other,
1629                             &NewValues[0], NewValues.size());
1630      break;
1631    }
1632    }
1633
1634    if (Result.getOpcode() == ISD::RET) {
1635      switch (TLI.getOperationAction(Result.getOpcode(), MVT::Other)) {
1636      default: assert(0 && "This action is not supported yet!");
1637      case TargetLowering::Legal: break;
1638      case TargetLowering::Custom:
1639        Tmp1 = TLI.LowerOperation(Result, DAG);
1640        if (Tmp1.Val) Result = Tmp1;
1641        break;
1642      }
1643    }
1644    break;
1645  case ISD::STORE: {
1646    StoreSDNode *ST = cast<StoreSDNode>(Node);
1647    Tmp1 = LegalizeOp(ST->getChain());    // Legalize the chain.
1648    Tmp2 = LegalizeOp(ST->getBasePtr());  // Legalize the pointer.
1649
1650    if (!ST->isTruncatingStore()) {
1651      // Turn 'store float 1.0, Ptr' -> 'store int 0x12345678, Ptr'
1652      // FIXME: We shouldn't do this for TargetConstantFP's.
1653      // FIXME: move this to the DAG Combiner!  Note that we can't regress due
1654      // to phase ordering between legalized code and the dag combiner.  This
1655      // probably means that we need to integrate dag combiner and legalizer
1656      // together.
1657      if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(ST->getValue())) {
1658        if (CFP->getValueType(0) == MVT::f32) {
1659          Tmp3 = DAG.getConstant(FloatToBits(CFP->getValue()), MVT::i32);
1660        } else {
1661          assert(CFP->getValueType(0) == MVT::f64 && "Unknown FP type!");
1662          Tmp3 = DAG.getConstant(DoubleToBits(CFP->getValue()), MVT::i64);
1663        }
1664        Result = DAG.getStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(),
1665                              ST->getSrcValueOffset());
1666        break;
1667      }
1668
1669      switch (getTypeAction(ST->getStoredVT())) {
1670      case Legal: {
1671        Tmp3 = LegalizeOp(ST->getValue());
1672        Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp3, Tmp2,
1673                                        ST->getOffset());
1674
1675        MVT::ValueType VT = Tmp3.getValueType();
1676        switch (TLI.getOperationAction(ISD::STORE, VT)) {
1677        default: assert(0 && "This action is not supported yet!");
1678        case TargetLowering::Legal:  break;
1679        case TargetLowering::Custom:
1680          Tmp1 = TLI.LowerOperation(Result, DAG);
1681          if (Tmp1.Val) Result = Tmp1;
1682          break;
1683        case TargetLowering::Promote:
1684          assert(MVT::isVector(VT) && "Unknown legal promote case!");
1685          Tmp3 = DAG.getNode(ISD::BIT_CONVERT,
1686                             TLI.getTypeToPromoteTo(ISD::STORE, VT), Tmp3);
1687          Result = DAG.getStore(Tmp1, Tmp3, Tmp2,
1688                                ST->getSrcValue(), ST->getSrcValueOffset());
1689          break;
1690        }
1691        break;
1692      }
1693      case Promote:
1694        // Truncate the value and store the result.
1695        Tmp3 = PromoteOp(ST->getValue());
1696        Result = DAG.getTruncStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(),
1697                                   ST->getSrcValueOffset(), ST->getStoredVT());
1698        break;
1699
1700      case Expand:
1701        unsigned IncrementSize = 0;
1702        SDOperand Lo, Hi;
1703
1704        // If this is a vector type, then we have to calculate the increment as
1705        // the product of the element size in bytes, and the number of elements
1706        // in the high half of the vector.
1707        if (ST->getValue().getValueType() == MVT::Vector) {
1708          SDNode *InVal = ST->getValue().Val;
1709          unsigned NumElems =
1710            cast<ConstantSDNode>(*(InVal->op_end()-2))->getValue();
1711          MVT::ValueType EVT = cast<VTSDNode>(*(InVal->op_end()-1))->getVT();
1712
1713          // Figure out if there is a Packed type corresponding to this Vector
1714          // type.  If so, convert to the packed type.
1715          MVT::ValueType TVT = MVT::getVectorType(EVT, NumElems);
1716          if (TVT != MVT::Other && TLI.isTypeLegal(TVT)) {
1717            // Turn this into a normal store of the packed type.
1718            Tmp3 = PackVectorOp(Node->getOperand(1), TVT);
1719            Result = DAG.getStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(),
1720                                  ST->getSrcValueOffset());
1721            Result = LegalizeOp(Result);
1722            break;
1723          } else if (NumElems == 1) {
1724            // Turn this into a normal store of the scalar type.
1725            Tmp3 = PackVectorOp(Node->getOperand(1), EVT);
1726            Result = DAG.getStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(),
1727                                  ST->getSrcValueOffset());
1728            // The scalarized value type may not be legal, e.g. it might require
1729            // promotion or expansion.  Relegalize the scalar store.
1730            Result = LegalizeOp(Result);
1731            break;
1732          } else {
1733            SplitVectorOp(Node->getOperand(1), Lo, Hi);
1734            IncrementSize = NumElems/2 * MVT::getSizeInBits(EVT)/8;
1735          }
1736        } else {
1737          ExpandOp(Node->getOperand(1), Lo, Hi);
1738          IncrementSize = MVT::getSizeInBits(Hi.getValueType())/8;
1739
1740          if (!TLI.isLittleEndian())
1741            std::swap(Lo, Hi);
1742        }
1743
1744        Lo = DAG.getStore(Tmp1, Lo, Tmp2, ST->getSrcValue(),
1745                          ST->getSrcValueOffset());
1746        Tmp2 = DAG.getNode(ISD::ADD, Tmp2.getValueType(), Tmp2,
1747                           getIntPtrConstant(IncrementSize));
1748        assert(isTypeLegal(Tmp2.getValueType()) &&
1749               "Pointers must be legal!");
1750        // FIXME: This sets the srcvalue of both halves to be the same, which is
1751        // wrong.
1752        Hi = DAG.getStore(Tmp1, Hi, Tmp2, ST->getSrcValue(),
1753                          ST->getSrcValueOffset());
1754        Result = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo, Hi);
1755        break;
1756      }
1757    } else {
1758      // Truncating store
1759      assert(isTypeLegal(ST->getValue().getValueType()) &&
1760             "Cannot handle illegal TRUNCSTORE yet!");
1761      Tmp3 = LegalizeOp(ST->getValue());
1762
1763      // The only promote case we handle is TRUNCSTORE:i1 X into
1764      //   -> TRUNCSTORE:i8 (and X, 1)
1765      if (ST->getStoredVT() == MVT::i1 &&
1766          TLI.getStoreXAction(MVT::i1) == TargetLowering::Promote) {
1767        // Promote the bool to a mask then store.
1768        Tmp3 = DAG.getNode(ISD::AND, Tmp3.getValueType(), Tmp3,
1769                           DAG.getConstant(1, Tmp3.getValueType()));
1770        Result = DAG.getTruncStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(),
1771                                   ST->getSrcValueOffset(), MVT::i8);
1772      } else if (Tmp1 != ST->getChain() || Tmp3 != ST->getValue() ||
1773                 Tmp2 != ST->getBasePtr()) {
1774        Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp3, Tmp2,
1775                                        ST->getOffset());
1776      }
1777
1778      MVT::ValueType StVT = cast<StoreSDNode>(Result.Val)->getStoredVT();
1779      switch (TLI.getStoreXAction(StVT)) {
1780      default: assert(0 && "This action is not supported yet!");
1781      case TargetLowering::Legal: break;
1782      case TargetLowering::Custom:
1783        Tmp1 = TLI.LowerOperation(Result, DAG);
1784        if (Tmp1.Val) Result = Tmp1;
1785        break;
1786      }
1787    }
1788    break;
1789  }
1790  case ISD::PCMARKER:
1791    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1792    Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
1793    break;
1794  case ISD::STACKSAVE:
1795    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1796    Result = DAG.UpdateNodeOperands(Result, Tmp1);
1797    Tmp1 = Result.getValue(0);
1798    Tmp2 = Result.getValue(1);
1799
1800    switch (TLI.getOperationAction(ISD::STACKSAVE, MVT::Other)) {
1801    default: assert(0 && "This action is not supported yet!");
1802    case TargetLowering::Legal: break;
1803    case TargetLowering::Custom:
1804      Tmp3 = TLI.LowerOperation(Result, DAG);
1805      if (Tmp3.Val) {
1806        Tmp1 = LegalizeOp(Tmp3);
1807        Tmp2 = LegalizeOp(Tmp3.getValue(1));
1808      }
1809      break;
1810    case TargetLowering::Expand:
1811      // Expand to CopyFromReg if the target set
1812      // StackPointerRegisterToSaveRestore.
1813      if (unsigned SP = TLI.getStackPointerRegisterToSaveRestore()) {
1814        Tmp1 = DAG.getCopyFromReg(Result.getOperand(0), SP,
1815                                  Node->getValueType(0));
1816        Tmp2 = Tmp1.getValue(1);
1817      } else {
1818        Tmp1 = DAG.getNode(ISD::UNDEF, Node->getValueType(0));
1819        Tmp2 = Node->getOperand(0);
1820      }
1821      break;
1822    }
1823
1824    // Since stacksave produce two values, make sure to remember that we
1825    // legalized both of them.
1826    AddLegalizedOperand(SDOperand(Node, 0), Tmp1);
1827    AddLegalizedOperand(SDOperand(Node, 1), Tmp2);
1828    return Op.ResNo ? Tmp2 : Tmp1;
1829
1830  case ISD::STACKRESTORE:
1831    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1832    Tmp2 = LegalizeOp(Node->getOperand(1));  // Legalize the pointer.
1833    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
1834
1835    switch (TLI.getOperationAction(ISD::STACKRESTORE, MVT::Other)) {
1836    default: assert(0 && "This action is not supported yet!");
1837    case TargetLowering::Legal: break;
1838    case TargetLowering::Custom:
1839      Tmp1 = TLI.LowerOperation(Result, DAG);
1840      if (Tmp1.Val) Result = Tmp1;
1841      break;
1842    case TargetLowering::Expand:
1843      // Expand to CopyToReg if the target set
1844      // StackPointerRegisterToSaveRestore.
1845      if (unsigned SP = TLI.getStackPointerRegisterToSaveRestore()) {
1846        Result = DAG.getCopyToReg(Tmp1, SP, Tmp2);
1847      } else {
1848        Result = Tmp1;
1849      }
1850      break;
1851    }
1852    break;
1853
1854  case ISD::READCYCLECOUNTER:
1855    Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain
1856    Result = DAG.UpdateNodeOperands(Result, Tmp1);
1857    switch (TLI.getOperationAction(ISD::READCYCLECOUNTER,
1858                                   Node->getValueType(0))) {
1859    default: assert(0 && "This action is not supported yet!");
1860    case TargetLowering::Legal:
1861      Tmp1 = Result.getValue(0);
1862      Tmp2 = Result.getValue(1);
1863      break;
1864    case TargetLowering::Custom:
1865      Result = TLI.LowerOperation(Result, DAG);
1866      Tmp1 = LegalizeOp(Result.getValue(0));
1867      Tmp2 = LegalizeOp(Result.getValue(1));
1868      break;
1869    }
1870
1871    // Since rdcc produce two values, make sure to remember that we legalized
1872    // both of them.
1873    AddLegalizedOperand(SDOperand(Node, 0), Tmp1);
1874    AddLegalizedOperand(SDOperand(Node, 1), Tmp2);
1875    return Result;
1876
1877  case ISD::SELECT:
1878    switch (getTypeAction(Node->getOperand(0).getValueType())) {
1879    case Expand: assert(0 && "It's impossible to expand bools");
1880    case Legal:
1881      Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the condition.
1882      break;
1883    case Promote:
1884      Tmp1 = PromoteOp(Node->getOperand(0));  // Promote the condition.
1885      // Make sure the condition is either zero or one.
1886      if (!TLI.MaskedValueIsZero(Tmp1,
1887                                 MVT::getIntVTBitMask(Tmp1.getValueType())^1))
1888        Tmp1 = DAG.getZeroExtendInReg(Tmp1, MVT::i1);
1889      break;
1890    }
1891    Tmp2 = LegalizeOp(Node->getOperand(1));   // TrueVal
1892    Tmp3 = LegalizeOp(Node->getOperand(2));   // FalseVal
1893
1894    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1895
1896    switch (TLI.getOperationAction(ISD::SELECT, Tmp2.getValueType())) {
1897    default: assert(0 && "This action is not supported yet!");
1898    case TargetLowering::Legal: break;
1899    case TargetLowering::Custom: {
1900      Tmp1 = TLI.LowerOperation(Result, DAG);
1901      if (Tmp1.Val) Result = Tmp1;
1902      break;
1903    }
1904    case TargetLowering::Expand:
1905      if (Tmp1.getOpcode() == ISD::SETCC) {
1906        Result = DAG.getSelectCC(Tmp1.getOperand(0), Tmp1.getOperand(1),
1907                              Tmp2, Tmp3,
1908                              cast<CondCodeSDNode>(Tmp1.getOperand(2))->get());
1909      } else {
1910        Result = DAG.getSelectCC(Tmp1,
1911                                 DAG.getConstant(0, Tmp1.getValueType()),
1912                                 Tmp2, Tmp3, ISD::SETNE);
1913      }
1914      break;
1915    case TargetLowering::Promote: {
1916      MVT::ValueType NVT =
1917        TLI.getTypeToPromoteTo(ISD::SELECT, Tmp2.getValueType());
1918      unsigned ExtOp, TruncOp;
1919      if (MVT::isVector(Tmp2.getValueType())) {
1920        ExtOp   = ISD::BIT_CONVERT;
1921        TruncOp = ISD::BIT_CONVERT;
1922      } else if (MVT::isInteger(Tmp2.getValueType())) {
1923        ExtOp   = ISD::ANY_EXTEND;
1924        TruncOp = ISD::TRUNCATE;
1925      } else {
1926        ExtOp   = ISD::FP_EXTEND;
1927        TruncOp = ISD::FP_ROUND;
1928      }
1929      // Promote each of the values to the new type.
1930      Tmp2 = DAG.getNode(ExtOp, NVT, Tmp2);
1931      Tmp3 = DAG.getNode(ExtOp, NVT, Tmp3);
1932      // Perform the larger operation, then round down.
1933      Result = DAG.getNode(ISD::SELECT, NVT, Tmp1, Tmp2,Tmp3);
1934      Result = DAG.getNode(TruncOp, Node->getValueType(0), Result);
1935      break;
1936    }
1937    }
1938    break;
1939  case ISD::SELECT_CC: {
1940    Tmp1 = Node->getOperand(0);               // LHS
1941    Tmp2 = Node->getOperand(1);               // RHS
1942    Tmp3 = LegalizeOp(Node->getOperand(2));   // True
1943    Tmp4 = LegalizeOp(Node->getOperand(3));   // False
1944    SDOperand CC = Node->getOperand(4);
1945
1946    LegalizeSetCCOperands(Tmp1, Tmp2, CC);
1947
1948    // If we didn't get both a LHS and RHS back from LegalizeSetCCOperands,
1949    // the LHS is a legal SETCC itself.  In this case, we need to compare
1950    // the result against zero to select between true and false values.
1951    if (Tmp2.Val == 0) {
1952      Tmp2 = DAG.getConstant(0, Tmp1.getValueType());
1953      CC = DAG.getCondCode(ISD::SETNE);
1954    }
1955    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3, Tmp4, CC);
1956
1957    // Everything is legal, see if we should expand this op or something.
1958    switch (TLI.getOperationAction(ISD::SELECT_CC, Tmp3.getValueType())) {
1959    default: assert(0 && "This action is not supported yet!");
1960    case TargetLowering::Legal: break;
1961    case TargetLowering::Custom:
1962      Tmp1 = TLI.LowerOperation(Result, DAG);
1963      if (Tmp1.Val) Result = Tmp1;
1964      break;
1965    }
1966    break;
1967  }
1968  case ISD::SETCC:
1969    Tmp1 = Node->getOperand(0);
1970    Tmp2 = Node->getOperand(1);
1971    Tmp3 = Node->getOperand(2);
1972    LegalizeSetCCOperands(Tmp1, Tmp2, Tmp3);
1973
1974    // If we had to Expand the SetCC operands into a SELECT node, then it may
1975    // not always be possible to return a true LHS & RHS.  In this case, just
1976    // return the value we legalized, returned in the LHS
1977    if (Tmp2.Val == 0) {
1978      Result = Tmp1;
1979      break;
1980    }
1981
1982    switch (TLI.getOperationAction(ISD::SETCC, Tmp1.getValueType())) {
1983    default: assert(0 && "Cannot handle this action for SETCC yet!");
1984    case TargetLowering::Custom:
1985      isCustom = true;
1986      // FALLTHROUGH.
1987    case TargetLowering::Legal:
1988      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
1989      if (isCustom) {
1990        Tmp3 = TLI.LowerOperation(Result, DAG);
1991        if (Tmp3.Val) Result = Tmp3;
1992      }
1993      break;
1994    case TargetLowering::Promote: {
1995      // First step, figure out the appropriate operation to use.
1996      // Allow SETCC to not be supported for all legal data types
1997      // Mostly this targets FP
1998      MVT::ValueType NewInTy = Node->getOperand(0).getValueType();
1999      MVT::ValueType OldVT = NewInTy;
2000
2001      // Scan for the appropriate larger type to use.
2002      while (1) {
2003        NewInTy = (MVT::ValueType)(NewInTy+1);
2004
2005        assert(MVT::isInteger(NewInTy) == MVT::isInteger(OldVT) &&
2006               "Fell off of the edge of the integer world");
2007        assert(MVT::isFloatingPoint(NewInTy) == MVT::isFloatingPoint(OldVT) &&
2008               "Fell off of the edge of the floating point world");
2009
2010        // If the target supports SETCC of this type, use it.
2011        if (TLI.isOperationLegal(ISD::SETCC, NewInTy))
2012          break;
2013      }
2014      if (MVT::isInteger(NewInTy))
2015        assert(0 && "Cannot promote Legal Integer SETCC yet");
2016      else {
2017        Tmp1 = DAG.getNode(ISD::FP_EXTEND, NewInTy, Tmp1);
2018        Tmp2 = DAG.getNode(ISD::FP_EXTEND, NewInTy, Tmp2);
2019      }
2020      Tmp1 = LegalizeOp(Tmp1);
2021      Tmp2 = LegalizeOp(Tmp2);
2022      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
2023      Result = LegalizeOp(Result);
2024      break;
2025    }
2026    case TargetLowering::Expand:
2027      // Expand a setcc node into a select_cc of the same condition, lhs, and
2028      // rhs that selects between const 1 (true) and const 0 (false).
2029      MVT::ValueType VT = Node->getValueType(0);
2030      Result = DAG.getNode(ISD::SELECT_CC, VT, Tmp1, Tmp2,
2031                           DAG.getConstant(1, VT), DAG.getConstant(0, VT),
2032                           Node->getOperand(2));
2033      break;
2034    }
2035    break;
2036  case ISD::MEMSET:
2037  case ISD::MEMCPY:
2038  case ISD::MEMMOVE: {
2039    Tmp1 = LegalizeOp(Node->getOperand(0));      // Chain
2040    Tmp2 = LegalizeOp(Node->getOperand(1));      // Pointer
2041
2042    if (Node->getOpcode() == ISD::MEMSET) {      // memset = ubyte
2043      switch (getTypeAction(Node->getOperand(2).getValueType())) {
2044      case Expand: assert(0 && "Cannot expand a byte!");
2045      case Legal:
2046        Tmp3 = LegalizeOp(Node->getOperand(2));
2047        break;
2048      case Promote:
2049        Tmp3 = PromoteOp(Node->getOperand(2));
2050        break;
2051      }
2052    } else {
2053      Tmp3 = LegalizeOp(Node->getOperand(2));    // memcpy/move = pointer,
2054    }
2055
2056    SDOperand Tmp4;
2057    switch (getTypeAction(Node->getOperand(3).getValueType())) {
2058    case Expand: {
2059      // Length is too big, just take the lo-part of the length.
2060      SDOperand HiPart;
2061      ExpandOp(Node->getOperand(3), Tmp4, HiPart);
2062      break;
2063    }
2064    case Legal:
2065      Tmp4 = LegalizeOp(Node->getOperand(3));
2066      break;
2067    case Promote:
2068      Tmp4 = PromoteOp(Node->getOperand(3));
2069      break;
2070    }
2071
2072    SDOperand Tmp5;
2073    switch (getTypeAction(Node->getOperand(4).getValueType())) {  // uint
2074    case Expand: assert(0 && "Cannot expand this yet!");
2075    case Legal:
2076      Tmp5 = LegalizeOp(Node->getOperand(4));
2077      break;
2078    case Promote:
2079      Tmp5 = PromoteOp(Node->getOperand(4));
2080      break;
2081    }
2082
2083    switch (TLI.getOperationAction(Node->getOpcode(), MVT::Other)) {
2084    default: assert(0 && "This action not implemented for this operation!");
2085    case TargetLowering::Custom:
2086      isCustom = true;
2087      // FALLTHROUGH
2088    case TargetLowering::Legal:
2089      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3, Tmp4, Tmp5);
2090      if (isCustom) {
2091        Tmp1 = TLI.LowerOperation(Result, DAG);
2092        if (Tmp1.Val) Result = Tmp1;
2093      }
2094      break;
2095    case TargetLowering::Expand: {
2096      // Otherwise, the target does not support this operation.  Lower the
2097      // operation to an explicit libcall as appropriate.
2098      MVT::ValueType IntPtr = TLI.getPointerTy();
2099      const Type *IntPtrTy = TLI.getTargetData()->getIntPtrType();
2100      std::vector<std::pair<SDOperand, const Type*> > Args;
2101
2102      const char *FnName = 0;
2103      if (Node->getOpcode() == ISD::MEMSET) {
2104        Args.push_back(std::make_pair(Tmp2, IntPtrTy));
2105        // Extend the (previously legalized) ubyte argument to be an int value
2106        // for the call.
2107        if (Tmp3.getValueType() > MVT::i32)
2108          Tmp3 = DAG.getNode(ISD::TRUNCATE, MVT::i32, Tmp3);
2109        else
2110          Tmp3 = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Tmp3);
2111        Args.push_back(std::make_pair(Tmp3, Type::IntTy));
2112        Args.push_back(std::make_pair(Tmp4, IntPtrTy));
2113
2114        FnName = "memset";
2115      } else if (Node->getOpcode() == ISD::MEMCPY ||
2116                 Node->getOpcode() == ISD::MEMMOVE) {
2117        Args.push_back(std::make_pair(Tmp2, IntPtrTy));
2118        Args.push_back(std::make_pair(Tmp3, IntPtrTy));
2119        Args.push_back(std::make_pair(Tmp4, IntPtrTy));
2120        FnName = Node->getOpcode() == ISD::MEMMOVE ? "memmove" : "memcpy";
2121      } else {
2122        assert(0 && "Unknown op!");
2123      }
2124
2125      std::pair<SDOperand,SDOperand> CallResult =
2126        TLI.LowerCallTo(Tmp1, Type::VoidTy, false, CallingConv::C, false,
2127                        DAG.getExternalSymbol(FnName, IntPtr), Args, DAG);
2128      Result = CallResult.second;
2129      break;
2130    }
2131    }
2132    break;
2133  }
2134
2135  case ISD::SHL_PARTS:
2136  case ISD::SRA_PARTS:
2137  case ISD::SRL_PARTS: {
2138    SmallVector<SDOperand, 8> Ops;
2139    bool Changed = false;
2140    for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
2141      Ops.push_back(LegalizeOp(Node->getOperand(i)));
2142      Changed |= Ops.back() != Node->getOperand(i);
2143    }
2144    if (Changed)
2145      Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
2146
2147    switch (TLI.getOperationAction(Node->getOpcode(),
2148                                   Node->getValueType(0))) {
2149    default: assert(0 && "This action is not supported yet!");
2150    case TargetLowering::Legal: break;
2151    case TargetLowering::Custom:
2152      Tmp1 = TLI.LowerOperation(Result, DAG);
2153      if (Tmp1.Val) {
2154        SDOperand Tmp2, RetVal(0, 0);
2155        for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i) {
2156          Tmp2 = LegalizeOp(Tmp1.getValue(i));
2157          AddLegalizedOperand(SDOperand(Node, i), Tmp2);
2158          if (i == Op.ResNo)
2159            RetVal = Tmp2;
2160        }
2161        assert(RetVal.Val && "Illegal result number");
2162        return RetVal;
2163      }
2164      break;
2165    }
2166
2167    // Since these produce multiple values, make sure to remember that we
2168    // legalized all of them.
2169    for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
2170      AddLegalizedOperand(SDOperand(Node, i), Result.getValue(i));
2171    return Result.getValue(Op.ResNo);
2172  }
2173
2174    // Binary operators
2175  case ISD::ADD:
2176  case ISD::SUB:
2177  case ISD::MUL:
2178  case ISD::MULHS:
2179  case ISD::MULHU:
2180  case ISD::UDIV:
2181  case ISD::SDIV:
2182  case ISD::AND:
2183  case ISD::OR:
2184  case ISD::XOR:
2185  case ISD::SHL:
2186  case ISD::SRL:
2187  case ISD::SRA:
2188  case ISD::FADD:
2189  case ISD::FSUB:
2190  case ISD::FMUL:
2191  case ISD::FDIV:
2192    Tmp1 = LegalizeOp(Node->getOperand(0));   // LHS
2193    switch (getTypeAction(Node->getOperand(1).getValueType())) {
2194    case Expand: assert(0 && "Not possible");
2195    case Legal:
2196      Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the RHS.
2197      break;
2198    case Promote:
2199      Tmp2 = PromoteOp(Node->getOperand(1));  // Promote the RHS.
2200      break;
2201    }
2202
2203    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
2204
2205    switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
2206    default: assert(0 && "BinOp legalize operation not supported");
2207    case TargetLowering::Legal: break;
2208    case TargetLowering::Custom:
2209      Tmp1 = TLI.LowerOperation(Result, DAG);
2210      if (Tmp1.Val) Result = Tmp1;
2211      break;
2212    case TargetLowering::Expand: {
2213      if (Node->getValueType(0) == MVT::i32) {
2214        switch (Node->getOpcode()) {
2215        default:  assert(0 && "Do not know how to expand this integer BinOp!");
2216        case ISD::UDIV:
2217        case ISD::SDIV:
2218          const char *FnName = Node->getOpcode() == ISD::UDIV
2219            ? "__udivsi3" : "__divsi3";
2220          SDOperand Dummy;
2221          Result = ExpandLibCall(FnName, Node, Dummy);
2222        };
2223        break;
2224      }
2225
2226      assert(MVT::isVector(Node->getValueType(0)) &&
2227             "Cannot expand this binary operator!");
2228      // Expand the operation into a bunch of nasty scalar code.
2229      SmallVector<SDOperand, 8> Ops;
2230      MVT::ValueType EltVT = MVT::getVectorBaseType(Node->getValueType(0));
2231      MVT::ValueType PtrVT = TLI.getPointerTy();
2232      for (unsigned i = 0, e = MVT::getVectorNumElements(Node->getValueType(0));
2233           i != e; ++i) {
2234        SDOperand Idx = DAG.getConstant(i, PtrVT);
2235        SDOperand LHS = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, EltVT, Tmp1, Idx);
2236        SDOperand RHS = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, EltVT, Tmp2, Idx);
2237        Ops.push_back(DAG.getNode(Node->getOpcode(), EltVT, LHS, RHS));
2238      }
2239      Result = DAG.getNode(ISD::BUILD_VECTOR, Node->getValueType(0),
2240                           &Ops[0], Ops.size());
2241      break;
2242    }
2243    case TargetLowering::Promote: {
2244      switch (Node->getOpcode()) {
2245      default:  assert(0 && "Do not know how to promote this BinOp!");
2246      case ISD::AND:
2247      case ISD::OR:
2248      case ISD::XOR: {
2249        MVT::ValueType OVT = Node->getValueType(0);
2250        MVT::ValueType NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
2251        assert(MVT::isVector(OVT) && "Cannot promote this BinOp!");
2252        // Bit convert each of the values to the new type.
2253        Tmp1 = DAG.getNode(ISD::BIT_CONVERT, NVT, Tmp1);
2254        Tmp2 = DAG.getNode(ISD::BIT_CONVERT, NVT, Tmp2);
2255        Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2);
2256        // Bit convert the result back the original type.
2257        Result = DAG.getNode(ISD::BIT_CONVERT, OVT, Result);
2258        break;
2259      }
2260      }
2261    }
2262    }
2263    break;
2264
2265  case ISD::FCOPYSIGN:  // FCOPYSIGN does not require LHS/RHS to match type!
2266    Tmp1 = LegalizeOp(Node->getOperand(0));   // LHS
2267    switch (getTypeAction(Node->getOperand(1).getValueType())) {
2268      case Expand: assert(0 && "Not possible");
2269      case Legal:
2270        Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the RHS.
2271        break;
2272      case Promote:
2273        Tmp2 = PromoteOp(Node->getOperand(1));  // Promote the RHS.
2274        break;
2275    }
2276
2277    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
2278
2279    switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
2280    default: assert(0 && "Operation not supported");
2281    case TargetLowering::Custom:
2282      Tmp1 = TLI.LowerOperation(Result, DAG);
2283      if (Tmp1.Val) Result = Tmp1;
2284      break;
2285    case TargetLowering::Legal: break;
2286    case TargetLowering::Expand:
2287      // If this target supports fabs/fneg natively, do this efficiently.
2288      if (TLI.isOperationLegal(ISD::FABS, Tmp1.getValueType()) &&
2289          TLI.isOperationLegal(ISD::FNEG, Tmp1.getValueType())) {
2290        // Get the sign bit of the RHS.
2291        MVT::ValueType IVT =
2292          Tmp2.getValueType() == MVT::f32 ? MVT::i32 : MVT::i64;
2293        SDOperand SignBit = DAG.getNode(ISD::BIT_CONVERT, IVT, Tmp2);
2294        SignBit = DAG.getSetCC(TLI.getSetCCResultTy(),
2295                               SignBit, DAG.getConstant(0, IVT), ISD::SETLT);
2296        // Get the absolute value of the result.
2297        SDOperand AbsVal = DAG.getNode(ISD::FABS, Tmp1.getValueType(), Tmp1);
2298        // Select between the nabs and abs value based on the sign bit of
2299        // the input.
2300        Result = DAG.getNode(ISD::SELECT, AbsVal.getValueType(), SignBit,
2301                             DAG.getNode(ISD::FNEG, AbsVal.getValueType(),
2302                                         AbsVal),
2303                             AbsVal);
2304        Result = LegalizeOp(Result);
2305        break;
2306      }
2307
2308      // Otherwise, do bitwise ops!
2309
2310      // copysign -> copysignf/copysign libcall.
2311      const char *FnName;
2312      if (Node->getValueType(0) == MVT::f32) {
2313        FnName = "copysignf";
2314        if (Tmp2.getValueType() != MVT::f32)  // Force operands to match type.
2315          Result = DAG.UpdateNodeOperands(Result, Tmp1,
2316                                    DAG.getNode(ISD::FP_ROUND, MVT::f32, Tmp2));
2317      } else {
2318        FnName = "copysign";
2319        if (Tmp2.getValueType() != MVT::f64)  // Force operands to match type.
2320          Result = DAG.UpdateNodeOperands(Result, Tmp1,
2321                                   DAG.getNode(ISD::FP_EXTEND, MVT::f64, Tmp2));
2322      }
2323      SDOperand Dummy;
2324      Result = ExpandLibCall(FnName, Node, Dummy);
2325      break;
2326    }
2327    break;
2328
2329  case ISD::ADDC:
2330  case ISD::SUBC:
2331    Tmp1 = LegalizeOp(Node->getOperand(0));
2332    Tmp2 = LegalizeOp(Node->getOperand(1));
2333    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
2334    // Since this produces two values, make sure to remember that we legalized
2335    // both of them.
2336    AddLegalizedOperand(SDOperand(Node, 0), Result.getValue(0));
2337    AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1));
2338    return Result;
2339
2340  case ISD::ADDE:
2341  case ISD::SUBE:
2342    Tmp1 = LegalizeOp(Node->getOperand(0));
2343    Tmp2 = LegalizeOp(Node->getOperand(1));
2344    Tmp3 = LegalizeOp(Node->getOperand(2));
2345    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
2346    // Since this produces two values, make sure to remember that we legalized
2347    // both of them.
2348    AddLegalizedOperand(SDOperand(Node, 0), Result.getValue(0));
2349    AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1));
2350    return Result;
2351
2352  case ISD::BUILD_PAIR: {
2353    MVT::ValueType PairTy = Node->getValueType(0);
2354    // TODO: handle the case where the Lo and Hi operands are not of legal type
2355    Tmp1 = LegalizeOp(Node->getOperand(0));   // Lo
2356    Tmp2 = LegalizeOp(Node->getOperand(1));   // Hi
2357    switch (TLI.getOperationAction(ISD::BUILD_PAIR, PairTy)) {
2358    case TargetLowering::Promote:
2359    case TargetLowering::Custom:
2360      assert(0 && "Cannot promote/custom this yet!");
2361    case TargetLowering::Legal:
2362      if (Tmp1 != Node->getOperand(0) || Tmp2 != Node->getOperand(1))
2363        Result = DAG.getNode(ISD::BUILD_PAIR, PairTy, Tmp1, Tmp2);
2364      break;
2365    case TargetLowering::Expand:
2366      Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, PairTy, Tmp1);
2367      Tmp2 = DAG.getNode(ISD::ANY_EXTEND, PairTy, Tmp2);
2368      Tmp2 = DAG.getNode(ISD::SHL, PairTy, Tmp2,
2369                         DAG.getConstant(MVT::getSizeInBits(PairTy)/2,
2370                                         TLI.getShiftAmountTy()));
2371      Result = DAG.getNode(ISD::OR, PairTy, Tmp1, Tmp2);
2372      break;
2373    }
2374    break;
2375  }
2376
2377  case ISD::UREM:
2378  case ISD::SREM:
2379  case ISD::FREM:
2380    Tmp1 = LegalizeOp(Node->getOperand(0));   // LHS
2381    Tmp2 = LegalizeOp(Node->getOperand(1));   // RHS
2382
2383    switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
2384    case TargetLowering::Promote: assert(0 && "Cannot promote this yet!");
2385    case TargetLowering::Custom:
2386      isCustom = true;
2387      // FALLTHROUGH
2388    case TargetLowering::Legal:
2389      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
2390      if (isCustom) {
2391        Tmp1 = TLI.LowerOperation(Result, DAG);
2392        if (Tmp1.Val) Result = Tmp1;
2393      }
2394      break;
2395    case TargetLowering::Expand:
2396      unsigned DivOpc= (Node->getOpcode() == ISD::UREM) ? ISD::UDIV : ISD::SDIV;
2397      if (MVT::isInteger(Node->getValueType(0))) {
2398        if (TLI.getOperationAction(DivOpc, Node->getValueType(0)) ==
2399            TargetLowering::Legal) {
2400          // X % Y -> X-X/Y*Y
2401          MVT::ValueType VT = Node->getValueType(0);
2402          Result = DAG.getNode(DivOpc, VT, Tmp1, Tmp2);
2403          Result = DAG.getNode(ISD::MUL, VT, Result, Tmp2);
2404          Result = DAG.getNode(ISD::SUB, VT, Tmp1, Result);
2405        } else {
2406          assert(Node->getValueType(0) == MVT::i32 &&
2407                 "Cannot expand this binary operator!");
2408          const char *FnName = Node->getOpcode() == ISD::UREM
2409            ? "__umodsi3" : "__modsi3";
2410          SDOperand Dummy;
2411          Result = ExpandLibCall(FnName, Node, Dummy);
2412        }
2413      } else {
2414        // Floating point mod -> fmod libcall.
2415        const char *FnName = Node->getValueType(0) == MVT::f32 ? "fmodf":"fmod";
2416        SDOperand Dummy;
2417        Result = ExpandLibCall(FnName, Node, Dummy);
2418      }
2419      break;
2420    }
2421    break;
2422  case ISD::VAARG: {
2423    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
2424    Tmp2 = LegalizeOp(Node->getOperand(1));  // Legalize the pointer.
2425
2426    MVT::ValueType VT = Node->getValueType(0);
2427    switch (TLI.getOperationAction(Node->getOpcode(), MVT::Other)) {
2428    default: assert(0 && "This action is not supported yet!");
2429    case TargetLowering::Custom:
2430      isCustom = true;
2431      // FALLTHROUGH
2432    case TargetLowering::Legal:
2433      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
2434      Result = Result.getValue(0);
2435      Tmp1 = Result.getValue(1);
2436
2437      if (isCustom) {
2438        Tmp2 = TLI.LowerOperation(Result, DAG);
2439        if (Tmp2.Val) {
2440          Result = LegalizeOp(Tmp2);
2441          Tmp1 = LegalizeOp(Tmp2.getValue(1));
2442        }
2443      }
2444      break;
2445    case TargetLowering::Expand: {
2446      SrcValueSDNode *SV = cast<SrcValueSDNode>(Node->getOperand(2));
2447      SDOperand VAList = DAG.getLoad(TLI.getPointerTy(), Tmp1, Tmp2,
2448                                     SV->getValue(), SV->getOffset());
2449      // Increment the pointer, VAList, to the next vaarg
2450      Tmp3 = DAG.getNode(ISD::ADD, TLI.getPointerTy(), VAList,
2451                         DAG.getConstant(MVT::getSizeInBits(VT)/8,
2452                                         TLI.getPointerTy()));
2453      // Store the incremented VAList to the legalized pointer
2454      Tmp3 = DAG.getStore(VAList.getValue(1), Tmp3, Tmp2, SV->getValue(),
2455                          SV->getOffset());
2456      // Load the actual argument out of the pointer VAList
2457      Result = DAG.getLoad(VT, Tmp3, VAList, NULL, 0);
2458      Tmp1 = LegalizeOp(Result.getValue(1));
2459      Result = LegalizeOp(Result);
2460      break;
2461    }
2462    }
2463    // Since VAARG produces two values, make sure to remember that we
2464    // legalized both of them.
2465    AddLegalizedOperand(SDOperand(Node, 0), Result);
2466    AddLegalizedOperand(SDOperand(Node, 1), Tmp1);
2467    return Op.ResNo ? Tmp1 : Result;
2468  }
2469
2470  case ISD::VACOPY:
2471    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
2472    Tmp2 = LegalizeOp(Node->getOperand(1));  // Legalize the dest pointer.
2473    Tmp3 = LegalizeOp(Node->getOperand(2));  // Legalize the source pointer.
2474
2475    switch (TLI.getOperationAction(ISD::VACOPY, MVT::Other)) {
2476    default: assert(0 && "This action is not supported yet!");
2477    case TargetLowering::Custom:
2478      isCustom = true;
2479      // FALLTHROUGH
2480    case TargetLowering::Legal:
2481      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3,
2482                                      Node->getOperand(3), Node->getOperand(4));
2483      if (isCustom) {
2484        Tmp1 = TLI.LowerOperation(Result, DAG);
2485        if (Tmp1.Val) Result = Tmp1;
2486      }
2487      break;
2488    case TargetLowering::Expand:
2489      // This defaults to loading a pointer from the input and storing it to the
2490      // output, returning the chain.
2491      SrcValueSDNode *SVD = cast<SrcValueSDNode>(Node->getOperand(3));
2492      SrcValueSDNode *SVS = cast<SrcValueSDNode>(Node->getOperand(4));
2493      Tmp4 = DAG.getLoad(TLI.getPointerTy(), Tmp1, Tmp3, SVD->getValue(),
2494                         SVD->getOffset());
2495      Result = DAG.getStore(Tmp4.getValue(1), Tmp4, Tmp2, SVS->getValue(),
2496                            SVS->getOffset());
2497      break;
2498    }
2499    break;
2500
2501  case ISD::VAEND:
2502    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
2503    Tmp2 = LegalizeOp(Node->getOperand(1));  // Legalize the pointer.
2504
2505    switch (TLI.getOperationAction(ISD::VAEND, MVT::Other)) {
2506    default: assert(0 && "This action is not supported yet!");
2507    case TargetLowering::Custom:
2508      isCustom = true;
2509      // FALLTHROUGH
2510    case TargetLowering::Legal:
2511      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
2512      if (isCustom) {
2513        Tmp1 = TLI.LowerOperation(Tmp1, DAG);
2514        if (Tmp1.Val) Result = Tmp1;
2515      }
2516      break;
2517    case TargetLowering::Expand:
2518      Result = Tmp1; // Default to a no-op, return the chain
2519      break;
2520    }
2521    break;
2522
2523  case ISD::VASTART:
2524    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
2525    Tmp2 = LegalizeOp(Node->getOperand(1));  // Legalize the pointer.
2526
2527    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
2528
2529    switch (TLI.getOperationAction(ISD::VASTART, MVT::Other)) {
2530    default: assert(0 && "This action is not supported yet!");
2531    case TargetLowering::Legal: break;
2532    case TargetLowering::Custom:
2533      Tmp1 = TLI.LowerOperation(Result, DAG);
2534      if (Tmp1.Val) Result = Tmp1;
2535      break;
2536    }
2537    break;
2538
2539  case ISD::ROTL:
2540  case ISD::ROTR:
2541    Tmp1 = LegalizeOp(Node->getOperand(0));   // LHS
2542    Tmp2 = LegalizeOp(Node->getOperand(1));   // RHS
2543
2544    assert(TLI.isOperationLegal(Node->getOpcode(), Node->getValueType(0)) &&
2545           "Cannot handle this yet!");
2546    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
2547    break;
2548
2549  case ISD::BSWAP:
2550    Tmp1 = LegalizeOp(Node->getOperand(0));   // Op
2551    switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
2552    case TargetLowering::Custom:
2553      assert(0 && "Cannot custom legalize this yet!");
2554    case TargetLowering::Legal:
2555      Result = DAG.UpdateNodeOperands(Result, Tmp1);
2556      break;
2557    case TargetLowering::Promote: {
2558      MVT::ValueType OVT = Tmp1.getValueType();
2559      MVT::ValueType NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
2560      unsigned DiffBits = getSizeInBits(NVT) - getSizeInBits(OVT);
2561
2562      Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, NVT, Tmp1);
2563      Tmp1 = DAG.getNode(ISD::BSWAP, NVT, Tmp1);
2564      Result = DAG.getNode(ISD::SRL, NVT, Tmp1,
2565                           DAG.getConstant(DiffBits, TLI.getShiftAmountTy()));
2566      break;
2567    }
2568    case TargetLowering::Expand:
2569      Result = ExpandBSWAP(Tmp1);
2570      break;
2571    }
2572    break;
2573
2574  case ISD::CTPOP:
2575  case ISD::CTTZ:
2576  case ISD::CTLZ:
2577    Tmp1 = LegalizeOp(Node->getOperand(0));   // Op
2578    switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
2579    case TargetLowering::Custom: assert(0 && "Cannot custom handle this yet!");
2580    case TargetLowering::Legal:
2581      Result = DAG.UpdateNodeOperands(Result, Tmp1);
2582      break;
2583    case TargetLowering::Promote: {
2584      MVT::ValueType OVT = Tmp1.getValueType();
2585      MVT::ValueType NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
2586
2587      // Zero extend the argument.
2588      Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, NVT, Tmp1);
2589      // Perform the larger operation, then subtract if needed.
2590      Tmp1 = DAG.getNode(Node->getOpcode(), Node->getValueType(0), Tmp1);
2591      switch (Node->getOpcode()) {
2592      case ISD::CTPOP:
2593        Result = Tmp1;
2594        break;
2595      case ISD::CTTZ:
2596        //if Tmp1 == sizeinbits(NVT) then Tmp1 = sizeinbits(Old VT)
2597        Tmp2 = DAG.getSetCC(TLI.getSetCCResultTy(), Tmp1,
2598                            DAG.getConstant(getSizeInBits(NVT), NVT),
2599                            ISD::SETEQ);
2600        Result = DAG.getNode(ISD::SELECT, NVT, Tmp2,
2601                           DAG.getConstant(getSizeInBits(OVT),NVT), Tmp1);
2602        break;
2603      case ISD::CTLZ:
2604        // Tmp1 = Tmp1 - (sizeinbits(NVT) - sizeinbits(Old VT))
2605        Result = DAG.getNode(ISD::SUB, NVT, Tmp1,
2606                             DAG.getConstant(getSizeInBits(NVT) -
2607                                             getSizeInBits(OVT), NVT));
2608        break;
2609      }
2610      break;
2611    }
2612    case TargetLowering::Expand:
2613      Result = ExpandBitCount(Node->getOpcode(), Tmp1);
2614      break;
2615    }
2616    break;
2617
2618    // Unary operators
2619  case ISD::FABS:
2620  case ISD::FNEG:
2621  case ISD::FSQRT:
2622  case ISD::FSIN:
2623  case ISD::FCOS:
2624    Tmp1 = LegalizeOp(Node->getOperand(0));
2625    switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
2626    case TargetLowering::Promote:
2627    case TargetLowering::Custom:
2628     isCustom = true;
2629     // FALLTHROUGH
2630    case TargetLowering::Legal:
2631      Result = DAG.UpdateNodeOperands(Result, Tmp1);
2632      if (isCustom) {
2633        Tmp1 = TLI.LowerOperation(Result, DAG);
2634        if (Tmp1.Val) Result = Tmp1;
2635      }
2636      break;
2637    case TargetLowering::Expand:
2638      switch (Node->getOpcode()) {
2639      default: assert(0 && "Unreachable!");
2640      case ISD::FNEG:
2641        // Expand Y = FNEG(X) ->  Y = SUB -0.0, X
2642        Tmp2 = DAG.getConstantFP(-0.0, Node->getValueType(0));
2643        Result = DAG.getNode(ISD::FSUB, Node->getValueType(0), Tmp2, Tmp1);
2644        break;
2645      case ISD::FABS: {
2646        // Expand Y = FABS(X) -> Y = (X >u 0.0) ? X : fneg(X).
2647        MVT::ValueType VT = Node->getValueType(0);
2648        Tmp2 = DAG.getConstantFP(0.0, VT);
2649        Tmp2 = DAG.getSetCC(TLI.getSetCCResultTy(), Tmp1, Tmp2, ISD::SETUGT);
2650        Tmp3 = DAG.getNode(ISD::FNEG, VT, Tmp1);
2651        Result = DAG.getNode(ISD::SELECT, VT, Tmp2, Tmp1, Tmp3);
2652        break;
2653      }
2654      case ISD::FSQRT:
2655      case ISD::FSIN:
2656      case ISD::FCOS: {
2657        MVT::ValueType VT = Node->getValueType(0);
2658        const char *FnName = 0;
2659        switch(Node->getOpcode()) {
2660        case ISD::FSQRT: FnName = VT == MVT::f32 ? "sqrtf" : "sqrt"; break;
2661        case ISD::FSIN:  FnName = VT == MVT::f32 ? "sinf"  : "sin"; break;
2662        case ISD::FCOS:  FnName = VT == MVT::f32 ? "cosf"  : "cos"; break;
2663        default: assert(0 && "Unreachable!");
2664        }
2665        SDOperand Dummy;
2666        Result = ExpandLibCall(FnName, Node, Dummy);
2667        break;
2668      }
2669      }
2670      break;
2671    }
2672    break;
2673  case ISD::FPOWI: {
2674    // We always lower FPOWI into a libcall.  No target support it yet.
2675    const char *FnName = Node->getValueType(0) == MVT::f32
2676                            ? "__powisf2" : "__powidf2";
2677    SDOperand Dummy;
2678    Result = ExpandLibCall(FnName, Node, Dummy);
2679    break;
2680  }
2681  case ISD::BIT_CONVERT:
2682    if (!isTypeLegal(Node->getOperand(0).getValueType())) {
2683      Result = ExpandBIT_CONVERT(Node->getValueType(0), Node->getOperand(0));
2684    } else {
2685      switch (TLI.getOperationAction(ISD::BIT_CONVERT,
2686                                     Node->getOperand(0).getValueType())) {
2687      default: assert(0 && "Unknown operation action!");
2688      case TargetLowering::Expand:
2689        Result = ExpandBIT_CONVERT(Node->getValueType(0), Node->getOperand(0));
2690        break;
2691      case TargetLowering::Legal:
2692        Tmp1 = LegalizeOp(Node->getOperand(0));
2693        Result = DAG.UpdateNodeOperands(Result, Tmp1);
2694        break;
2695      }
2696    }
2697    break;
2698  case ISD::VBIT_CONVERT: {
2699    assert(Op.getOperand(0).getValueType() == MVT::Vector &&
2700           "Can only have VBIT_CONVERT where input or output is MVT::Vector!");
2701
2702    // The input has to be a vector type, we have to either scalarize it, pack
2703    // it, or convert it based on whether the input vector type is legal.
2704    SDNode *InVal = Node->getOperand(0).Val;
2705    unsigned NumElems =
2706      cast<ConstantSDNode>(*(InVal->op_end()-2))->getValue();
2707    MVT::ValueType EVT = cast<VTSDNode>(*(InVal->op_end()-1))->getVT();
2708
2709    // Figure out if there is a Packed type corresponding to this Vector
2710    // type.  If so, convert to the packed type.
2711    MVT::ValueType TVT = MVT::getVectorType(EVT, NumElems);
2712    if (TVT != MVT::Other && TLI.isTypeLegal(TVT)) {
2713      // Turn this into a bit convert of the packed input.
2714      Result = DAG.getNode(ISD::BIT_CONVERT, Node->getValueType(0),
2715                           PackVectorOp(Node->getOperand(0), TVT));
2716      break;
2717    } else if (NumElems == 1) {
2718      // Turn this into a bit convert of the scalar input.
2719      Result = DAG.getNode(ISD::BIT_CONVERT, Node->getValueType(0),
2720                           PackVectorOp(Node->getOperand(0), EVT));
2721      break;
2722    } else {
2723      // FIXME: UNIMP!  Store then reload
2724      assert(0 && "Cast from unsupported vector type not implemented yet!");
2725    }
2726  }
2727
2728    // Conversion operators.  The source and destination have different types.
2729  case ISD::SINT_TO_FP:
2730  case ISD::UINT_TO_FP: {
2731    bool isSigned = Node->getOpcode() == ISD::SINT_TO_FP;
2732    switch (getTypeAction(Node->getOperand(0).getValueType())) {
2733    case Legal:
2734      switch (TLI.getOperationAction(Node->getOpcode(),
2735                                     Node->getOperand(0).getValueType())) {
2736      default: assert(0 && "Unknown operation action!");
2737      case TargetLowering::Custom:
2738        isCustom = true;
2739        // FALLTHROUGH
2740      case TargetLowering::Legal:
2741        Tmp1 = LegalizeOp(Node->getOperand(0));
2742        Result = DAG.UpdateNodeOperands(Result, Tmp1);
2743        if (isCustom) {
2744          Tmp1 = TLI.LowerOperation(Result, DAG);
2745          if (Tmp1.Val) Result = Tmp1;
2746        }
2747        break;
2748      case TargetLowering::Expand:
2749        Result = ExpandLegalINT_TO_FP(isSigned,
2750                                      LegalizeOp(Node->getOperand(0)),
2751                                      Node->getValueType(0));
2752        break;
2753      case TargetLowering::Promote:
2754        Result = PromoteLegalINT_TO_FP(LegalizeOp(Node->getOperand(0)),
2755                                       Node->getValueType(0),
2756                                       isSigned);
2757        break;
2758      }
2759      break;
2760    case Expand:
2761      Result = ExpandIntToFP(Node->getOpcode() == ISD::SINT_TO_FP,
2762                             Node->getValueType(0), Node->getOperand(0));
2763      break;
2764    case Promote:
2765      Tmp1 = PromoteOp(Node->getOperand(0));
2766      if (isSigned) {
2767        Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, Tmp1.getValueType(),
2768                 Tmp1, DAG.getValueType(Node->getOperand(0).getValueType()));
2769      } else {
2770        Tmp1 = DAG.getZeroExtendInReg(Tmp1,
2771                                      Node->getOperand(0).getValueType());
2772      }
2773      Result = DAG.UpdateNodeOperands(Result, Tmp1);
2774      Result = LegalizeOp(Result);  // The 'op' is not necessarily legal!
2775      break;
2776    }
2777    break;
2778  }
2779  case ISD::TRUNCATE:
2780    switch (getTypeAction(Node->getOperand(0).getValueType())) {
2781    case Legal:
2782      Tmp1 = LegalizeOp(Node->getOperand(0));
2783      Result = DAG.UpdateNodeOperands(Result, Tmp1);
2784      break;
2785    case Expand:
2786      ExpandOp(Node->getOperand(0), Tmp1, Tmp2);
2787
2788      // Since the result is legal, we should just be able to truncate the low
2789      // part of the source.
2790      Result = DAG.getNode(ISD::TRUNCATE, Node->getValueType(0), Tmp1);
2791      break;
2792    case Promote:
2793      Result = PromoteOp(Node->getOperand(0));
2794      Result = DAG.getNode(ISD::TRUNCATE, Op.getValueType(), Result);
2795      break;
2796    }
2797    break;
2798
2799  case ISD::FP_TO_SINT:
2800  case ISD::FP_TO_UINT:
2801    switch (getTypeAction(Node->getOperand(0).getValueType())) {
2802    case Legal:
2803      Tmp1 = LegalizeOp(Node->getOperand(0));
2804
2805      switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))){
2806      default: assert(0 && "Unknown operation action!");
2807      case TargetLowering::Custom:
2808        isCustom = true;
2809        // FALLTHROUGH
2810      case TargetLowering::Legal:
2811        Result = DAG.UpdateNodeOperands(Result, Tmp1);
2812        if (isCustom) {
2813          Tmp1 = TLI.LowerOperation(Result, DAG);
2814          if (Tmp1.Val) Result = Tmp1;
2815        }
2816        break;
2817      case TargetLowering::Promote:
2818        Result = PromoteLegalFP_TO_INT(Tmp1, Node->getValueType(0),
2819                                       Node->getOpcode() == ISD::FP_TO_SINT);
2820        break;
2821      case TargetLowering::Expand:
2822        if (Node->getOpcode() == ISD::FP_TO_UINT) {
2823          SDOperand True, False;
2824          MVT::ValueType VT =  Node->getOperand(0).getValueType();
2825          MVT::ValueType NVT = Node->getValueType(0);
2826          unsigned ShiftAmt = MVT::getSizeInBits(Node->getValueType(0))-1;
2827          Tmp2 = DAG.getConstantFP((double)(1ULL << ShiftAmt), VT);
2828          Tmp3 = DAG.getSetCC(TLI.getSetCCResultTy(),
2829                            Node->getOperand(0), Tmp2, ISD::SETLT);
2830          True = DAG.getNode(ISD::FP_TO_SINT, NVT, Node->getOperand(0));
2831          False = DAG.getNode(ISD::FP_TO_SINT, NVT,
2832                              DAG.getNode(ISD::FSUB, VT, Node->getOperand(0),
2833                                          Tmp2));
2834          False = DAG.getNode(ISD::XOR, NVT, False,
2835                              DAG.getConstant(1ULL << ShiftAmt, NVT));
2836          Result = DAG.getNode(ISD::SELECT, NVT, Tmp3, True, False);
2837          break;
2838        } else {
2839          assert(0 && "Do not know how to expand FP_TO_SINT yet!");
2840        }
2841        break;
2842      }
2843      break;
2844    case Expand:
2845      assert(0 && "Shouldn't need to expand other operators here!");
2846    case Promote:
2847      Tmp1 = PromoteOp(Node->getOperand(0));
2848      Result = DAG.UpdateNodeOperands(Result, LegalizeOp(Tmp1));
2849      Result = LegalizeOp(Result);
2850      break;
2851    }
2852    break;
2853
2854  case ISD::ANY_EXTEND:
2855  case ISD::ZERO_EXTEND:
2856  case ISD::SIGN_EXTEND:
2857  case ISD::FP_EXTEND:
2858  case ISD::FP_ROUND:
2859    switch (getTypeAction(Node->getOperand(0).getValueType())) {
2860    case Expand: assert(0 && "Shouldn't need to expand other operators here!");
2861    case Legal:
2862      Tmp1 = LegalizeOp(Node->getOperand(0));
2863      Result = DAG.UpdateNodeOperands(Result, Tmp1);
2864      break;
2865    case Promote:
2866      switch (Node->getOpcode()) {
2867      case ISD::ANY_EXTEND:
2868        Tmp1 = PromoteOp(Node->getOperand(0));
2869        Result = DAG.getNode(ISD::ANY_EXTEND, Op.getValueType(), Tmp1);
2870        break;
2871      case ISD::ZERO_EXTEND:
2872        Result = PromoteOp(Node->getOperand(0));
2873        Result = DAG.getNode(ISD::ANY_EXTEND, Op.getValueType(), Result);
2874        Result = DAG.getZeroExtendInReg(Result,
2875                                        Node->getOperand(0).getValueType());
2876        break;
2877      case ISD::SIGN_EXTEND:
2878        Result = PromoteOp(Node->getOperand(0));
2879        Result = DAG.getNode(ISD::ANY_EXTEND, Op.getValueType(), Result);
2880        Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, Result.getValueType(),
2881                             Result,
2882                          DAG.getValueType(Node->getOperand(0).getValueType()));
2883        break;
2884      case ISD::FP_EXTEND:
2885        Result = PromoteOp(Node->getOperand(0));
2886        if (Result.getValueType() != Op.getValueType())
2887          // Dynamically dead while we have only 2 FP types.
2888          Result = DAG.getNode(ISD::FP_EXTEND, Op.getValueType(), Result);
2889        break;
2890      case ISD::FP_ROUND:
2891        Result = PromoteOp(Node->getOperand(0));
2892        Result = DAG.getNode(Node->getOpcode(), Op.getValueType(), Result);
2893        break;
2894      }
2895    }
2896    break;
2897  case ISD::FP_ROUND_INREG:
2898  case ISD::SIGN_EXTEND_INREG: {
2899    Tmp1 = LegalizeOp(Node->getOperand(0));
2900    MVT::ValueType ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
2901
2902    // If this operation is not supported, convert it to a shl/shr or load/store
2903    // pair.
2904    switch (TLI.getOperationAction(Node->getOpcode(), ExtraVT)) {
2905    default: assert(0 && "This action not supported for this op yet!");
2906    case TargetLowering::Legal:
2907      Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
2908      break;
2909    case TargetLowering::Expand:
2910      // If this is an integer extend and shifts are supported, do that.
2911      if (Node->getOpcode() == ISD::SIGN_EXTEND_INREG) {
2912        // NOTE: we could fall back on load/store here too for targets without
2913        // SAR.  However, it is doubtful that any exist.
2914        unsigned BitsDiff = MVT::getSizeInBits(Node->getValueType(0)) -
2915                            MVT::getSizeInBits(ExtraVT);
2916        SDOperand ShiftCst = DAG.getConstant(BitsDiff, TLI.getShiftAmountTy());
2917        Result = DAG.getNode(ISD::SHL, Node->getValueType(0),
2918                             Node->getOperand(0), ShiftCst);
2919        Result = DAG.getNode(ISD::SRA, Node->getValueType(0),
2920                             Result, ShiftCst);
2921      } else if (Node->getOpcode() == ISD::FP_ROUND_INREG) {
2922        // The only way we can lower this is to turn it into a TRUNCSTORE,
2923        // EXTLOAD pair, targetting a temporary location (a stack slot).
2924
2925        // NOTE: there is a choice here between constantly creating new stack
2926        // slots and always reusing the same one.  We currently always create
2927        // new ones, as reuse may inhibit scheduling.
2928        const Type *Ty = MVT::getTypeForValueType(ExtraVT);
2929        unsigned TySize = (unsigned)TLI.getTargetData()->getTypeSize(Ty);
2930        unsigned Align  = TLI.getTargetData()->getTypeAlignment(Ty);
2931        MachineFunction &MF = DAG.getMachineFunction();
2932        int SSFI =
2933          MF.getFrameInfo()->CreateStackObject((unsigned)TySize, Align);
2934        SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
2935        Result = DAG.getTruncStore(DAG.getEntryNode(), Node->getOperand(0),
2936                                   StackSlot, NULL, 0, ExtraVT);
2937        Result = DAG.getExtLoad(ISD::EXTLOAD, Node->getValueType(0),
2938                                Result, StackSlot, NULL, 0, ExtraVT);
2939      } else {
2940        assert(0 && "Unknown op");
2941      }
2942      break;
2943    }
2944    break;
2945  }
2946  }
2947
2948  assert(Result.getValueType() == Op.getValueType() &&
2949         "Bad legalization!");
2950
2951  // Make sure that the generated code is itself legal.
2952  if (Result != Op)
2953    Result = LegalizeOp(Result);
2954
2955  // Note that LegalizeOp may be reentered even from single-use nodes, which
2956  // means that we always must cache transformed nodes.
2957  AddLegalizedOperand(Op, Result);
2958  return Result;
2959}
2960
2961/// PromoteOp - Given an operation that produces a value in an invalid type,
2962/// promote it to compute the value into a larger type.  The produced value will
2963/// have the correct bits for the low portion of the register, but no guarantee
2964/// is made about the top bits: it may be zero, sign-extended, or garbage.
2965SDOperand SelectionDAGLegalize::PromoteOp(SDOperand Op) {
2966  MVT::ValueType VT = Op.getValueType();
2967  MVT::ValueType NVT = TLI.getTypeToTransformTo(VT);
2968  assert(getTypeAction(VT) == Promote &&
2969         "Caller should expand or legalize operands that are not promotable!");
2970  assert(NVT > VT && MVT::isInteger(NVT) == MVT::isInteger(VT) &&
2971         "Cannot promote to smaller type!");
2972
2973  SDOperand Tmp1, Tmp2, Tmp3;
2974  SDOperand Result;
2975  SDNode *Node = Op.Val;
2976
2977  std::map<SDOperand, SDOperand>::iterator I = PromotedNodes.find(Op);
2978  if (I != PromotedNodes.end()) return I->second;
2979
2980  switch (Node->getOpcode()) {
2981  case ISD::CopyFromReg:
2982    assert(0 && "CopyFromReg must be legal!");
2983  default:
2984#ifndef NDEBUG
2985    cerr << "NODE: "; Node->dump(); cerr << "\n";
2986#endif
2987    assert(0 && "Do not know how to promote this operator!");
2988    abort();
2989  case ISD::UNDEF:
2990    Result = DAG.getNode(ISD::UNDEF, NVT);
2991    break;
2992  case ISD::Constant:
2993    if (VT != MVT::i1)
2994      Result = DAG.getNode(ISD::SIGN_EXTEND, NVT, Op);
2995    else
2996      Result = DAG.getNode(ISD::ZERO_EXTEND, NVT, Op);
2997    assert(isa<ConstantSDNode>(Result) && "Didn't constant fold zext?");
2998    break;
2999  case ISD::ConstantFP:
3000    Result = DAG.getNode(ISD::FP_EXTEND, NVT, Op);
3001    assert(isa<ConstantFPSDNode>(Result) && "Didn't constant fold fp_extend?");
3002    break;
3003
3004  case ISD::SETCC:
3005    assert(isTypeLegal(TLI.getSetCCResultTy()) && "SetCC type is not legal??");
3006    Result = DAG.getNode(ISD::SETCC, TLI.getSetCCResultTy(),Node->getOperand(0),
3007                         Node->getOperand(1), Node->getOperand(2));
3008    break;
3009
3010  case ISD::TRUNCATE:
3011    switch (getTypeAction(Node->getOperand(0).getValueType())) {
3012    case Legal:
3013      Result = LegalizeOp(Node->getOperand(0));
3014      assert(Result.getValueType() >= NVT &&
3015             "This truncation doesn't make sense!");
3016      if (Result.getValueType() > NVT)    // Truncate to NVT instead of VT
3017        Result = DAG.getNode(ISD::TRUNCATE, NVT, Result);
3018      break;
3019    case Promote:
3020      // The truncation is not required, because we don't guarantee anything
3021      // about high bits anyway.
3022      Result = PromoteOp(Node->getOperand(0));
3023      break;
3024    case Expand:
3025      ExpandOp(Node->getOperand(0), Tmp1, Tmp2);
3026      // Truncate the low part of the expanded value to the result type
3027      Result = DAG.getNode(ISD::TRUNCATE, NVT, Tmp1);
3028    }
3029    break;
3030  case ISD::SIGN_EXTEND:
3031  case ISD::ZERO_EXTEND:
3032  case ISD::ANY_EXTEND:
3033    switch (getTypeAction(Node->getOperand(0).getValueType())) {
3034    case Expand: assert(0 && "BUG: Smaller reg should have been promoted!");
3035    case Legal:
3036      // Input is legal?  Just do extend all the way to the larger type.
3037      Result = DAG.getNode(Node->getOpcode(), NVT, Node->getOperand(0));
3038      break;
3039    case Promote:
3040      // Promote the reg if it's smaller.
3041      Result = PromoteOp(Node->getOperand(0));
3042      // The high bits are not guaranteed to be anything.  Insert an extend.
3043      if (Node->getOpcode() == ISD::SIGN_EXTEND)
3044        Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Result,
3045                         DAG.getValueType(Node->getOperand(0).getValueType()));
3046      else if (Node->getOpcode() == ISD::ZERO_EXTEND)
3047        Result = DAG.getZeroExtendInReg(Result,
3048                                        Node->getOperand(0).getValueType());
3049      break;
3050    }
3051    break;
3052  case ISD::BIT_CONVERT:
3053    Result = ExpandBIT_CONVERT(Node->getValueType(0), Node->getOperand(0));
3054    Result = PromoteOp(Result);
3055    break;
3056
3057  case ISD::FP_EXTEND:
3058    assert(0 && "Case not implemented.  Dynamically dead with 2 FP types!");
3059  case ISD::FP_ROUND:
3060    switch (getTypeAction(Node->getOperand(0).getValueType())) {
3061    case Expand: assert(0 && "BUG: Cannot expand FP regs!");
3062    case Promote:  assert(0 && "Unreachable with 2 FP types!");
3063    case Legal:
3064      // Input is legal?  Do an FP_ROUND_INREG.
3065      Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Node->getOperand(0),
3066                           DAG.getValueType(VT));
3067      break;
3068    }
3069    break;
3070
3071  case ISD::SINT_TO_FP:
3072  case ISD::UINT_TO_FP:
3073    switch (getTypeAction(Node->getOperand(0).getValueType())) {
3074    case Legal:
3075      // No extra round required here.
3076      Result = DAG.getNode(Node->getOpcode(), NVT, Node->getOperand(0));
3077      break;
3078
3079    case Promote:
3080      Result = PromoteOp(Node->getOperand(0));
3081      if (Node->getOpcode() == ISD::SINT_TO_FP)
3082        Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, Result.getValueType(),
3083                             Result,
3084                         DAG.getValueType(Node->getOperand(0).getValueType()));
3085      else
3086        Result = DAG.getZeroExtendInReg(Result,
3087                                        Node->getOperand(0).getValueType());
3088      // No extra round required here.
3089      Result = DAG.getNode(Node->getOpcode(), NVT, Result);
3090      break;
3091    case Expand:
3092      Result = ExpandIntToFP(Node->getOpcode() == ISD::SINT_TO_FP, NVT,
3093                             Node->getOperand(0));
3094      // Round if we cannot tolerate excess precision.
3095      if (NoExcessFPPrecision)
3096        Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result,
3097                             DAG.getValueType(VT));
3098      break;
3099    }
3100    break;
3101
3102  case ISD::SIGN_EXTEND_INREG:
3103    Result = PromoteOp(Node->getOperand(0));
3104    Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Result,
3105                         Node->getOperand(1));
3106    break;
3107  case ISD::FP_TO_SINT:
3108  case ISD::FP_TO_UINT:
3109    switch (getTypeAction(Node->getOperand(0).getValueType())) {
3110    case Legal:
3111      Tmp1 = Node->getOperand(0);
3112      break;
3113    case Promote:
3114      // The input result is prerounded, so we don't have to do anything
3115      // special.
3116      Tmp1 = PromoteOp(Node->getOperand(0));
3117      break;
3118    case Expand:
3119      assert(0 && "not implemented");
3120    }
3121    // If we're promoting a UINT to a larger size, check to see if the new node
3122    // will be legal.  If it isn't, check to see if FP_TO_SINT is legal, since
3123    // we can use that instead.  This allows us to generate better code for
3124    // FP_TO_UINT for small destination sizes on targets where FP_TO_UINT is not
3125    // legal, such as PowerPC.
3126    if (Node->getOpcode() == ISD::FP_TO_UINT &&
3127        !TLI.isOperationLegal(ISD::FP_TO_UINT, NVT) &&
3128        (TLI.isOperationLegal(ISD::FP_TO_SINT, NVT) ||
3129         TLI.getOperationAction(ISD::FP_TO_SINT, NVT)==TargetLowering::Custom)){
3130      Result = DAG.getNode(ISD::FP_TO_SINT, NVT, Tmp1);
3131    } else {
3132      Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1);
3133    }
3134    break;
3135
3136  case ISD::FABS:
3137  case ISD::FNEG:
3138    Tmp1 = PromoteOp(Node->getOperand(0));
3139    assert(Tmp1.getValueType() == NVT);
3140    Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1);
3141    // NOTE: we do not have to do any extra rounding here for
3142    // NoExcessFPPrecision, because we know the input will have the appropriate
3143    // precision, and these operations don't modify precision at all.
3144    break;
3145
3146  case ISD::FSQRT:
3147  case ISD::FSIN:
3148  case ISD::FCOS:
3149    Tmp1 = PromoteOp(Node->getOperand(0));
3150    assert(Tmp1.getValueType() == NVT);
3151    Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1);
3152    if (NoExcessFPPrecision)
3153      Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result,
3154                           DAG.getValueType(VT));
3155    break;
3156
3157  case ISD::AND:
3158  case ISD::OR:
3159  case ISD::XOR:
3160  case ISD::ADD:
3161  case ISD::SUB:
3162  case ISD::MUL:
3163    // The input may have strange things in the top bits of the registers, but
3164    // these operations don't care.  They may have weird bits going out, but
3165    // that too is okay if they are integer operations.
3166    Tmp1 = PromoteOp(Node->getOperand(0));
3167    Tmp2 = PromoteOp(Node->getOperand(1));
3168    assert(Tmp1.getValueType() == NVT && Tmp2.getValueType() == NVT);
3169    Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2);
3170    break;
3171  case ISD::FADD:
3172  case ISD::FSUB:
3173  case ISD::FMUL:
3174    Tmp1 = PromoteOp(Node->getOperand(0));
3175    Tmp2 = PromoteOp(Node->getOperand(1));
3176    assert(Tmp1.getValueType() == NVT && Tmp2.getValueType() == NVT);
3177    Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2);
3178
3179    // Floating point operations will give excess precision that we may not be
3180    // able to tolerate.  If we DO allow excess precision, just leave it,
3181    // otherwise excise it.
3182    // FIXME: Why would we need to round FP ops more than integer ones?
3183    //     Is Round(Add(Add(A,B),C)) != Round(Add(Round(Add(A,B)), C))
3184    if (NoExcessFPPrecision)
3185      Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result,
3186                           DAG.getValueType(VT));
3187    break;
3188
3189  case ISD::SDIV:
3190  case ISD::SREM:
3191    // These operators require that their input be sign extended.
3192    Tmp1 = PromoteOp(Node->getOperand(0));
3193    Tmp2 = PromoteOp(Node->getOperand(1));
3194    if (MVT::isInteger(NVT)) {
3195      Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp1,
3196                         DAG.getValueType(VT));
3197      Tmp2 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp2,
3198                         DAG.getValueType(VT));
3199    }
3200    Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2);
3201
3202    // Perform FP_ROUND: this is probably overly pessimistic.
3203    if (MVT::isFloatingPoint(NVT) && NoExcessFPPrecision)
3204      Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result,
3205                           DAG.getValueType(VT));
3206    break;
3207  case ISD::FDIV:
3208  case ISD::FREM:
3209  case ISD::FCOPYSIGN:
3210    // These operators require that their input be fp extended.
3211    switch (getTypeAction(Node->getOperand(0).getValueType())) {
3212      case Legal:
3213        Tmp1 = LegalizeOp(Node->getOperand(0));
3214        break;
3215      case Promote:
3216        Tmp1 = PromoteOp(Node->getOperand(0));
3217        break;
3218      case Expand:
3219        assert(0 && "not implemented");
3220    }
3221    switch (getTypeAction(Node->getOperand(1).getValueType())) {
3222      case Legal:
3223        Tmp2 = LegalizeOp(Node->getOperand(1));
3224        break;
3225      case Promote:
3226        Tmp2 = PromoteOp(Node->getOperand(1));
3227        break;
3228      case Expand:
3229        assert(0 && "not implemented");
3230    }
3231    Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2);
3232
3233    // Perform FP_ROUND: this is probably overly pessimistic.
3234    if (NoExcessFPPrecision && Node->getOpcode() != ISD::FCOPYSIGN)
3235      Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result,
3236                           DAG.getValueType(VT));
3237    break;
3238
3239  case ISD::UDIV:
3240  case ISD::UREM:
3241    // These operators require that their input be zero extended.
3242    Tmp1 = PromoteOp(Node->getOperand(0));
3243    Tmp2 = PromoteOp(Node->getOperand(1));
3244    assert(MVT::isInteger(NVT) && "Operators don't apply to FP!");
3245    Tmp1 = DAG.getZeroExtendInReg(Tmp1, VT);
3246    Tmp2 = DAG.getZeroExtendInReg(Tmp2, VT);
3247    Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2);
3248    break;
3249
3250  case ISD::SHL:
3251    Tmp1 = PromoteOp(Node->getOperand(0));
3252    Result = DAG.getNode(ISD::SHL, NVT, Tmp1, Node->getOperand(1));
3253    break;
3254  case ISD::SRA:
3255    // The input value must be properly sign extended.
3256    Tmp1 = PromoteOp(Node->getOperand(0));
3257    Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp1,
3258                       DAG.getValueType(VT));
3259    Result = DAG.getNode(ISD::SRA, NVT, Tmp1, Node->getOperand(1));
3260    break;
3261  case ISD::SRL:
3262    // The input value must be properly zero extended.
3263    Tmp1 = PromoteOp(Node->getOperand(0));
3264    Tmp1 = DAG.getZeroExtendInReg(Tmp1, VT);
3265    Result = DAG.getNode(ISD::SRL, NVT, Tmp1, Node->getOperand(1));
3266    break;
3267
3268  case ISD::VAARG:
3269    Tmp1 = Node->getOperand(0);   // Get the chain.
3270    Tmp2 = Node->getOperand(1);   // Get the pointer.
3271    if (TLI.getOperationAction(ISD::VAARG, VT) == TargetLowering::Custom) {
3272      Tmp3 = DAG.getVAArg(VT, Tmp1, Tmp2, Node->getOperand(2));
3273      Result = TLI.CustomPromoteOperation(Tmp3, DAG);
3274    } else {
3275      SrcValueSDNode *SV = cast<SrcValueSDNode>(Node->getOperand(2));
3276      SDOperand VAList = DAG.getLoad(TLI.getPointerTy(), Tmp1, Tmp2,
3277                                     SV->getValue(), SV->getOffset());
3278      // Increment the pointer, VAList, to the next vaarg
3279      Tmp3 = DAG.getNode(ISD::ADD, TLI.getPointerTy(), VAList,
3280                         DAG.getConstant(MVT::getSizeInBits(VT)/8,
3281                                         TLI.getPointerTy()));
3282      // Store the incremented VAList to the legalized pointer
3283      Tmp3 = DAG.getStore(VAList.getValue(1), Tmp3, Tmp2, SV->getValue(),
3284                          SV->getOffset());
3285      // Load the actual argument out of the pointer VAList
3286      Result = DAG.getExtLoad(ISD::EXTLOAD, NVT, Tmp3, VAList, NULL, 0, VT);
3287    }
3288    // Remember that we legalized the chain.
3289    AddLegalizedOperand(Op.getValue(1), LegalizeOp(Result.getValue(1)));
3290    break;
3291
3292  case ISD::LOAD: {
3293    LoadSDNode *LD = cast<LoadSDNode>(Node);
3294    ISD::LoadExtType ExtType = ISD::isNON_EXTLoad(Node)
3295      ? ISD::EXTLOAD : LD->getExtensionType();
3296    Result = DAG.getExtLoad(ExtType, NVT,
3297                            LD->getChain(), LD->getBasePtr(),
3298                            LD->getSrcValue(), LD->getSrcValueOffset(),
3299                            LD->getLoadedVT());
3300    // Remember that we legalized the chain.
3301    AddLegalizedOperand(Op.getValue(1), LegalizeOp(Result.getValue(1)));
3302    break;
3303  }
3304  case ISD::SELECT:
3305    Tmp2 = PromoteOp(Node->getOperand(1));   // Legalize the op0
3306    Tmp3 = PromoteOp(Node->getOperand(2));   // Legalize the op1
3307    Result = DAG.getNode(ISD::SELECT, NVT, Node->getOperand(0), Tmp2, Tmp3);
3308    break;
3309  case ISD::SELECT_CC:
3310    Tmp2 = PromoteOp(Node->getOperand(2));   // True
3311    Tmp3 = PromoteOp(Node->getOperand(3));   // False
3312    Result = DAG.getNode(ISD::SELECT_CC, NVT, Node->getOperand(0),
3313                         Node->getOperand(1), Tmp2, Tmp3, Node->getOperand(4));
3314    break;
3315  case ISD::BSWAP:
3316    Tmp1 = Node->getOperand(0);
3317    Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, NVT, Tmp1);
3318    Tmp1 = DAG.getNode(ISD::BSWAP, NVT, Tmp1);
3319    Result = DAG.getNode(ISD::SRL, NVT, Tmp1,
3320                         DAG.getConstant(getSizeInBits(NVT) - getSizeInBits(VT),
3321                                         TLI.getShiftAmountTy()));
3322    break;
3323  case ISD::CTPOP:
3324  case ISD::CTTZ:
3325  case ISD::CTLZ:
3326    // Zero extend the argument
3327    Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, NVT, Node->getOperand(0));
3328    // Perform the larger operation, then subtract if needed.
3329    Tmp1 = DAG.getNode(Node->getOpcode(), NVT, Tmp1);
3330    switch(Node->getOpcode()) {
3331    case ISD::CTPOP:
3332      Result = Tmp1;
3333      break;
3334    case ISD::CTTZ:
3335      // if Tmp1 == sizeinbits(NVT) then Tmp1 = sizeinbits(Old VT)
3336      Tmp2 = DAG.getSetCC(TLI.getSetCCResultTy(), Tmp1,
3337                          DAG.getConstant(getSizeInBits(NVT), NVT), ISD::SETEQ);
3338      Result = DAG.getNode(ISD::SELECT, NVT, Tmp2,
3339                           DAG.getConstant(getSizeInBits(VT), NVT), Tmp1);
3340      break;
3341    case ISD::CTLZ:
3342      //Tmp1 = Tmp1 - (sizeinbits(NVT) - sizeinbits(Old VT))
3343      Result = DAG.getNode(ISD::SUB, NVT, Tmp1,
3344                           DAG.getConstant(getSizeInBits(NVT) -
3345                                           getSizeInBits(VT), NVT));
3346      break;
3347    }
3348    break;
3349  case ISD::VEXTRACT_VECTOR_ELT:
3350    Result = PromoteOp(LowerVEXTRACT_VECTOR_ELT(Op));
3351    break;
3352  case ISD::EXTRACT_VECTOR_ELT:
3353    Result = PromoteOp(ExpandEXTRACT_VECTOR_ELT(Op));
3354    break;
3355  }
3356
3357  assert(Result.Val && "Didn't set a result!");
3358
3359  // Make sure the result is itself legal.
3360  Result = LegalizeOp(Result);
3361
3362  // Remember that we promoted this!
3363  AddPromotedOperand(Op, Result);
3364  return Result;
3365}
3366
3367/// LowerVEXTRACT_VECTOR_ELT - Lower a VEXTRACT_VECTOR_ELT operation into a
3368/// EXTRACT_VECTOR_ELT operation, to memory operations, or to scalar code based
3369/// on the vector type.  The return type of this matches the element type of the
3370/// vector, which may not be legal for the target.
3371SDOperand SelectionDAGLegalize::LowerVEXTRACT_VECTOR_ELT(SDOperand Op) {
3372  // We know that operand #0 is the Vec vector.  If the index is a constant
3373  // or if the invec is a supported hardware type, we can use it.  Otherwise,
3374  // lower to a store then an indexed load.
3375  SDOperand Vec = Op.getOperand(0);
3376  SDOperand Idx = LegalizeOp(Op.getOperand(1));
3377
3378  SDNode *InVal = Vec.Val;
3379  unsigned NumElems = cast<ConstantSDNode>(*(InVal->op_end()-2))->getValue();
3380  MVT::ValueType EVT = cast<VTSDNode>(*(InVal->op_end()-1))->getVT();
3381
3382  // Figure out if there is a Packed type corresponding to this Vector
3383  // type.  If so, convert to the packed type.
3384  MVT::ValueType TVT = MVT::getVectorType(EVT, NumElems);
3385  if (TVT != MVT::Other && TLI.isTypeLegal(TVT)) {
3386    // Turn this into a packed extract_vector_elt operation.
3387    Vec = PackVectorOp(Vec, TVT);
3388    return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, Op.getValueType(), Vec, Idx);
3389  } else if (NumElems == 1) {
3390    // This must be an access of the only element.  Return it.
3391    return PackVectorOp(Vec, EVT);
3392  } else if (ConstantSDNode *CIdx = dyn_cast<ConstantSDNode>(Idx)) {
3393    SDOperand Lo, Hi;
3394    SplitVectorOp(Vec, Lo, Hi);
3395    if (CIdx->getValue() < NumElems/2) {
3396      Vec = Lo;
3397    } else {
3398      Vec = Hi;
3399      Idx = DAG.getConstant(CIdx->getValue() - NumElems/2, Idx.getValueType());
3400    }
3401
3402    // It's now an extract from the appropriate high or low part.  Recurse.
3403    Op = DAG.UpdateNodeOperands(Op, Vec, Idx);
3404    return LowerVEXTRACT_VECTOR_ELT(Op);
3405  } else {
3406    // Variable index case for extract element.
3407    // FIXME: IMPLEMENT STORE/LOAD lowering.  Need alignment of stack slot!!
3408    assert(0 && "unimp!");
3409    return SDOperand();
3410  }
3411}
3412
3413/// ExpandEXTRACT_VECTOR_ELT - Expand an EXTRACT_VECTOR_ELT operation into
3414/// memory traffic.
3415SDOperand SelectionDAGLegalize::ExpandEXTRACT_VECTOR_ELT(SDOperand Op) {
3416  SDOperand Vector = Op.getOperand(0);
3417  SDOperand Idx    = Op.getOperand(1);
3418
3419  // If the target doesn't support this, store the value to a temporary
3420  // stack slot, then LOAD the scalar element back out.
3421  SDOperand StackPtr = CreateStackTemporary(Vector.getValueType());
3422  SDOperand Ch = DAG.getStore(DAG.getEntryNode(), Vector, StackPtr, NULL, 0);
3423
3424  // Add the offset to the index.
3425  unsigned EltSize = MVT::getSizeInBits(Op.getValueType())/8;
3426  Idx = DAG.getNode(ISD::MUL, Idx.getValueType(), Idx,
3427                    DAG.getConstant(EltSize, Idx.getValueType()));
3428  StackPtr = DAG.getNode(ISD::ADD, Idx.getValueType(), Idx, StackPtr);
3429
3430  return DAG.getLoad(Op.getValueType(), Ch, StackPtr, NULL, 0);
3431}
3432
3433
3434/// LegalizeSetCCOperands - Attempts to create a legal LHS and RHS for a SETCC
3435/// with condition CC on the current target.  This usually involves legalizing
3436/// or promoting the arguments.  In the case where LHS and RHS must be expanded,
3437/// there may be no choice but to create a new SetCC node to represent the
3438/// legalized value of setcc lhs, rhs.  In this case, the value is returned in
3439/// LHS, and the SDOperand returned in RHS has a nil SDNode value.
3440void SelectionDAGLegalize::LegalizeSetCCOperands(SDOperand &LHS,
3441                                                 SDOperand &RHS,
3442                                                 SDOperand &CC) {
3443  SDOperand Tmp1, Tmp2, Result;
3444
3445  switch (getTypeAction(LHS.getValueType())) {
3446  case Legal:
3447    Tmp1 = LegalizeOp(LHS);   // LHS
3448    Tmp2 = LegalizeOp(RHS);   // RHS
3449    break;
3450  case Promote:
3451    Tmp1 = PromoteOp(LHS);   // LHS
3452    Tmp2 = PromoteOp(RHS);   // RHS
3453
3454    // If this is an FP compare, the operands have already been extended.
3455    if (MVT::isInteger(LHS.getValueType())) {
3456      MVT::ValueType VT = LHS.getValueType();
3457      MVT::ValueType NVT = TLI.getTypeToTransformTo(VT);
3458
3459      // Otherwise, we have to insert explicit sign or zero extends.  Note
3460      // that we could insert sign extends for ALL conditions, but zero extend
3461      // is cheaper on many machines (an AND instead of two shifts), so prefer
3462      // it.
3463      switch (cast<CondCodeSDNode>(CC)->get()) {
3464      default: assert(0 && "Unknown integer comparison!");
3465      case ISD::SETEQ:
3466      case ISD::SETNE:
3467      case ISD::SETUGE:
3468      case ISD::SETUGT:
3469      case ISD::SETULE:
3470      case ISD::SETULT:
3471        // ALL of these operations will work if we either sign or zero extend
3472        // the operands (including the unsigned comparisons!).  Zero extend is
3473        // usually a simpler/cheaper operation, so prefer it.
3474        Tmp1 = DAG.getZeroExtendInReg(Tmp1, VT);
3475        Tmp2 = DAG.getZeroExtendInReg(Tmp2, VT);
3476        break;
3477      case ISD::SETGE:
3478      case ISD::SETGT:
3479      case ISD::SETLT:
3480      case ISD::SETLE:
3481        Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp1,
3482                           DAG.getValueType(VT));
3483        Tmp2 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp2,
3484                           DAG.getValueType(VT));
3485        break;
3486      }
3487    }
3488    break;
3489  case Expand:
3490    SDOperand LHSLo, LHSHi, RHSLo, RHSHi;
3491    ExpandOp(LHS, LHSLo, LHSHi);
3492    ExpandOp(RHS, RHSLo, RHSHi);
3493    switch (cast<CondCodeSDNode>(CC)->get()) {
3494    case ISD::SETEQ:
3495    case ISD::SETNE:
3496      if (RHSLo == RHSHi)
3497        if (ConstantSDNode *RHSCST = dyn_cast<ConstantSDNode>(RHSLo))
3498          if (RHSCST->isAllOnesValue()) {
3499            // Comparison to -1.
3500            Tmp1 = DAG.getNode(ISD::AND, LHSLo.getValueType(), LHSLo, LHSHi);
3501            Tmp2 = RHSLo;
3502            break;
3503          }
3504
3505      Tmp1 = DAG.getNode(ISD::XOR, LHSLo.getValueType(), LHSLo, RHSLo);
3506      Tmp2 = DAG.getNode(ISD::XOR, LHSLo.getValueType(), LHSHi, RHSHi);
3507      Tmp1 = DAG.getNode(ISD::OR, Tmp1.getValueType(), Tmp1, Tmp2);
3508      Tmp2 = DAG.getConstant(0, Tmp1.getValueType());
3509      break;
3510    default:
3511      // If this is a comparison of the sign bit, just look at the top part.
3512      // X > -1,  x < 0
3513      if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(RHS))
3514        if ((cast<CondCodeSDNode>(CC)->get() == ISD::SETLT &&
3515             CST->getValue() == 0) ||             // X < 0
3516            (cast<CondCodeSDNode>(CC)->get() == ISD::SETGT &&
3517             CST->isAllOnesValue())) {            // X > -1
3518          Tmp1 = LHSHi;
3519          Tmp2 = RHSHi;
3520          break;
3521        }
3522
3523      // FIXME: This generated code sucks.
3524      ISD::CondCode LowCC;
3525      switch (cast<CondCodeSDNode>(CC)->get()) {
3526      default: assert(0 && "Unknown integer setcc!");
3527      case ISD::SETLT:
3528      case ISD::SETULT: LowCC = ISD::SETULT; break;
3529      case ISD::SETGT:
3530      case ISD::SETUGT: LowCC = ISD::SETUGT; break;
3531      case ISD::SETLE:
3532      case ISD::SETULE: LowCC = ISD::SETULE; break;
3533      case ISD::SETGE:
3534      case ISD::SETUGE: LowCC = ISD::SETUGE; break;
3535      }
3536
3537      // Tmp1 = lo(op1) < lo(op2)   // Always unsigned comparison
3538      // Tmp2 = hi(op1) < hi(op2)   // Signedness depends on operands
3539      // dest = hi(op1) == hi(op2) ? Tmp1 : Tmp2;
3540
3541      // NOTE: on targets without efficient SELECT of bools, we can always use
3542      // this identity: (B1 ? B2 : B3) --> (B1 & B2)|(!B1&B3)
3543      Tmp1 = DAG.getSetCC(TLI.getSetCCResultTy(), LHSLo, RHSLo, LowCC);
3544      Tmp2 = DAG.getNode(ISD::SETCC, TLI.getSetCCResultTy(), LHSHi, RHSHi, CC);
3545      Result = DAG.getSetCC(TLI.getSetCCResultTy(), LHSHi, RHSHi, ISD::SETEQ);
3546      Result = LegalizeOp(DAG.getNode(ISD::SELECT, Tmp1.getValueType(),
3547                                      Result, Tmp1, Tmp2));
3548      Tmp1 = Result;
3549      Tmp2 = SDOperand();
3550    }
3551  }
3552  LHS = Tmp1;
3553  RHS = Tmp2;
3554}
3555
3556/// ExpandBIT_CONVERT - Expand a BIT_CONVERT node into a store/load combination.
3557/// The resultant code need not be legal.  Note that SrcOp is the input operand
3558/// to the BIT_CONVERT, not the BIT_CONVERT node itself.
3559SDOperand SelectionDAGLegalize::ExpandBIT_CONVERT(MVT::ValueType DestVT,
3560                                                  SDOperand SrcOp) {
3561  // Create the stack frame object.
3562  SDOperand FIPtr = CreateStackTemporary(DestVT);
3563
3564  // Emit a store to the stack slot.
3565  SDOperand Store = DAG.getStore(DAG.getEntryNode(), SrcOp, FIPtr, NULL, 0);
3566  // Result is a load from the stack slot.
3567  return DAG.getLoad(DestVT, Store, FIPtr, NULL, 0);
3568}
3569
3570SDOperand SelectionDAGLegalize::ExpandSCALAR_TO_VECTOR(SDNode *Node) {
3571  // Create a vector sized/aligned stack slot, store the value to element #0,
3572  // then load the whole vector back out.
3573  SDOperand StackPtr = CreateStackTemporary(Node->getValueType(0));
3574  SDOperand Ch = DAG.getStore(DAG.getEntryNode(), Node->getOperand(0), StackPtr,
3575                              NULL, 0);
3576  return DAG.getLoad(Node->getValueType(0), Ch, StackPtr, NULL, 0);
3577}
3578
3579
3580/// ExpandBUILD_VECTOR - Expand a BUILD_VECTOR node on targets that don't
3581/// support the operation, but do support the resultant packed vector type.
3582SDOperand SelectionDAGLegalize::ExpandBUILD_VECTOR(SDNode *Node) {
3583
3584  // If the only non-undef value is the low element, turn this into a
3585  // SCALAR_TO_VECTOR node.  If this is { X, X, X, X }, determine X.
3586  unsigned NumElems = Node->getNumOperands();
3587  bool isOnlyLowElement = true;
3588  SDOperand SplatValue = Node->getOperand(0);
3589  std::map<SDOperand, std::vector<unsigned> > Values;
3590  Values[SplatValue].push_back(0);
3591  bool isConstant = true;
3592  if (!isa<ConstantFPSDNode>(SplatValue) && !isa<ConstantSDNode>(SplatValue) &&
3593      SplatValue.getOpcode() != ISD::UNDEF)
3594    isConstant = false;
3595
3596  for (unsigned i = 1; i < NumElems; ++i) {
3597    SDOperand V = Node->getOperand(i);
3598    Values[V].push_back(i);
3599    if (V.getOpcode() != ISD::UNDEF)
3600      isOnlyLowElement = false;
3601    if (SplatValue != V)
3602      SplatValue = SDOperand(0,0);
3603
3604    // If this isn't a constant element or an undef, we can't use a constant
3605    // pool load.
3606    if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V) &&
3607        V.getOpcode() != ISD::UNDEF)
3608      isConstant = false;
3609  }
3610
3611  if (isOnlyLowElement) {
3612    // If the low element is an undef too, then this whole things is an undef.
3613    if (Node->getOperand(0).getOpcode() == ISD::UNDEF)
3614      return DAG.getNode(ISD::UNDEF, Node->getValueType(0));
3615    // Otherwise, turn this into a scalar_to_vector node.
3616    return DAG.getNode(ISD::SCALAR_TO_VECTOR, Node->getValueType(0),
3617                       Node->getOperand(0));
3618  }
3619
3620  // If all elements are constants, create a load from the constant pool.
3621  if (isConstant) {
3622    MVT::ValueType VT = Node->getValueType(0);
3623    const Type *OpNTy =
3624      MVT::getTypeForValueType(Node->getOperand(0).getValueType());
3625    std::vector<Constant*> CV;
3626    for (unsigned i = 0, e = NumElems; i != e; ++i) {
3627      if (ConstantFPSDNode *V =
3628          dyn_cast<ConstantFPSDNode>(Node->getOperand(i))) {
3629        CV.push_back(ConstantFP::get(OpNTy, V->getValue()));
3630      } else if (ConstantSDNode *V =
3631                 dyn_cast<ConstantSDNode>(Node->getOperand(i))) {
3632        CV.push_back(ConstantInt::get(OpNTy, V->getValue()));
3633      } else {
3634        assert(Node->getOperand(i).getOpcode() == ISD::UNDEF);
3635        CV.push_back(UndefValue::get(OpNTy));
3636      }
3637    }
3638    Constant *CP = ConstantPacked::get(CV);
3639    SDOperand CPIdx = DAG.getConstantPool(CP, TLI.getPointerTy());
3640    return DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0);
3641  }
3642
3643  if (SplatValue.Val) {   // Splat of one value?
3644    // Build the shuffle constant vector: <0, 0, 0, 0>
3645    MVT::ValueType MaskVT =
3646      MVT::getIntVectorWithNumElements(NumElems);
3647    SDOperand Zero = DAG.getConstant(0, MVT::getVectorBaseType(MaskVT));
3648    std::vector<SDOperand> ZeroVec(NumElems, Zero);
3649    SDOperand SplatMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3650                                      &ZeroVec[0], ZeroVec.size());
3651
3652    // If the target supports VECTOR_SHUFFLE and this shuffle mask, use it.
3653    if (isShuffleLegal(Node->getValueType(0), SplatMask)) {
3654      // Get the splatted value into the low element of a vector register.
3655      SDOperand LowValVec =
3656        DAG.getNode(ISD::SCALAR_TO_VECTOR, Node->getValueType(0), SplatValue);
3657
3658      // Return shuffle(LowValVec, undef, <0,0,0,0>)
3659      return DAG.getNode(ISD::VECTOR_SHUFFLE, Node->getValueType(0), LowValVec,
3660                         DAG.getNode(ISD::UNDEF, Node->getValueType(0)),
3661                         SplatMask);
3662    }
3663  }
3664
3665  // If there are only two unique elements, we may be able to turn this into a
3666  // vector shuffle.
3667  if (Values.size() == 2) {
3668    // Build the shuffle constant vector: e.g. <0, 4, 0, 4>
3669    MVT::ValueType MaskVT =
3670      MVT::getIntVectorWithNumElements(NumElems);
3671    std::vector<SDOperand> MaskVec(NumElems);
3672    unsigned i = 0;
3673    for (std::map<SDOperand,std::vector<unsigned> >::iterator I=Values.begin(),
3674           E = Values.end(); I != E; ++I) {
3675      for (std::vector<unsigned>::iterator II = I->second.begin(),
3676             EE = I->second.end(); II != EE; ++II)
3677        MaskVec[*II] = DAG.getConstant(i, MVT::getVectorBaseType(MaskVT));
3678      i += NumElems;
3679    }
3680    SDOperand ShuffleMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3681                                        &MaskVec[0], MaskVec.size());
3682
3683    // If the target supports VECTOR_SHUFFLE and this shuffle mask, use it.
3684    if (TLI.isOperationLegal(ISD::SCALAR_TO_VECTOR, Node->getValueType(0)) &&
3685        isShuffleLegal(Node->getValueType(0), ShuffleMask)) {
3686      SmallVector<SDOperand, 8> Ops;
3687      for(std::map<SDOperand,std::vector<unsigned> >::iterator I=Values.begin(),
3688            E = Values.end(); I != E; ++I) {
3689        SDOperand Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, Node->getValueType(0),
3690                                   I->first);
3691        Ops.push_back(Op);
3692      }
3693      Ops.push_back(ShuffleMask);
3694
3695      // Return shuffle(LoValVec, HiValVec, <0,1,0,1>)
3696      return DAG.getNode(ISD::VECTOR_SHUFFLE, Node->getValueType(0),
3697                         &Ops[0], Ops.size());
3698    }
3699  }
3700
3701  // Otherwise, we can't handle this case efficiently.  Allocate a sufficiently
3702  // aligned object on the stack, store each element into it, then load
3703  // the result as a vector.
3704  MVT::ValueType VT = Node->getValueType(0);
3705  // Create the stack frame object.
3706  SDOperand FIPtr = CreateStackTemporary(VT);
3707
3708  // Emit a store of each element to the stack slot.
3709  SmallVector<SDOperand, 8> Stores;
3710  unsigned TypeByteSize =
3711    MVT::getSizeInBits(Node->getOperand(0).getValueType())/8;
3712  // Store (in the right endianness) the elements to memory.
3713  for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
3714    // Ignore undef elements.
3715    if (Node->getOperand(i).getOpcode() == ISD::UNDEF) continue;
3716
3717    unsigned Offset = TypeByteSize*i;
3718
3719    SDOperand Idx = DAG.getConstant(Offset, FIPtr.getValueType());
3720    Idx = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr, Idx);
3721
3722    Stores.push_back(DAG.getStore(DAG.getEntryNode(), Node->getOperand(i), Idx,
3723                                  NULL, 0));
3724  }
3725
3726  SDOperand StoreChain;
3727  if (!Stores.empty())    // Not all undef elements?
3728    StoreChain = DAG.getNode(ISD::TokenFactor, MVT::Other,
3729                             &Stores[0], Stores.size());
3730  else
3731    StoreChain = DAG.getEntryNode();
3732
3733  // Result is a load from the stack slot.
3734  return DAG.getLoad(VT, StoreChain, FIPtr, NULL, 0);
3735}
3736
3737/// CreateStackTemporary - Create a stack temporary, suitable for holding the
3738/// specified value type.
3739SDOperand SelectionDAGLegalize::CreateStackTemporary(MVT::ValueType VT) {
3740  MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3741  unsigned ByteSize = MVT::getSizeInBits(VT)/8;
3742  int FrameIdx = FrameInfo->CreateStackObject(ByteSize, ByteSize);
3743  return DAG.getFrameIndex(FrameIdx, TLI.getPointerTy());
3744}
3745
3746void SelectionDAGLegalize::ExpandShiftParts(unsigned NodeOp,
3747                                            SDOperand Op, SDOperand Amt,
3748                                            SDOperand &Lo, SDOperand &Hi) {
3749  // Expand the subcomponents.
3750  SDOperand LHSL, LHSH;
3751  ExpandOp(Op, LHSL, LHSH);
3752
3753  SDOperand Ops[] = { LHSL, LHSH, Amt };
3754  MVT::ValueType VT = LHSL.getValueType();
3755  Lo = DAG.getNode(NodeOp, DAG.getNodeValueTypes(VT, VT), 2, Ops, 3);
3756  Hi = Lo.getValue(1);
3757}
3758
3759
3760/// ExpandShift - Try to find a clever way to expand this shift operation out to
3761/// smaller elements.  If we can't find a way that is more efficient than a
3762/// libcall on this target, return false.  Otherwise, return true with the
3763/// low-parts expanded into Lo and Hi.
3764bool SelectionDAGLegalize::ExpandShift(unsigned Opc, SDOperand Op,SDOperand Amt,
3765                                       SDOperand &Lo, SDOperand &Hi) {
3766  assert((Opc == ISD::SHL || Opc == ISD::SRA || Opc == ISD::SRL) &&
3767         "This is not a shift!");
3768
3769  MVT::ValueType NVT = TLI.getTypeToTransformTo(Op.getValueType());
3770  SDOperand ShAmt = LegalizeOp(Amt);
3771  MVT::ValueType ShTy = ShAmt.getValueType();
3772  unsigned VTBits = MVT::getSizeInBits(Op.getValueType());
3773  unsigned NVTBits = MVT::getSizeInBits(NVT);
3774
3775  // Handle the case when Amt is an immediate.  Other cases are currently broken
3776  // and are disabled.
3777  if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Amt.Val)) {
3778    unsigned Cst = CN->getValue();
3779    // Expand the incoming operand to be shifted, so that we have its parts
3780    SDOperand InL, InH;
3781    ExpandOp(Op, InL, InH);
3782    switch(Opc) {
3783    case ISD::SHL:
3784      if (Cst > VTBits) {
3785        Lo = DAG.getConstant(0, NVT);
3786        Hi = DAG.getConstant(0, NVT);
3787      } else if (Cst > NVTBits) {
3788        Lo = DAG.getConstant(0, NVT);
3789        Hi = DAG.getNode(ISD::SHL, NVT, InL, DAG.getConstant(Cst-NVTBits,ShTy));
3790      } else if (Cst == NVTBits) {
3791        Lo = DAG.getConstant(0, NVT);
3792        Hi = InL;
3793      } else {
3794        Lo = DAG.getNode(ISD::SHL, NVT, InL, DAG.getConstant(Cst, ShTy));
3795        Hi = DAG.getNode(ISD::OR, NVT,
3796           DAG.getNode(ISD::SHL, NVT, InH, DAG.getConstant(Cst, ShTy)),
3797           DAG.getNode(ISD::SRL, NVT, InL, DAG.getConstant(NVTBits-Cst, ShTy)));
3798      }
3799      return true;
3800    case ISD::SRL:
3801      if (Cst > VTBits) {
3802        Lo = DAG.getConstant(0, NVT);
3803        Hi = DAG.getConstant(0, NVT);
3804      } else if (Cst > NVTBits) {
3805        Lo = DAG.getNode(ISD::SRL, NVT, InH, DAG.getConstant(Cst-NVTBits,ShTy));
3806        Hi = DAG.getConstant(0, NVT);
3807      } else if (Cst == NVTBits) {
3808        Lo = InH;
3809        Hi = DAG.getConstant(0, NVT);
3810      } else {
3811        Lo = DAG.getNode(ISD::OR, NVT,
3812           DAG.getNode(ISD::SRL, NVT, InL, DAG.getConstant(Cst, ShTy)),
3813           DAG.getNode(ISD::SHL, NVT, InH, DAG.getConstant(NVTBits-Cst, ShTy)));
3814        Hi = DAG.getNode(ISD::SRL, NVT, InH, DAG.getConstant(Cst, ShTy));
3815      }
3816      return true;
3817    case ISD::SRA:
3818      if (Cst > VTBits) {
3819        Hi = Lo = DAG.getNode(ISD::SRA, NVT, InH,
3820                              DAG.getConstant(NVTBits-1, ShTy));
3821      } else if (Cst > NVTBits) {
3822        Lo = DAG.getNode(ISD::SRA, NVT, InH,
3823                           DAG.getConstant(Cst-NVTBits, ShTy));
3824        Hi = DAG.getNode(ISD::SRA, NVT, InH,
3825                              DAG.getConstant(NVTBits-1, ShTy));
3826      } else if (Cst == NVTBits) {
3827        Lo = InH;
3828        Hi = DAG.getNode(ISD::SRA, NVT, InH,
3829                              DAG.getConstant(NVTBits-1, ShTy));
3830      } else {
3831        Lo = DAG.getNode(ISD::OR, NVT,
3832           DAG.getNode(ISD::SRL, NVT, InL, DAG.getConstant(Cst, ShTy)),
3833           DAG.getNode(ISD::SHL, NVT, InH, DAG.getConstant(NVTBits-Cst, ShTy)));
3834        Hi = DAG.getNode(ISD::SRA, NVT, InH, DAG.getConstant(Cst, ShTy));
3835      }
3836      return true;
3837    }
3838  }
3839
3840  // Okay, the shift amount isn't constant.  However, if we can tell that it is
3841  // >= 32 or < 32, we can still simplify it, without knowing the actual value.
3842  uint64_t Mask = NVTBits, KnownZero, KnownOne;
3843  TLI.ComputeMaskedBits(Amt, Mask, KnownZero, KnownOne);
3844
3845  // If we know that the high bit of the shift amount is one, then we can do
3846  // this as a couple of simple shifts.
3847  if (KnownOne & Mask) {
3848    // Mask out the high bit, which we know is set.
3849    Amt = DAG.getNode(ISD::AND, Amt.getValueType(), Amt,
3850                      DAG.getConstant(NVTBits-1, Amt.getValueType()));
3851
3852    // Expand the incoming operand to be shifted, so that we have its parts
3853    SDOperand InL, InH;
3854    ExpandOp(Op, InL, InH);
3855    switch(Opc) {
3856    case ISD::SHL:
3857      Lo = DAG.getConstant(0, NVT);              // Low part is zero.
3858      Hi = DAG.getNode(ISD::SHL, NVT, InL, Amt); // High part from Lo part.
3859      return true;
3860    case ISD::SRL:
3861      Hi = DAG.getConstant(0, NVT);              // Hi part is zero.
3862      Lo = DAG.getNode(ISD::SRL, NVT, InH, Amt); // Lo part from Hi part.
3863      return true;
3864    case ISD::SRA:
3865      Hi = DAG.getNode(ISD::SRA, NVT, InH,       // Sign extend high part.
3866                       DAG.getConstant(NVTBits-1, Amt.getValueType()));
3867      Lo = DAG.getNode(ISD::SRA, NVT, InH, Amt); // Lo part from Hi part.
3868      return true;
3869    }
3870  }
3871
3872  // If we know that the high bit of the shift amount is zero, then we can do
3873  // this as a couple of simple shifts.
3874  if (KnownZero & Mask) {
3875    // Compute 32-amt.
3876    SDOperand Amt2 = DAG.getNode(ISD::SUB, Amt.getValueType(),
3877                                 DAG.getConstant(NVTBits, Amt.getValueType()),
3878                                 Amt);
3879
3880    // Expand the incoming operand to be shifted, so that we have its parts
3881    SDOperand InL, InH;
3882    ExpandOp(Op, InL, InH);
3883    switch(Opc) {
3884    case ISD::SHL:
3885      Lo = DAG.getNode(ISD::SHL, NVT, InL, Amt);
3886      Hi = DAG.getNode(ISD::OR, NVT,
3887                       DAG.getNode(ISD::SHL, NVT, InH, Amt),
3888                       DAG.getNode(ISD::SRL, NVT, InL, Amt2));
3889      return true;
3890    case ISD::SRL:
3891      Hi = DAG.getNode(ISD::SRL, NVT, InH, Amt);
3892      Lo = DAG.getNode(ISD::OR, NVT,
3893                       DAG.getNode(ISD::SRL, NVT, InL, Amt),
3894                       DAG.getNode(ISD::SHL, NVT, InH, Amt2));
3895      return true;
3896    case ISD::SRA:
3897      Hi = DAG.getNode(ISD::SRA, NVT, InH, Amt);
3898      Lo = DAG.getNode(ISD::OR, NVT,
3899                       DAG.getNode(ISD::SRL, NVT, InL, Amt),
3900                       DAG.getNode(ISD::SHL, NVT, InH, Amt2));
3901      return true;
3902    }
3903  }
3904
3905  return false;
3906}
3907
3908
3909// ExpandLibCall - Expand a node into a call to a libcall.  If the result value
3910// does not fit into a register, return the lo part and set the hi part to the
3911// by-reg argument.  If it does fit into a single register, return the result
3912// and leave the Hi part unset.
3913SDOperand SelectionDAGLegalize::ExpandLibCall(const char *Name, SDNode *Node,
3914                                              SDOperand &Hi) {
3915  assert(!IsLegalizingCall && "Cannot overlap legalization of calls!");
3916  // The input chain to this libcall is the entry node of the function.
3917  // Legalizing the call will automatically add the previous call to the
3918  // dependence.
3919  SDOperand InChain = DAG.getEntryNode();
3920
3921  TargetLowering::ArgListTy Args;
3922  for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
3923    MVT::ValueType ArgVT = Node->getOperand(i).getValueType();
3924    const Type *ArgTy = MVT::getTypeForValueType(ArgVT);
3925    Args.push_back(std::make_pair(Node->getOperand(i), ArgTy));
3926  }
3927  SDOperand Callee = DAG.getExternalSymbol(Name, TLI.getPointerTy());
3928
3929  // Splice the libcall in wherever FindInputOutputChains tells us to.
3930  const Type *RetTy = MVT::getTypeForValueType(Node->getValueType(0));
3931  std::pair<SDOperand,SDOperand> CallInfo =
3932    TLI.LowerCallTo(InChain, RetTy, false, CallingConv::C, false,
3933                    Callee, Args, DAG);
3934
3935  // Legalize the call sequence, starting with the chain.  This will advance
3936  // the LastCALLSEQ_END to the legalized version of the CALLSEQ_END node that
3937  // was added by LowerCallTo (guaranteeing proper serialization of calls).
3938  LegalizeOp(CallInfo.second);
3939  SDOperand Result;
3940  switch (getTypeAction(CallInfo.first.getValueType())) {
3941  default: assert(0 && "Unknown thing");
3942  case Legal:
3943    Result = CallInfo.first;
3944    break;
3945  case Expand:
3946    ExpandOp(CallInfo.first, Result, Hi);
3947    break;
3948  }
3949  return Result;
3950}
3951
3952
3953/// ExpandIntToFP - Expand a [US]INT_TO_FP operation, assuming that the
3954/// destination type is legal.
3955SDOperand SelectionDAGLegalize::
3956ExpandIntToFP(bool isSigned, MVT::ValueType DestTy, SDOperand Source) {
3957  assert(isTypeLegal(DestTy) && "Destination type is not legal!");
3958  assert(getTypeAction(Source.getValueType()) == Expand &&
3959         "This is not an expansion!");
3960  assert(Source.getValueType() == MVT::i64 && "Only handle expand from i64!");
3961
3962  if (!isSigned) {
3963    assert(Source.getValueType() == MVT::i64 &&
3964           "This only works for 64-bit -> FP");
3965    // The 64-bit value loaded will be incorrectly if the 'sign bit' of the
3966    // incoming integer is set.  To handle this, we dynamically test to see if
3967    // it is set, and, if so, add a fudge factor.
3968    SDOperand Lo, Hi;
3969    ExpandOp(Source, Lo, Hi);
3970
3971    // If this is unsigned, and not supported, first perform the conversion to
3972    // signed, then adjust the result if the sign bit is set.
3973    SDOperand SignedConv = ExpandIntToFP(true, DestTy,
3974                   DAG.getNode(ISD::BUILD_PAIR, Source.getValueType(), Lo, Hi));
3975
3976    SDOperand SignSet = DAG.getSetCC(TLI.getSetCCResultTy(), Hi,
3977                                     DAG.getConstant(0, Hi.getValueType()),
3978                                     ISD::SETLT);
3979    SDOperand Zero = getIntPtrConstant(0), Four = getIntPtrConstant(4);
3980    SDOperand CstOffset = DAG.getNode(ISD::SELECT, Zero.getValueType(),
3981                                      SignSet, Four, Zero);
3982    uint64_t FF = 0x5f800000ULL;
3983    if (TLI.isLittleEndian()) FF <<= 32;
3984    static Constant *FudgeFactor = ConstantInt::get(Type::ULongTy, FF);
3985
3986    SDOperand CPIdx = DAG.getConstantPool(FudgeFactor, TLI.getPointerTy());
3987    CPIdx = DAG.getNode(ISD::ADD, TLI.getPointerTy(), CPIdx, CstOffset);
3988    SDOperand FudgeInReg;
3989    if (DestTy == MVT::f32)
3990      FudgeInReg = DAG.getLoad(MVT::f32, DAG.getEntryNode(), CPIdx, NULL, 0);
3991    else {
3992      assert(DestTy == MVT::f64 && "Unexpected conversion");
3993      FudgeInReg = DAG.getExtLoad(ISD::EXTLOAD, MVT::f64, DAG.getEntryNode(),
3994                                  CPIdx, NULL, 0, MVT::f32);
3995    }
3996    return DAG.getNode(ISD::FADD, DestTy, SignedConv, FudgeInReg);
3997  }
3998
3999  // Check to see if the target has a custom way to lower this.  If so, use it.
4000  switch (TLI.getOperationAction(ISD::SINT_TO_FP, Source.getValueType())) {
4001  default: assert(0 && "This action not implemented for this operation!");
4002  case TargetLowering::Legal:
4003  case TargetLowering::Expand:
4004    break;   // This case is handled below.
4005  case TargetLowering::Custom: {
4006    SDOperand NV = TLI.LowerOperation(DAG.getNode(ISD::SINT_TO_FP, DestTy,
4007                                                  Source), DAG);
4008    if (NV.Val)
4009      return LegalizeOp(NV);
4010    break;   // The target decided this was legal after all
4011  }
4012  }
4013
4014  // Expand the source, then glue it back together for the call.  We must expand
4015  // the source in case it is shared (this pass of legalize must traverse it).
4016  SDOperand SrcLo, SrcHi;
4017  ExpandOp(Source, SrcLo, SrcHi);
4018  Source = DAG.getNode(ISD::BUILD_PAIR, Source.getValueType(), SrcLo, SrcHi);
4019
4020  const char *FnName = 0;
4021  if (DestTy == MVT::f32)
4022    FnName = "__floatdisf";
4023  else {
4024    assert(DestTy == MVT::f64 && "Unknown fp value type!");
4025    FnName = "__floatdidf";
4026  }
4027
4028  Source = DAG.getNode(ISD::SINT_TO_FP, DestTy, Source);
4029  SDOperand UnusedHiPart;
4030  return ExpandLibCall(FnName, Source.Val, UnusedHiPart);
4031}
4032
4033/// ExpandLegalINT_TO_FP - This function is responsible for legalizing a
4034/// INT_TO_FP operation of the specified operand when the target requests that
4035/// we expand it.  At this point, we know that the result and operand types are
4036/// legal for the target.
4037SDOperand SelectionDAGLegalize::ExpandLegalINT_TO_FP(bool isSigned,
4038                                                     SDOperand Op0,
4039                                                     MVT::ValueType DestVT) {
4040  if (Op0.getValueType() == MVT::i32) {
4041    // simple 32-bit [signed|unsigned] integer to float/double expansion
4042
4043    // get the stack frame index of a 8 byte buffer
4044    MachineFunction &MF = DAG.getMachineFunction();
4045    int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
4046    // get address of 8 byte buffer
4047    SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
4048    // word offset constant for Hi/Lo address computation
4049    SDOperand WordOff = DAG.getConstant(sizeof(int), TLI.getPointerTy());
4050    // set up Hi and Lo (into buffer) address based on endian
4051    SDOperand Hi = StackSlot;
4052    SDOperand Lo = DAG.getNode(ISD::ADD, TLI.getPointerTy(), StackSlot,WordOff);
4053    if (TLI.isLittleEndian())
4054      std::swap(Hi, Lo);
4055
4056    // if signed map to unsigned space
4057    SDOperand Op0Mapped;
4058    if (isSigned) {
4059      // constant used to invert sign bit (signed to unsigned mapping)
4060      SDOperand SignBit = DAG.getConstant(0x80000000u, MVT::i32);
4061      Op0Mapped = DAG.getNode(ISD::XOR, MVT::i32, Op0, SignBit);
4062    } else {
4063      Op0Mapped = Op0;
4064    }
4065    // store the lo of the constructed double - based on integer input
4066    SDOperand Store1 = DAG.getStore(DAG.getEntryNode(),
4067                                    Op0Mapped, Lo, NULL, 0);
4068    // initial hi portion of constructed double
4069    SDOperand InitialHi = DAG.getConstant(0x43300000u, MVT::i32);
4070    // store the hi of the constructed double - biased exponent
4071    SDOperand Store2=DAG.getStore(Store1, InitialHi, Hi, NULL, 0);
4072    // load the constructed double
4073    SDOperand Load = DAG.getLoad(MVT::f64, Store2, StackSlot, NULL, 0);
4074    // FP constant to bias correct the final result
4075    SDOperand Bias = DAG.getConstantFP(isSigned ?
4076                                            BitsToDouble(0x4330000080000000ULL)
4077                                          : BitsToDouble(0x4330000000000000ULL),
4078                                     MVT::f64);
4079    // subtract the bias
4080    SDOperand Sub = DAG.getNode(ISD::FSUB, MVT::f64, Load, Bias);
4081    // final result
4082    SDOperand Result;
4083    // handle final rounding
4084    if (DestVT == MVT::f64) {
4085      // do nothing
4086      Result = Sub;
4087    } else {
4088     // if f32 then cast to f32
4089      Result = DAG.getNode(ISD::FP_ROUND, MVT::f32, Sub);
4090    }
4091    return Result;
4092  }
4093  assert(!isSigned && "Legalize cannot Expand SINT_TO_FP for i64 yet");
4094  SDOperand Tmp1 = DAG.getNode(ISD::SINT_TO_FP, DestVT, Op0);
4095
4096  SDOperand SignSet = DAG.getSetCC(TLI.getSetCCResultTy(), Op0,
4097                                   DAG.getConstant(0, Op0.getValueType()),
4098                                   ISD::SETLT);
4099  SDOperand Zero = getIntPtrConstant(0), Four = getIntPtrConstant(4);
4100  SDOperand CstOffset = DAG.getNode(ISD::SELECT, Zero.getValueType(),
4101                                    SignSet, Four, Zero);
4102
4103  // If the sign bit of the integer is set, the large number will be treated
4104  // as a negative number.  To counteract this, the dynamic code adds an
4105  // offset depending on the data type.
4106  uint64_t FF;
4107  switch (Op0.getValueType()) {
4108  default: assert(0 && "Unsupported integer type!");
4109  case MVT::i8 : FF = 0x43800000ULL; break;  // 2^8  (as a float)
4110  case MVT::i16: FF = 0x47800000ULL; break;  // 2^16 (as a float)
4111  case MVT::i32: FF = 0x4F800000ULL; break;  // 2^32 (as a float)
4112  case MVT::i64: FF = 0x5F800000ULL; break;  // 2^64 (as a float)
4113  }
4114  if (TLI.isLittleEndian()) FF <<= 32;
4115  static Constant *FudgeFactor = ConstantInt::get(Type::ULongTy, FF);
4116
4117  SDOperand CPIdx = DAG.getConstantPool(FudgeFactor, TLI.getPointerTy());
4118  CPIdx = DAG.getNode(ISD::ADD, TLI.getPointerTy(), CPIdx, CstOffset);
4119  SDOperand FudgeInReg;
4120  if (DestVT == MVT::f32)
4121    FudgeInReg = DAG.getLoad(MVT::f32, DAG.getEntryNode(), CPIdx, NULL, 0);
4122  else {
4123    assert(DestVT == MVT::f64 && "Unexpected conversion");
4124    FudgeInReg = LegalizeOp(DAG.getExtLoad(ISD::EXTLOAD, MVT::f64,
4125                                           DAG.getEntryNode(), CPIdx,
4126                                           NULL, 0, MVT::f32));
4127  }
4128
4129  return DAG.getNode(ISD::FADD, DestVT, Tmp1, FudgeInReg);
4130}
4131
4132/// PromoteLegalINT_TO_FP - This function is responsible for legalizing a
4133/// *INT_TO_FP operation of the specified operand when the target requests that
4134/// we promote it.  At this point, we know that the result and operand types are
4135/// legal for the target, and that there is a legal UINT_TO_FP or SINT_TO_FP
4136/// operation that takes a larger input.
4137SDOperand SelectionDAGLegalize::PromoteLegalINT_TO_FP(SDOperand LegalOp,
4138                                                      MVT::ValueType DestVT,
4139                                                      bool isSigned) {
4140  // First step, figure out the appropriate *INT_TO_FP operation to use.
4141  MVT::ValueType NewInTy = LegalOp.getValueType();
4142
4143  unsigned OpToUse = 0;
4144
4145  // Scan for the appropriate larger type to use.
4146  while (1) {
4147    NewInTy = (MVT::ValueType)(NewInTy+1);
4148    assert(MVT::isInteger(NewInTy) && "Ran out of possibilities!");
4149
4150    // If the target supports SINT_TO_FP of this type, use it.
4151    switch (TLI.getOperationAction(ISD::SINT_TO_FP, NewInTy)) {
4152      default: break;
4153      case TargetLowering::Legal:
4154        if (!TLI.isTypeLegal(NewInTy))
4155          break;  // Can't use this datatype.
4156        // FALL THROUGH.
4157      case TargetLowering::Custom:
4158        OpToUse = ISD::SINT_TO_FP;
4159        break;
4160    }
4161    if (OpToUse) break;
4162    if (isSigned) continue;
4163
4164    // If the target supports UINT_TO_FP of this type, use it.
4165    switch (TLI.getOperationAction(ISD::UINT_TO_FP, NewInTy)) {
4166      default: break;
4167      case TargetLowering::Legal:
4168        if (!TLI.isTypeLegal(NewInTy))
4169          break;  // Can't use this datatype.
4170        // FALL THROUGH.
4171      case TargetLowering::Custom:
4172        OpToUse = ISD::UINT_TO_FP;
4173        break;
4174    }
4175    if (OpToUse) break;
4176
4177    // Otherwise, try a larger type.
4178  }
4179
4180  // Okay, we found the operation and type to use.  Zero extend our input to the
4181  // desired type then run the operation on it.
4182  return DAG.getNode(OpToUse, DestVT,
4183                     DAG.getNode(isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND,
4184                                 NewInTy, LegalOp));
4185}
4186
4187/// PromoteLegalFP_TO_INT - This function is responsible for legalizing a
4188/// FP_TO_*INT operation of the specified operand when the target requests that
4189/// we promote it.  At this point, we know that the result and operand types are
4190/// legal for the target, and that there is a legal FP_TO_UINT or FP_TO_SINT
4191/// operation that returns a larger result.
4192SDOperand SelectionDAGLegalize::PromoteLegalFP_TO_INT(SDOperand LegalOp,
4193                                                      MVT::ValueType DestVT,
4194                                                      bool isSigned) {
4195  // First step, figure out the appropriate FP_TO*INT operation to use.
4196  MVT::ValueType NewOutTy = DestVT;
4197
4198  unsigned OpToUse = 0;
4199
4200  // Scan for the appropriate larger type to use.
4201  while (1) {
4202    NewOutTy = (MVT::ValueType)(NewOutTy+1);
4203    assert(MVT::isInteger(NewOutTy) && "Ran out of possibilities!");
4204
4205    // If the target supports FP_TO_SINT returning this type, use it.
4206    switch (TLI.getOperationAction(ISD::FP_TO_SINT, NewOutTy)) {
4207    default: break;
4208    case TargetLowering::Legal:
4209      if (!TLI.isTypeLegal(NewOutTy))
4210        break;  // Can't use this datatype.
4211      // FALL THROUGH.
4212    case TargetLowering::Custom:
4213      OpToUse = ISD::FP_TO_SINT;
4214      break;
4215    }
4216    if (OpToUse) break;
4217
4218    // If the target supports FP_TO_UINT of this type, use it.
4219    switch (TLI.getOperationAction(ISD::FP_TO_UINT, NewOutTy)) {
4220    default: break;
4221    case TargetLowering::Legal:
4222      if (!TLI.isTypeLegal(NewOutTy))
4223        break;  // Can't use this datatype.
4224      // FALL THROUGH.
4225    case TargetLowering::Custom:
4226      OpToUse = ISD::FP_TO_UINT;
4227      break;
4228    }
4229    if (OpToUse) break;
4230
4231    // Otherwise, try a larger type.
4232  }
4233
4234  // Okay, we found the operation and type to use.  Truncate the result of the
4235  // extended FP_TO_*INT operation to the desired size.
4236  return DAG.getNode(ISD::TRUNCATE, DestVT,
4237                     DAG.getNode(OpToUse, NewOutTy, LegalOp));
4238}
4239
4240/// ExpandBSWAP - Open code the operations for BSWAP of the specified operation.
4241///
4242SDOperand SelectionDAGLegalize::ExpandBSWAP(SDOperand Op) {
4243  MVT::ValueType VT = Op.getValueType();
4244  MVT::ValueType SHVT = TLI.getShiftAmountTy();
4245  SDOperand Tmp1, Tmp2, Tmp3, Tmp4, Tmp5, Tmp6, Tmp7, Tmp8;
4246  switch (VT) {
4247  default: assert(0 && "Unhandled Expand type in BSWAP!"); abort();
4248  case MVT::i16:
4249    Tmp2 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(8, SHVT));
4250    Tmp1 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(8, SHVT));
4251    return DAG.getNode(ISD::OR, VT, Tmp1, Tmp2);
4252  case MVT::i32:
4253    Tmp4 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(24, SHVT));
4254    Tmp3 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(8, SHVT));
4255    Tmp2 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(8, SHVT));
4256    Tmp1 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(24, SHVT));
4257    Tmp3 = DAG.getNode(ISD::AND, VT, Tmp3, DAG.getConstant(0xFF0000, VT));
4258    Tmp2 = DAG.getNode(ISD::AND, VT, Tmp2, DAG.getConstant(0xFF00, VT));
4259    Tmp4 = DAG.getNode(ISD::OR, VT, Tmp4, Tmp3);
4260    Tmp2 = DAG.getNode(ISD::OR, VT, Tmp2, Tmp1);
4261    return DAG.getNode(ISD::OR, VT, Tmp4, Tmp2);
4262  case MVT::i64:
4263    Tmp8 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(56, SHVT));
4264    Tmp7 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(40, SHVT));
4265    Tmp6 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(24, SHVT));
4266    Tmp5 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(8, SHVT));
4267    Tmp4 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(8, SHVT));
4268    Tmp3 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(24, SHVT));
4269    Tmp2 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(40, SHVT));
4270    Tmp1 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(56, SHVT));
4271    Tmp7 = DAG.getNode(ISD::AND, VT, Tmp7, DAG.getConstant(255ULL<<48, VT));
4272    Tmp6 = DAG.getNode(ISD::AND, VT, Tmp6, DAG.getConstant(255ULL<<40, VT));
4273    Tmp5 = DAG.getNode(ISD::AND, VT, Tmp5, DAG.getConstant(255ULL<<32, VT));
4274    Tmp4 = DAG.getNode(ISD::AND, VT, Tmp4, DAG.getConstant(255ULL<<24, VT));
4275    Tmp3 = DAG.getNode(ISD::AND, VT, Tmp3, DAG.getConstant(255ULL<<16, VT));
4276    Tmp2 = DAG.getNode(ISD::AND, VT, Tmp2, DAG.getConstant(255ULL<<8 , VT));
4277    Tmp8 = DAG.getNode(ISD::OR, VT, Tmp8, Tmp7);
4278    Tmp6 = DAG.getNode(ISD::OR, VT, Tmp6, Tmp5);
4279    Tmp4 = DAG.getNode(ISD::OR, VT, Tmp4, Tmp3);
4280    Tmp2 = DAG.getNode(ISD::OR, VT, Tmp2, Tmp1);
4281    Tmp8 = DAG.getNode(ISD::OR, VT, Tmp8, Tmp6);
4282    Tmp4 = DAG.getNode(ISD::OR, VT, Tmp4, Tmp2);
4283    return DAG.getNode(ISD::OR, VT, Tmp8, Tmp4);
4284  }
4285}
4286
4287/// ExpandBitCount - Expand the specified bitcount instruction into operations.
4288///
4289SDOperand SelectionDAGLegalize::ExpandBitCount(unsigned Opc, SDOperand Op) {
4290  switch (Opc) {
4291  default: assert(0 && "Cannot expand this yet!");
4292  case ISD::CTPOP: {
4293    static const uint64_t mask[6] = {
4294      0x5555555555555555ULL, 0x3333333333333333ULL,
4295      0x0F0F0F0F0F0F0F0FULL, 0x00FF00FF00FF00FFULL,
4296      0x0000FFFF0000FFFFULL, 0x00000000FFFFFFFFULL
4297    };
4298    MVT::ValueType VT = Op.getValueType();
4299    MVT::ValueType ShVT = TLI.getShiftAmountTy();
4300    unsigned len = getSizeInBits(VT);
4301    for (unsigned i = 0; (1U << i) <= (len / 2); ++i) {
4302      //x = (x & mask[i][len/8]) + (x >> (1 << i) & mask[i][len/8])
4303      SDOperand Tmp2 = DAG.getConstant(mask[i], VT);
4304      SDOperand Tmp3 = DAG.getConstant(1ULL << i, ShVT);
4305      Op = DAG.getNode(ISD::ADD, VT, DAG.getNode(ISD::AND, VT, Op, Tmp2),
4306                       DAG.getNode(ISD::AND, VT,
4307                                   DAG.getNode(ISD::SRL, VT, Op, Tmp3),Tmp2));
4308    }
4309    return Op;
4310  }
4311  case ISD::CTLZ: {
4312    // for now, we do this:
4313    // x = x | (x >> 1);
4314    // x = x | (x >> 2);
4315    // ...
4316    // x = x | (x >>16);
4317    // x = x | (x >>32); // for 64-bit input
4318    // return popcount(~x);
4319    //
4320    // but see also: http://www.hackersdelight.org/HDcode/nlz.cc
4321    MVT::ValueType VT = Op.getValueType();
4322    MVT::ValueType ShVT = TLI.getShiftAmountTy();
4323    unsigned len = getSizeInBits(VT);
4324    for (unsigned i = 0; (1U << i) <= (len / 2); ++i) {
4325      SDOperand Tmp3 = DAG.getConstant(1ULL << i, ShVT);
4326      Op = DAG.getNode(ISD::OR, VT, Op, DAG.getNode(ISD::SRL, VT, Op, Tmp3));
4327    }
4328    Op = DAG.getNode(ISD::XOR, VT, Op, DAG.getConstant(~0ULL, VT));
4329    return DAG.getNode(ISD::CTPOP, VT, Op);
4330  }
4331  case ISD::CTTZ: {
4332    // for now, we use: { return popcount(~x & (x - 1)); }
4333    // unless the target has ctlz but not ctpop, in which case we use:
4334    // { return 32 - nlz(~x & (x-1)); }
4335    // see also http://www.hackersdelight.org/HDcode/ntz.cc
4336    MVT::ValueType VT = Op.getValueType();
4337    SDOperand Tmp2 = DAG.getConstant(~0ULL, VT);
4338    SDOperand Tmp3 = DAG.getNode(ISD::AND, VT,
4339                       DAG.getNode(ISD::XOR, VT, Op, Tmp2),
4340                       DAG.getNode(ISD::SUB, VT, Op, DAG.getConstant(1, VT)));
4341    // If ISD::CTLZ is legal and CTPOP isn't, then do that instead.
4342    if (!TLI.isOperationLegal(ISD::CTPOP, VT) &&
4343        TLI.isOperationLegal(ISD::CTLZ, VT))
4344      return DAG.getNode(ISD::SUB, VT,
4345                         DAG.getConstant(getSizeInBits(VT), VT),
4346                         DAG.getNode(ISD::CTLZ, VT, Tmp3));
4347    return DAG.getNode(ISD::CTPOP, VT, Tmp3);
4348  }
4349  }
4350}
4351
4352/// ExpandOp - Expand the specified SDOperand into its two component pieces
4353/// Lo&Hi.  Note that the Op MUST be an expanded type.  As a result of this, the
4354/// LegalizeNodes map is filled in for any results that are not expanded, the
4355/// ExpandedNodes map is filled in for any results that are expanded, and the
4356/// Lo/Hi values are returned.
4357void SelectionDAGLegalize::ExpandOp(SDOperand Op, SDOperand &Lo, SDOperand &Hi){
4358  MVT::ValueType VT = Op.getValueType();
4359  MVT::ValueType NVT = TLI.getTypeToTransformTo(VT);
4360  SDNode *Node = Op.Val;
4361  assert(getTypeAction(VT) == Expand && "Not an expanded type!");
4362  assert(((MVT::isInteger(NVT) && NVT < VT) || MVT::isFloatingPoint(VT) ||
4363         VT == MVT::Vector) &&
4364         "Cannot expand to FP value or to larger int value!");
4365
4366  // See if we already expanded it.
4367  std::map<SDOperand, std::pair<SDOperand, SDOperand> >::iterator I
4368    = ExpandedNodes.find(Op);
4369  if (I != ExpandedNodes.end()) {
4370    Lo = I->second.first;
4371    Hi = I->second.second;
4372    return;
4373  }
4374
4375  switch (Node->getOpcode()) {
4376  case ISD::CopyFromReg:
4377    assert(0 && "CopyFromReg must be legal!");
4378  default:
4379#ifndef NDEBUG
4380    cerr << "NODE: "; Node->dump(); cerr << "\n";
4381#endif
4382    assert(0 && "Do not know how to expand this operator!");
4383    abort();
4384  case ISD::UNDEF:
4385    Lo = DAG.getNode(ISD::UNDEF, NVT);
4386    Hi = DAG.getNode(ISD::UNDEF, NVT);
4387    break;
4388  case ISD::Constant: {
4389    uint64_t Cst = cast<ConstantSDNode>(Node)->getValue();
4390    Lo = DAG.getConstant(Cst, NVT);
4391    Hi = DAG.getConstant(Cst >> MVT::getSizeInBits(NVT), NVT);
4392    break;
4393  }
4394  case ISD::BUILD_PAIR:
4395    // Return the operands.
4396    Lo = Node->getOperand(0);
4397    Hi = Node->getOperand(1);
4398    break;
4399
4400  case ISD::SIGN_EXTEND_INREG:
4401    ExpandOp(Node->getOperand(0), Lo, Hi);
4402    // sext_inreg the low part if needed.
4403    Lo = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Lo, Node->getOperand(1));
4404
4405    // The high part gets the sign extension from the lo-part.  This handles
4406    // things like sextinreg V:i64 from i8.
4407    Hi = DAG.getNode(ISD::SRA, NVT, Lo,
4408                     DAG.getConstant(MVT::getSizeInBits(NVT)-1,
4409                                     TLI.getShiftAmountTy()));
4410    break;
4411
4412  case ISD::BSWAP: {
4413    ExpandOp(Node->getOperand(0), Lo, Hi);
4414    SDOperand TempLo = DAG.getNode(ISD::BSWAP, NVT, Hi);
4415    Hi = DAG.getNode(ISD::BSWAP, NVT, Lo);
4416    Lo = TempLo;
4417    break;
4418  }
4419
4420  case ISD::CTPOP:
4421    ExpandOp(Node->getOperand(0), Lo, Hi);
4422    Lo = DAG.getNode(ISD::ADD, NVT,          // ctpop(HL) -> ctpop(H)+ctpop(L)
4423                     DAG.getNode(ISD::CTPOP, NVT, Lo),
4424                     DAG.getNode(ISD::CTPOP, NVT, Hi));
4425    Hi = DAG.getConstant(0, NVT);
4426    break;
4427
4428  case ISD::CTLZ: {
4429    // ctlz (HL) -> ctlz(H) != 32 ? ctlz(H) : (ctlz(L)+32)
4430    ExpandOp(Node->getOperand(0), Lo, Hi);
4431    SDOperand BitsC = DAG.getConstant(MVT::getSizeInBits(NVT), NVT);
4432    SDOperand HLZ = DAG.getNode(ISD::CTLZ, NVT, Hi);
4433    SDOperand TopNotZero = DAG.getSetCC(TLI.getSetCCResultTy(), HLZ, BitsC,
4434                                        ISD::SETNE);
4435    SDOperand LowPart = DAG.getNode(ISD::CTLZ, NVT, Lo);
4436    LowPart = DAG.getNode(ISD::ADD, NVT, LowPart, BitsC);
4437
4438    Lo = DAG.getNode(ISD::SELECT, NVT, TopNotZero, HLZ, LowPart);
4439    Hi = DAG.getConstant(0, NVT);
4440    break;
4441  }
4442
4443  case ISD::CTTZ: {
4444    // cttz (HL) -> cttz(L) != 32 ? cttz(L) : (cttz(H)+32)
4445    ExpandOp(Node->getOperand(0), Lo, Hi);
4446    SDOperand BitsC = DAG.getConstant(MVT::getSizeInBits(NVT), NVT);
4447    SDOperand LTZ = DAG.getNode(ISD::CTTZ, NVT, Lo);
4448    SDOperand BotNotZero = DAG.getSetCC(TLI.getSetCCResultTy(), LTZ, BitsC,
4449                                        ISD::SETNE);
4450    SDOperand HiPart = DAG.getNode(ISD::CTTZ, NVT, Hi);
4451    HiPart = DAG.getNode(ISD::ADD, NVT, HiPart, BitsC);
4452
4453    Lo = DAG.getNode(ISD::SELECT, NVT, BotNotZero, LTZ, HiPart);
4454    Hi = DAG.getConstant(0, NVT);
4455    break;
4456  }
4457
4458  case ISD::VAARG: {
4459    SDOperand Ch = Node->getOperand(0);   // Legalize the chain.
4460    SDOperand Ptr = Node->getOperand(1);  // Legalize the pointer.
4461    Lo = DAG.getVAArg(NVT, Ch, Ptr, Node->getOperand(2));
4462    Hi = DAG.getVAArg(NVT, Lo.getValue(1), Ptr, Node->getOperand(2));
4463
4464    // Remember that we legalized the chain.
4465    Hi = LegalizeOp(Hi);
4466    AddLegalizedOperand(Op.getValue(1), Hi.getValue(1));
4467    if (!TLI.isLittleEndian())
4468      std::swap(Lo, Hi);
4469    break;
4470  }
4471
4472  case ISD::LOAD: {
4473    LoadSDNode *LD = cast<LoadSDNode>(Node);
4474    SDOperand Ch  = LD->getChain();    // Legalize the chain.
4475    SDOperand Ptr = LD->getBasePtr();  // Legalize the pointer.
4476    ISD::LoadExtType ExtType = LD->getExtensionType();
4477
4478    if (ExtType == ISD::NON_EXTLOAD) {
4479      Lo = DAG.getLoad(NVT, Ch, Ptr, LD->getSrcValue(), LD->getSrcValueOffset());
4480
4481      // Increment the pointer to the other half.
4482      unsigned IncrementSize = MVT::getSizeInBits(Lo.getValueType())/8;
4483      Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr,
4484                        getIntPtrConstant(IncrementSize));
4485      // FIXME: This creates a bogus srcvalue!
4486      Hi = DAG.getLoad(NVT, Ch, Ptr, LD->getSrcValue(), LD->getSrcValueOffset());
4487
4488      // Build a factor node to remember that this load is independent of the
4489      // other one.
4490      SDOperand TF = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo.getValue(1),
4491                                 Hi.getValue(1));
4492
4493      // Remember that we legalized the chain.
4494      AddLegalizedOperand(Op.getValue(1), LegalizeOp(TF));
4495      if (!TLI.isLittleEndian())
4496        std::swap(Lo, Hi);
4497    } else {
4498      MVT::ValueType EVT = LD->getLoadedVT();
4499
4500      if (EVT == NVT)
4501        Lo = DAG.getLoad(NVT, Ch, Ptr, LD->getSrcValue(),
4502                         LD->getSrcValueOffset());
4503      else
4504        Lo = DAG.getExtLoad(ExtType, NVT, Ch, Ptr, LD->getSrcValue(),
4505                            LD->getSrcValueOffset(), EVT);
4506
4507      // Remember that we legalized the chain.
4508      AddLegalizedOperand(SDOperand(Node, 1), LegalizeOp(Lo.getValue(1)));
4509
4510      if (ExtType == ISD::SEXTLOAD) {
4511        // The high part is obtained by SRA'ing all but one of the bits of the
4512        // lo part.
4513        unsigned LoSize = MVT::getSizeInBits(Lo.getValueType());
4514        Hi = DAG.getNode(ISD::SRA, NVT, Lo,
4515                         DAG.getConstant(LoSize-1, TLI.getShiftAmountTy()));
4516      } else if (ExtType == ISD::ZEXTLOAD) {
4517        // The high part is just a zero.
4518        Hi = DAG.getConstant(0, NVT);
4519      } else /* if (ExtType == ISD::EXTLOAD) */ {
4520        // The high part is undefined.
4521        Hi = DAG.getNode(ISD::UNDEF, NVT);
4522      }
4523    }
4524    break;
4525  }
4526  case ISD::AND:
4527  case ISD::OR:
4528  case ISD::XOR: {   // Simple logical operators -> two trivial pieces.
4529    SDOperand LL, LH, RL, RH;
4530    ExpandOp(Node->getOperand(0), LL, LH);
4531    ExpandOp(Node->getOperand(1), RL, RH);
4532    Lo = DAG.getNode(Node->getOpcode(), NVT, LL, RL);
4533    Hi = DAG.getNode(Node->getOpcode(), NVT, LH, RH);
4534    break;
4535  }
4536  case ISD::SELECT: {
4537    SDOperand LL, LH, RL, RH;
4538    ExpandOp(Node->getOperand(1), LL, LH);
4539    ExpandOp(Node->getOperand(2), RL, RH);
4540    Lo = DAG.getNode(ISD::SELECT, NVT, Node->getOperand(0), LL, RL);
4541    Hi = DAG.getNode(ISD::SELECT, NVT, Node->getOperand(0), LH, RH);
4542    break;
4543  }
4544  case ISD::SELECT_CC: {
4545    SDOperand TL, TH, FL, FH;
4546    ExpandOp(Node->getOperand(2), TL, TH);
4547    ExpandOp(Node->getOperand(3), FL, FH);
4548    Lo = DAG.getNode(ISD::SELECT_CC, NVT, Node->getOperand(0),
4549                     Node->getOperand(1), TL, FL, Node->getOperand(4));
4550    Hi = DAG.getNode(ISD::SELECT_CC, NVT, Node->getOperand(0),
4551                     Node->getOperand(1), TH, FH, Node->getOperand(4));
4552    break;
4553  }
4554  case ISD::ANY_EXTEND:
4555    // The low part is any extension of the input (which degenerates to a copy).
4556    Lo = DAG.getNode(ISD::ANY_EXTEND, NVT, Node->getOperand(0));
4557    // The high part is undefined.
4558    Hi = DAG.getNode(ISD::UNDEF, NVT);
4559    break;
4560  case ISD::SIGN_EXTEND: {
4561    // The low part is just a sign extension of the input (which degenerates to
4562    // a copy).
4563    Lo = DAG.getNode(ISD::SIGN_EXTEND, NVT, Node->getOperand(0));
4564
4565    // The high part is obtained by SRA'ing all but one of the bits of the lo
4566    // part.
4567    unsigned LoSize = MVT::getSizeInBits(Lo.getValueType());
4568    Hi = DAG.getNode(ISD::SRA, NVT, Lo,
4569                     DAG.getConstant(LoSize-1, TLI.getShiftAmountTy()));
4570    break;
4571  }
4572  case ISD::ZERO_EXTEND:
4573    // The low part is just a zero extension of the input (which degenerates to
4574    // a copy).
4575    Lo = DAG.getNode(ISD::ZERO_EXTEND, NVT, Node->getOperand(0));
4576
4577    // The high part is just a zero.
4578    Hi = DAG.getConstant(0, NVT);
4579    break;
4580
4581  case ISD::BIT_CONVERT: {
4582    SDOperand Tmp;
4583    if (TLI.getOperationAction(ISD::BIT_CONVERT, VT) == TargetLowering::Custom){
4584      // If the target wants to, allow it to lower this itself.
4585      switch (getTypeAction(Node->getOperand(0).getValueType())) {
4586      case Expand: assert(0 && "cannot expand FP!");
4587      case Legal:   Tmp = LegalizeOp(Node->getOperand(0)); break;
4588      case Promote: Tmp = PromoteOp (Node->getOperand(0)); break;
4589      }
4590      Tmp = TLI.LowerOperation(DAG.getNode(ISD::BIT_CONVERT, VT, Tmp), DAG);
4591    }
4592
4593    // f32 / f64 must be expanded to i32 / i64.
4594    if (VT == MVT::f32 || VT == MVT::f64) {
4595      Lo = DAG.getNode(ISD::BIT_CONVERT, NVT, Node->getOperand(0));
4596      Hi = SDOperand();
4597      break;
4598    }
4599
4600    // Turn this into a load/store pair by default.
4601    if (Tmp.Val == 0)
4602      Tmp = ExpandBIT_CONVERT(VT, Node->getOperand(0));
4603
4604    ExpandOp(Tmp, Lo, Hi);
4605    break;
4606  }
4607
4608  case ISD::READCYCLECOUNTER:
4609    assert(TLI.getOperationAction(ISD::READCYCLECOUNTER, VT) ==
4610                 TargetLowering::Custom &&
4611           "Must custom expand ReadCycleCounter");
4612    Lo = TLI.LowerOperation(Op, DAG);
4613    assert(Lo.Val && "Node must be custom expanded!");
4614    Hi = Lo.getValue(1);
4615    AddLegalizedOperand(SDOperand(Node, 1), // Remember we legalized the chain.
4616                        LegalizeOp(Lo.getValue(2)));
4617    break;
4618
4619    // These operators cannot be expanded directly, emit them as calls to
4620    // library functions.
4621  case ISD::FP_TO_SINT:
4622    if (TLI.getOperationAction(ISD::FP_TO_SINT, VT) == TargetLowering::Custom) {
4623      SDOperand Op;
4624      switch (getTypeAction(Node->getOperand(0).getValueType())) {
4625      case Expand: assert(0 && "cannot expand FP!");
4626      case Legal:   Op = LegalizeOp(Node->getOperand(0)); break;
4627      case Promote: Op = PromoteOp (Node->getOperand(0)); break;
4628      }
4629
4630      Op = TLI.LowerOperation(DAG.getNode(ISD::FP_TO_SINT, VT, Op), DAG);
4631
4632      // Now that the custom expander is done, expand the result, which is still
4633      // VT.
4634      if (Op.Val) {
4635        ExpandOp(Op, Lo, Hi);
4636        break;
4637      }
4638    }
4639
4640    if (Node->getOperand(0).getValueType() == MVT::f32)
4641      Lo = ExpandLibCall("__fixsfdi", Node, Hi);
4642    else
4643      Lo = ExpandLibCall("__fixdfdi", Node, Hi);
4644    break;
4645
4646  case ISD::FP_TO_UINT:
4647    if (TLI.getOperationAction(ISD::FP_TO_UINT, VT) == TargetLowering::Custom) {
4648      SDOperand Op;
4649      switch (getTypeAction(Node->getOperand(0).getValueType())) {
4650        case Expand: assert(0 && "cannot expand FP!");
4651        case Legal:   Op = LegalizeOp(Node->getOperand(0)); break;
4652        case Promote: Op = PromoteOp (Node->getOperand(0)); break;
4653      }
4654
4655      Op = TLI.LowerOperation(DAG.getNode(ISD::FP_TO_UINT, VT, Op), DAG);
4656
4657      // Now that the custom expander is done, expand the result.
4658      if (Op.Val) {
4659        ExpandOp(Op, Lo, Hi);
4660        break;
4661      }
4662    }
4663
4664    if (Node->getOperand(0).getValueType() == MVT::f32)
4665      Lo = ExpandLibCall("__fixunssfdi", Node, Hi);
4666    else
4667      Lo = ExpandLibCall("__fixunsdfdi", Node, Hi);
4668    break;
4669
4670  case ISD::SHL: {
4671    // If the target wants custom lowering, do so.
4672    SDOperand ShiftAmt = LegalizeOp(Node->getOperand(1));
4673    if (TLI.getOperationAction(ISD::SHL, VT) == TargetLowering::Custom) {
4674      SDOperand Op = DAG.getNode(ISD::SHL, VT, Node->getOperand(0), ShiftAmt);
4675      Op = TLI.LowerOperation(Op, DAG);
4676      if (Op.Val) {
4677        // Now that the custom expander is done, expand the result, which is
4678        // still VT.
4679        ExpandOp(Op, Lo, Hi);
4680        break;
4681      }
4682    }
4683
4684    // If ADDC/ADDE are supported and if the shift amount is a constant 1, emit
4685    // this X << 1 as X+X.
4686    if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(ShiftAmt)) {
4687      if (ShAmt->getValue() == 1 && TLI.isOperationLegal(ISD::ADDC, NVT) &&
4688          TLI.isOperationLegal(ISD::ADDE, NVT)) {
4689        SDOperand LoOps[2], HiOps[3];
4690        ExpandOp(Node->getOperand(0), LoOps[0], HiOps[0]);
4691        SDVTList VTList = DAG.getVTList(LoOps[0].getValueType(), MVT::Flag);
4692        LoOps[1] = LoOps[0];
4693        Lo = DAG.getNode(ISD::ADDC, VTList, LoOps, 2);
4694
4695        HiOps[1] = HiOps[0];
4696        HiOps[2] = Lo.getValue(1);
4697        Hi = DAG.getNode(ISD::ADDE, VTList, HiOps, 3);
4698        break;
4699      }
4700    }
4701
4702    // If we can emit an efficient shift operation, do so now.
4703    if (ExpandShift(ISD::SHL, Node->getOperand(0), ShiftAmt, Lo, Hi))
4704      break;
4705
4706    // If this target supports SHL_PARTS, use it.
4707    TargetLowering::LegalizeAction Action =
4708      TLI.getOperationAction(ISD::SHL_PARTS, NVT);
4709    if ((Action == TargetLowering::Legal && TLI.isTypeLegal(NVT)) ||
4710        Action == TargetLowering::Custom) {
4711      ExpandShiftParts(ISD::SHL_PARTS, Node->getOperand(0), ShiftAmt, Lo, Hi);
4712      break;
4713    }
4714
4715    // Otherwise, emit a libcall.
4716    Lo = ExpandLibCall("__ashldi3", Node, Hi);
4717    break;
4718  }
4719
4720  case ISD::SRA: {
4721    // If the target wants custom lowering, do so.
4722    SDOperand ShiftAmt = LegalizeOp(Node->getOperand(1));
4723    if (TLI.getOperationAction(ISD::SRA, VT) == TargetLowering::Custom) {
4724      SDOperand Op = DAG.getNode(ISD::SRA, VT, Node->getOperand(0), ShiftAmt);
4725      Op = TLI.LowerOperation(Op, DAG);
4726      if (Op.Val) {
4727        // Now that the custom expander is done, expand the result, which is
4728        // still VT.
4729        ExpandOp(Op, Lo, Hi);
4730        break;
4731      }
4732    }
4733
4734    // If we can emit an efficient shift operation, do so now.
4735    if (ExpandShift(ISD::SRA, Node->getOperand(0), ShiftAmt, Lo, Hi))
4736      break;
4737
4738    // If this target supports SRA_PARTS, use it.
4739    TargetLowering::LegalizeAction Action =
4740      TLI.getOperationAction(ISD::SRA_PARTS, NVT);
4741    if ((Action == TargetLowering::Legal && TLI.isTypeLegal(NVT)) ||
4742        Action == TargetLowering::Custom) {
4743      ExpandShiftParts(ISD::SRA_PARTS, Node->getOperand(0), ShiftAmt, Lo, Hi);
4744      break;
4745    }
4746
4747    // Otherwise, emit a libcall.
4748    Lo = ExpandLibCall("__ashrdi3", Node, Hi);
4749    break;
4750  }
4751
4752  case ISD::SRL: {
4753    // If the target wants custom lowering, do so.
4754    SDOperand ShiftAmt = LegalizeOp(Node->getOperand(1));
4755    if (TLI.getOperationAction(ISD::SRL, VT) == TargetLowering::Custom) {
4756      SDOperand Op = DAG.getNode(ISD::SRL, VT, Node->getOperand(0), ShiftAmt);
4757      Op = TLI.LowerOperation(Op, DAG);
4758      if (Op.Val) {
4759        // Now that the custom expander is done, expand the result, which is
4760        // still VT.
4761        ExpandOp(Op, Lo, Hi);
4762        break;
4763      }
4764    }
4765
4766    // If we can emit an efficient shift operation, do so now.
4767    if (ExpandShift(ISD::SRL, Node->getOperand(0), ShiftAmt, Lo, Hi))
4768      break;
4769
4770    // If this target supports SRL_PARTS, use it.
4771    TargetLowering::LegalizeAction Action =
4772      TLI.getOperationAction(ISD::SRL_PARTS, NVT);
4773    if ((Action == TargetLowering::Legal && TLI.isTypeLegal(NVT)) ||
4774        Action == TargetLowering::Custom) {
4775      ExpandShiftParts(ISD::SRL_PARTS, Node->getOperand(0), ShiftAmt, Lo, Hi);
4776      break;
4777    }
4778
4779    // Otherwise, emit a libcall.
4780    Lo = ExpandLibCall("__lshrdi3", Node, Hi);
4781    break;
4782  }
4783
4784  case ISD::ADD:
4785  case ISD::SUB: {
4786    // If the target wants to custom expand this, let them.
4787    if (TLI.getOperationAction(Node->getOpcode(), VT) ==
4788            TargetLowering::Custom) {
4789      Op = TLI.LowerOperation(Op, DAG);
4790      if (Op.Val) {
4791        ExpandOp(Op, Lo, Hi);
4792        break;
4793      }
4794    }
4795
4796    // Expand the subcomponents.
4797    SDOperand LHSL, LHSH, RHSL, RHSH;
4798    ExpandOp(Node->getOperand(0), LHSL, LHSH);
4799    ExpandOp(Node->getOperand(1), RHSL, RHSH);
4800    SDVTList VTList = DAG.getVTList(LHSL.getValueType(), MVT::Flag);
4801    SDOperand LoOps[2], HiOps[3];
4802    LoOps[0] = LHSL;
4803    LoOps[1] = RHSL;
4804    HiOps[0] = LHSH;
4805    HiOps[1] = RHSH;
4806    if (Node->getOpcode() == ISD::ADD) {
4807      Lo = DAG.getNode(ISD::ADDC, VTList, LoOps, 2);
4808      HiOps[2] = Lo.getValue(1);
4809      Hi = DAG.getNode(ISD::ADDE, VTList, HiOps, 3);
4810    } else {
4811      Lo = DAG.getNode(ISD::SUBC, VTList, LoOps, 2);
4812      HiOps[2] = Lo.getValue(1);
4813      Hi = DAG.getNode(ISD::SUBE, VTList, HiOps, 3);
4814    }
4815    break;
4816  }
4817  case ISD::MUL: {
4818    // If the target wants to custom expand this, let them.
4819    if (TLI.getOperationAction(ISD::MUL, VT) == TargetLowering::Custom) {
4820      SDOperand New = TLI.LowerOperation(Op, DAG);
4821      if (New.Val) {
4822        ExpandOp(New, Lo, Hi);
4823        break;
4824      }
4825    }
4826
4827    bool HasMULHS = TLI.isOperationLegal(ISD::MULHS, NVT);
4828    bool HasMULHU = TLI.isOperationLegal(ISD::MULHU, NVT);
4829    if (HasMULHS || HasMULHU) {
4830      SDOperand LL, LH, RL, RH;
4831      ExpandOp(Node->getOperand(0), LL, LH);
4832      ExpandOp(Node->getOperand(1), RL, RH);
4833      unsigned SH = MVT::getSizeInBits(RH.getValueType())-1;
4834      // FIXME: Move this to the dag combiner.
4835      // MULHS implicitly sign extends its inputs.  Check to see if ExpandOp
4836      // extended the sign bit of the low half through the upper half, and if so
4837      // emit a MULHS instead of the alternate sequence that is valid for any
4838      // i64 x i64 multiply.
4839      if (HasMULHS &&
4840          // is RH an extension of the sign bit of RL?
4841          RH.getOpcode() == ISD::SRA && RH.getOperand(0) == RL &&
4842          RH.getOperand(1).getOpcode() == ISD::Constant &&
4843          cast<ConstantSDNode>(RH.getOperand(1))->getValue() == SH &&
4844          // is LH an extension of the sign bit of LL?
4845          LH.getOpcode() == ISD::SRA && LH.getOperand(0) == LL &&
4846          LH.getOperand(1).getOpcode() == ISD::Constant &&
4847          cast<ConstantSDNode>(LH.getOperand(1))->getValue() == SH) {
4848        // Low part:
4849        Lo = DAG.getNode(ISD::MUL, NVT, LL, RL);
4850        // High part:
4851        Hi = DAG.getNode(ISD::MULHS, NVT, LL, RL);
4852        break;
4853      } else if (HasMULHU) {
4854        // Low part:
4855        Lo = DAG.getNode(ISD::MUL, NVT, LL, RL);
4856
4857        // High part:
4858        Hi = DAG.getNode(ISD::MULHU, NVT, LL, RL);
4859        RH = DAG.getNode(ISD::MUL, NVT, LL, RH);
4860        LH = DAG.getNode(ISD::MUL, NVT, LH, RL);
4861        Hi = DAG.getNode(ISD::ADD, NVT, Hi, RH);
4862        Hi = DAG.getNode(ISD::ADD, NVT, Hi, LH);
4863        break;
4864      }
4865    }
4866
4867    Lo = ExpandLibCall("__muldi3" , Node, Hi);
4868    break;
4869  }
4870  case ISD::SDIV: Lo = ExpandLibCall("__divdi3" , Node, Hi); break;
4871  case ISD::UDIV: Lo = ExpandLibCall("__udivdi3", Node, Hi); break;
4872  case ISD::SREM: Lo = ExpandLibCall("__moddi3" , Node, Hi); break;
4873  case ISD::UREM: Lo = ExpandLibCall("__umoddi3", Node, Hi); break;
4874
4875  case ISD::FADD:
4876    Lo = ExpandLibCall(((VT == MVT::f32) ? "__addsf3" : "__adddf3"), Node, Hi);
4877    break;
4878  case ISD::FSUB:
4879    Lo = ExpandLibCall(((VT == MVT::f32) ? "__subsf3" : "__subdf3"), Node, Hi);
4880    break;
4881  case ISD::FMUL:
4882    Lo = ExpandLibCall(((VT == MVT::f32) ? "__mulsf3" : "__muldf3"), Node, Hi);
4883    break;
4884  case ISD::FDIV:
4885    Lo = ExpandLibCall(((VT == MVT::f32) ? "__divsf3" : "__divdf3"), Node, Hi);
4886    break;
4887  case ISD::FP_EXTEND:
4888    Lo = ExpandLibCall("__extendsfdf2", Node, Hi);
4889    break;
4890  case ISD::FP_ROUND:
4891    Lo = ExpandLibCall("__truncdfsf2", Node, Hi);
4892    break;
4893  }
4894
4895  // Make sure the resultant values have been legalized themselves, unless this
4896  // is a type that requires multi-step expansion.
4897  if (getTypeAction(NVT) != Expand && NVT != MVT::isVoid) {
4898    Lo = LegalizeOp(Lo);
4899    if (Hi.Val)
4900      // Don't legalize the high part if it is expanded to a single node.
4901      Hi = LegalizeOp(Hi);
4902  }
4903
4904  // Remember in a map if the values will be reused later.
4905  bool isNew =
4906    ExpandedNodes.insert(std::make_pair(Op, std::make_pair(Lo, Hi))).second;
4907  assert(isNew && "Value already expanded?!?");
4908}
4909
4910/// SplitVectorOp - Given an operand of MVT::Vector type, break it down into
4911/// two smaller values of MVT::Vector type.
4912void SelectionDAGLegalize::SplitVectorOp(SDOperand Op, SDOperand &Lo,
4913                                         SDOperand &Hi) {
4914  assert(Op.getValueType() == MVT::Vector && "Cannot split non-vector type!");
4915  SDNode *Node = Op.Val;
4916  unsigned NumElements = cast<ConstantSDNode>(*(Node->op_end()-2))->getValue();
4917  assert(NumElements > 1 && "Cannot split a single element vector!");
4918  unsigned NewNumElts = NumElements/2;
4919  SDOperand NewNumEltsNode = DAG.getConstant(NewNumElts, MVT::i32);
4920  SDOperand TypeNode = *(Node->op_end()-1);
4921
4922  // See if we already split it.
4923  std::map<SDOperand, std::pair<SDOperand, SDOperand> >::iterator I
4924    = SplitNodes.find(Op);
4925  if (I != SplitNodes.end()) {
4926    Lo = I->second.first;
4927    Hi = I->second.second;
4928    return;
4929  }
4930
4931  switch (Node->getOpcode()) {
4932  default:
4933#ifndef NDEBUG
4934    Node->dump();
4935#endif
4936    assert(0 && "Unhandled operation in SplitVectorOp!");
4937  case ISD::VBUILD_VECTOR: {
4938    SmallVector<SDOperand, 8> LoOps(Node->op_begin(),
4939                                    Node->op_begin()+NewNumElts);
4940    LoOps.push_back(NewNumEltsNode);
4941    LoOps.push_back(TypeNode);
4942    Lo = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &LoOps[0], LoOps.size());
4943
4944    SmallVector<SDOperand, 8> HiOps(Node->op_begin()+NewNumElts,
4945                                    Node->op_end()-2);
4946    HiOps.push_back(NewNumEltsNode);
4947    HiOps.push_back(TypeNode);
4948    Hi = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &HiOps[0], HiOps.size());
4949    break;
4950  }
4951  case ISD::VADD:
4952  case ISD::VSUB:
4953  case ISD::VMUL:
4954  case ISD::VSDIV:
4955  case ISD::VUDIV:
4956  case ISD::VAND:
4957  case ISD::VOR:
4958  case ISD::VXOR: {
4959    SDOperand LL, LH, RL, RH;
4960    SplitVectorOp(Node->getOperand(0), LL, LH);
4961    SplitVectorOp(Node->getOperand(1), RL, RH);
4962
4963    Lo = DAG.getNode(Node->getOpcode(), MVT::Vector, LL, RL,
4964                     NewNumEltsNode, TypeNode);
4965    Hi = DAG.getNode(Node->getOpcode(), MVT::Vector, LH, RH,
4966                     NewNumEltsNode, TypeNode);
4967    break;
4968  }
4969  case ISD::VLOAD: {
4970    SDOperand Ch = Node->getOperand(0);   // Legalize the chain.
4971    SDOperand Ptr = Node->getOperand(1);  // Legalize the pointer.
4972    MVT::ValueType EVT = cast<VTSDNode>(TypeNode)->getVT();
4973
4974    Lo = DAG.getVecLoad(NewNumElts, EVT, Ch, Ptr, Node->getOperand(2));
4975    unsigned IncrementSize = NewNumElts * MVT::getSizeInBits(EVT)/8;
4976    Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr,
4977                      getIntPtrConstant(IncrementSize));
4978    // FIXME: This creates a bogus srcvalue!
4979    Hi = DAG.getVecLoad(NewNumElts, EVT, Ch, Ptr, Node->getOperand(2));
4980
4981    // Build a factor node to remember that this load is independent of the
4982    // other one.
4983    SDOperand TF = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo.getValue(1),
4984                               Hi.getValue(1));
4985
4986    // Remember that we legalized the chain.
4987    AddLegalizedOperand(Op.getValue(1), LegalizeOp(TF));
4988    break;
4989  }
4990  case ISD::VBIT_CONVERT: {
4991    // We know the result is a vector.  The input may be either a vector or a
4992    // scalar value.
4993    if (Op.getOperand(0).getValueType() != MVT::Vector) {
4994      // Lower to a store/load.  FIXME: this could be improved probably.
4995      SDOperand Ptr = CreateStackTemporary(Op.getOperand(0).getValueType());
4996
4997      SDOperand St = DAG.getStore(DAG.getEntryNode(),
4998                                  Op.getOperand(0), Ptr, NULL, 0);
4999      MVT::ValueType EVT = cast<VTSDNode>(TypeNode)->getVT();
5000      St = DAG.getVecLoad(NumElements, EVT, St, Ptr, DAG.getSrcValue(0));
5001      SplitVectorOp(St, Lo, Hi);
5002    } else {
5003      // If the input is a vector type, we have to either scalarize it, pack it
5004      // or convert it based on whether the input vector type is legal.
5005      SDNode *InVal = Node->getOperand(0).Val;
5006      unsigned NumElems =
5007        cast<ConstantSDNode>(*(InVal->op_end()-2))->getValue();
5008      MVT::ValueType EVT = cast<VTSDNode>(*(InVal->op_end()-1))->getVT();
5009
5010      // If the input is from a single element vector, scalarize the vector,
5011      // then treat like a scalar.
5012      if (NumElems == 1) {
5013        SDOperand Scalar = PackVectorOp(Op.getOperand(0), EVT);
5014        Scalar = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Scalar,
5015                             Op.getOperand(1), Op.getOperand(2));
5016        SplitVectorOp(Scalar, Lo, Hi);
5017      } else {
5018        // Split the input vector.
5019        SplitVectorOp(Op.getOperand(0), Lo, Hi);
5020
5021        // Convert each of the pieces now.
5022        Lo = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Lo,
5023                         NewNumEltsNode, TypeNode);
5024        Hi = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Hi,
5025                         NewNumEltsNode, TypeNode);
5026      }
5027      break;
5028    }
5029  }
5030  }
5031
5032  // Remember in a map if the values will be reused later.
5033  bool isNew =
5034    SplitNodes.insert(std::make_pair(Op, std::make_pair(Lo, Hi))).second;
5035  assert(isNew && "Value already expanded?!?");
5036}
5037
5038
5039/// PackVectorOp - Given an operand of MVT::Vector type, convert it into the
5040/// equivalent operation that returns a scalar (e.g. F32) or packed value
5041/// (e.g. MVT::V4F32).  When this is called, we know that PackedVT is the right
5042/// type for the result.
5043SDOperand SelectionDAGLegalize::PackVectorOp(SDOperand Op,
5044                                             MVT::ValueType NewVT) {
5045  assert(Op.getValueType() == MVT::Vector && "Bad PackVectorOp invocation!");
5046  SDNode *Node = Op.Val;
5047
5048  // See if we already packed it.
5049  std::map<SDOperand, SDOperand>::iterator I = PackedNodes.find(Op);
5050  if (I != PackedNodes.end()) return I->second;
5051
5052  SDOperand Result;
5053  switch (Node->getOpcode()) {
5054  default:
5055#ifndef NDEBUG
5056    Node->dump(); cerr << "\n";
5057#endif
5058    assert(0 && "Unknown vector operation in PackVectorOp!");
5059  case ISD::VADD:
5060  case ISD::VSUB:
5061  case ISD::VMUL:
5062  case ISD::VSDIV:
5063  case ISD::VUDIV:
5064  case ISD::VAND:
5065  case ISD::VOR:
5066  case ISD::VXOR:
5067    Result = DAG.getNode(getScalarizedOpcode(Node->getOpcode(), NewVT),
5068                         NewVT,
5069                         PackVectorOp(Node->getOperand(0), NewVT),
5070                         PackVectorOp(Node->getOperand(1), NewVT));
5071    break;
5072  case ISD::VLOAD: {
5073    SDOperand Ch = LegalizeOp(Node->getOperand(0));   // Legalize the chain.
5074    SDOperand Ptr = LegalizeOp(Node->getOperand(1));  // Legalize the pointer.
5075
5076    SrcValueSDNode *SV = cast<SrcValueSDNode>(Node->getOperand(2));
5077    Result = DAG.getLoad(NewVT, Ch, Ptr, SV->getValue(), SV->getOffset());
5078
5079    // Remember that we legalized the chain.
5080    AddLegalizedOperand(Op.getValue(1), LegalizeOp(Result.getValue(1)));
5081    break;
5082  }
5083  case ISD::VBUILD_VECTOR:
5084    if (Node->getOperand(0).getValueType() == NewVT) {
5085      // Returning a scalar?
5086      Result = Node->getOperand(0);
5087    } else {
5088      // Returning a BUILD_VECTOR?
5089
5090      // If all elements of the build_vector are undefs, return an undef.
5091      bool AllUndef = true;
5092      for (unsigned i = 0, e = Node->getNumOperands()-2; i != e; ++i)
5093        if (Node->getOperand(i).getOpcode() != ISD::UNDEF) {
5094          AllUndef = false;
5095          break;
5096        }
5097      if (AllUndef) {
5098        Result = DAG.getNode(ISD::UNDEF, NewVT);
5099      } else {
5100        Result = DAG.getNode(ISD::BUILD_VECTOR, NewVT, Node->op_begin(),
5101                             Node->getNumOperands()-2);
5102      }
5103    }
5104    break;
5105  case ISD::VINSERT_VECTOR_ELT:
5106    if (!MVT::isVector(NewVT)) {
5107      // Returning a scalar?  Must be the inserted element.
5108      Result = Node->getOperand(1);
5109    } else {
5110      Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, NewVT,
5111                           PackVectorOp(Node->getOperand(0), NewVT),
5112                           Node->getOperand(1), Node->getOperand(2));
5113    }
5114    break;
5115  case ISD::VVECTOR_SHUFFLE:
5116    if (!MVT::isVector(NewVT)) {
5117      // Returning a scalar?  Figure out if it is the LHS or RHS and return it.
5118      SDOperand EltNum = Node->getOperand(2).getOperand(0);
5119      if (cast<ConstantSDNode>(EltNum)->getValue())
5120        Result = PackVectorOp(Node->getOperand(1), NewVT);
5121      else
5122        Result = PackVectorOp(Node->getOperand(0), NewVT);
5123    } else {
5124      // Otherwise, return a VECTOR_SHUFFLE node.  First convert the index
5125      // vector from a VBUILD_VECTOR to a BUILD_VECTOR.
5126      std::vector<SDOperand> BuildVecIdx(Node->getOperand(2).Val->op_begin(),
5127                                         Node->getOperand(2).Val->op_end()-2);
5128      MVT::ValueType BVT = MVT::getIntVectorWithNumElements(BuildVecIdx.size());
5129      SDOperand BV = DAG.getNode(ISD::BUILD_VECTOR, BVT,
5130                                 Node->getOperand(2).Val->op_begin(),
5131                                 Node->getOperand(2).Val->getNumOperands()-2);
5132
5133      Result = DAG.getNode(ISD::VECTOR_SHUFFLE, NewVT,
5134                           PackVectorOp(Node->getOperand(0), NewVT),
5135                           PackVectorOp(Node->getOperand(1), NewVT), BV);
5136    }
5137    break;
5138  case ISD::VBIT_CONVERT:
5139    if (Op.getOperand(0).getValueType() != MVT::Vector)
5140      Result = DAG.getNode(ISD::BIT_CONVERT, NewVT, Op.getOperand(0));
5141    else {
5142      // If the input is a vector type, we have to either scalarize it, pack it
5143      // or convert it based on whether the input vector type is legal.
5144      SDNode *InVal = Node->getOperand(0).Val;
5145      unsigned NumElems =
5146        cast<ConstantSDNode>(*(InVal->op_end()-2))->getValue();
5147      MVT::ValueType EVT = cast<VTSDNode>(*(InVal->op_end()-1))->getVT();
5148
5149      // Figure out if there is a Packed type corresponding to this Vector
5150      // type.  If so, convert to the packed type.
5151      MVT::ValueType TVT = MVT::getVectorType(EVT, NumElems);
5152      if (TVT != MVT::Other && TLI.isTypeLegal(TVT)) {
5153        // Turn this into a bit convert of the packed input.
5154        Result = DAG.getNode(ISD::BIT_CONVERT, NewVT,
5155                             PackVectorOp(Node->getOperand(0), TVT));
5156        break;
5157      } else if (NumElems == 1) {
5158        // Turn this into a bit convert of the scalar input.
5159        Result = DAG.getNode(ISD::BIT_CONVERT, NewVT,
5160                             PackVectorOp(Node->getOperand(0), EVT));
5161        break;
5162      } else {
5163        // FIXME: UNIMP!
5164        assert(0 && "Cast from unsupported vector type not implemented yet!");
5165      }
5166    }
5167    break;
5168  case ISD::VSELECT:
5169    Result = DAG.getNode(ISD::SELECT, NewVT, Op.getOperand(0),
5170                         PackVectorOp(Op.getOperand(1), NewVT),
5171                         PackVectorOp(Op.getOperand(2), NewVT));
5172    break;
5173  }
5174
5175  if (TLI.isTypeLegal(NewVT))
5176    Result = LegalizeOp(Result);
5177  bool isNew = PackedNodes.insert(std::make_pair(Op, Result)).second;
5178  assert(isNew && "Value already packed?");
5179  return Result;
5180}
5181
5182
5183// SelectionDAG::Legalize - This is the entry point for the file.
5184//
5185void SelectionDAG::Legalize() {
5186  if (ViewLegalizeDAGs) viewGraph();
5187
5188  /// run - This is the main entry point to this class.
5189  ///
5190  SelectionDAGLegalize(*this).LegalizeDAG();
5191}
5192
5193