LegalizeDAG.cpp revision ee27f57a6a4dd7fa9259b3604f563907da1f65ef
1//===-- LegalizeDAG.cpp - Implement SelectionDAG::Legalize ----------------===// 2// 3// The LLVM Compiler Infrastructure 4// 5// This file was developed by the LLVM research group and is distributed under 6// the University of Illinois Open Source License. See LICENSE.TXT for details. 7// 8//===----------------------------------------------------------------------===// 9// 10// This file implements the SelectionDAG::Legalize method. 11// 12//===----------------------------------------------------------------------===// 13 14#include "llvm/CodeGen/SelectionDAG.h" 15#include "llvm/CodeGen/MachineConstantPool.h" 16#include "llvm/CodeGen/MachineFunction.h" 17#include "llvm/CodeGen/MachineFrameInfo.h" 18#include "llvm/Target/TargetLowering.h" 19#include "llvm/Target/TargetData.h" 20#include "llvm/Target/TargetOptions.h" 21#include "llvm/Constants.h" 22#include <iostream> 23using namespace llvm; 24 25//===----------------------------------------------------------------------===// 26/// SelectionDAGLegalize - This takes an arbitrary SelectionDAG as input and 27/// hacks on it until the target machine can handle it. This involves 28/// eliminating value sizes the machine cannot handle (promoting small sizes to 29/// large sizes or splitting up large values into small values) as well as 30/// eliminating operations the machine cannot handle. 31/// 32/// This code also does a small amount of optimization and recognition of idioms 33/// as part of its processing. For example, if a target does not support a 34/// 'setcc' instruction efficiently, but does support 'brcc' instruction, this 35/// will attempt merge setcc and brc instructions into brcc's. 36/// 37namespace { 38class SelectionDAGLegalize { 39 TargetLowering &TLI; 40 SelectionDAG &DAG; 41 42 /// LegalizeAction - This enum indicates what action we should take for each 43 /// value type the can occur in the program. 44 enum LegalizeAction { 45 Legal, // The target natively supports this value type. 46 Promote, // This should be promoted to the next larger type. 47 Expand, // This integer type should be broken into smaller pieces. 48 }; 49 50 /// ValueTypeActions - This is a bitvector that contains two bits for each 51 /// value type, where the two bits correspond to the LegalizeAction enum. 52 /// This can be queried with "getTypeAction(VT)". 53 unsigned ValueTypeActions; 54 55 /// NeedsAnotherIteration - This is set when we expand a large integer 56 /// operation into smaller integer operations, but the smaller operations are 57 /// not set. This occurs only rarely in practice, for targets that don't have 58 /// 32-bit or larger integer registers. 59 bool NeedsAnotherIteration; 60 61 /// LegalizedNodes - For nodes that are of legal width, and that have more 62 /// than one use, this map indicates what regularized operand to use. This 63 /// allows us to avoid legalizing the same thing more than once. 64 std::map<SDOperand, SDOperand> LegalizedNodes; 65 66 /// PromotedNodes - For nodes that are below legal width, and that have more 67 /// than one use, this map indicates what promoted value to use. This allows 68 /// us to avoid promoting the same thing more than once. 69 std::map<SDOperand, SDOperand> PromotedNodes; 70 71 /// ExpandedNodes - For nodes that need to be expanded, and which have more 72 /// than one use, this map indicates which which operands are the expanded 73 /// version of the input. This allows us to avoid expanding the same node 74 /// more than once. 75 std::map<SDOperand, std::pair<SDOperand, SDOperand> > ExpandedNodes; 76 77 void AddLegalizedOperand(SDOperand From, SDOperand To) { 78 bool isNew = LegalizedNodes.insert(std::make_pair(From, To)).second; 79 assert(isNew && "Got into the map somehow?"); 80 } 81 void AddPromotedOperand(SDOperand From, SDOperand To) { 82 bool isNew = PromotedNodes.insert(std::make_pair(From, To)).second; 83 assert(isNew && "Got into the map somehow?"); 84 } 85 86public: 87 88 SelectionDAGLegalize(SelectionDAG &DAG); 89 90 /// Run - While there is still lowering to do, perform a pass over the DAG. 91 /// Most regularization can be done in a single pass, but targets that require 92 /// large values to be split into registers multiple times (e.g. i64 -> 4x 93 /// i16) require iteration for these values (the first iteration will demote 94 /// to i32, the second will demote to i16). 95 void Run() { 96 do { 97 NeedsAnotherIteration = false; 98 LegalizeDAG(); 99 } while (NeedsAnotherIteration); 100 } 101 102 /// getTypeAction - Return how we should legalize values of this type, either 103 /// it is already legal or we need to expand it into multiple registers of 104 /// smaller integer type, or we need to promote it to a larger type. 105 LegalizeAction getTypeAction(MVT::ValueType VT) const { 106 return (LegalizeAction)((ValueTypeActions >> (2*VT)) & 3); 107 } 108 109 /// isTypeLegal - Return true if this type is legal on this target. 110 /// 111 bool isTypeLegal(MVT::ValueType VT) const { 112 return getTypeAction(VT) == Legal; 113 } 114 115private: 116 void LegalizeDAG(); 117 118 SDOperand LegalizeOp(SDOperand O); 119 void ExpandOp(SDOperand O, SDOperand &Lo, SDOperand &Hi); 120 SDOperand PromoteOp(SDOperand O); 121 122 SDOperand ExpandLibCall(const char *Name, SDNode *Node, 123 SDOperand &Hi); 124 SDOperand ExpandIntToFP(bool isSigned, MVT::ValueType DestTy, 125 SDOperand Source); 126 bool ExpandShift(unsigned Opc, SDOperand Op, SDOperand Amt, 127 SDOperand &Lo, SDOperand &Hi); 128 void ExpandShiftParts(unsigned NodeOp, SDOperand Op, SDOperand Amt, 129 SDOperand &Lo, SDOperand &Hi); 130 void ExpandByParts(unsigned NodeOp, SDOperand LHS, SDOperand RHS, 131 SDOperand &Lo, SDOperand &Hi); 132 133 SDOperand getIntPtrConstant(uint64_t Val) { 134 return DAG.getConstant(Val, TLI.getPointerTy()); 135 } 136}; 137} 138 139 140SelectionDAGLegalize::SelectionDAGLegalize(SelectionDAG &dag) 141 : TLI(dag.getTargetLoweringInfo()), DAG(dag), 142 ValueTypeActions(TLI.getValueTypeActions()) { 143 assert(MVT::LAST_VALUETYPE <= 16 && 144 "Too many value types for ValueTypeActions to hold!"); 145} 146 147void SelectionDAGLegalize::LegalizeDAG() { 148 SDOperand OldRoot = DAG.getRoot(); 149 SDOperand NewRoot = LegalizeOp(OldRoot); 150 DAG.setRoot(NewRoot); 151 152 ExpandedNodes.clear(); 153 LegalizedNodes.clear(); 154 PromotedNodes.clear(); 155 156 // Remove dead nodes now. 157 DAG.RemoveDeadNodes(OldRoot.Val); 158} 159 160SDOperand SelectionDAGLegalize::LegalizeOp(SDOperand Op) { 161 assert(getTypeAction(Op.getValueType()) == Legal && 162 "Caller should expand or promote operands that are not legal!"); 163 164 // If this operation defines any values that cannot be represented in a 165 // register on this target, make sure to expand or promote them. 166 if (Op.Val->getNumValues() > 1) { 167 for (unsigned i = 0, e = Op.Val->getNumValues(); i != e; ++i) 168 switch (getTypeAction(Op.Val->getValueType(i))) { 169 case Legal: break; // Nothing to do. 170 case Expand: { 171 SDOperand T1, T2; 172 ExpandOp(Op.getValue(i), T1, T2); 173 assert(LegalizedNodes.count(Op) && 174 "Expansion didn't add legal operands!"); 175 return LegalizedNodes[Op]; 176 } 177 case Promote: 178 PromoteOp(Op.getValue(i)); 179 assert(LegalizedNodes.count(Op) && 180 "Expansion didn't add legal operands!"); 181 return LegalizedNodes[Op]; 182 } 183 } 184 185 std::map<SDOperand, SDOperand>::iterator I = LegalizedNodes.find(Op); 186 if (I != LegalizedNodes.end()) return I->second; 187 188 SDOperand Tmp1, Tmp2, Tmp3; 189 190 SDOperand Result = Op; 191 SDNode *Node = Op.Val; 192 193 switch (Node->getOpcode()) { 194 default: 195 std::cerr << "NODE: "; Node->dump(); std::cerr << "\n"; 196 assert(0 && "Do not know how to legalize this operator!"); 197 abort(); 198 case ISD::EntryToken: 199 case ISD::FrameIndex: 200 case ISD::GlobalAddress: 201 case ISD::ExternalSymbol: 202 case ISD::ConstantPool: // Nothing to do. 203 assert(getTypeAction(Node->getValueType(0)) == Legal && 204 "This must be legal!"); 205 break; 206 case ISD::CopyFromReg: 207 Tmp1 = LegalizeOp(Node->getOperand(0)); 208 if (Tmp1 != Node->getOperand(0)) 209 Result = DAG.getCopyFromReg(cast<RegSDNode>(Node)->getReg(), 210 Node->getValueType(0), Tmp1); 211 else 212 Result = Op.getValue(0); 213 214 // Since CopyFromReg produces two values, make sure to remember that we 215 // legalized both of them. 216 AddLegalizedOperand(Op.getValue(0), Result); 217 AddLegalizedOperand(Op.getValue(1), Result.getValue(1)); 218 return Result.getValue(Op.ResNo); 219 case ISD::ImplicitDef: 220 Tmp1 = LegalizeOp(Node->getOperand(0)); 221 if (Tmp1 != Node->getOperand(0)) 222 Result = DAG.getImplicitDef(Tmp1, cast<RegSDNode>(Node)->getReg()); 223 break; 224 case ISD::UNDEF: { 225 MVT::ValueType VT = Op.getValueType(); 226 switch (TLI.getOperationAction(ISD::UNDEF, VT)) { 227 default: assert(0 && "This action is not supported yet!"); 228 case TargetLowering::Expand: 229 case TargetLowering::Promote: 230 if (MVT::isInteger(VT)) 231 Result = DAG.getConstant(0, VT); 232 else if (MVT::isFloatingPoint(VT)) 233 Result = DAG.getConstantFP(0, VT); 234 else 235 assert(0 && "Unknown value type!"); 236 break; 237 case TargetLowering::Legal: 238 break; 239 } 240 break; 241 } 242 case ISD::Constant: 243 // We know we don't need to expand constants here, constants only have one 244 // value and we check that it is fine above. 245 246 // FIXME: Maybe we should handle things like targets that don't support full 247 // 32-bit immediates? 248 break; 249 case ISD::ConstantFP: { 250 // Spill FP immediates to the constant pool if the target cannot directly 251 // codegen them. Targets often have some immediate values that can be 252 // efficiently generated into an FP register without a load. We explicitly 253 // leave these constants as ConstantFP nodes for the target to deal with. 254 255 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Node); 256 257 // Check to see if this FP immediate is already legal. 258 bool isLegal = false; 259 for (TargetLowering::legal_fpimm_iterator I = TLI.legal_fpimm_begin(), 260 E = TLI.legal_fpimm_end(); I != E; ++I) 261 if (CFP->isExactlyValue(*I)) { 262 isLegal = true; 263 break; 264 } 265 266 if (!isLegal) { 267 // Otherwise we need to spill the constant to memory. 268 MachineConstantPool *CP = DAG.getMachineFunction().getConstantPool(); 269 270 bool Extend = false; 271 272 // If a FP immediate is precise when represented as a float, we put it 273 // into the constant pool as a float, even if it's is statically typed 274 // as a double. 275 MVT::ValueType VT = CFP->getValueType(0); 276 bool isDouble = VT == MVT::f64; 277 ConstantFP *LLVMC = ConstantFP::get(isDouble ? Type::DoubleTy : 278 Type::FloatTy, CFP->getValue()); 279 if (isDouble && CFP->isExactlyValue((float)CFP->getValue()) && 280 // Only do this if the target has a native EXTLOAD instruction from 281 // f32. 282 TLI.getOperationAction(ISD::EXTLOAD, 283 MVT::f32) == TargetLowering::Legal) { 284 LLVMC = cast<ConstantFP>(ConstantExpr::getCast(LLVMC, Type::FloatTy)); 285 VT = MVT::f32; 286 Extend = true; 287 } 288 289 SDOperand CPIdx = DAG.getConstantPool(CP->getConstantPoolIndex(LLVMC), 290 TLI.getPointerTy()); 291 if (Extend) { 292 Result = DAG.getNode(ISD::EXTLOAD, MVT::f64, DAG.getEntryNode(), CPIdx, 293 MVT::f32); 294 } else { 295 Result = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx); 296 } 297 } 298 break; 299 } 300 case ISD::TokenFactor: { 301 std::vector<SDOperand> Ops; 302 bool Changed = false; 303 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) { 304 SDOperand Op = Node->getOperand(i); 305 // Fold single-use TokenFactor nodes into this token factor as we go. 306 if (Op.getOpcode() == ISD::TokenFactor && Op.hasOneUse()) { 307 Changed = true; 308 for (unsigned j = 0, e = Op.getNumOperands(); j != e; ++j) 309 Ops.push_back(LegalizeOp(Op.getOperand(j))); 310 } else { 311 Ops.push_back(LegalizeOp(Op)); // Legalize the operands 312 Changed |= Ops[i] != Op; 313 } 314 } 315 if (Changed) 316 Result = DAG.getNode(ISD::TokenFactor, MVT::Other, Ops); 317 break; 318 } 319 320 case ISD::ADJCALLSTACKDOWN: 321 case ISD::ADJCALLSTACKUP: 322 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. 323 // There is no need to legalize the size argument (Operand #1) 324 if (Tmp1 != Node->getOperand(0)) 325 Result = DAG.getNode(Node->getOpcode(), MVT::Other, Tmp1, 326 Node->getOperand(1)); 327 break; 328 case ISD::DYNAMIC_STACKALLOC: 329 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. 330 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the size. 331 Tmp3 = LegalizeOp(Node->getOperand(2)); // Legalize the alignment. 332 if (Tmp1 != Node->getOperand(0) || Tmp2 != Node->getOperand(1) || 333 Tmp3 != Node->getOperand(2)) 334 Result = DAG.getNode(ISD::DYNAMIC_STACKALLOC, Node->getValueType(0), 335 Tmp1, Tmp2, Tmp3); 336 else 337 Result = Op.getValue(0); 338 339 // Since this op produces two values, make sure to remember that we 340 // legalized both of them. 341 AddLegalizedOperand(SDOperand(Node, 0), Result); 342 AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1)); 343 return Result.getValue(Op.ResNo); 344 345 case ISD::CALL: { 346 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. 347 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the callee. 348 349 bool Changed = false; 350 std::vector<SDOperand> Ops; 351 for (unsigned i = 2, e = Node->getNumOperands(); i != e; ++i) { 352 Ops.push_back(LegalizeOp(Node->getOperand(i))); 353 Changed |= Ops.back() != Node->getOperand(i); 354 } 355 356 if (Tmp1 != Node->getOperand(0) || Tmp2 != Node->getOperand(1) || Changed) { 357 std::vector<MVT::ValueType> RetTyVTs; 358 RetTyVTs.reserve(Node->getNumValues()); 359 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i) 360 RetTyVTs.push_back(Node->getValueType(i)); 361 Result = SDOperand(DAG.getCall(RetTyVTs, Tmp1, Tmp2, Ops), 0); 362 } else { 363 Result = Result.getValue(0); 364 } 365 // Since calls produce multiple values, make sure to remember that we 366 // legalized all of them. 367 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i) 368 AddLegalizedOperand(SDOperand(Node, i), Result.getValue(i)); 369 return Result.getValue(Op.ResNo); 370 } 371 case ISD::BR: 372 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. 373 if (Tmp1 != Node->getOperand(0)) 374 Result = DAG.getNode(ISD::BR, MVT::Other, Tmp1, Node->getOperand(1)); 375 break; 376 377 case ISD::BRCOND: 378 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. 379 380 switch (getTypeAction(Node->getOperand(1).getValueType())) { 381 case Expand: assert(0 && "It's impossible to expand bools"); 382 case Legal: 383 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the condition. 384 break; 385 case Promote: 386 Tmp2 = PromoteOp(Node->getOperand(1)); // Promote the condition. 387 break; 388 } 389 // Basic block destination (Op#2) is always legal. 390 if (Tmp1 != Node->getOperand(0) || Tmp2 != Node->getOperand(1)) 391 Result = DAG.getNode(ISD::BRCOND, MVT::Other, Tmp1, Tmp2, 392 Node->getOperand(2)); 393 break; 394 case ISD::BRCONDTWOWAY: 395 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. 396 switch (getTypeAction(Node->getOperand(1).getValueType())) { 397 case Expand: assert(0 && "It's impossible to expand bools"); 398 case Legal: 399 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the condition. 400 break; 401 case Promote: 402 Tmp2 = PromoteOp(Node->getOperand(1)); // Promote the condition. 403 break; 404 } 405 // If this target does not support BRCONDTWOWAY, lower it to a BRCOND/BR 406 // pair. 407 switch (TLI.getOperationAction(ISD::BRCONDTWOWAY, MVT::Other)) { 408 case TargetLowering::Promote: 409 default: assert(0 && "This action is not supported yet!"); 410 case TargetLowering::Legal: 411 if (Tmp1 != Node->getOperand(0) || Tmp2 != Node->getOperand(1)) { 412 std::vector<SDOperand> Ops; 413 Ops.push_back(Tmp1); 414 Ops.push_back(Tmp2); 415 Ops.push_back(Node->getOperand(2)); 416 Ops.push_back(Node->getOperand(3)); 417 Result = DAG.getNode(ISD::BRCONDTWOWAY, MVT::Other, Ops); 418 } 419 break; 420 case TargetLowering::Expand: 421 Result = DAG.getNode(ISD::BRCOND, MVT::Other, Tmp1, Tmp2, 422 Node->getOperand(2)); 423 Result = DAG.getNode(ISD::BR, MVT::Other, Result, Node->getOperand(3)); 424 break; 425 } 426 break; 427 428 case ISD::LOAD: 429 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. 430 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the pointer. 431 if (Tmp1 != Node->getOperand(0) || 432 Tmp2 != Node->getOperand(1)) 433 Result = DAG.getLoad(Node->getValueType(0), Tmp1, Tmp2); 434 else 435 Result = SDOperand(Node, 0); 436 437 // Since loads produce two values, make sure to remember that we legalized 438 // both of them. 439 AddLegalizedOperand(SDOperand(Node, 0), Result); 440 AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1)); 441 return Result.getValue(Op.ResNo); 442 443 case ISD::EXTLOAD: 444 case ISD::SEXTLOAD: 445 case ISD::ZEXTLOAD: { 446 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. 447 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the pointer. 448 449 MVT::ValueType SrcVT = cast<MVTSDNode>(Node)->getExtraValueType(); 450 switch (TLI.getOperationAction(Node->getOpcode(), SrcVT)) { 451 case TargetLowering::Promote: 452 default: assert(0 && "This action is not supported yet!"); 453 case TargetLowering::Legal: 454 if (Tmp1 != Node->getOperand(0) || 455 Tmp2 != Node->getOperand(1)) 456 Result = DAG.getNode(Node->getOpcode(), Node->getValueType(0), 457 Tmp1, Tmp2, SrcVT); 458 else 459 Result = SDOperand(Node, 0); 460 461 // Since loads produce two values, make sure to remember that we legalized 462 // both of them. 463 AddLegalizedOperand(SDOperand(Node, 0), Result); 464 AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1)); 465 return Result.getValue(Op.ResNo); 466 break; 467 case TargetLowering::Expand: 468 assert(Node->getOpcode() != ISD::EXTLOAD && 469 "EXTLOAD should always be supported!"); 470 // Turn the unsupported load into an EXTLOAD followed by an explicit 471 // zero/sign extend inreg. 472 Result = DAG.getNode(ISD::EXTLOAD, Node->getValueType(0), 473 Tmp1, Tmp2, SrcVT); 474 unsigned ExtOp = Node->getOpcode() == ISD::SEXTLOAD ? 475 ISD::SIGN_EXTEND_INREG : ISD::ZERO_EXTEND_INREG; 476 SDOperand ValRes = DAG.getNode(ExtOp, Result.getValueType(), 477 Result, SrcVT); 478 AddLegalizedOperand(SDOperand(Node, 0), ValRes); 479 AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1)); 480 if (Op.ResNo) 481 return Result.getValue(1); 482 return ValRes; 483 } 484 assert(0 && "Unreachable"); 485 } 486 case ISD::EXTRACT_ELEMENT: 487 // Get both the low and high parts. 488 ExpandOp(Node->getOperand(0), Tmp1, Tmp2); 489 if (cast<ConstantSDNode>(Node->getOperand(1))->getValue()) 490 Result = Tmp2; // 1 -> Hi 491 else 492 Result = Tmp1; // 0 -> Lo 493 break; 494 495 case ISD::CopyToReg: 496 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. 497 498 switch (getTypeAction(Node->getOperand(1).getValueType())) { 499 case Legal: 500 // Legalize the incoming value (must be legal). 501 Tmp2 = LegalizeOp(Node->getOperand(1)); 502 if (Tmp1 != Node->getOperand(0) || Tmp2 != Node->getOperand(1)) 503 Result = DAG.getCopyToReg(Tmp1, Tmp2, cast<RegSDNode>(Node)->getReg()); 504 break; 505 case Promote: 506 Tmp2 = PromoteOp(Node->getOperand(1)); 507 Result = DAG.getCopyToReg(Tmp1, Tmp2, cast<RegSDNode>(Node)->getReg()); 508 break; 509 case Expand: 510 SDOperand Lo, Hi; 511 ExpandOp(Node->getOperand(1), Lo, Hi); 512 unsigned Reg = cast<RegSDNode>(Node)->getReg(); 513 Lo = DAG.getCopyToReg(Tmp1, Lo, Reg); 514 Hi = DAG.getCopyToReg(Tmp1, Hi, Reg+1); 515 // Note that the copytoreg nodes are independent of each other. 516 Result = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo, Hi); 517 assert(isTypeLegal(Result.getValueType()) && 518 "Cannot expand multiple times yet (i64 -> i16)"); 519 break; 520 } 521 break; 522 523 case ISD::RET: 524 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. 525 switch (Node->getNumOperands()) { 526 case 2: // ret val 527 switch (getTypeAction(Node->getOperand(1).getValueType())) { 528 case Legal: 529 Tmp2 = LegalizeOp(Node->getOperand(1)); 530 if (Tmp1 != Node->getOperand(0) || Tmp2 != Node->getOperand(1)) 531 Result = DAG.getNode(ISD::RET, MVT::Other, Tmp1, Tmp2); 532 break; 533 case Expand: { 534 SDOperand Lo, Hi; 535 ExpandOp(Node->getOperand(1), Lo, Hi); 536 Result = DAG.getNode(ISD::RET, MVT::Other, Tmp1, Lo, Hi); 537 break; 538 } 539 case Promote: 540 Tmp2 = PromoteOp(Node->getOperand(1)); 541 Result = DAG.getNode(ISD::RET, MVT::Other, Tmp1, Tmp2); 542 break; 543 } 544 break; 545 case 1: // ret void 546 if (Tmp1 != Node->getOperand(0)) 547 Result = DAG.getNode(ISD::RET, MVT::Other, Tmp1); 548 break; 549 default: { // ret <values> 550 std::vector<SDOperand> NewValues; 551 NewValues.push_back(Tmp1); 552 for (unsigned i = 1, e = Node->getNumOperands(); i != e; ++i) 553 switch (getTypeAction(Node->getOperand(i).getValueType())) { 554 case Legal: 555 NewValues.push_back(LegalizeOp(Node->getOperand(i))); 556 break; 557 case Expand: { 558 SDOperand Lo, Hi; 559 ExpandOp(Node->getOperand(i), Lo, Hi); 560 NewValues.push_back(Lo); 561 NewValues.push_back(Hi); 562 break; 563 } 564 case Promote: 565 assert(0 && "Can't promote multiple return value yet!"); 566 } 567 Result = DAG.getNode(ISD::RET, MVT::Other, NewValues); 568 break; 569 } 570 } 571 break; 572 case ISD::STORE: 573 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. 574 Tmp2 = LegalizeOp(Node->getOperand(2)); // Legalize the pointer. 575 576 // Turn 'store float 1.0, Ptr' -> 'store int 0x12345678, Ptr' 577 if (ConstantFPSDNode *CFP =dyn_cast<ConstantFPSDNode>(Node->getOperand(1))){ 578 if (CFP->getValueType(0) == MVT::f32) { 579 union { 580 unsigned I; 581 float F; 582 } V; 583 V.F = CFP->getValue(); 584 Result = DAG.getNode(ISD::STORE, MVT::Other, Tmp1, 585 DAG.getConstant(V.I, MVT::i32), Tmp2); 586 } else { 587 assert(CFP->getValueType(0) == MVT::f64 && "Unknown FP type!"); 588 union { 589 uint64_t I; 590 double F; 591 } V; 592 V.F = CFP->getValue(); 593 Result = DAG.getNode(ISD::STORE, MVT::Other, Tmp1, 594 DAG.getConstant(V.I, MVT::i64), Tmp2); 595 } 596 Node = Result.Val; 597 } 598 599 switch (getTypeAction(Node->getOperand(1).getValueType())) { 600 case Legal: { 601 SDOperand Val = LegalizeOp(Node->getOperand(1)); 602 if (Val != Node->getOperand(1) || Tmp1 != Node->getOperand(0) || 603 Tmp2 != Node->getOperand(2)) 604 Result = DAG.getNode(ISD::STORE, MVT::Other, Tmp1, Val, Tmp2); 605 break; 606 } 607 case Promote: 608 // Truncate the value and store the result. 609 Tmp3 = PromoteOp(Node->getOperand(1)); 610 Result = DAG.getNode(ISD::TRUNCSTORE, MVT::Other, Tmp1, Tmp3, Tmp2, 611 Node->getOperand(1).getValueType()); 612 break; 613 614 case Expand: 615 SDOperand Lo, Hi; 616 ExpandOp(Node->getOperand(1), Lo, Hi); 617 618 if (!TLI.isLittleEndian()) 619 std::swap(Lo, Hi); 620 621 Lo = DAG.getNode(ISD::STORE, MVT::Other, Tmp1, Lo, Tmp2); 622 623 unsigned IncrementSize = MVT::getSizeInBits(Hi.getValueType())/8; 624 Tmp2 = DAG.getNode(ISD::ADD, Tmp2.getValueType(), Tmp2, 625 getIntPtrConstant(IncrementSize)); 626 assert(isTypeLegal(Tmp2.getValueType()) && 627 "Pointers must be legal!"); 628 Hi = DAG.getNode(ISD::STORE, MVT::Other, Tmp1, Hi, Tmp2); 629 Result = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo, Hi); 630 break; 631 } 632 break; 633 case ISD::PCMARKER: 634 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. 635 if (Tmp1 != Node->getOperand(0)) 636 Result = DAG.getNode(ISD::PCMARKER, MVT::Other, Tmp1,Node->getOperand(1)); 637 break; 638 case ISD::TRUNCSTORE: 639 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. 640 Tmp3 = LegalizeOp(Node->getOperand(2)); // Legalize the pointer. 641 642 switch (getTypeAction(Node->getOperand(1).getValueType())) { 643 case Legal: 644 Tmp2 = LegalizeOp(Node->getOperand(1)); 645 if (Tmp1 != Node->getOperand(0) || Tmp2 != Node->getOperand(1) || 646 Tmp3 != Node->getOperand(2)) 647 Result = DAG.getNode(ISD::TRUNCSTORE, MVT::Other, Tmp1, Tmp2, Tmp3, 648 cast<MVTSDNode>(Node)->getExtraValueType()); 649 break; 650 case Promote: 651 case Expand: 652 assert(0 && "Cannot handle illegal TRUNCSTORE yet!"); 653 } 654 break; 655 case ISD::SELECT: 656 switch (getTypeAction(Node->getOperand(0).getValueType())) { 657 case Expand: assert(0 && "It's impossible to expand bools"); 658 case Legal: 659 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the condition. 660 break; 661 case Promote: 662 Tmp1 = PromoteOp(Node->getOperand(0)); // Promote the condition. 663 break; 664 } 665 Tmp2 = LegalizeOp(Node->getOperand(1)); // TrueVal 666 Tmp3 = LegalizeOp(Node->getOperand(2)); // FalseVal 667 668 switch (TLI.getOperationAction(Node->getOpcode(), Tmp2.getValueType())) { 669 default: assert(0 && "This action is not supported yet!"); 670 case TargetLowering::Legal: 671 if (Tmp1 != Node->getOperand(0) || Tmp2 != Node->getOperand(1) || 672 Tmp3 != Node->getOperand(2)) 673 Result = DAG.getNode(ISD::SELECT, Node->getValueType(0), 674 Tmp1, Tmp2, Tmp3); 675 break; 676 case TargetLowering::Promote: { 677 MVT::ValueType NVT = 678 TLI.getTypeToPromoteTo(ISD::SELECT, Tmp2.getValueType()); 679 unsigned ExtOp, TruncOp; 680 if (MVT::isInteger(Tmp2.getValueType())) { 681 ExtOp = ISD::ZERO_EXTEND; 682 TruncOp = ISD::TRUNCATE; 683 } else { 684 ExtOp = ISD::FP_EXTEND; 685 TruncOp = ISD::FP_ROUND; 686 } 687 // Promote each of the values to the new type. 688 Tmp2 = DAG.getNode(ExtOp, NVT, Tmp2); 689 Tmp3 = DAG.getNode(ExtOp, NVT, Tmp3); 690 // Perform the larger operation, then round down. 691 Result = DAG.getNode(ISD::SELECT, NVT, Tmp1, Tmp2,Tmp3); 692 Result = DAG.getNode(TruncOp, Node->getValueType(0), Result); 693 break; 694 } 695 } 696 break; 697 case ISD::SETCC: 698 switch (getTypeAction(Node->getOperand(0).getValueType())) { 699 case Legal: 700 Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS 701 Tmp2 = LegalizeOp(Node->getOperand(1)); // RHS 702 if (Tmp1 != Node->getOperand(0) || Tmp2 != Node->getOperand(1)) 703 Result = DAG.getSetCC(cast<SetCCSDNode>(Node)->getCondition(), 704 Node->getValueType(0), Tmp1, Tmp2); 705 break; 706 case Promote: 707 Tmp1 = PromoteOp(Node->getOperand(0)); // LHS 708 Tmp2 = PromoteOp(Node->getOperand(1)); // RHS 709 710 // If this is an FP compare, the operands have already been extended. 711 if (MVT::isInteger(Node->getOperand(0).getValueType())) { 712 MVT::ValueType VT = Node->getOperand(0).getValueType(); 713 MVT::ValueType NVT = TLI.getTypeToTransformTo(VT); 714 715 // Otherwise, we have to insert explicit sign or zero extends. Note 716 // that we could insert sign extends for ALL conditions, but zero extend 717 // is cheaper on many machines (an AND instead of two shifts), so prefer 718 // it. 719 switch (cast<SetCCSDNode>(Node)->getCondition()) { 720 default: assert(0 && "Unknown integer comparison!"); 721 case ISD::SETEQ: 722 case ISD::SETNE: 723 case ISD::SETUGE: 724 case ISD::SETUGT: 725 case ISD::SETULE: 726 case ISD::SETULT: 727 // ALL of these operations will work if we either sign or zero extend 728 // the operands (including the unsigned comparisons!). Zero extend is 729 // usually a simpler/cheaper operation, so prefer it. 730 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND_INREG, NVT, Tmp1, VT); 731 Tmp2 = DAG.getNode(ISD::ZERO_EXTEND_INREG, NVT, Tmp2, VT); 732 break; 733 case ISD::SETGE: 734 case ISD::SETGT: 735 case ISD::SETLT: 736 case ISD::SETLE: 737 Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp1, VT); 738 Tmp2 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp2, VT); 739 break; 740 } 741 742 } 743 Result = DAG.getSetCC(cast<SetCCSDNode>(Node)->getCondition(), 744 Node->getValueType(0), Tmp1, Tmp2); 745 break; 746 case Expand: 747 SDOperand LHSLo, LHSHi, RHSLo, RHSHi; 748 ExpandOp(Node->getOperand(0), LHSLo, LHSHi); 749 ExpandOp(Node->getOperand(1), RHSLo, RHSHi); 750 switch (cast<SetCCSDNode>(Node)->getCondition()) { 751 case ISD::SETEQ: 752 case ISD::SETNE: 753 Tmp1 = DAG.getNode(ISD::XOR, LHSLo.getValueType(), LHSLo, RHSLo); 754 Tmp2 = DAG.getNode(ISD::XOR, LHSLo.getValueType(), LHSHi, RHSHi); 755 Tmp1 = DAG.getNode(ISD::OR, Tmp1.getValueType(), Tmp1, Tmp2); 756 Result = DAG.getSetCC(cast<SetCCSDNode>(Node)->getCondition(), 757 Node->getValueType(0), Tmp1, 758 DAG.getConstant(0, Tmp1.getValueType())); 759 break; 760 default: 761 // FIXME: This generated code sucks. 762 ISD::CondCode LowCC; 763 switch (cast<SetCCSDNode>(Node)->getCondition()) { 764 default: assert(0 && "Unknown integer setcc!"); 765 case ISD::SETLT: 766 case ISD::SETULT: LowCC = ISD::SETULT; break; 767 case ISD::SETGT: 768 case ISD::SETUGT: LowCC = ISD::SETUGT; break; 769 case ISD::SETLE: 770 case ISD::SETULE: LowCC = ISD::SETULE; break; 771 case ISD::SETGE: 772 case ISD::SETUGE: LowCC = ISD::SETUGE; break; 773 } 774 775 // Tmp1 = lo(op1) < lo(op2) // Always unsigned comparison 776 // Tmp2 = hi(op1) < hi(op2) // Signedness depends on operands 777 // dest = hi(op1) == hi(op2) ? Tmp1 : Tmp2; 778 779 // NOTE: on targets without efficient SELECT of bools, we can always use 780 // this identity: (B1 ? B2 : B3) --> (B1 & B2)|(!B1&B3) 781 Tmp1 = DAG.getSetCC(LowCC, Node->getValueType(0), LHSLo, RHSLo); 782 Tmp2 = DAG.getSetCC(cast<SetCCSDNode>(Node)->getCondition(), 783 Node->getValueType(0), LHSHi, RHSHi); 784 Result = DAG.getSetCC(ISD::SETEQ, Node->getValueType(0), LHSHi, RHSHi); 785 Result = DAG.getNode(ISD::SELECT, Tmp1.getValueType(), 786 Result, Tmp1, Tmp2); 787 break; 788 } 789 } 790 break; 791 792 case ISD::MEMSET: 793 case ISD::MEMCPY: 794 case ISD::MEMMOVE: { 795 Tmp1 = LegalizeOp(Node->getOperand(0)); // Chain 796 Tmp2 = LegalizeOp(Node->getOperand(1)); // Pointer 797 798 if (Node->getOpcode() == ISD::MEMSET) { // memset = ubyte 799 switch (getTypeAction(Node->getOperand(2).getValueType())) { 800 case Expand: assert(0 && "Cannot expand a byte!"); 801 case Legal: 802 Tmp3 = LegalizeOp(Node->getOperand(2)); 803 break; 804 case Promote: 805 Tmp3 = PromoteOp(Node->getOperand(2)); 806 break; 807 } 808 } else { 809 Tmp3 = LegalizeOp(Node->getOperand(2)); // memcpy/move = pointer, 810 } 811 812 SDOperand Tmp4; 813 switch (getTypeAction(Node->getOperand(3).getValueType())) { 814 case Expand: assert(0 && "Cannot expand this yet!"); 815 case Legal: 816 Tmp4 = LegalizeOp(Node->getOperand(3)); 817 break; 818 case Promote: 819 Tmp4 = PromoteOp(Node->getOperand(3)); 820 break; 821 } 822 823 SDOperand Tmp5; 824 switch (getTypeAction(Node->getOperand(4).getValueType())) { // uint 825 case Expand: assert(0 && "Cannot expand this yet!"); 826 case Legal: 827 Tmp5 = LegalizeOp(Node->getOperand(4)); 828 break; 829 case Promote: 830 Tmp5 = PromoteOp(Node->getOperand(4)); 831 break; 832 } 833 834 switch (TLI.getOperationAction(Node->getOpcode(), MVT::Other)) { 835 default: assert(0 && "This action not implemented for this operation!"); 836 case TargetLowering::Legal: 837 if (Tmp1 != Node->getOperand(0) || Tmp2 != Node->getOperand(1) || 838 Tmp3 != Node->getOperand(2) || Tmp4 != Node->getOperand(3) || 839 Tmp5 != Node->getOperand(4)) { 840 std::vector<SDOperand> Ops; 841 Ops.push_back(Tmp1); Ops.push_back(Tmp2); Ops.push_back(Tmp3); 842 Ops.push_back(Tmp4); Ops.push_back(Tmp5); 843 Result = DAG.getNode(Node->getOpcode(), MVT::Other, Ops); 844 } 845 break; 846 case TargetLowering::Expand: { 847 // Otherwise, the target does not support this operation. Lower the 848 // operation to an explicit libcall as appropriate. 849 MVT::ValueType IntPtr = TLI.getPointerTy(); 850 const Type *IntPtrTy = TLI.getTargetData().getIntPtrType(); 851 std::vector<std::pair<SDOperand, const Type*> > Args; 852 853 const char *FnName = 0; 854 if (Node->getOpcode() == ISD::MEMSET) { 855 Args.push_back(std::make_pair(Tmp2, IntPtrTy)); 856 // Extend the ubyte argument to be an int value for the call. 857 Tmp3 = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Tmp3); 858 Args.push_back(std::make_pair(Tmp3, Type::IntTy)); 859 Args.push_back(std::make_pair(Tmp4, IntPtrTy)); 860 861 FnName = "memset"; 862 } else if (Node->getOpcode() == ISD::MEMCPY || 863 Node->getOpcode() == ISD::MEMMOVE) { 864 Args.push_back(std::make_pair(Tmp2, IntPtrTy)); 865 Args.push_back(std::make_pair(Tmp3, IntPtrTy)); 866 Args.push_back(std::make_pair(Tmp4, IntPtrTy)); 867 FnName = Node->getOpcode() == ISD::MEMMOVE ? "memmove" : "memcpy"; 868 } else { 869 assert(0 && "Unknown op!"); 870 } 871 std::pair<SDOperand,SDOperand> CallResult = 872 TLI.LowerCallTo(Tmp1, Type::VoidTy, false, 873 DAG.getExternalSymbol(FnName, IntPtr), Args, DAG); 874 Result = LegalizeOp(CallResult.second); 875 break; 876 } 877 case TargetLowering::Custom: 878 std::vector<SDOperand> Ops; 879 Ops.push_back(Tmp1); Ops.push_back(Tmp2); Ops.push_back(Tmp3); 880 Ops.push_back(Tmp4); Ops.push_back(Tmp5); 881 Result = DAG.getNode(Node->getOpcode(), MVT::Other, Ops); 882 Result = TLI.LowerOperation(Result); 883 Result = LegalizeOp(Result); 884 break; 885 } 886 break; 887 } 888 case ISD::ADD_PARTS: 889 case ISD::SUB_PARTS: 890 case ISD::SHL_PARTS: 891 case ISD::SRA_PARTS: 892 case ISD::SRL_PARTS: { 893 std::vector<SDOperand> Ops; 894 bool Changed = false; 895 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) { 896 Ops.push_back(LegalizeOp(Node->getOperand(i))); 897 Changed |= Ops.back() != Node->getOperand(i); 898 } 899 if (Changed) 900 Result = DAG.getNode(Node->getOpcode(), Node->getValueType(0), Ops); 901 902 // Since these produce multiple values, make sure to remember that we 903 // legalized all of them. 904 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i) 905 AddLegalizedOperand(SDOperand(Node, i), Result.getValue(i)); 906 return Result.getValue(Op.ResNo); 907 } 908 909 // Binary operators 910 case ISD::ADD: 911 case ISD::SUB: 912 case ISD::MUL: 913 case ISD::MULHS: 914 case ISD::MULHU: 915 case ISD::UDIV: 916 case ISD::SDIV: 917 case ISD::AND: 918 case ISD::OR: 919 case ISD::XOR: 920 case ISD::SHL: 921 case ISD::SRL: 922 case ISD::SRA: 923 Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS 924 Tmp2 = LegalizeOp(Node->getOperand(1)); // RHS 925 if (Tmp1 != Node->getOperand(0) || 926 Tmp2 != Node->getOperand(1)) 927 Result = DAG.getNode(Node->getOpcode(), Node->getValueType(0), Tmp1,Tmp2); 928 break; 929 930 case ISD::UREM: 931 case ISD::SREM: 932 Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS 933 Tmp2 = LegalizeOp(Node->getOperand(1)); // RHS 934 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) { 935 case TargetLowering::Legal: 936 if (Tmp1 != Node->getOperand(0) || 937 Tmp2 != Node->getOperand(1)) 938 Result = DAG.getNode(Node->getOpcode(), Node->getValueType(0), Tmp1, 939 Tmp2); 940 break; 941 case TargetLowering::Promote: 942 case TargetLowering::Custom: 943 assert(0 && "Cannot promote/custom handle this yet!"); 944 case TargetLowering::Expand: { 945 MVT::ValueType VT = Node->getValueType(0); 946 unsigned Opc = (Node->getOpcode() == ISD::UREM) ? ISD::UDIV : ISD::SDIV; 947 Result = DAG.getNode(Opc, VT, Tmp1, Tmp2); 948 Result = DAG.getNode(ISD::MUL, VT, Result, Tmp2); 949 Result = DAG.getNode(ISD::SUB, VT, Tmp1, Result); 950 } 951 break; 952 } 953 break; 954 955 // Unary operators 956 case ISD::FABS: 957 case ISD::FNEG: 958 Tmp1 = LegalizeOp(Node->getOperand(0)); 959 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) { 960 case TargetLowering::Legal: 961 if (Tmp1 != Node->getOperand(0)) 962 Result = DAG.getNode(Node->getOpcode(), Node->getValueType(0), Tmp1); 963 break; 964 case TargetLowering::Promote: 965 case TargetLowering::Custom: 966 assert(0 && "Cannot promote/custom handle this yet!"); 967 case TargetLowering::Expand: 968 if (Node->getOpcode() == ISD::FNEG) { 969 // Expand Y = FNEG(X) -> Y = SUB -0.0, X 970 Tmp2 = DAG.getConstantFP(-0.0, Node->getValueType(0)); 971 Result = LegalizeOp(DAG.getNode(ISD::SUB, Node->getValueType(0), 972 Tmp2, Tmp1)); 973 } else if (Node->getOpcode() == ISD::FABS) { 974 // Expand Y = FABS(X) -> Y = (X >u 0.0) ? X : fneg(X). 975 MVT::ValueType VT = Node->getValueType(0); 976 Tmp2 = DAG.getConstantFP(0.0, VT); 977 Tmp2 = DAG.getSetCC(ISD::SETUGT, TLI.getSetCCResultTy(), Tmp1, Tmp2); 978 Tmp3 = DAG.getNode(ISD::FNEG, VT, Tmp1); 979 Result = DAG.getNode(ISD::SELECT, VT, Tmp2, Tmp1, Tmp3); 980 Result = LegalizeOp(Result); 981 } else { 982 assert(0 && "Unreachable!"); 983 } 984 break; 985 } 986 break; 987 988 // Conversion operators. The source and destination have different types. 989 case ISD::ZERO_EXTEND: 990 case ISD::SIGN_EXTEND: 991 case ISD::TRUNCATE: 992 case ISD::FP_EXTEND: 993 case ISD::FP_ROUND: 994 case ISD::FP_TO_SINT: 995 case ISD::FP_TO_UINT: 996 case ISD::SINT_TO_FP: 997 case ISD::UINT_TO_FP: 998 switch (getTypeAction(Node->getOperand(0).getValueType())) { 999 case Legal: 1000 Tmp1 = LegalizeOp(Node->getOperand(0)); 1001 if (Tmp1 != Node->getOperand(0)) 1002 Result = DAG.getNode(Node->getOpcode(), Node->getValueType(0), Tmp1); 1003 break; 1004 case Expand: 1005 if (Node->getOpcode() == ISD::SINT_TO_FP || 1006 Node->getOpcode() == ISD::UINT_TO_FP) { 1007 Result = ExpandIntToFP(Node->getOpcode() == ISD::SINT_TO_FP, 1008 Node->getValueType(0), Node->getOperand(0)); 1009 Result = LegalizeOp(Result); 1010 break; 1011 } else if (Node->getOpcode() == ISD::TRUNCATE) { 1012 // In the expand case, we must be dealing with a truncate, because 1013 // otherwise the result would be larger than the source. 1014 ExpandOp(Node->getOperand(0), Tmp1, Tmp2); 1015 1016 // Since the result is legal, we should just be able to truncate the low 1017 // part of the source. 1018 Result = DAG.getNode(ISD::TRUNCATE, Node->getValueType(0), Tmp1); 1019 break; 1020 } 1021 assert(0 && "Shouldn't need to expand other operators here!"); 1022 1023 case Promote: 1024 switch (Node->getOpcode()) { 1025 case ISD::ZERO_EXTEND: 1026 Result = PromoteOp(Node->getOperand(0)); 1027 // NOTE: Any extend would work here... 1028 Result = DAG.getNode(ISD::ZERO_EXTEND, Op.getValueType(), Result); 1029 Result = DAG.getNode(ISD::ZERO_EXTEND_INREG, Op.getValueType(), 1030 Result, Node->getOperand(0).getValueType()); 1031 break; 1032 case ISD::SIGN_EXTEND: 1033 Result = PromoteOp(Node->getOperand(0)); 1034 // NOTE: Any extend would work here... 1035 Result = DAG.getNode(ISD::ZERO_EXTEND, Op.getValueType(), Result); 1036 Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, Result.getValueType(), 1037 Result, Node->getOperand(0).getValueType()); 1038 break; 1039 case ISD::TRUNCATE: 1040 Result = PromoteOp(Node->getOperand(0)); 1041 Result = DAG.getNode(ISD::TRUNCATE, Op.getValueType(), Result); 1042 break; 1043 case ISD::FP_EXTEND: 1044 Result = PromoteOp(Node->getOperand(0)); 1045 if (Result.getValueType() != Op.getValueType()) 1046 // Dynamically dead while we have only 2 FP types. 1047 Result = DAG.getNode(ISD::FP_EXTEND, Op.getValueType(), Result); 1048 break; 1049 case ISD::FP_ROUND: 1050 case ISD::FP_TO_SINT: 1051 case ISD::FP_TO_UINT: 1052 Result = PromoteOp(Node->getOperand(0)); 1053 Result = DAG.getNode(Node->getOpcode(), Op.getValueType(), Result); 1054 break; 1055 case ISD::SINT_TO_FP: 1056 Result = PromoteOp(Node->getOperand(0)); 1057 Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, Result.getValueType(), 1058 Result, Node->getOperand(0).getValueType()); 1059 Result = DAG.getNode(ISD::SINT_TO_FP, Op.getValueType(), Result); 1060 break; 1061 case ISD::UINT_TO_FP: 1062 Result = PromoteOp(Node->getOperand(0)); 1063 Result = DAG.getNode(ISD::ZERO_EXTEND_INREG, Result.getValueType(), 1064 Result, Node->getOperand(0).getValueType()); 1065 Result = DAG.getNode(ISD::UINT_TO_FP, Op.getValueType(), Result); 1066 break; 1067 } 1068 } 1069 break; 1070 case ISD::FP_ROUND_INREG: 1071 case ISD::SIGN_EXTEND_INREG: 1072 case ISD::ZERO_EXTEND_INREG: { 1073 Tmp1 = LegalizeOp(Node->getOperand(0)); 1074 MVT::ValueType ExtraVT = cast<MVTSDNode>(Node)->getExtraValueType(); 1075 1076 // If this operation is not supported, convert it to a shl/shr or load/store 1077 // pair. 1078 switch (TLI.getOperationAction(Node->getOpcode(), ExtraVT)) { 1079 default: assert(0 && "This action not supported for this op yet!"); 1080 case TargetLowering::Legal: 1081 if (Tmp1 != Node->getOperand(0)) 1082 Result = DAG.getNode(Node->getOpcode(), Node->getValueType(0), Tmp1, 1083 ExtraVT); 1084 break; 1085 case TargetLowering::Expand: 1086 // If this is an integer extend and shifts are supported, do that. 1087 if (Node->getOpcode() == ISD::ZERO_EXTEND_INREG) { 1088 // NOTE: we could fall back on load/store here too for targets without 1089 // AND. However, it is doubtful that any exist. 1090 // AND out the appropriate bits. 1091 SDOperand Mask = 1092 DAG.getConstant((1ULL << MVT::getSizeInBits(ExtraVT))-1, 1093 Node->getValueType(0)); 1094 Result = DAG.getNode(ISD::AND, Node->getValueType(0), 1095 Node->getOperand(0), Mask); 1096 } else if (Node->getOpcode() == ISD::SIGN_EXTEND_INREG) { 1097 // NOTE: we could fall back on load/store here too for targets without 1098 // SAR. However, it is doubtful that any exist. 1099 unsigned BitsDiff = MVT::getSizeInBits(Node->getValueType(0)) - 1100 MVT::getSizeInBits(ExtraVT); 1101 SDOperand ShiftCst = DAG.getConstant(BitsDiff, TLI.getShiftAmountTy()); 1102 Result = DAG.getNode(ISD::SHL, Node->getValueType(0), 1103 Node->getOperand(0), ShiftCst); 1104 Result = DAG.getNode(ISD::SRA, Node->getValueType(0), 1105 Result, ShiftCst); 1106 } else if (Node->getOpcode() == ISD::FP_ROUND_INREG) { 1107 // The only way we can lower this is to turn it into a STORETRUNC, 1108 // EXTLOAD pair, targetting a temporary location (a stack slot). 1109 1110 // NOTE: there is a choice here between constantly creating new stack 1111 // slots and always reusing the same one. We currently always create 1112 // new ones, as reuse may inhibit scheduling. 1113 const Type *Ty = MVT::getTypeForValueType(ExtraVT); 1114 unsigned TySize = (unsigned)TLI.getTargetData().getTypeSize(Ty); 1115 unsigned Align = TLI.getTargetData().getTypeAlignment(Ty); 1116 MachineFunction &MF = DAG.getMachineFunction(); 1117 int SSFI = 1118 MF.getFrameInfo()->CreateStackObject((unsigned)TySize, Align); 1119 SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy()); 1120 Result = DAG.getNode(ISD::TRUNCSTORE, MVT::Other, DAG.getEntryNode(), 1121 Node->getOperand(0), StackSlot, ExtraVT); 1122 Result = DAG.getNode(ISD::EXTLOAD, Node->getValueType(0), 1123 Result, StackSlot, ExtraVT); 1124 } else { 1125 assert(0 && "Unknown op"); 1126 } 1127 Result = LegalizeOp(Result); 1128 break; 1129 } 1130 break; 1131 } 1132 } 1133 1134 if (!Op.Val->hasOneUse()) 1135 AddLegalizedOperand(Op, Result); 1136 1137 return Result; 1138} 1139 1140/// PromoteOp - Given an operation that produces a value in an invalid type, 1141/// promote it to compute the value into a larger type. The produced value will 1142/// have the correct bits for the low portion of the register, but no guarantee 1143/// is made about the top bits: it may be zero, sign-extended, or garbage. 1144SDOperand SelectionDAGLegalize::PromoteOp(SDOperand Op) { 1145 MVT::ValueType VT = Op.getValueType(); 1146 MVT::ValueType NVT = TLI.getTypeToTransformTo(VT); 1147 assert(getTypeAction(VT) == Promote && 1148 "Caller should expand or legalize operands that are not promotable!"); 1149 assert(NVT > VT && MVT::isInteger(NVT) == MVT::isInteger(VT) && 1150 "Cannot promote to smaller type!"); 1151 1152 std::map<SDOperand, SDOperand>::iterator I = PromotedNodes.find(Op); 1153 if (I != PromotedNodes.end()) return I->second; 1154 1155 SDOperand Tmp1, Tmp2, Tmp3; 1156 1157 SDOperand Result; 1158 SDNode *Node = Op.Val; 1159 1160 // Promotion needs an optimization step to clean up after it, and is not 1161 // careful to avoid operations the target does not support. Make sure that 1162 // all generated operations are legalized in the next iteration. 1163 NeedsAnotherIteration = true; 1164 1165 switch (Node->getOpcode()) { 1166 default: 1167 std::cerr << "NODE: "; Node->dump(); std::cerr << "\n"; 1168 assert(0 && "Do not know how to promote this operator!"); 1169 abort(); 1170 case ISD::UNDEF: 1171 Result = DAG.getNode(ISD::UNDEF, NVT); 1172 break; 1173 case ISD::Constant: 1174 Result = DAG.getNode(ISD::ZERO_EXTEND, NVT, Op); 1175 assert(isa<ConstantSDNode>(Result) && "Didn't constant fold zext?"); 1176 break; 1177 case ISD::ConstantFP: 1178 Result = DAG.getNode(ISD::FP_EXTEND, NVT, Op); 1179 assert(isa<ConstantFPSDNode>(Result) && "Didn't constant fold fp_extend?"); 1180 break; 1181 case ISD::CopyFromReg: 1182 Result = DAG.getCopyFromReg(cast<RegSDNode>(Node)->getReg(), NVT, 1183 Node->getOperand(0)); 1184 // Remember that we legalized the chain. 1185 AddLegalizedOperand(Op.getValue(1), Result.getValue(1)); 1186 break; 1187 1188 case ISD::SETCC: 1189 assert(getTypeAction(TLI.getSetCCResultTy()) == Legal && 1190 "SetCC type is not legal??"); 1191 Result = DAG.getSetCC(cast<SetCCSDNode>(Node)->getCondition(), 1192 TLI.getSetCCResultTy(), Node->getOperand(0), 1193 Node->getOperand(1)); 1194 Result = LegalizeOp(Result); 1195 break; 1196 1197 case ISD::TRUNCATE: 1198 switch (getTypeAction(Node->getOperand(0).getValueType())) { 1199 case Legal: 1200 Result = LegalizeOp(Node->getOperand(0)); 1201 assert(Result.getValueType() >= NVT && 1202 "This truncation doesn't make sense!"); 1203 if (Result.getValueType() > NVT) // Truncate to NVT instead of VT 1204 Result = DAG.getNode(ISD::TRUNCATE, NVT, Result); 1205 break; 1206 case Promote: 1207 // The truncation is not required, because we don't guarantee anything 1208 // about high bits anyway. 1209 Result = PromoteOp(Node->getOperand(0)); 1210 break; 1211 case Expand: 1212 ExpandOp(Node->getOperand(0), Tmp1, Tmp2); 1213 // Truncate the low part of the expanded value to the result type 1214 Result = DAG.getNode(ISD::TRUNCATE, VT, Tmp1); 1215 } 1216 break; 1217 case ISD::SIGN_EXTEND: 1218 case ISD::ZERO_EXTEND: 1219 switch (getTypeAction(Node->getOperand(0).getValueType())) { 1220 case Expand: assert(0 && "BUG: Smaller reg should have been promoted!"); 1221 case Legal: 1222 // Input is legal? Just do extend all the way to the larger type. 1223 Result = LegalizeOp(Node->getOperand(0)); 1224 Result = DAG.getNode(Node->getOpcode(), NVT, Result); 1225 break; 1226 case Promote: 1227 // Promote the reg if it's smaller. 1228 Result = PromoteOp(Node->getOperand(0)); 1229 // The high bits are not guaranteed to be anything. Insert an extend. 1230 if (Node->getOpcode() == ISD::SIGN_EXTEND) 1231 Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Result, 1232 Node->getOperand(0).getValueType()); 1233 else 1234 Result = DAG.getNode(ISD::ZERO_EXTEND_INREG, NVT, Result, 1235 Node->getOperand(0).getValueType()); 1236 break; 1237 } 1238 break; 1239 1240 case ISD::FP_EXTEND: 1241 assert(0 && "Case not implemented. Dynamically dead with 2 FP types!"); 1242 case ISD::FP_ROUND: 1243 switch (getTypeAction(Node->getOperand(0).getValueType())) { 1244 case Expand: assert(0 && "BUG: Cannot expand FP regs!"); 1245 case Promote: assert(0 && "Unreachable with 2 FP types!"); 1246 case Legal: 1247 // Input is legal? Do an FP_ROUND_INREG. 1248 Result = LegalizeOp(Node->getOperand(0)); 1249 Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result, VT); 1250 break; 1251 } 1252 break; 1253 1254 case ISD::SINT_TO_FP: 1255 case ISD::UINT_TO_FP: 1256 switch (getTypeAction(Node->getOperand(0).getValueType())) { 1257 case Legal: 1258 Result = LegalizeOp(Node->getOperand(0)); 1259 // No extra round required here. 1260 Result = DAG.getNode(Node->getOpcode(), NVT, Result); 1261 break; 1262 1263 case Promote: 1264 Result = PromoteOp(Node->getOperand(0)); 1265 if (Node->getOpcode() == ISD::SINT_TO_FP) 1266 Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, Result.getValueType(), 1267 Result, Node->getOperand(0).getValueType()); 1268 else 1269 Result = DAG.getNode(ISD::ZERO_EXTEND_INREG, Result.getValueType(), 1270 Result, Node->getOperand(0).getValueType()); 1271 // No extra round required here. 1272 Result = DAG.getNode(Node->getOpcode(), NVT, Result); 1273 break; 1274 case Expand: 1275 Result = ExpandIntToFP(Node->getOpcode() == ISD::SINT_TO_FP, NVT, 1276 Node->getOperand(0)); 1277 Result = LegalizeOp(Result); 1278 1279 // Round if we cannot tolerate excess precision. 1280 if (NoExcessFPPrecision) 1281 Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result, VT); 1282 break; 1283 } 1284 break; 1285 1286 case ISD::FP_TO_SINT: 1287 case ISD::FP_TO_UINT: 1288 switch (getTypeAction(Node->getOperand(0).getValueType())) { 1289 case Legal: 1290 Tmp1 = LegalizeOp(Node->getOperand(0)); 1291 break; 1292 case Promote: 1293 // The input result is prerounded, so we don't have to do anything 1294 // special. 1295 Tmp1 = PromoteOp(Node->getOperand(0)); 1296 break; 1297 case Expand: 1298 assert(0 && "not implemented"); 1299 } 1300 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1); 1301 break; 1302 1303 case ISD::FABS: 1304 case ISD::FNEG: 1305 Tmp1 = PromoteOp(Node->getOperand(0)); 1306 assert(Tmp1.getValueType() == NVT); 1307 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1); 1308 // NOTE: we do not have to do any extra rounding here for 1309 // NoExcessFPPrecision, because we know the input will have the appropriate 1310 // precision, and these operations don't modify precision at all. 1311 break; 1312 1313 case ISD::AND: 1314 case ISD::OR: 1315 case ISD::XOR: 1316 case ISD::ADD: 1317 case ISD::SUB: 1318 case ISD::MUL: 1319 // The input may have strange things in the top bits of the registers, but 1320 // these operations don't care. They may have wierd bits going out, but 1321 // that too is okay if they are integer operations. 1322 Tmp1 = PromoteOp(Node->getOperand(0)); 1323 Tmp2 = PromoteOp(Node->getOperand(1)); 1324 assert(Tmp1.getValueType() == NVT && Tmp2.getValueType() == NVT); 1325 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2); 1326 1327 // However, if this is a floating point operation, they will give excess 1328 // precision that we may not be able to tolerate. If we DO allow excess 1329 // precision, just leave it, otherwise excise it. 1330 // FIXME: Why would we need to round FP ops more than integer ones? 1331 // Is Round(Add(Add(A,B),C)) != Round(Add(Round(Add(A,B)), C)) 1332 if (MVT::isFloatingPoint(NVT) && NoExcessFPPrecision) 1333 Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result, VT); 1334 break; 1335 1336 case ISD::SDIV: 1337 case ISD::SREM: 1338 // These operators require that their input be sign extended. 1339 Tmp1 = PromoteOp(Node->getOperand(0)); 1340 Tmp2 = PromoteOp(Node->getOperand(1)); 1341 if (MVT::isInteger(NVT)) { 1342 Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp1, VT); 1343 Tmp2 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp2, VT); 1344 } 1345 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2); 1346 1347 // Perform FP_ROUND: this is probably overly pessimistic. 1348 if (MVT::isFloatingPoint(NVT) && NoExcessFPPrecision) 1349 Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result, VT); 1350 break; 1351 1352 case ISD::UDIV: 1353 case ISD::UREM: 1354 // These operators require that their input be zero extended. 1355 Tmp1 = PromoteOp(Node->getOperand(0)); 1356 Tmp2 = PromoteOp(Node->getOperand(1)); 1357 assert(MVT::isInteger(NVT) && "Operators don't apply to FP!"); 1358 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND_INREG, NVT, Tmp1, VT); 1359 Tmp2 = DAG.getNode(ISD::ZERO_EXTEND_INREG, NVT, Tmp2, VT); 1360 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2); 1361 break; 1362 1363 case ISD::SHL: 1364 Tmp1 = PromoteOp(Node->getOperand(0)); 1365 Tmp2 = LegalizeOp(Node->getOperand(1)); 1366 Result = DAG.getNode(ISD::SHL, NVT, Tmp1, Tmp2); 1367 break; 1368 case ISD::SRA: 1369 // The input value must be properly sign extended. 1370 Tmp1 = PromoteOp(Node->getOperand(0)); 1371 Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp1, VT); 1372 Tmp2 = LegalizeOp(Node->getOperand(1)); 1373 Result = DAG.getNode(ISD::SRA, NVT, Tmp1, Tmp2); 1374 break; 1375 case ISD::SRL: 1376 // The input value must be properly zero extended. 1377 Tmp1 = PromoteOp(Node->getOperand(0)); 1378 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND_INREG, NVT, Tmp1, VT); 1379 Tmp2 = LegalizeOp(Node->getOperand(1)); 1380 Result = DAG.getNode(ISD::SRL, NVT, Tmp1, Tmp2); 1381 break; 1382 case ISD::LOAD: 1383 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. 1384 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the pointer. 1385 // FIXME: When the DAG combiner exists, change this to use EXTLOAD! 1386 if (MVT::isInteger(NVT)) 1387 Result = DAG.getNode(ISD::ZEXTLOAD, NVT, Tmp1, Tmp2, VT); 1388 else 1389 Result = DAG.getNode(ISD::EXTLOAD, NVT, Tmp1, Tmp2, VT); 1390 1391 // Remember that we legalized the chain. 1392 AddLegalizedOperand(Op.getValue(1), Result.getValue(1)); 1393 break; 1394 case ISD::SELECT: 1395 switch (getTypeAction(Node->getOperand(0).getValueType())) { 1396 case Expand: assert(0 && "It's impossible to expand bools"); 1397 case Legal: 1398 Tmp1 = LegalizeOp(Node->getOperand(0));// Legalize the condition. 1399 break; 1400 case Promote: 1401 Tmp1 = PromoteOp(Node->getOperand(0)); // Promote the condition. 1402 break; 1403 } 1404 Tmp2 = PromoteOp(Node->getOperand(1)); // Legalize the op0 1405 Tmp3 = PromoteOp(Node->getOperand(2)); // Legalize the op1 1406 Result = DAG.getNode(ISD::SELECT, NVT, Tmp1, Tmp2, Tmp3); 1407 break; 1408 case ISD::CALL: { 1409 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. 1410 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the callee. 1411 1412 std::vector<SDOperand> Ops; 1413 for (unsigned i = 2, e = Node->getNumOperands(); i != e; ++i) 1414 Ops.push_back(LegalizeOp(Node->getOperand(i))); 1415 1416 assert(Node->getNumValues() == 2 && Op.ResNo == 0 && 1417 "Can only promote single result calls"); 1418 std::vector<MVT::ValueType> RetTyVTs; 1419 RetTyVTs.reserve(2); 1420 RetTyVTs.push_back(NVT); 1421 RetTyVTs.push_back(MVT::Other); 1422 SDNode *NC = DAG.getCall(RetTyVTs, Tmp1, Tmp2, Ops); 1423 Result = SDOperand(NC, 0); 1424 1425 // Insert the new chain mapping. 1426 AddLegalizedOperand(Op.getValue(1), Result.getValue(1)); 1427 break; 1428 } 1429 } 1430 1431 assert(Result.Val && "Didn't set a result!"); 1432 AddPromotedOperand(Op, Result); 1433 return Result; 1434} 1435 1436/// ExpandAddSub - Find a clever way to expand this add operation into 1437/// subcomponents. 1438void SelectionDAGLegalize:: 1439ExpandByParts(unsigned NodeOp, SDOperand LHS, SDOperand RHS, 1440 SDOperand &Lo, SDOperand &Hi) { 1441 // Expand the subcomponents. 1442 SDOperand LHSL, LHSH, RHSL, RHSH; 1443 ExpandOp(LHS, LHSL, LHSH); 1444 ExpandOp(RHS, RHSL, RHSH); 1445 1446 // Convert this add to the appropriate ADDC pair. The low part has no carry 1447 // in. 1448 std::vector<SDOperand> Ops; 1449 Ops.push_back(LHSL); 1450 Ops.push_back(LHSH); 1451 Ops.push_back(RHSL); 1452 Ops.push_back(RHSH); 1453 Lo = DAG.getNode(NodeOp, LHSL.getValueType(), Ops); 1454 Hi = Lo.getValue(1); 1455} 1456 1457void SelectionDAGLegalize::ExpandShiftParts(unsigned NodeOp, 1458 SDOperand Op, SDOperand Amt, 1459 SDOperand &Lo, SDOperand &Hi) { 1460 // Expand the subcomponents. 1461 SDOperand LHSL, LHSH; 1462 ExpandOp(Op, LHSL, LHSH); 1463 1464 std::vector<SDOperand> Ops; 1465 Ops.push_back(LHSL); 1466 Ops.push_back(LHSH); 1467 Ops.push_back(Amt); 1468 Lo = DAG.getNode(NodeOp, LHSL.getValueType(), Ops); 1469 Hi = Lo.getValue(1); 1470} 1471 1472 1473/// ExpandShift - Try to find a clever way to expand this shift operation out to 1474/// smaller elements. If we can't find a way that is more efficient than a 1475/// libcall on this target, return false. Otherwise, return true with the 1476/// low-parts expanded into Lo and Hi. 1477bool SelectionDAGLegalize::ExpandShift(unsigned Opc, SDOperand Op,SDOperand Amt, 1478 SDOperand &Lo, SDOperand &Hi) { 1479 assert((Opc == ISD::SHL || Opc == ISD::SRA || Opc == ISD::SRL) && 1480 "This is not a shift!"); 1481 1482 MVT::ValueType NVT = TLI.getTypeToTransformTo(Op.getValueType()); 1483 SDOperand ShAmt = LegalizeOp(Amt); 1484 MVT::ValueType ShTy = ShAmt.getValueType(); 1485 unsigned VTBits = MVT::getSizeInBits(Op.getValueType()); 1486 unsigned NVTBits = MVT::getSizeInBits(NVT); 1487 1488 // Handle the case when Amt is an immediate. Other cases are currently broken 1489 // and are disabled. 1490 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Amt.Val)) { 1491 unsigned Cst = CN->getValue(); 1492 // Expand the incoming operand to be shifted, so that we have its parts 1493 SDOperand InL, InH; 1494 ExpandOp(Op, InL, InH); 1495 switch(Opc) { 1496 case ISD::SHL: 1497 if (Cst > VTBits) { 1498 Lo = DAG.getConstant(0, NVT); 1499 Hi = DAG.getConstant(0, NVT); 1500 } else if (Cst > NVTBits) { 1501 Lo = DAG.getConstant(0, NVT); 1502 Hi = DAG.getNode(ISD::SHL, NVT, InL, DAG.getConstant(Cst-NVTBits,ShTy)); 1503 } else if (Cst == NVTBits) { 1504 Lo = DAG.getConstant(0, NVT); 1505 Hi = InL; 1506 } else { 1507 Lo = DAG.getNode(ISD::SHL, NVT, InL, DAG.getConstant(Cst, ShTy)); 1508 Hi = DAG.getNode(ISD::OR, NVT, 1509 DAG.getNode(ISD::SHL, NVT, InH, DAG.getConstant(Cst, ShTy)), 1510 DAG.getNode(ISD::SRL, NVT, InL, DAG.getConstant(NVTBits-Cst, ShTy))); 1511 } 1512 return true; 1513 case ISD::SRL: 1514 if (Cst > VTBits) { 1515 Lo = DAG.getConstant(0, NVT); 1516 Hi = DAG.getConstant(0, NVT); 1517 } else if (Cst > NVTBits) { 1518 Lo = DAG.getNode(ISD::SRL, NVT, InH, DAG.getConstant(Cst-NVTBits,ShTy)); 1519 Hi = DAG.getConstant(0, NVT); 1520 } else if (Cst == NVTBits) { 1521 Lo = InH; 1522 Hi = DAG.getConstant(0, NVT); 1523 } else { 1524 Lo = DAG.getNode(ISD::OR, NVT, 1525 DAG.getNode(ISD::SRL, NVT, InL, DAG.getConstant(Cst, ShTy)), 1526 DAG.getNode(ISD::SHL, NVT, InH, DAG.getConstant(NVTBits-Cst, ShTy))); 1527 Hi = DAG.getNode(ISD::SRL, NVT, InH, DAG.getConstant(Cst, ShTy)); 1528 } 1529 return true; 1530 case ISD::SRA: 1531 if (Cst > VTBits) { 1532 Hi = Lo = DAG.getNode(ISD::SRA, NVT, InH, 1533 DAG.getConstant(NVTBits-1, ShTy)); 1534 } else if (Cst > NVTBits) { 1535 Lo = DAG.getNode(ISD::SRA, NVT, InH, 1536 DAG.getConstant(Cst-NVTBits, ShTy)); 1537 Hi = DAG.getNode(ISD::SRA, NVT, InH, 1538 DAG.getConstant(NVTBits-1, ShTy)); 1539 } else if (Cst == NVTBits) { 1540 Lo = InH; 1541 Hi = DAG.getNode(ISD::SRA, NVT, InH, 1542 DAG.getConstant(NVTBits-1, ShTy)); 1543 } else { 1544 Lo = DAG.getNode(ISD::OR, NVT, 1545 DAG.getNode(ISD::SRL, NVT, InL, DAG.getConstant(Cst, ShTy)), 1546 DAG.getNode(ISD::SHL, NVT, InH, DAG.getConstant(NVTBits-Cst, ShTy))); 1547 Hi = DAG.getNode(ISD::SRA, NVT, InH, DAG.getConstant(Cst, ShTy)); 1548 } 1549 return true; 1550 } 1551 } 1552 // FIXME: The following code for expanding shifts using ISD::SELECT is buggy, 1553 // so disable it for now. Currently targets are handling this via SHL_PARTS 1554 // and friends. 1555 return false; 1556 1557 // If we have an efficient select operation (or if the selects will all fold 1558 // away), lower to some complex code, otherwise just emit the libcall. 1559 if (TLI.getOperationAction(ISD::SELECT, NVT) != TargetLowering::Legal && 1560 !isa<ConstantSDNode>(Amt)) 1561 return false; 1562 1563 SDOperand InL, InH; 1564 ExpandOp(Op, InL, InH); 1565 SDOperand NAmt = DAG.getNode(ISD::SUB, ShTy, // NAmt = 32-ShAmt 1566 DAG.getConstant(NVTBits, ShTy), ShAmt); 1567 1568 // Compare the unmasked shift amount against 32. 1569 SDOperand Cond = DAG.getSetCC(ISD::SETGE, TLI.getSetCCResultTy(), ShAmt, 1570 DAG.getConstant(NVTBits, ShTy)); 1571 1572 if (TLI.getShiftAmountFlavor() != TargetLowering::Mask) { 1573 ShAmt = DAG.getNode(ISD::AND, ShTy, ShAmt, // ShAmt &= 31 1574 DAG.getConstant(NVTBits-1, ShTy)); 1575 NAmt = DAG.getNode(ISD::AND, ShTy, NAmt, // NAmt &= 31 1576 DAG.getConstant(NVTBits-1, ShTy)); 1577 } 1578 1579 if (Opc == ISD::SHL) { 1580 SDOperand T1 = DAG.getNode(ISD::OR, NVT,// T1 = (Hi << Amt) | (Lo >> NAmt) 1581 DAG.getNode(ISD::SHL, NVT, InH, ShAmt), 1582 DAG.getNode(ISD::SRL, NVT, InL, NAmt)); 1583 SDOperand T2 = DAG.getNode(ISD::SHL, NVT, InL, ShAmt); // T2 = Lo << Amt&31 1584 1585 Hi = DAG.getNode(ISD::SELECT, NVT, Cond, T2, T1); 1586 Lo = DAG.getNode(ISD::SELECT, NVT, Cond, DAG.getConstant(0, NVT), T2); 1587 } else { 1588 SDOperand HiLoPart = DAG.getNode(ISD::SELECT, NVT, 1589 DAG.getSetCC(ISD::SETEQ, 1590 TLI.getSetCCResultTy(), NAmt, 1591 DAG.getConstant(32, ShTy)), 1592 DAG.getConstant(0, NVT), 1593 DAG.getNode(ISD::SHL, NVT, InH, NAmt)); 1594 SDOperand T1 = DAG.getNode(ISD::OR, NVT,// T1 = (Hi << NAmt) | (Lo >> Amt) 1595 HiLoPart, 1596 DAG.getNode(ISD::SRL, NVT, InL, ShAmt)); 1597 SDOperand T2 = DAG.getNode(Opc, NVT, InH, ShAmt); // T2 = InH >> ShAmt&31 1598 1599 SDOperand HiPart; 1600 if (Opc == ISD::SRA) 1601 HiPart = DAG.getNode(ISD::SRA, NVT, InH, 1602 DAG.getConstant(NVTBits-1, ShTy)); 1603 else 1604 HiPart = DAG.getConstant(0, NVT); 1605 Lo = DAG.getNode(ISD::SELECT, NVT, Cond, T2, T1); 1606 Hi = DAG.getNode(ISD::SELECT, NVT, Cond, HiPart, T2); 1607 } 1608 return true; 1609} 1610 1611/// FindLatestAdjCallStackDown - Scan up the dag to find the latest (highest 1612/// NodeDepth) node that is an AdjCallStackDown operation and occurs later than 1613/// Found. 1614static void FindLatestAdjCallStackDown(SDNode *Node, SDNode *&Found) { 1615 if (Node->getNodeDepth() <= Found->getNodeDepth()) return; 1616 1617 // If we found an ADJCALLSTACKDOWN, we already know this node occurs later 1618 // than the Found node. Just remember this node and return. 1619 if (Node->getOpcode() == ISD::ADJCALLSTACKDOWN) { 1620 Found = Node; 1621 return; 1622 } 1623 1624 // Otherwise, scan the operands of Node to see if any of them is a call. 1625 assert(Node->getNumOperands() != 0 && 1626 "All leaves should have depth equal to the entry node!"); 1627 for (unsigned i = 0, e = Node->getNumOperands()-1; i != e; ++i) 1628 FindLatestAdjCallStackDown(Node->getOperand(i).Val, Found); 1629 1630 // Tail recurse for the last iteration. 1631 FindLatestAdjCallStackDown(Node->getOperand(Node->getNumOperands()-1).Val, 1632 Found); 1633} 1634 1635 1636/// FindEarliestAdjCallStackUp - Scan down the dag to find the earliest (lowest 1637/// NodeDepth) node that is an AdjCallStackUp operation and occurs more recent 1638/// than Found. 1639static void FindEarliestAdjCallStackUp(SDNode *Node, SDNode *&Found) { 1640 if (Found && Node->getNodeDepth() >= Found->getNodeDepth()) return; 1641 1642 // If we found an ADJCALLSTACKUP, we already know this node occurs earlier 1643 // than the Found node. Just remember this node and return. 1644 if (Node->getOpcode() == ISD::ADJCALLSTACKUP) { 1645 Found = Node; 1646 return; 1647 } 1648 1649 // Otherwise, scan the operands of Node to see if any of them is a call. 1650 SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); 1651 if (UI == E) return; 1652 for (--E; UI != E; ++UI) 1653 FindEarliestAdjCallStackUp(*UI, Found); 1654 1655 // Tail recurse for the last iteration. 1656 FindEarliestAdjCallStackUp(*UI, Found); 1657} 1658 1659/// FindAdjCallStackUp - Given a chained node that is part of a call sequence, 1660/// find the ADJCALLSTACKUP node that terminates the call sequence. 1661static SDNode *FindAdjCallStackUp(SDNode *Node) { 1662 if (Node->getOpcode() == ISD::ADJCALLSTACKUP) 1663 return Node; 1664 if (Node->use_empty()) 1665 return 0; // No adjcallstackup 1666 1667 if (Node->hasOneUse()) // Simple case, only has one user to check. 1668 return FindAdjCallStackUp(*Node->use_begin()); 1669 1670 SDOperand TheChain(Node, Node->getNumValues()-1); 1671 assert(TheChain.getValueType() == MVT::Other && "Is not a token chain!"); 1672 1673 for (SDNode::use_iterator UI = Node->use_begin(), 1674 E = Node->use_end(); ; ++UI) { 1675 assert(UI != E && "Didn't find a user of the tokchain, no ADJCALLSTACKUP!"); 1676 1677 // Make sure to only follow users of our token chain. 1678 SDNode *User = *UI; 1679 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) 1680 if (User->getOperand(i) == TheChain) 1681 return FindAdjCallStackUp(User); 1682 } 1683 assert(0 && "Unreachable"); 1684 abort(); 1685} 1686 1687/// FindInputOutputChains - If we are replacing an operation with a call we need 1688/// to find the call that occurs before and the call that occurs after it to 1689/// properly serialize the calls in the block. 1690static SDOperand FindInputOutputChains(SDNode *OpNode, SDNode *&OutChain, 1691 SDOperand Entry) { 1692 SDNode *LatestAdjCallStackDown = Entry.Val; 1693 SDNode *LatestAdjCallStackUp = 0; 1694 FindLatestAdjCallStackDown(OpNode, LatestAdjCallStackDown); 1695 //std::cerr << "Found node: "; LatestAdjCallStackDown->dump(); std::cerr <<"\n"; 1696 1697 // It is possible that no ISD::ADJCALLSTACKDOWN was found because there is no 1698 // previous call in the function. LatestCallStackDown may in that case be 1699 // the entry node itself. Do not attempt to find a matching ADJCALLSTACKUP 1700 // unless LatestCallStackDown is an ADJCALLSTACKDOWN. 1701 if (LatestAdjCallStackDown->getOpcode() == ISD::ADJCALLSTACKDOWN) 1702 LatestAdjCallStackUp = FindAdjCallStackUp(LatestAdjCallStackDown); 1703 else 1704 LatestAdjCallStackUp = Entry.Val; 1705 assert(LatestAdjCallStackUp && "NULL return from FindAdjCallStackUp"); 1706 1707 SDNode *EarliestAdjCallStackUp = 0; 1708 FindEarliestAdjCallStackUp(OpNode, EarliestAdjCallStackUp); 1709 1710 if (EarliestAdjCallStackUp) { 1711 //std::cerr << "Found node: "; 1712 //EarliestAdjCallStackUp->dump(); std::cerr <<"\n"; 1713 } 1714 1715 return SDOperand(LatestAdjCallStackUp, 0); 1716} 1717 1718 1719 1720// ExpandLibCall - Expand a node into a call to a libcall. If the result value 1721// does not fit into a register, return the lo part and set the hi part to the 1722// by-reg argument. If it does fit into a single register, return the result 1723// and leave the Hi part unset. 1724SDOperand SelectionDAGLegalize::ExpandLibCall(const char *Name, SDNode *Node, 1725 SDOperand &Hi) { 1726 SDNode *OutChain; 1727 SDOperand InChain = FindInputOutputChains(Node, OutChain, 1728 DAG.getEntryNode()); 1729 if (InChain.Val == 0) 1730 InChain = DAG.getEntryNode(); 1731 1732 TargetLowering::ArgListTy Args; 1733 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) { 1734 MVT::ValueType ArgVT = Node->getOperand(i).getValueType(); 1735 const Type *ArgTy = MVT::getTypeForValueType(ArgVT); 1736 Args.push_back(std::make_pair(Node->getOperand(i), ArgTy)); 1737 } 1738 SDOperand Callee = DAG.getExternalSymbol(Name, TLI.getPointerTy()); 1739 1740 // We don't care about token chains for libcalls. We just use the entry 1741 // node as our input and ignore the output chain. This allows us to place 1742 // calls wherever we need them to satisfy data dependences. 1743 const Type *RetTy = MVT::getTypeForValueType(Node->getValueType(0)); 1744 SDOperand Result = TLI.LowerCallTo(InChain, RetTy, false, Callee, 1745 Args, DAG).first; 1746 switch (getTypeAction(Result.getValueType())) { 1747 default: assert(0 && "Unknown thing"); 1748 case Legal: 1749 return Result; 1750 case Promote: 1751 assert(0 && "Cannot promote this yet!"); 1752 case Expand: 1753 SDOperand Lo; 1754 ExpandOp(Result, Lo, Hi); 1755 return Lo; 1756 } 1757} 1758 1759 1760/// ExpandIntToFP - Expand a [US]INT_TO_FP operation, assuming that the 1761/// destination type is legal. 1762SDOperand SelectionDAGLegalize:: 1763ExpandIntToFP(bool isSigned, MVT::ValueType DestTy, SDOperand Source) { 1764 assert(getTypeAction(DestTy) == Legal && "Destination type is not legal!"); 1765 assert(getTypeAction(Source.getValueType()) == Expand && 1766 "This is not an expansion!"); 1767 assert(Source.getValueType() == MVT::i64 && "Only handle expand from i64!"); 1768 1769 SDNode *OutChain; 1770 SDOperand InChain = FindInputOutputChains(Source.Val, OutChain, 1771 DAG.getEntryNode()); 1772 1773 const char *FnName = 0; 1774 if (isSigned) { 1775 if (DestTy == MVT::f32) 1776 FnName = "__floatdisf"; 1777 else { 1778 assert(DestTy == MVT::f64 && "Unknown fp value type!"); 1779 FnName = "__floatdidf"; 1780 } 1781 } else { 1782 // If this is unsigned, and not supported, first perform the conversion to 1783 // signed, then adjust the result if the sign bit is set. 1784 SDOperand SignedConv = ExpandIntToFP(false, DestTy, Source); 1785 1786 assert(0 && "Unsigned casts not supported yet!"); 1787 } 1788 SDOperand Callee = DAG.getExternalSymbol(FnName, TLI.getPointerTy()); 1789 1790 TargetLowering::ArgListTy Args; 1791 const Type *ArgTy = MVT::getTypeForValueType(Source.getValueType()); 1792 Args.push_back(std::make_pair(Source, ArgTy)); 1793 1794 // We don't care about token chains for libcalls. We just use the entry 1795 // node as our input and ignore the output chain. This allows us to place 1796 // calls wherever we need them to satisfy data dependences. 1797 const Type *RetTy = MVT::getTypeForValueType(DestTy); 1798 return TLI.LowerCallTo(InChain, RetTy, false, Callee, Args, DAG).first; 1799 1800} 1801 1802 1803 1804/// ExpandOp - Expand the specified SDOperand into its two component pieces 1805/// Lo&Hi. Note that the Op MUST be an expanded type. As a result of this, the 1806/// LegalizeNodes map is filled in for any results that are not expanded, the 1807/// ExpandedNodes map is filled in for any results that are expanded, and the 1808/// Lo/Hi values are returned. 1809void SelectionDAGLegalize::ExpandOp(SDOperand Op, SDOperand &Lo, SDOperand &Hi){ 1810 MVT::ValueType VT = Op.getValueType(); 1811 MVT::ValueType NVT = TLI.getTypeToTransformTo(VT); 1812 SDNode *Node = Op.Val; 1813 assert(getTypeAction(VT) == Expand && "Not an expanded type!"); 1814 assert(MVT::isInteger(VT) && "Cannot expand FP values!"); 1815 assert(MVT::isInteger(NVT) && NVT < VT && 1816 "Cannot expand to FP value or to larger int value!"); 1817 1818 // If there is more than one use of this, see if we already expanded it. 1819 // There is no use remembering values that only have a single use, as the map 1820 // entries will never be reused. 1821 if (!Node->hasOneUse()) { 1822 std::map<SDOperand, std::pair<SDOperand, SDOperand> >::iterator I 1823 = ExpandedNodes.find(Op); 1824 if (I != ExpandedNodes.end()) { 1825 Lo = I->second.first; 1826 Hi = I->second.second; 1827 return; 1828 } 1829 } 1830 1831 // Expanding to multiple registers needs to perform an optimization step, and 1832 // is not careful to avoid operations the target does not support. Make sure 1833 // that all generated operations are legalized in the next iteration. 1834 NeedsAnotherIteration = true; 1835 1836 switch (Node->getOpcode()) { 1837 default: 1838 std::cerr << "NODE: "; Node->dump(); std::cerr << "\n"; 1839 assert(0 && "Do not know how to expand this operator!"); 1840 abort(); 1841 case ISD::UNDEF: 1842 Lo = DAG.getNode(ISD::UNDEF, NVT); 1843 Hi = DAG.getNode(ISD::UNDEF, NVT); 1844 break; 1845 case ISD::Constant: { 1846 uint64_t Cst = cast<ConstantSDNode>(Node)->getValue(); 1847 Lo = DAG.getConstant(Cst, NVT); 1848 Hi = DAG.getConstant(Cst >> MVT::getSizeInBits(NVT), NVT); 1849 break; 1850 } 1851 1852 case ISD::CopyFromReg: { 1853 unsigned Reg = cast<RegSDNode>(Node)->getReg(); 1854 // Aggregate register values are always in consequtive pairs. 1855 Lo = DAG.getCopyFromReg(Reg, NVT, Node->getOperand(0)); 1856 Hi = DAG.getCopyFromReg(Reg+1, NVT, Lo.getValue(1)); 1857 1858 // Remember that we legalized the chain. 1859 AddLegalizedOperand(Op.getValue(1), Hi.getValue(1)); 1860 1861 assert(isTypeLegal(NVT) && "Cannot expand this multiple times yet!"); 1862 break; 1863 } 1864 1865 case ISD::BUILD_PAIR: 1866 // Legalize both operands. FIXME: in the future we should handle the case 1867 // where the two elements are not legal. 1868 assert(isTypeLegal(NVT) && "Cannot expand this multiple times yet!"); 1869 Lo = LegalizeOp(Node->getOperand(0)); 1870 Hi = LegalizeOp(Node->getOperand(1)); 1871 break; 1872 1873 case ISD::LOAD: { 1874 SDOperand Ch = LegalizeOp(Node->getOperand(0)); // Legalize the chain. 1875 SDOperand Ptr = LegalizeOp(Node->getOperand(1)); // Legalize the pointer. 1876 Lo = DAG.getLoad(NVT, Ch, Ptr); 1877 1878 // Increment the pointer to the other half. 1879 unsigned IncrementSize = MVT::getSizeInBits(Lo.getValueType())/8; 1880 Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr, 1881 getIntPtrConstant(IncrementSize)); 1882 Hi = DAG.getLoad(NVT, Ch, Ptr); 1883 1884 // Build a factor node to remember that this load is independent of the 1885 // other one. 1886 SDOperand TF = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo.getValue(1), 1887 Hi.getValue(1)); 1888 1889 // Remember that we legalized the chain. 1890 AddLegalizedOperand(Op.getValue(1), TF); 1891 if (!TLI.isLittleEndian()) 1892 std::swap(Lo, Hi); 1893 break; 1894 } 1895 case ISD::CALL: { 1896 SDOperand Chain = LegalizeOp(Node->getOperand(0)); // Legalize the chain. 1897 SDOperand Callee = LegalizeOp(Node->getOperand(1)); // Legalize the callee. 1898 1899 bool Changed = false; 1900 std::vector<SDOperand> Ops; 1901 for (unsigned i = 2, e = Node->getNumOperands(); i != e; ++i) { 1902 Ops.push_back(LegalizeOp(Node->getOperand(i))); 1903 Changed |= Ops.back() != Node->getOperand(i); 1904 } 1905 1906 assert(Node->getNumValues() == 2 && Op.ResNo == 0 && 1907 "Can only expand a call once so far, not i64 -> i16!"); 1908 1909 std::vector<MVT::ValueType> RetTyVTs; 1910 RetTyVTs.reserve(3); 1911 RetTyVTs.push_back(NVT); 1912 RetTyVTs.push_back(NVT); 1913 RetTyVTs.push_back(MVT::Other); 1914 SDNode *NC = DAG.getCall(RetTyVTs, Chain, Callee, Ops); 1915 Lo = SDOperand(NC, 0); 1916 Hi = SDOperand(NC, 1); 1917 1918 // Insert the new chain mapping. 1919 AddLegalizedOperand(Op.getValue(1), Hi.getValue(2)); 1920 break; 1921 } 1922 case ISD::AND: 1923 case ISD::OR: 1924 case ISD::XOR: { // Simple logical operators -> two trivial pieces. 1925 SDOperand LL, LH, RL, RH; 1926 ExpandOp(Node->getOperand(0), LL, LH); 1927 ExpandOp(Node->getOperand(1), RL, RH); 1928 Lo = DAG.getNode(Node->getOpcode(), NVT, LL, RL); 1929 Hi = DAG.getNode(Node->getOpcode(), NVT, LH, RH); 1930 break; 1931 } 1932 case ISD::SELECT: { 1933 SDOperand C, LL, LH, RL, RH; 1934 1935 switch (getTypeAction(Node->getOperand(0).getValueType())) { 1936 case Expand: assert(0 && "It's impossible to expand bools"); 1937 case Legal: 1938 C = LegalizeOp(Node->getOperand(0)); // Legalize the condition. 1939 break; 1940 case Promote: 1941 C = PromoteOp(Node->getOperand(0)); // Promote the condition. 1942 break; 1943 } 1944 ExpandOp(Node->getOperand(1), LL, LH); 1945 ExpandOp(Node->getOperand(2), RL, RH); 1946 Lo = DAG.getNode(ISD::SELECT, NVT, C, LL, RL); 1947 Hi = DAG.getNode(ISD::SELECT, NVT, C, LH, RH); 1948 break; 1949 } 1950 case ISD::SIGN_EXTEND: { 1951 SDOperand In; 1952 switch (getTypeAction(Node->getOperand(0).getValueType())) { 1953 case Expand: assert(0 && "expand-expand not implemented yet!"); 1954 case Legal: In = LegalizeOp(Node->getOperand(0)); break; 1955 case Promote: 1956 In = PromoteOp(Node->getOperand(0)); 1957 // Emit the appropriate sign_extend_inreg to get the value we want. 1958 In = DAG.getNode(ISD::SIGN_EXTEND_INREG, In.getValueType(), In, 1959 Node->getOperand(0).getValueType()); 1960 break; 1961 } 1962 1963 // The low part is just a sign extension of the input (which degenerates to 1964 // a copy). 1965 Lo = DAG.getNode(ISD::SIGN_EXTEND, NVT, In); 1966 1967 // The high part is obtained by SRA'ing all but one of the bits of the lo 1968 // part. 1969 unsigned LoSize = MVT::getSizeInBits(Lo.getValueType()); 1970 Hi = DAG.getNode(ISD::SRA, NVT, Lo, DAG.getConstant(LoSize-1, 1971 TLI.getShiftAmountTy())); 1972 break; 1973 } 1974 case ISD::ZERO_EXTEND: { 1975 SDOperand In; 1976 switch (getTypeAction(Node->getOperand(0).getValueType())) { 1977 case Expand: assert(0 && "expand-expand not implemented yet!"); 1978 case Legal: In = LegalizeOp(Node->getOperand(0)); break; 1979 case Promote: 1980 In = PromoteOp(Node->getOperand(0)); 1981 // Emit the appropriate zero_extend_inreg to get the value we want. 1982 In = DAG.getNode(ISD::ZERO_EXTEND_INREG, In.getValueType(), In, 1983 Node->getOperand(0).getValueType()); 1984 break; 1985 } 1986 1987 // The low part is just a zero extension of the input (which degenerates to 1988 // a copy). 1989 Lo = DAG.getNode(ISD::ZERO_EXTEND, NVT, In); 1990 1991 // The high part is just a zero. 1992 Hi = DAG.getConstant(0, NVT); 1993 break; 1994 } 1995 // These operators cannot be expanded directly, emit them as calls to 1996 // library functions. 1997 case ISD::FP_TO_SINT: 1998 if (Node->getOperand(0).getValueType() == MVT::f32) 1999 Lo = ExpandLibCall("__fixsfdi", Node, Hi); 2000 else 2001 Lo = ExpandLibCall("__fixdfdi", Node, Hi); 2002 break; 2003 case ISD::FP_TO_UINT: 2004 if (Node->getOperand(0).getValueType() == MVT::f32) 2005 Lo = ExpandLibCall("__fixunssfdi", Node, Hi); 2006 else 2007 Lo = ExpandLibCall("__fixunsdfdi", Node, Hi); 2008 break; 2009 2010 case ISD::SHL: 2011 // If we can emit an efficient shift operation, do so now. 2012 if (ExpandShift(ISD::SHL, Node->getOperand(0), Node->getOperand(1), Lo, Hi)) 2013 break; 2014 2015 // If this target supports SHL_PARTS, use it. 2016 if (TLI.getOperationAction(ISD::SHL_PARTS, NVT) == TargetLowering::Legal) { 2017 ExpandShiftParts(ISD::SHL_PARTS, Node->getOperand(0), Node->getOperand(1), 2018 Lo, Hi); 2019 break; 2020 } 2021 2022 // Otherwise, emit a libcall. 2023 Lo = ExpandLibCall("__ashldi3", Node, Hi); 2024 break; 2025 2026 case ISD::SRA: 2027 // If we can emit an efficient shift operation, do so now. 2028 if (ExpandShift(ISD::SRA, Node->getOperand(0), Node->getOperand(1), Lo, Hi)) 2029 break; 2030 2031 // If this target supports SRA_PARTS, use it. 2032 if (TLI.getOperationAction(ISD::SRA_PARTS, NVT) == TargetLowering::Legal) { 2033 ExpandShiftParts(ISD::SRA_PARTS, Node->getOperand(0), Node->getOperand(1), 2034 Lo, Hi); 2035 break; 2036 } 2037 2038 // Otherwise, emit a libcall. 2039 Lo = ExpandLibCall("__ashrdi3", Node, Hi); 2040 break; 2041 case ISD::SRL: 2042 // If we can emit an efficient shift operation, do so now. 2043 if (ExpandShift(ISD::SRL, Node->getOperand(0), Node->getOperand(1), Lo, Hi)) 2044 break; 2045 2046 // If this target supports SRL_PARTS, use it. 2047 if (TLI.getOperationAction(ISD::SRL_PARTS, NVT) == TargetLowering::Legal) { 2048 ExpandShiftParts(ISD::SRL_PARTS, Node->getOperand(0), Node->getOperand(1), 2049 Lo, Hi); 2050 break; 2051 } 2052 2053 // Otherwise, emit a libcall. 2054 Lo = ExpandLibCall("__lshrdi3", Node, Hi); 2055 break; 2056 2057 case ISD::ADD: 2058 ExpandByParts(ISD::ADD_PARTS, Node->getOperand(0), Node->getOperand(1), 2059 Lo, Hi); 2060 break; 2061 case ISD::SUB: 2062 ExpandByParts(ISD::SUB_PARTS, Node->getOperand(0), Node->getOperand(1), 2063 Lo, Hi); 2064 break; 2065 case ISD::MUL: { 2066 if (TLI.getOperationAction(ISD::MULHU, NVT) == TargetLowering::Legal) { 2067 SDOperand LL, LH, RL, RH; 2068 ExpandOp(Node->getOperand(0), LL, LH); 2069 ExpandOp(Node->getOperand(1), RL, RH); 2070 Hi = DAG.getNode(ISD::MULHU, NVT, LL, RL); 2071 RH = DAG.getNode(ISD::MUL, NVT, LL, RH); 2072 LH = DAG.getNode(ISD::MUL, NVT, LH, RL); 2073 Hi = DAG.getNode(ISD::ADD, NVT, Hi, RH); 2074 Hi = DAG.getNode(ISD::ADD, NVT, Hi, LH); 2075 Lo = DAG.getNode(ISD::MUL, NVT, LL, RL); 2076 } else { 2077 Lo = ExpandLibCall("__muldi3" , Node, Hi); break; 2078 } 2079 break; 2080 } 2081 case ISD::SDIV: Lo = ExpandLibCall("__divdi3" , Node, Hi); break; 2082 case ISD::UDIV: Lo = ExpandLibCall("__udivdi3", Node, Hi); break; 2083 case ISD::SREM: Lo = ExpandLibCall("__moddi3" , Node, Hi); break; 2084 case ISD::UREM: Lo = ExpandLibCall("__umoddi3", Node, Hi); break; 2085 } 2086 2087 // Remember in a map if the values will be reused later. 2088 if (!Node->hasOneUse()) { 2089 bool isNew = ExpandedNodes.insert(std::make_pair(Op, 2090 std::make_pair(Lo, Hi))).second; 2091 assert(isNew && "Value already expanded?!?"); 2092 } 2093} 2094 2095 2096// SelectionDAG::Legalize - This is the entry point for the file. 2097// 2098void SelectionDAG::Legalize() { 2099 /// run - This is the main entry point to this class. 2100 /// 2101 SelectionDAGLegalize(*this).Run(); 2102} 2103 2104