LegalizeDAG.cpp revision b10b5ac8d9da43ca2db61401a20af6b676c98438
1//===-- LegalizeDAG.cpp - Implement SelectionDAG::Legalize ----------------===//
2//
3//                     The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SelectionDAG::Legalize method.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/CodeGen/SelectionDAG.h"
15#include "llvm/CodeGen/MachineFunction.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineJumpTableInfo.h"
18#include "llvm/CodeGen/MachineModuleInfo.h"
19#include "llvm/CodeGen/DwarfWriter.h"
20#include "llvm/Analysis/DebugInfo.h"
21#include "llvm/CodeGen/PseudoSourceValue.h"
22#include "llvm/Target/TargetFrameInfo.h"
23#include "llvm/Target/TargetLowering.h"
24#include "llvm/Target/TargetData.h"
25#include "llvm/Target/TargetMachine.h"
26#include "llvm/Target/TargetOptions.h"
27#include "llvm/Target/TargetSubtarget.h"
28#include "llvm/CallingConv.h"
29#include "llvm/Constants.h"
30#include "llvm/DerivedTypes.h"
31#include "llvm/Function.h"
32#include "llvm/GlobalVariable.h"
33#include "llvm/Support/CommandLine.h"
34#include "llvm/Support/Compiler.h"
35#include "llvm/Support/MathExtras.h"
36#include "llvm/ADT/DenseMap.h"
37#include "llvm/ADT/SmallVector.h"
38#include "llvm/ADT/SmallPtrSet.h"
39#include <map>
40using namespace llvm;
41
42//===----------------------------------------------------------------------===//
43/// SelectionDAGLegalize - This takes an arbitrary SelectionDAG as input and
44/// hacks on it until the target machine can handle it.  This involves
45/// eliminating value sizes the machine cannot handle (promoting small sizes to
46/// large sizes or splitting up large values into small values) as well as
47/// eliminating operations the machine cannot handle.
48///
49/// This code also does a small amount of optimization and recognition of idioms
50/// as part of its processing.  For example, if a target does not support a
51/// 'setcc' instruction efficiently, but does support 'brcc' instruction, this
52/// will attempt merge setcc and brc instructions into brcc's.
53///
54namespace {
55class VISIBILITY_HIDDEN SelectionDAGLegalize {
56  TargetLowering &TLI;
57  SelectionDAG &DAG;
58  bool TypesNeedLegalizing;
59  bool Fast;
60
61  // Libcall insertion helpers.
62
63  /// LastCALLSEQ_END - This keeps track of the CALLSEQ_END node that has been
64  /// legalized.  We use this to ensure that calls are properly serialized
65  /// against each other, including inserted libcalls.
66  SDValue LastCALLSEQ_END;
67
68  /// IsLegalizingCall - This member is used *only* for purposes of providing
69  /// helpful assertions that a libcall isn't created while another call is
70  /// being legalized (which could lead to non-serialized call sequences).
71  bool IsLegalizingCall;
72
73  /// IsLegalizingCallArguments - This member is used only for the purpose
74  /// of providing assert to check for LegalizeTypes because legalizing an
75  /// operation might introduce call nodes that might need type legalization.
76  bool IsLegalizingCallArgs;
77
78  enum LegalizeAction {
79    Legal,      // The target natively supports this operation.
80    Promote,    // This operation should be executed in a larger type.
81    Expand      // Try to expand this to other ops, otherwise use a libcall.
82  };
83
84  /// ValueTypeActions - This is a bitvector that contains two bits for each
85  /// value type, where the two bits correspond to the LegalizeAction enum.
86  /// This can be queried with "getTypeAction(VT)".
87  TargetLowering::ValueTypeActionImpl ValueTypeActions;
88
89  /// LegalizedNodes - For nodes that are of legal width, and that have more
90  /// than one use, this map indicates what regularized operand to use.  This
91  /// allows us to avoid legalizing the same thing more than once.
92  DenseMap<SDValue, SDValue> LegalizedNodes;
93
94  /// PromotedNodes - For nodes that are below legal width, and that have more
95  /// than one use, this map indicates what promoted value to use.  This allows
96  /// us to avoid promoting the same thing more than once.
97  DenseMap<SDValue, SDValue> PromotedNodes;
98
99  /// ExpandedNodes - For nodes that need to be expanded this map indicates
100  /// which operands are the expanded version of the input.  This allows
101  /// us to avoid expanding the same node more than once.
102  DenseMap<SDValue, std::pair<SDValue, SDValue> > ExpandedNodes;
103
104  /// SplitNodes - For vector nodes that need to be split, this map indicates
105  /// which operands are the split version of the input.  This allows us
106  /// to avoid splitting the same node more than once.
107  std::map<SDValue, std::pair<SDValue, SDValue> > SplitNodes;
108
109  /// ScalarizedNodes - For nodes that need to be converted from vector types to
110  /// scalar types, this contains the mapping of ones we have already
111  /// processed to the result.
112  std::map<SDValue, SDValue> ScalarizedNodes;
113
114  /// WidenNodes - For nodes that need to be widened from one vector type to
115  /// another, this contains the mapping of those that we have already widen.
116  /// This allows us to avoid widening more than once.
117  std::map<SDValue, SDValue> WidenNodes;
118
119  void AddLegalizedOperand(SDValue From, SDValue To) {
120    LegalizedNodes.insert(std::make_pair(From, To));
121    // If someone requests legalization of the new node, return itself.
122    if (From != To)
123      LegalizedNodes.insert(std::make_pair(To, To));
124  }
125  void AddPromotedOperand(SDValue From, SDValue To) {
126    bool isNew = PromotedNodes.insert(std::make_pair(From, To)).second;
127    assert(isNew && "Got into the map somehow?");
128    isNew = isNew;
129    // If someone requests legalization of the new node, return itself.
130    LegalizedNodes.insert(std::make_pair(To, To));
131  }
132  void AddWidenedOperand(SDValue From, SDValue To) {
133    bool isNew = WidenNodes.insert(std::make_pair(From, To)).second;
134    assert(isNew && "Got into the map somehow?");
135    isNew = isNew;
136    // If someone requests legalization of the new node, return itself.
137    LegalizedNodes.insert(std::make_pair(To, To));
138  }
139
140public:
141  explicit SelectionDAGLegalize(SelectionDAG &DAG, bool TypesNeedLegalizing,
142                                bool fast);
143
144  /// getTypeAction - Return how we should legalize values of this type, either
145  /// it is already legal or we need to expand it into multiple registers of
146  /// smaller integer type, or we need to promote it to a larger type.
147  LegalizeAction getTypeAction(MVT VT) const {
148    return (LegalizeAction)ValueTypeActions.getTypeAction(VT);
149  }
150
151  /// isTypeLegal - Return true if this type is legal on this target.
152  ///
153  bool isTypeLegal(MVT VT) const {
154    return getTypeAction(VT) == Legal;
155  }
156
157  void LegalizeDAG();
158
159private:
160  /// HandleOp - Legalize, Promote, or Expand the specified operand as
161  /// appropriate for its type.
162  void HandleOp(SDValue Op);
163
164  /// LegalizeOp - We know that the specified value has a legal type.
165  /// Recursively ensure that the operands have legal types, then return the
166  /// result.
167  SDValue LegalizeOp(SDValue O);
168
169  /// UnrollVectorOp - We know that the given vector has a legal type, however
170  /// the operation it performs is not legal and is an operation that we have
171  /// no way of lowering.  "Unroll" the vector, splitting out the scalars and
172  /// operating on each element individually.
173  SDValue UnrollVectorOp(SDValue O);
174
175  /// PerformInsertVectorEltInMemory - Some target cannot handle a variable
176  /// insertion index for the INSERT_VECTOR_ELT instruction.  In this case, it
177  /// is necessary to spill the vector being inserted into to memory, perform
178  /// the insert there, and then read the result back.
179  SDValue PerformInsertVectorEltInMemory(SDValue Vec, SDValue Val,
180                                           SDValue Idx, DebugLoc dl);
181
182  /// PromoteOp - Given an operation that produces a value in an invalid type,
183  /// promote it to compute the value into a larger type.  The produced value
184  /// will have the correct bits for the low portion of the register, but no
185  /// guarantee is made about the top bits: it may be zero, sign-extended, or
186  /// garbage.
187  SDValue PromoteOp(SDValue O);
188
189  /// ExpandOp - Expand the specified SDValue into its two component pieces
190  /// Lo&Hi.  Note that the Op MUST be an expanded type.  As a result of this,
191  /// the LegalizedNodes map is filled in for any results that are not expanded,
192  /// the ExpandedNodes map is filled in for any results that are expanded, and
193  /// the Lo/Hi values are returned.   This applies to integer types and Vector
194  /// types.
195  void ExpandOp(SDValue O, SDValue &Lo, SDValue &Hi);
196
197  /// WidenVectorOp - Widen a vector operation to a wider type given by WidenVT
198  /// (e.g., v3i32 to v4i32).  The produced value will have the correct value
199  /// for the existing elements but no guarantee is made about the new elements
200  /// at the end of the vector: it may be zero, ones, or garbage. This is useful
201  /// when we have an instruction operating on an illegal vector type and we
202  /// want to widen it to do the computation on a legal wider vector type.
203  SDValue WidenVectorOp(SDValue Op, MVT WidenVT);
204
205  /// SplitVectorOp - Given an operand of vector type, break it down into
206  /// two smaller values.
207  void SplitVectorOp(SDValue O, SDValue &Lo, SDValue &Hi);
208
209  /// ScalarizeVectorOp - Given an operand of single-element vector type
210  /// (e.g. v1f32), convert it into the equivalent operation that returns a
211  /// scalar (e.g. f32) value.
212  SDValue ScalarizeVectorOp(SDValue O);
213
214  /// Useful 16 element vector type that is used to pass operands for widening.
215  typedef SmallVector<SDValue, 16> SDValueVector;
216
217  /// LoadWidenVectorOp - Load a vector for a wider type. Returns true if
218  /// the LdChain contains a single load and false if it contains a token
219  /// factor for multiple loads. It takes
220  ///   Result:  location to return the result
221  ///   LdChain: location to return the load chain
222  ///   Op:      load operation to widen
223  ///   NVT:     widen vector result type we want for the load
224  bool LoadWidenVectorOp(SDValue& Result, SDValue& LdChain,
225                         SDValue Op, MVT NVT);
226
227  /// Helper genWidenVectorLoads - Helper function to generate a set of
228  /// loads to load a vector with a resulting wider type. It takes
229  ///   LdChain: list of chains for the load we have generated
230  ///   Chain:   incoming chain for the ld vector
231  ///   BasePtr: base pointer to load from
232  ///   SV:      memory disambiguation source value
233  ///   SVOffset:  memory disambiugation offset
234  ///   Alignment: alignment of the memory
235  ///   isVolatile: volatile load
236  ///   LdWidth:    width of memory that we want to load
237  ///   ResType:    the wider result result type for the resulting loaded vector
238  SDValue genWidenVectorLoads(SDValueVector& LdChain, SDValue Chain,
239                                SDValue BasePtr, const Value *SV,
240                                int SVOffset, unsigned Alignment,
241                                bool isVolatile, unsigned LdWidth,
242                                MVT ResType, DebugLoc dl);
243
244  /// StoreWidenVectorOp - Stores a widen vector into non widen memory
245  /// location. It takes
246  ///     ST:      store node that we want to replace
247  ///     Chain:   incoming store chain
248  ///     BasePtr: base address of where we want to store into
249  SDValue StoreWidenVectorOp(StoreSDNode *ST, SDValue Chain,
250                               SDValue BasePtr);
251
252  /// Helper genWidenVectorStores - Helper function to generate a set of
253  /// stores to store a widen vector into non widen memory
254  // It takes
255  //   StChain: list of chains for the stores we have generated
256  //   Chain:   incoming chain for the ld vector
257  //   BasePtr: base pointer to load from
258  //   SV:      memory disambiguation source value
259  //   SVOffset:   memory disambiugation offset
260  //   Alignment:  alignment of the memory
261  //   isVolatile: volatile lod
262  //   ValOp:   value to store
263  //   StWidth: width of memory that we want to store
264  void genWidenVectorStores(SDValueVector& StChain, SDValue Chain,
265                            SDValue BasePtr, const Value *SV,
266                            int SVOffset, unsigned Alignment,
267                            bool isVolatile, SDValue ValOp,
268                            unsigned StWidth, DebugLoc dl);
269
270  /// isShuffleLegal - Return non-null if a vector shuffle is legal with the
271  /// specified mask and type.  Targets can specify exactly which masks they
272  /// support and the code generator is tasked with not creating illegal masks.
273  ///
274  /// Note that this will also return true for shuffles that are promoted to a
275  /// different type.
276  ///
277  /// If this is a legal shuffle, this method returns the (possibly promoted)
278  /// build_vector Mask.  If it's not a legal shuffle, it returns null.
279  SDNode *isShuffleLegal(MVT VT, SDValue Mask) const;
280
281  bool LegalizeAllNodesNotLeadingTo(SDNode *N, SDNode *Dest,
282                                    SmallPtrSet<SDNode*, 32> &NodesLeadingTo);
283
284  void LegalizeSetCCOperands(SDValue &LHS, SDValue &RHS, SDValue &CC,
285                             DebugLoc dl);
286  void LegalizeSetCCCondCode(MVT VT, SDValue &LHS, SDValue &RHS, SDValue &CC,
287                             DebugLoc dl);
288  void LegalizeSetCC(MVT VT, SDValue &LHS, SDValue &RHS, SDValue &CC,
289                     DebugLoc dl) {
290    LegalizeSetCCOperands(LHS, RHS, CC, dl);
291    LegalizeSetCCCondCode(VT, LHS, RHS, CC, dl);
292  }
293
294  SDValue ExpandLibCall(RTLIB::Libcall LC, SDNode *Node, bool isSigned,
295                          SDValue &Hi);
296  SDValue ExpandIntToFP(bool isSigned, MVT DestTy, SDValue Source, DebugLoc dl);
297
298  SDValue EmitStackConvert(SDValue SrcOp, MVT SlotVT, MVT DestVT, DebugLoc dl);
299  SDValue ExpandBUILD_VECTOR(SDNode *Node);
300  SDValue ExpandSCALAR_TO_VECTOR(SDNode *Node);
301  SDValue LegalizeINT_TO_FP(SDValue Result, bool isSigned, MVT DestTy,
302                            SDValue Op, DebugLoc dl);
303  SDValue ExpandLegalINT_TO_FP(bool isSigned, SDValue LegalOp, MVT DestVT,
304                               DebugLoc dl);
305  SDValue PromoteLegalINT_TO_FP(SDValue LegalOp, MVT DestVT, bool isSigned,
306                                DebugLoc dl);
307  SDValue PromoteLegalFP_TO_INT(SDValue LegalOp, MVT DestVT, bool isSigned,
308                                DebugLoc dl);
309
310  SDValue ExpandBSWAP(SDValue Op, DebugLoc dl);
311  SDValue ExpandBitCount(unsigned Opc, SDValue Op, DebugLoc dl);
312  bool ExpandShift(unsigned Opc, SDValue Op, SDValue Amt,
313                   SDValue &Lo, SDValue &Hi, DebugLoc dl);
314  void ExpandShiftParts(unsigned NodeOp, SDValue Op, SDValue Amt,
315                        SDValue &Lo, SDValue &Hi, DebugLoc dl);
316
317  SDValue ExpandEXTRACT_SUBVECTOR(SDValue Op);
318  SDValue ExpandEXTRACT_VECTOR_ELT(SDValue Op);
319};
320}
321
322/// isVectorShuffleLegal - Return true if a vector shuffle is legal with the
323/// specified mask and type.  Targets can specify exactly which masks they
324/// support and the code generator is tasked with not creating illegal masks.
325///
326/// Note that this will also return true for shuffles that are promoted to a
327/// different type.
328SDNode *SelectionDAGLegalize::isShuffleLegal(MVT VT, SDValue Mask) const {
329  switch (TLI.getOperationAction(ISD::VECTOR_SHUFFLE, VT)) {
330  default: return 0;
331  case TargetLowering::Legal:
332  case TargetLowering::Custom:
333    break;
334  case TargetLowering::Promote: {
335    // If this is promoted to a different type, convert the shuffle mask and
336    // ask if it is legal in the promoted type!
337    MVT NVT = TLI.getTypeToPromoteTo(ISD::VECTOR_SHUFFLE, VT);
338    MVT EltVT = NVT.getVectorElementType();
339
340    // If we changed # elements, change the shuffle mask.
341    unsigned NumEltsGrowth =
342      NVT.getVectorNumElements() / VT.getVectorNumElements();
343    assert(NumEltsGrowth && "Cannot promote to vector type with fewer elts!");
344    if (NumEltsGrowth > 1) {
345      // Renumber the elements.
346      SmallVector<SDValue, 8> Ops;
347      for (unsigned i = 0, e = Mask.getNumOperands(); i != e; ++i) {
348        SDValue InOp = Mask.getOperand(i);
349        for (unsigned j = 0; j != NumEltsGrowth; ++j) {
350          if (InOp.getOpcode() == ISD::UNDEF)
351            Ops.push_back(DAG.getUNDEF(EltVT));
352          else {
353            unsigned InEltNo = cast<ConstantSDNode>(InOp)->getZExtValue();
354            Ops.push_back(DAG.getConstant(InEltNo*NumEltsGrowth+j, EltVT));
355          }
356        }
357      }
358      Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getDebugLoc(),
359                         NVT, &Ops[0], Ops.size());
360    }
361    VT = NVT;
362    break;
363  }
364  }
365  return TLI.isShuffleMaskLegal(Mask, VT) ? Mask.getNode() : 0;
366}
367
368SelectionDAGLegalize::SelectionDAGLegalize(SelectionDAG &dag,
369                                           bool types, bool fast)
370  : TLI(dag.getTargetLoweringInfo()), DAG(dag), TypesNeedLegalizing(types),
371    Fast(fast), ValueTypeActions(TLI.getValueTypeActions()) {
372  assert(MVT::LAST_VALUETYPE <= 32 &&
373         "Too many value types for ValueTypeActions to hold!");
374}
375
376void SelectionDAGLegalize::LegalizeDAG() {
377  LastCALLSEQ_END = DAG.getEntryNode();
378  IsLegalizingCall = false;
379  IsLegalizingCallArgs = false;
380
381  // The legalize process is inherently a bottom-up recursive process (users
382  // legalize their uses before themselves).  Given infinite stack space, we
383  // could just start legalizing on the root and traverse the whole graph.  In
384  // practice however, this causes us to run out of stack space on large basic
385  // blocks.  To avoid this problem, compute an ordering of the nodes where each
386  // node is only legalized after all of its operands are legalized.
387  DAG.AssignTopologicalOrder();
388  for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
389       E = prior(DAG.allnodes_end()); I != next(E); ++I)
390    HandleOp(SDValue(I, 0));
391
392  // Finally, it's possible the root changed.  Get the new root.
393  SDValue OldRoot = DAG.getRoot();
394  assert(LegalizedNodes.count(OldRoot) && "Root didn't get legalized?");
395  DAG.setRoot(LegalizedNodes[OldRoot]);
396
397  ExpandedNodes.clear();
398  LegalizedNodes.clear();
399  PromotedNodes.clear();
400  SplitNodes.clear();
401  ScalarizedNodes.clear();
402  WidenNodes.clear();
403
404  // Remove dead nodes now.
405  DAG.RemoveDeadNodes();
406}
407
408
409/// FindCallEndFromCallStart - Given a chained node that is part of a call
410/// sequence, find the CALLSEQ_END node that terminates the call sequence.
411static SDNode *FindCallEndFromCallStart(SDNode *Node) {
412  if (Node->getOpcode() == ISD::CALLSEQ_END)
413    return Node;
414  if (Node->use_empty())
415    return 0;   // No CallSeqEnd
416
417  // The chain is usually at the end.
418  SDValue TheChain(Node, Node->getNumValues()-1);
419  if (TheChain.getValueType() != MVT::Other) {
420    // Sometimes it's at the beginning.
421    TheChain = SDValue(Node, 0);
422    if (TheChain.getValueType() != MVT::Other) {
423      // Otherwise, hunt for it.
424      for (unsigned i = 1, e = Node->getNumValues(); i != e; ++i)
425        if (Node->getValueType(i) == MVT::Other) {
426          TheChain = SDValue(Node, i);
427          break;
428        }
429
430      // Otherwise, we walked into a node without a chain.
431      if (TheChain.getValueType() != MVT::Other)
432        return 0;
433    }
434  }
435
436  for (SDNode::use_iterator UI = Node->use_begin(),
437       E = Node->use_end(); UI != E; ++UI) {
438
439    // Make sure to only follow users of our token chain.
440    SDNode *User = *UI;
441    for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i)
442      if (User->getOperand(i) == TheChain)
443        if (SDNode *Result = FindCallEndFromCallStart(User))
444          return Result;
445  }
446  return 0;
447}
448
449/// FindCallStartFromCallEnd - Given a chained node that is part of a call
450/// sequence, find the CALLSEQ_START node that initiates the call sequence.
451static SDNode *FindCallStartFromCallEnd(SDNode *Node) {
452  assert(Node && "Didn't find callseq_start for a call??");
453  if (Node->getOpcode() == ISD::CALLSEQ_START) return Node;
454
455  assert(Node->getOperand(0).getValueType() == MVT::Other &&
456         "Node doesn't have a token chain argument!");
457  return FindCallStartFromCallEnd(Node->getOperand(0).getNode());
458}
459
460/// LegalizeAllNodesNotLeadingTo - Recursively walk the uses of N, looking to
461/// see if any uses can reach Dest.  If no dest operands can get to dest,
462/// legalize them, legalize ourself, and return false, otherwise, return true.
463///
464/// Keep track of the nodes we fine that actually do lead to Dest in
465/// NodesLeadingTo.  This avoids retraversing them exponential number of times.
466///
467bool SelectionDAGLegalize::LegalizeAllNodesNotLeadingTo(SDNode *N, SDNode *Dest,
468                                     SmallPtrSet<SDNode*, 32> &NodesLeadingTo) {
469  if (N == Dest) return true;  // N certainly leads to Dest :)
470
471  // If we've already processed this node and it does lead to Dest, there is no
472  // need to reprocess it.
473  if (NodesLeadingTo.count(N)) return true;
474
475  // If the first result of this node has been already legalized, then it cannot
476  // reach N.
477  switch (getTypeAction(N->getValueType(0))) {
478  case Legal:
479    if (LegalizedNodes.count(SDValue(N, 0))) return false;
480    break;
481  case Promote:
482    if (PromotedNodes.count(SDValue(N, 0))) return false;
483    break;
484  case Expand:
485    if (ExpandedNodes.count(SDValue(N, 0))) return false;
486    break;
487  }
488
489  // Okay, this node has not already been legalized.  Check and legalize all
490  // operands.  If none lead to Dest, then we can legalize this node.
491  bool OperandsLeadToDest = false;
492  for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
493    OperandsLeadToDest |=     // If an operand leads to Dest, so do we.
494      LegalizeAllNodesNotLeadingTo(N->getOperand(i).getNode(), Dest, NodesLeadingTo);
495
496  if (OperandsLeadToDest) {
497    NodesLeadingTo.insert(N);
498    return true;
499  }
500
501  // Okay, this node looks safe, legalize it and return false.
502  HandleOp(SDValue(N, 0));
503  return false;
504}
505
506/// HandleOp - Legalize, Promote, Widen, or Expand the specified operand as
507/// appropriate for its type.
508void SelectionDAGLegalize::HandleOp(SDValue Op) {
509  MVT VT = Op.getValueType();
510  // If the type legalizer was run then we should never see any illegal result
511  // types here except for target constants (the type legalizer does not touch
512  // those) or for build vector used as a mask for a vector shuffle.
513  // FIXME: We can removed the BUILD_VECTOR case when we fix PR2957.
514  assert((TypesNeedLegalizing || getTypeAction(VT) == Legal ||
515          IsLegalizingCallArgs || Op.getOpcode() == ISD::TargetConstant ||
516          Op.getOpcode() == ISD::BUILD_VECTOR) &&
517         "Illegal type introduced after type legalization?");
518  switch (getTypeAction(VT)) {
519  default: assert(0 && "Bad type action!");
520  case Legal:   (void)LegalizeOp(Op); break;
521  case Promote:
522    if (!VT.isVector()) {
523      (void)PromoteOp(Op);
524      break;
525    }
526    else  {
527      // See if we can widen otherwise use Expand to either scalarize or split
528      MVT WidenVT = TLI.getWidenVectorType(VT);
529      if (WidenVT != MVT::Other) {
530        (void) WidenVectorOp(Op, WidenVT);
531        break;
532      }
533      // else fall thru to expand since we can't widen the vector
534    }
535  case Expand:
536    if (!VT.isVector()) {
537      // If this is an illegal scalar, expand it into its two component
538      // pieces.
539      SDValue X, Y;
540      if (Op.getOpcode() == ISD::TargetConstant)
541        break;  // Allow illegal target nodes.
542      ExpandOp(Op, X, Y);
543    } else if (VT.getVectorNumElements() == 1) {
544      // If this is an illegal single element vector, convert it to a
545      // scalar operation.
546      (void)ScalarizeVectorOp(Op);
547    } else {
548      // This is an illegal multiple element vector.
549      // Split it in half and legalize both parts.
550      SDValue X, Y;
551      SplitVectorOp(Op, X, Y);
552    }
553    break;
554  }
555}
556
557/// ExpandConstantFP - Expands the ConstantFP node to an integer constant or
558/// a load from the constant pool.
559static SDValue ExpandConstantFP(ConstantFPSDNode *CFP, bool UseCP,
560                                SelectionDAG &DAG, const TargetLowering &TLI) {
561  bool Extend = false;
562  DebugLoc dl = CFP->getDebugLoc();
563
564  // If a FP immediate is precise when represented as a float and if the
565  // target can do an extending load from float to double, we put it into
566  // the constant pool as a float, even if it's is statically typed as a
567  // double.  This shrinks FP constants and canonicalizes them for targets where
568  // an FP extending load is the same cost as a normal load (such as on the x87
569  // fp stack or PPC FP unit).
570  MVT VT = CFP->getValueType(0);
571  ConstantFP *LLVMC = const_cast<ConstantFP*>(CFP->getConstantFPValue());
572  if (!UseCP) {
573    assert((VT == MVT::f64 || VT == MVT::f32) && "Invalid type expansion");
574    return DAG.getConstant(LLVMC->getValueAPF().bitcastToAPInt(),
575                           (VT == MVT::f64) ? MVT::i64 : MVT::i32);
576  }
577
578  MVT OrigVT = VT;
579  MVT SVT = VT;
580  while (SVT != MVT::f32) {
581    SVT = (MVT::SimpleValueType)(SVT.getSimpleVT() - 1);
582    if (CFP->isValueValidForType(SVT, CFP->getValueAPF()) &&
583        // Only do this if the target has a native EXTLOAD instruction from
584        // smaller type.
585        TLI.isLoadExtLegal(ISD::EXTLOAD, SVT) &&
586        TLI.ShouldShrinkFPConstant(OrigVT)) {
587      const Type *SType = SVT.getTypeForMVT();
588      LLVMC = cast<ConstantFP>(ConstantExpr::getFPTrunc(LLVMC, SType));
589      VT = SVT;
590      Extend = true;
591    }
592  }
593
594  SDValue CPIdx = DAG.getConstantPool(LLVMC, TLI.getPointerTy());
595  unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
596  if (Extend)
597    return DAG.getExtLoad(ISD::EXTLOAD, dl,
598                          OrigVT, DAG.getEntryNode(),
599                          CPIdx, PseudoSourceValue::getConstantPool(),
600                          0, VT, false, Alignment);
601  return DAG.getLoad(OrigVT, dl, DAG.getEntryNode(), CPIdx,
602                     PseudoSourceValue::getConstantPool(), 0, false, Alignment);
603}
604
605
606/// ExpandFCOPYSIGNToBitwiseOps - Expands fcopysign to a series of bitwise
607/// operations.
608static
609SDValue ExpandFCOPYSIGNToBitwiseOps(SDNode *Node, MVT NVT,
610                                    SelectionDAG &DAG,
611                                    const TargetLowering &TLI) {
612  DebugLoc dl = Node->getDebugLoc();
613  MVT VT = Node->getValueType(0);
614  MVT SrcVT = Node->getOperand(1).getValueType();
615  assert((SrcVT == MVT::f32 || SrcVT == MVT::f64) &&
616         "fcopysign expansion only supported for f32 and f64");
617  MVT SrcNVT = (SrcVT == MVT::f64) ? MVT::i64 : MVT::i32;
618
619  // First get the sign bit of second operand.
620  SDValue Mask1 = (SrcVT == MVT::f64)
621    ? DAG.getConstantFP(BitsToDouble(1ULL << 63), SrcVT)
622    : DAG.getConstantFP(BitsToFloat(1U << 31), SrcVT);
623  Mask1 = DAG.getNode(ISD::BIT_CONVERT, dl, SrcNVT, Mask1);
624  SDValue SignBit= DAG.getNode(ISD::BIT_CONVERT, dl, SrcNVT,
625                               Node->getOperand(1));
626  SignBit = DAG.getNode(ISD::AND, dl, SrcNVT, SignBit, Mask1);
627  // Shift right or sign-extend it if the two operands have different types.
628  int SizeDiff = SrcNVT.getSizeInBits() - NVT.getSizeInBits();
629  if (SizeDiff > 0) {
630    SignBit = DAG.getNode(ISD::SRL, dl, SrcNVT, SignBit,
631                          DAG.getConstant(SizeDiff, TLI.getShiftAmountTy()));
632    SignBit = DAG.getNode(ISD::TRUNCATE, dl, NVT, SignBit);
633  } else if (SizeDiff < 0) {
634    SignBit = DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, SignBit);
635    SignBit = DAG.getNode(ISD::SHL, dl, NVT, SignBit,
636                          DAG.getConstant(-SizeDiff, TLI.getShiftAmountTy()));
637  }
638
639  // Clear the sign bit of first operand.
640  SDValue Mask2 = (VT == MVT::f64)
641    ? DAG.getConstantFP(BitsToDouble(~(1ULL << 63)), VT)
642    : DAG.getConstantFP(BitsToFloat(~(1U << 31)), VT);
643  Mask2 = DAG.getNode(ISD::BIT_CONVERT, dl, NVT, Mask2);
644  SDValue Result = DAG.getNode(ISD::BIT_CONVERT, dl, NVT, Node->getOperand(0));
645  Result = DAG.getNode(ISD::AND, dl, NVT, Result, Mask2);
646
647  // Or the value with the sign bit.
648  Result = DAG.getNode(ISD::OR, dl, NVT, Result, SignBit);
649  return Result;
650}
651
652/// ExpandUnalignedStore - Expands an unaligned store to 2 half-size stores.
653static
654SDValue ExpandUnalignedStore(StoreSDNode *ST, SelectionDAG &DAG,
655                             const TargetLowering &TLI) {
656  SDValue Chain = ST->getChain();
657  SDValue Ptr = ST->getBasePtr();
658  SDValue Val = ST->getValue();
659  MVT VT = Val.getValueType();
660  int Alignment = ST->getAlignment();
661  int SVOffset = ST->getSrcValueOffset();
662  DebugLoc dl = ST->getDebugLoc();
663  if (ST->getMemoryVT().isFloatingPoint() ||
664      ST->getMemoryVT().isVector()) {
665    MVT intVT = MVT::getIntegerVT(VT.getSizeInBits());
666    if (TLI.isTypeLegal(intVT)) {
667      // Expand to a bitconvert of the value to the integer type of the
668      // same size, then a (misaligned) int store.
669      // FIXME: Does not handle truncating floating point stores!
670      SDValue Result = DAG.getNode(ISD::BIT_CONVERT, dl, intVT, Val);
671      return DAG.getStore(Chain, dl, Result, Ptr, ST->getSrcValue(),
672                          SVOffset, ST->isVolatile(), Alignment);
673    } else {
674      // Do a (aligned) store to a stack slot, then copy from the stack slot
675      // to the final destination using (unaligned) integer loads and stores.
676      MVT StoredVT = ST->getMemoryVT();
677      MVT RegVT =
678        TLI.getRegisterType(MVT::getIntegerVT(StoredVT.getSizeInBits()));
679      unsigned StoredBytes = StoredVT.getSizeInBits() / 8;
680      unsigned RegBytes = RegVT.getSizeInBits() / 8;
681      unsigned NumRegs = (StoredBytes + RegBytes - 1) / RegBytes;
682
683      // Make sure the stack slot is also aligned for the register type.
684      SDValue StackPtr = DAG.CreateStackTemporary(StoredVT, RegVT);
685
686      // Perform the original store, only redirected to the stack slot.
687      SDValue Store = DAG.getTruncStore(Chain, dl,
688                                        Val, StackPtr, NULL, 0, StoredVT);
689      SDValue Increment = DAG.getConstant(RegBytes, TLI.getPointerTy());
690      SmallVector<SDValue, 8> Stores;
691      unsigned Offset = 0;
692
693      // Do all but one copies using the full register width.
694      for (unsigned i = 1; i < NumRegs; i++) {
695        // Load one integer register's worth from the stack slot.
696        SDValue Load = DAG.getLoad(RegVT, dl, Store, StackPtr, NULL, 0);
697        // Store it to the final location.  Remember the store.
698        Stores.push_back(DAG.getStore(Load.getValue(1), dl, Load, Ptr,
699                                      ST->getSrcValue(), SVOffset + Offset,
700                                      ST->isVolatile(),
701                                      MinAlign(ST->getAlignment(), Offset)));
702        // Increment the pointers.
703        Offset += RegBytes;
704        StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
705                               Increment);
706        Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
707      }
708
709      // The last store may be partial.  Do a truncating store.  On big-endian
710      // machines this requires an extending load from the stack slot to ensure
711      // that the bits are in the right place.
712      MVT MemVT = MVT::getIntegerVT(8 * (StoredBytes - Offset));
713
714      // Load from the stack slot.
715      SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, RegVT, Store, StackPtr,
716                                    NULL, 0, MemVT);
717
718      Stores.push_back(DAG.getTruncStore(Load.getValue(1), dl, Load, Ptr,
719                                         ST->getSrcValue(), SVOffset + Offset,
720                                         MemVT, ST->isVolatile(),
721                                         MinAlign(ST->getAlignment(), Offset)));
722      // The order of the stores doesn't matter - say it with a TokenFactor.
723      return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Stores[0],
724                         Stores.size());
725    }
726  }
727  assert(ST->getMemoryVT().isInteger() &&
728         !ST->getMemoryVT().isVector() &&
729         "Unaligned store of unknown type.");
730  // Get the half-size VT
731  MVT NewStoredVT =
732    (MVT::SimpleValueType)(ST->getMemoryVT().getSimpleVT() - 1);
733  int NumBits = NewStoredVT.getSizeInBits();
734  int IncrementSize = NumBits / 8;
735
736  // Divide the stored value in two parts.
737  SDValue ShiftAmount = DAG.getConstant(NumBits, TLI.getShiftAmountTy());
738  SDValue Lo = Val;
739  SDValue Hi = DAG.getNode(ISD::SRL, dl, VT, Val, ShiftAmount);
740
741  // Store the two parts
742  SDValue Store1, Store2;
743  Store1 = DAG.getTruncStore(Chain, dl, TLI.isLittleEndian()?Lo:Hi, Ptr,
744                             ST->getSrcValue(), SVOffset, NewStoredVT,
745                             ST->isVolatile(), Alignment);
746  Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
747                    DAG.getConstant(IncrementSize, TLI.getPointerTy()));
748  Alignment = MinAlign(Alignment, IncrementSize);
749  Store2 = DAG.getTruncStore(Chain, dl, TLI.isLittleEndian()?Hi:Lo, Ptr,
750                             ST->getSrcValue(), SVOffset + IncrementSize,
751                             NewStoredVT, ST->isVolatile(), Alignment);
752
753  return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Store1, Store2);
754}
755
756/// ExpandUnalignedLoad - Expands an unaligned load to 2 half-size loads.
757static
758SDValue ExpandUnalignedLoad(LoadSDNode *LD, SelectionDAG &DAG,
759                            const TargetLowering &TLI) {
760  int SVOffset = LD->getSrcValueOffset();
761  SDValue Chain = LD->getChain();
762  SDValue Ptr = LD->getBasePtr();
763  MVT VT = LD->getValueType(0);
764  MVT LoadedVT = LD->getMemoryVT();
765  DebugLoc dl = LD->getDebugLoc();
766  if (VT.isFloatingPoint() || VT.isVector()) {
767    MVT intVT = MVT::getIntegerVT(LoadedVT.getSizeInBits());
768    if (TLI.isTypeLegal(intVT)) {
769      // Expand to a (misaligned) integer load of the same size,
770      // then bitconvert to floating point or vector.
771      SDValue newLoad = DAG.getLoad(intVT, dl, Chain, Ptr, LD->getSrcValue(),
772                                    SVOffset, LD->isVolatile(),
773                                    LD->getAlignment());
774      SDValue Result = DAG.getNode(ISD::BIT_CONVERT, dl, LoadedVT, newLoad);
775      if (VT.isFloatingPoint() && LoadedVT != VT)
776        Result = DAG.getNode(ISD::FP_EXTEND, dl, VT, Result);
777
778      SDValue Ops[] = { Result, Chain };
779      return DAG.getMergeValues(Ops, 2, dl);
780    } else {
781      // Copy the value to a (aligned) stack slot using (unaligned) integer
782      // loads and stores, then do a (aligned) load from the stack slot.
783      MVT RegVT = TLI.getRegisterType(intVT);
784      unsigned LoadedBytes = LoadedVT.getSizeInBits() / 8;
785      unsigned RegBytes = RegVT.getSizeInBits() / 8;
786      unsigned NumRegs = (LoadedBytes + RegBytes - 1) / RegBytes;
787
788      // Make sure the stack slot is also aligned for the register type.
789      SDValue StackBase = DAG.CreateStackTemporary(LoadedVT, RegVT);
790
791      SDValue Increment = DAG.getConstant(RegBytes, TLI.getPointerTy());
792      SmallVector<SDValue, 8> Stores;
793      SDValue StackPtr = StackBase;
794      unsigned Offset = 0;
795
796      // Do all but one copies using the full register width.
797      for (unsigned i = 1; i < NumRegs; i++) {
798        // Load one integer register's worth from the original location.
799        SDValue Load = DAG.getLoad(RegVT, dl, Chain, Ptr, LD->getSrcValue(),
800                                   SVOffset + Offset, LD->isVolatile(),
801                                   MinAlign(LD->getAlignment(), Offset));
802        // Follow the load with a store to the stack slot.  Remember the store.
803        Stores.push_back(DAG.getStore(Load.getValue(1), dl, Load, StackPtr,
804                                      NULL, 0));
805        // Increment the pointers.
806        Offset += RegBytes;
807        Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
808        StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
809                               Increment);
810      }
811
812      // The last copy may be partial.  Do an extending load.
813      MVT MemVT = MVT::getIntegerVT(8 * (LoadedBytes - Offset));
814      SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, RegVT, Chain, Ptr,
815                                    LD->getSrcValue(), SVOffset + Offset,
816                                    MemVT, LD->isVolatile(),
817                                    MinAlign(LD->getAlignment(), Offset));
818      // Follow the load with a store to the stack slot.  Remember the store.
819      // On big-endian machines this requires a truncating store to ensure
820      // that the bits end up in the right place.
821      Stores.push_back(DAG.getTruncStore(Load.getValue(1), dl, Load, StackPtr,
822                                         NULL, 0, MemVT));
823
824      // The order of the stores doesn't matter - say it with a TokenFactor.
825      SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Stores[0],
826                               Stores.size());
827
828      // Finally, perform the original load only redirected to the stack slot.
829      Load = DAG.getExtLoad(LD->getExtensionType(), dl, VT, TF, StackBase,
830                            NULL, 0, LoadedVT);
831
832      // Callers expect a MERGE_VALUES node.
833      SDValue Ops[] = { Load, TF };
834      return DAG.getMergeValues(Ops, 2, dl);
835    }
836  }
837  assert(LoadedVT.isInteger() && !LoadedVT.isVector() &&
838         "Unaligned load of unsupported type.");
839
840  // Compute the new VT that is half the size of the old one.  This is an
841  // integer MVT.
842  unsigned NumBits = LoadedVT.getSizeInBits();
843  MVT NewLoadedVT;
844  NewLoadedVT = MVT::getIntegerVT(NumBits/2);
845  NumBits >>= 1;
846
847  unsigned Alignment = LD->getAlignment();
848  unsigned IncrementSize = NumBits / 8;
849  ISD::LoadExtType HiExtType = LD->getExtensionType();
850
851  // If the original load is NON_EXTLOAD, the hi part load must be ZEXTLOAD.
852  if (HiExtType == ISD::NON_EXTLOAD)
853    HiExtType = ISD::ZEXTLOAD;
854
855  // Load the value in two parts
856  SDValue Lo, Hi;
857  if (TLI.isLittleEndian()) {
858    Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, VT, Chain, Ptr, LD->getSrcValue(),
859                        SVOffset, NewLoadedVT, LD->isVolatile(), Alignment);
860    Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
861                      DAG.getConstant(IncrementSize, TLI.getPointerTy()));
862    Hi = DAG.getExtLoad(HiExtType, dl, VT, Chain, Ptr, LD->getSrcValue(),
863                        SVOffset + IncrementSize, NewLoadedVT, LD->isVolatile(),
864                        MinAlign(Alignment, IncrementSize));
865  } else {
866    Hi = DAG.getExtLoad(HiExtType, dl, VT, Chain, Ptr, LD->getSrcValue(),
867                        SVOffset, NewLoadedVT, LD->isVolatile(), Alignment);
868    Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
869                      DAG.getConstant(IncrementSize, TLI.getPointerTy()));
870    Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, VT, Chain, Ptr, LD->getSrcValue(),
871                        SVOffset + IncrementSize, NewLoadedVT, LD->isVolatile(),
872                        MinAlign(Alignment, IncrementSize));
873  }
874
875  // aggregate the two parts
876  SDValue ShiftAmount = DAG.getConstant(NumBits, TLI.getShiftAmountTy());
877  SDValue Result = DAG.getNode(ISD::SHL, dl, VT, Hi, ShiftAmount);
878  Result = DAG.getNode(ISD::OR, dl, VT, Result, Lo);
879
880  SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
881                             Hi.getValue(1));
882
883  SDValue Ops[] = { Result, TF };
884  return DAG.getMergeValues(Ops, 2, dl);
885}
886
887/// UnrollVectorOp - We know that the given vector has a legal type, however
888/// the operation it performs is not legal and is an operation that we have
889/// no way of lowering.  "Unroll" the vector, splitting out the scalars and
890/// operating on each element individually.
891SDValue SelectionDAGLegalize::UnrollVectorOp(SDValue Op) {
892  MVT VT = Op.getValueType();
893  assert(isTypeLegal(VT) &&
894         "Caller should expand or promote operands that are not legal!");
895  assert(Op.getNode()->getNumValues() == 1 &&
896         "Can't unroll a vector with multiple results!");
897  unsigned NE = VT.getVectorNumElements();
898  MVT EltVT = VT.getVectorElementType();
899  DebugLoc dl = Op.getDebugLoc();
900
901  SmallVector<SDValue, 8> Scalars;
902  SmallVector<SDValue, 4> Operands(Op.getNumOperands());
903  for (unsigned i = 0; i != NE; ++i) {
904    for (unsigned j = 0; j != Op.getNumOperands(); ++j) {
905      SDValue Operand = Op.getOperand(j);
906      MVT OperandVT = Operand.getValueType();
907      if (OperandVT.isVector()) {
908        // A vector operand; extract a single element.
909        MVT OperandEltVT = OperandVT.getVectorElementType();
910        Operands[j] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
911                                  OperandEltVT,
912                                  Operand,
913                                  DAG.getConstant(i, MVT::i32));
914      } else {
915        // A scalar operand; just use it as is.
916        Operands[j] = Operand;
917      }
918    }
919
920    switch (Op.getOpcode()) {
921    default:
922      Scalars.push_back(DAG.getNode(Op.getOpcode(), dl, EltVT,
923                                    &Operands[0], Operands.size()));
924      break;
925    case ISD::SHL:
926    case ISD::SRA:
927    case ISD::SRL:
928    case ISD::ROTL:
929    case ISD::ROTR:
930      Scalars.push_back(DAG.getNode(Op.getOpcode(), dl, EltVT, Operands[0],
931                                    DAG.getShiftAmountOperand(Operands[1])));
932      break;
933    }
934  }
935
936  return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Scalars[0], Scalars.size());
937}
938
939/// GetFPLibCall - Return the right libcall for the given floating point type.
940static RTLIB::Libcall GetFPLibCall(MVT VT,
941                                   RTLIB::Libcall Call_F32,
942                                   RTLIB::Libcall Call_F64,
943                                   RTLIB::Libcall Call_F80,
944                                   RTLIB::Libcall Call_PPCF128) {
945  return
946    VT == MVT::f32 ? Call_F32 :
947    VT == MVT::f64 ? Call_F64 :
948    VT == MVT::f80 ? Call_F80 :
949    VT == MVT::ppcf128 ? Call_PPCF128 :
950    RTLIB::UNKNOWN_LIBCALL;
951}
952
953/// PerformInsertVectorEltInMemory - Some target cannot handle a variable
954/// insertion index for the INSERT_VECTOR_ELT instruction.  In this case, it
955/// is necessary to spill the vector being inserted into to memory, perform
956/// the insert there, and then read the result back.
957SDValue SelectionDAGLegalize::
958PerformInsertVectorEltInMemory(SDValue Vec, SDValue Val, SDValue Idx,
959                               DebugLoc dl) {
960  SDValue Tmp1 = Vec;
961  SDValue Tmp2 = Val;
962  SDValue Tmp3 = Idx;
963
964  // If the target doesn't support this, we have to spill the input vector
965  // to a temporary stack slot, update the element, then reload it.  This is
966  // badness.  We could also load the value into a vector register (either
967  // with a "move to register" or "extload into register" instruction, then
968  // permute it into place, if the idx is a constant and if the idx is
969  // supported by the target.
970  MVT VT    = Tmp1.getValueType();
971  MVT EltVT = VT.getVectorElementType();
972  MVT IdxVT = Tmp3.getValueType();
973  MVT PtrVT = TLI.getPointerTy();
974  SDValue StackPtr = DAG.CreateStackTemporary(VT);
975
976  int SPFI = cast<FrameIndexSDNode>(StackPtr.getNode())->getIndex();
977
978  // Store the vector.
979  SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, Tmp1, StackPtr,
980                            PseudoSourceValue::getFixedStack(SPFI), 0);
981
982  // Truncate or zero extend offset to target pointer type.
983  unsigned CastOpc = IdxVT.bitsGT(PtrVT) ? ISD::TRUNCATE : ISD::ZERO_EXTEND;
984  Tmp3 = DAG.getNode(CastOpc, dl, PtrVT, Tmp3);
985  // Add the offset to the index.
986  unsigned EltSize = EltVT.getSizeInBits()/8;
987  Tmp3 = DAG.getNode(ISD::MUL, dl, IdxVT, Tmp3,DAG.getConstant(EltSize, IdxVT));
988  SDValue StackPtr2 = DAG.getNode(ISD::ADD, dl, IdxVT, Tmp3, StackPtr);
989  // Store the scalar value.
990  Ch = DAG.getTruncStore(Ch, dl, Tmp2, StackPtr2,
991                         PseudoSourceValue::getFixedStack(SPFI), 0, EltVT);
992  // Load the updated vector.
993  return DAG.getLoad(VT, dl, Ch, StackPtr,
994                     PseudoSourceValue::getFixedStack(SPFI), 0);
995}
996
997
998/// LegalizeOp - We know that the specified value has a legal type, and
999/// that its operands are legal.  Now ensure that the operation itself
1000/// is legal, recursively ensuring that the operands' operations remain
1001/// legal.
1002SDValue SelectionDAGLegalize::LegalizeOp(SDValue Op) {
1003  if (Op.getOpcode() == ISD::TargetConstant) // Allow illegal target nodes.
1004    return Op;
1005
1006  assert(isTypeLegal(Op.getValueType()) &&
1007         "Caller should expand or promote operands that are not legal!");
1008  SDNode *Node = Op.getNode();
1009  DebugLoc dl = Node->getDebugLoc();
1010
1011  // If this operation defines any values that cannot be represented in a
1012  // register on this target, make sure to expand or promote them.
1013  if (Node->getNumValues() > 1) {
1014    for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
1015      if (getTypeAction(Node->getValueType(i)) != Legal) {
1016        HandleOp(Op.getValue(i));
1017        assert(LegalizedNodes.count(Op) &&
1018               "Handling didn't add legal operands!");
1019        return LegalizedNodes[Op];
1020      }
1021  }
1022
1023  // Note that LegalizeOp may be reentered even from single-use nodes, which
1024  // means that we always must cache transformed nodes.
1025  DenseMap<SDValue, SDValue>::iterator I = LegalizedNodes.find(Op);
1026  if (I != LegalizedNodes.end()) return I->second;
1027
1028  SDValue Tmp1, Tmp2, Tmp3, Tmp4;
1029  SDValue Result = Op;
1030  bool isCustom = false;
1031
1032  switch (Node->getOpcode()) {
1033  case ISD::FrameIndex:
1034  case ISD::EntryToken:
1035  case ISD::Register:
1036  case ISD::BasicBlock:
1037  case ISD::TargetFrameIndex:
1038  case ISD::TargetJumpTable:
1039  case ISD::TargetConstant:
1040  case ISD::TargetConstantFP:
1041  case ISD::TargetConstantPool:
1042  case ISD::TargetGlobalAddress:
1043  case ISD::TargetGlobalTLSAddress:
1044  case ISD::TargetExternalSymbol:
1045  case ISD::VALUETYPE:
1046  case ISD::SRCVALUE:
1047  case ISD::MEMOPERAND:
1048  case ISD::CONDCODE:
1049  case ISD::ARG_FLAGS:
1050    // Primitives must all be legal.
1051    assert(TLI.isOperationLegal(Node->getOpcode(), Node->getValueType(0)) &&
1052           "This must be legal!");
1053    break;
1054  default:
1055    if (Node->getOpcode() >= ISD::BUILTIN_OP_END) {
1056      // If this is a target node, legalize it by legalizing the operands then
1057      // passing it through.
1058      SmallVector<SDValue, 8> Ops;
1059      for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
1060        Ops.push_back(LegalizeOp(Node->getOperand(i)));
1061
1062      Result = DAG.UpdateNodeOperands(Result.getValue(0), &Ops[0], Ops.size());
1063
1064      for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
1065        AddLegalizedOperand(Op.getValue(i), Result.getValue(i));
1066      return Result.getValue(Op.getResNo());
1067    }
1068    // Otherwise this is an unhandled builtin node.  splat.
1069#ifndef NDEBUG
1070    cerr << "NODE: "; Node->dump(&DAG); cerr << "\n";
1071#endif
1072    assert(0 && "Do not know how to legalize this operator!");
1073    abort();
1074  case ISD::GLOBAL_OFFSET_TABLE:
1075  case ISD::GlobalAddress:
1076  case ISD::GlobalTLSAddress:
1077  case ISD::ExternalSymbol:
1078  case ISD::ConstantPool:
1079  case ISD::JumpTable: // Nothing to do.
1080    switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
1081    default: assert(0 && "This action is not supported yet!");
1082    case TargetLowering::Custom:
1083      Tmp1 = TLI.LowerOperation(Op, DAG);
1084      if (Tmp1.getNode()) Result = Tmp1;
1085      // FALLTHROUGH if the target doesn't want to lower this op after all.
1086    case TargetLowering::Legal:
1087      break;
1088    }
1089    break;
1090  case ISD::FRAMEADDR:
1091  case ISD::RETURNADDR:
1092    // The only option for these nodes is to custom lower them.  If the target
1093    // does not custom lower them, then return zero.
1094    Tmp1 = TLI.LowerOperation(Op, DAG);
1095    if (Tmp1.getNode())
1096      Result = Tmp1;
1097    else
1098      Result = DAG.getConstant(0, TLI.getPointerTy());
1099    break;
1100  case ISD::FRAME_TO_ARGS_OFFSET: {
1101    MVT VT = Node->getValueType(0);
1102    switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
1103    default: assert(0 && "This action is not supported yet!");
1104    case TargetLowering::Custom:
1105      Result = TLI.LowerOperation(Op, DAG);
1106      if (Result.getNode()) break;
1107      // Fall Thru
1108    case TargetLowering::Legal:
1109      Result = DAG.getConstant(0, VT);
1110      break;
1111    }
1112    }
1113    break;
1114  case ISD::EXCEPTIONADDR: {
1115    Tmp1 = LegalizeOp(Node->getOperand(0));
1116    MVT VT = Node->getValueType(0);
1117    switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
1118    default: assert(0 && "This action is not supported yet!");
1119    case TargetLowering::Expand: {
1120        unsigned Reg = TLI.getExceptionAddressRegister();
1121        Result = DAG.getCopyFromReg(Tmp1, dl, Reg, VT);
1122      }
1123      break;
1124    case TargetLowering::Custom:
1125      Result = TLI.LowerOperation(Op, DAG);
1126      if (Result.getNode()) break;
1127      // Fall Thru
1128    case TargetLowering::Legal: {
1129      SDValue Ops[] = { DAG.getConstant(0, VT), Tmp1 };
1130      Result = DAG.getMergeValues(Ops, 2, dl);
1131      break;
1132    }
1133    }
1134    }
1135    if (Result.getNode()->getNumValues() == 1) break;
1136
1137    assert(Result.getNode()->getNumValues() == 2 &&
1138           "Cannot return more than two values!");
1139
1140    // Since we produced two values, make sure to remember that we
1141    // legalized both of them.
1142    Tmp1 = LegalizeOp(Result);
1143    Tmp2 = LegalizeOp(Result.getValue(1));
1144    AddLegalizedOperand(Op.getValue(0), Tmp1);
1145    AddLegalizedOperand(Op.getValue(1), Tmp2);
1146    return Op.getResNo() ? Tmp2 : Tmp1;
1147  case ISD::EHSELECTION: {
1148    Tmp1 = LegalizeOp(Node->getOperand(0));
1149    Tmp2 = LegalizeOp(Node->getOperand(1));
1150    MVT VT = Node->getValueType(0);
1151    switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
1152    default: assert(0 && "This action is not supported yet!");
1153    case TargetLowering::Expand: {
1154        unsigned Reg = TLI.getExceptionSelectorRegister();
1155        Result = DAG.getCopyFromReg(Tmp2, dl, Reg, VT);
1156      }
1157      break;
1158    case TargetLowering::Custom:
1159      Result = TLI.LowerOperation(Op, DAG);
1160      if (Result.getNode()) break;
1161      // Fall Thru
1162    case TargetLowering::Legal: {
1163      SDValue Ops[] = { DAG.getConstant(0, VT), Tmp2 };
1164      Result = DAG.getMergeValues(Ops, 2, dl);
1165      break;
1166    }
1167    }
1168    }
1169    if (Result.getNode()->getNumValues() == 1) break;
1170
1171    assert(Result.getNode()->getNumValues() == 2 &&
1172           "Cannot return more than two values!");
1173
1174    // Since we produced two values, make sure to remember that we
1175    // legalized both of them.
1176    Tmp1 = LegalizeOp(Result);
1177    Tmp2 = LegalizeOp(Result.getValue(1));
1178    AddLegalizedOperand(Op.getValue(0), Tmp1);
1179    AddLegalizedOperand(Op.getValue(1), Tmp2);
1180    return Op.getResNo() ? Tmp2 : Tmp1;
1181  case ISD::EH_RETURN: {
1182    MVT VT = Node->getValueType(0);
1183    // The only "good" option for this node is to custom lower it.
1184    switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
1185    default: assert(0 && "This action is not supported at all!");
1186    case TargetLowering::Custom:
1187      Result = TLI.LowerOperation(Op, DAG);
1188      if (Result.getNode()) break;
1189      // Fall Thru
1190    case TargetLowering::Legal:
1191      // Target does not know, how to lower this, lower to noop
1192      Result = LegalizeOp(Node->getOperand(0));
1193      break;
1194    }
1195    }
1196    break;
1197  case ISD::AssertSext:
1198  case ISD::AssertZext:
1199    Tmp1 = LegalizeOp(Node->getOperand(0));
1200    Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
1201    break;
1202  case ISD::MERGE_VALUES:
1203    // Legalize eliminates MERGE_VALUES nodes.
1204    Result = Node->getOperand(Op.getResNo());
1205    break;
1206  case ISD::CopyFromReg:
1207    Tmp1 = LegalizeOp(Node->getOperand(0));
1208    Result = Op.getValue(0);
1209    if (Node->getNumValues() == 2) {
1210      Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
1211    } else {
1212      assert(Node->getNumValues() == 3 && "Invalid copyfromreg!");
1213      if (Node->getNumOperands() == 3) {
1214        Tmp2 = LegalizeOp(Node->getOperand(2));
1215        Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1),Tmp2);
1216      } else {
1217        Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
1218      }
1219      AddLegalizedOperand(Op.getValue(2), Result.getValue(2));
1220    }
1221    // Since CopyFromReg produces two values, make sure to remember that we
1222    // legalized both of them.
1223    AddLegalizedOperand(Op.getValue(0), Result);
1224    AddLegalizedOperand(Op.getValue(1), Result.getValue(1));
1225    return Result.getValue(Op.getResNo());
1226  case ISD::UNDEF: {
1227    MVT VT = Op.getValueType();
1228    switch (TLI.getOperationAction(ISD::UNDEF, VT)) {
1229    default: assert(0 && "This action is not supported yet!");
1230    case TargetLowering::Expand:
1231      if (VT.isInteger())
1232        Result = DAG.getConstant(0, VT);
1233      else if (VT.isFloatingPoint())
1234        Result = DAG.getConstantFP(APFloat(APInt(VT.getSizeInBits(), 0)),
1235                                   VT);
1236      else
1237        assert(0 && "Unknown value type!");
1238      break;
1239    case TargetLowering::Legal:
1240      break;
1241    }
1242    break;
1243  }
1244
1245  case ISD::INTRINSIC_W_CHAIN:
1246  case ISD::INTRINSIC_WO_CHAIN:
1247  case ISD::INTRINSIC_VOID: {
1248    SmallVector<SDValue, 8> Ops;
1249    for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
1250      Ops.push_back(LegalizeOp(Node->getOperand(i)));
1251    Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1252
1253    // Allow the target to custom lower its intrinsics if it wants to.
1254    if (TLI.getOperationAction(Node->getOpcode(), MVT::Other) ==
1255        TargetLowering::Custom) {
1256      Tmp3 = TLI.LowerOperation(Result, DAG);
1257      if (Tmp3.getNode()) Result = Tmp3;
1258    }
1259
1260    if (Result.getNode()->getNumValues() == 1) break;
1261
1262    // Must have return value and chain result.
1263    assert(Result.getNode()->getNumValues() == 2 &&
1264           "Cannot return more than two values!");
1265
1266    // Since loads produce two values, make sure to remember that we
1267    // legalized both of them.
1268    AddLegalizedOperand(SDValue(Node, 0), Result.getValue(0));
1269    AddLegalizedOperand(SDValue(Node, 1), Result.getValue(1));
1270    return Result.getValue(Op.getResNo());
1271  }
1272
1273  case ISD::DBG_STOPPOINT:
1274    assert(Node->getNumOperands() == 1 && "Invalid DBG_STOPPOINT node!");
1275    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the input chain.
1276
1277    switch (TLI.getOperationAction(ISD::DBG_STOPPOINT, MVT::Other)) {
1278    case TargetLowering::Promote:
1279    default: assert(0 && "This action is not supported yet!");
1280    case TargetLowering::Expand: {
1281      DwarfWriter *DW = DAG.getDwarfWriter();
1282      bool useDEBUG_LOC = TLI.isOperationLegalOrCustom(ISD::DEBUG_LOC,
1283                                                       MVT::Other);
1284      bool useLABEL = TLI.isOperationLegalOrCustom(ISD::DBG_LABEL, MVT::Other);
1285
1286      const DbgStopPointSDNode *DSP = cast<DbgStopPointSDNode>(Node);
1287      GlobalVariable *CU_GV = cast<GlobalVariable>(DSP->getCompileUnit());
1288      if (DW && (useDEBUG_LOC || useLABEL) && !CU_GV->isDeclaration()) {
1289        DICompileUnit CU(cast<GlobalVariable>(DSP->getCompileUnit()));
1290        std::string Dir, FN;
1291        unsigned SrcFile = DW->getOrCreateSourceID(CU.getDirectory(Dir),
1292                                                   CU.getFilename(FN));
1293
1294        unsigned Line = DSP->getLine();
1295        unsigned Col = DSP->getColumn();
1296
1297        if (Fast) {
1298          // A bit self-referential to have DebugLoc on Debug_Loc nodes, but it
1299          // won't hurt anything.
1300          if (useDEBUG_LOC) {
1301            SDValue Ops[] = { Tmp1, DAG.getConstant(Line, MVT::i32),
1302                              DAG.getConstant(Col, MVT::i32),
1303                              DAG.getConstant(SrcFile, MVT::i32) };
1304            Result = DAG.getNode(ISD::DEBUG_LOC, dl, MVT::Other, Ops, 4);
1305          } else {
1306            unsigned ID = DW->RecordSourceLine(Line, Col, SrcFile);
1307            Result = DAG.getLabel(ISD::DBG_LABEL, dl, Tmp1, ID);
1308          }
1309        } else {
1310          Result = Tmp1;  // chain
1311        }
1312      } else {
1313        Result = Tmp1;  // chain
1314      }
1315      break;
1316    }
1317   case TargetLowering::Custom:
1318      Result = TLI.LowerOperation(Op, DAG);
1319      if (Result.getNode())
1320        break;
1321    case TargetLowering::Legal: {
1322      LegalizeAction Action = getTypeAction(Node->getOperand(1).getValueType());
1323      if (Action == Legal && Tmp1 == Node->getOperand(0))
1324        break;
1325
1326      SmallVector<SDValue, 8> Ops;
1327      Ops.push_back(Tmp1);
1328      if (Action == Legal) {
1329        Ops.push_back(Node->getOperand(1));  // line # must be legal.
1330        Ops.push_back(Node->getOperand(2));  // col # must be legal.
1331      } else {
1332        // Otherwise promote them.
1333        Ops.push_back(PromoteOp(Node->getOperand(1)));
1334        Ops.push_back(PromoteOp(Node->getOperand(2)));
1335      }
1336      Ops.push_back(Node->getOperand(3));  // filename must be legal.
1337      Ops.push_back(Node->getOperand(4));  // working dir # must be legal.
1338      Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1339      break;
1340    }
1341    }
1342    break;
1343
1344  case ISD::DECLARE:
1345    assert(Node->getNumOperands() == 3 && "Invalid DECLARE node!");
1346    switch (TLI.getOperationAction(ISD::DECLARE, MVT::Other)) {
1347    default: assert(0 && "This action is not supported yet!");
1348    case TargetLowering::Legal:
1349      Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1350      Tmp2 = LegalizeOp(Node->getOperand(1));  // Legalize the address.
1351      Tmp3 = LegalizeOp(Node->getOperand(2));  // Legalize the variable.
1352      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1353      break;
1354    case TargetLowering::Expand:
1355      Result = LegalizeOp(Node->getOperand(0));
1356      break;
1357    }
1358    break;
1359
1360  case ISD::DEBUG_LOC:
1361    assert(Node->getNumOperands() == 4 && "Invalid DEBUG_LOC node!");
1362    switch (TLI.getOperationAction(ISD::DEBUG_LOC, MVT::Other)) {
1363    default: assert(0 && "This action is not supported yet!");
1364    case TargetLowering::Legal: {
1365      LegalizeAction Action = getTypeAction(Node->getOperand(1).getValueType());
1366      Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1367      if (Action == Legal && Tmp1 == Node->getOperand(0))
1368        break;
1369      if (Action == Legal) {
1370        Tmp2 = Node->getOperand(1);
1371        Tmp3 = Node->getOperand(2);
1372        Tmp4 = Node->getOperand(3);
1373      } else {
1374        Tmp2 = LegalizeOp(Node->getOperand(1));  // Legalize the line #.
1375        Tmp3 = LegalizeOp(Node->getOperand(2));  // Legalize the col #.
1376        Tmp4 = LegalizeOp(Node->getOperand(3));  // Legalize the source file id.
1377      }
1378      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3, Tmp4);
1379      break;
1380    }
1381    }
1382    break;
1383
1384  case ISD::DBG_LABEL:
1385  case ISD::EH_LABEL:
1386    assert(Node->getNumOperands() == 1 && "Invalid LABEL node!");
1387    switch (TLI.getOperationAction(Node->getOpcode(), MVT::Other)) {
1388    default: assert(0 && "This action is not supported yet!");
1389    case TargetLowering::Legal:
1390      Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1391      Result = DAG.UpdateNodeOperands(Result, Tmp1);
1392      break;
1393    case TargetLowering::Expand:
1394      Result = LegalizeOp(Node->getOperand(0));
1395      break;
1396    }
1397    break;
1398
1399  case ISD::PREFETCH:
1400    assert(Node->getNumOperands() == 4 && "Invalid Prefetch node!");
1401    switch (TLI.getOperationAction(ISD::PREFETCH, MVT::Other)) {
1402    default: assert(0 && "This action is not supported yet!");
1403    case TargetLowering::Legal:
1404      Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1405      Tmp2 = LegalizeOp(Node->getOperand(1));  // Legalize the address.
1406      Tmp3 = LegalizeOp(Node->getOperand(2));  // Legalize the rw specifier.
1407      Tmp4 = LegalizeOp(Node->getOperand(3));  // Legalize locality specifier.
1408      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3, Tmp4);
1409      break;
1410    case TargetLowering::Expand:
1411      // It's a noop.
1412      Result = LegalizeOp(Node->getOperand(0));
1413      break;
1414    }
1415    break;
1416
1417  case ISD::MEMBARRIER: {
1418    assert(Node->getNumOperands() == 6 && "Invalid MemBarrier node!");
1419    switch (TLI.getOperationAction(ISD::MEMBARRIER, MVT::Other)) {
1420    default: assert(0 && "This action is not supported yet!");
1421    case TargetLowering::Legal: {
1422      SDValue Ops[6];
1423      Ops[0] = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1424      for (int x = 1; x < 6; ++x) {
1425        Ops[x] = Node->getOperand(x);
1426        if (!isTypeLegal(Ops[x].getValueType()))
1427          Ops[x] = PromoteOp(Ops[x]);
1428      }
1429      Result = DAG.UpdateNodeOperands(Result, &Ops[0], 6);
1430      break;
1431    }
1432    case TargetLowering::Expand:
1433      //There is no libgcc call for this op
1434      Result = Node->getOperand(0);  // Noop
1435    break;
1436    }
1437    break;
1438  }
1439
1440  case ISD::ATOMIC_CMP_SWAP: {
1441    unsigned int num_operands = 4;
1442    assert(Node->getNumOperands() == num_operands && "Invalid Atomic node!");
1443    SDValue Ops[4];
1444    for (unsigned int x = 0; x < num_operands; ++x)
1445      Ops[x] = LegalizeOp(Node->getOperand(x));
1446    Result = DAG.UpdateNodeOperands(Result, &Ops[0], num_operands);
1447
1448    switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
1449      default: assert(0 && "This action is not supported yet!");
1450      case TargetLowering::Custom:
1451        Result = TLI.LowerOperation(Result, DAG);
1452        break;
1453      case TargetLowering::Legal:
1454        break;
1455    }
1456    AddLegalizedOperand(SDValue(Node, 0), Result.getValue(0));
1457    AddLegalizedOperand(SDValue(Node, 1), Result.getValue(1));
1458    return Result.getValue(Op.getResNo());
1459  }
1460  case ISD::ATOMIC_LOAD_ADD:
1461  case ISD::ATOMIC_LOAD_SUB:
1462  case ISD::ATOMIC_LOAD_AND:
1463  case ISD::ATOMIC_LOAD_OR:
1464  case ISD::ATOMIC_LOAD_XOR:
1465  case ISD::ATOMIC_LOAD_NAND:
1466  case ISD::ATOMIC_LOAD_MIN:
1467  case ISD::ATOMIC_LOAD_MAX:
1468  case ISD::ATOMIC_LOAD_UMIN:
1469  case ISD::ATOMIC_LOAD_UMAX:
1470  case ISD::ATOMIC_SWAP: {
1471    unsigned int num_operands = 3;
1472    assert(Node->getNumOperands() == num_operands && "Invalid Atomic node!");
1473    SDValue Ops[3];
1474    for (unsigned int x = 0; x < num_operands; ++x)
1475      Ops[x] = LegalizeOp(Node->getOperand(x));
1476    Result = DAG.UpdateNodeOperands(Result, &Ops[0], num_operands);
1477
1478    switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
1479    default: assert(0 && "This action is not supported yet!");
1480    case TargetLowering::Custom:
1481      Result = TLI.LowerOperation(Result, DAG);
1482      break;
1483    case TargetLowering::Legal:
1484      break;
1485    }
1486    AddLegalizedOperand(SDValue(Node, 0), Result.getValue(0));
1487    AddLegalizedOperand(SDValue(Node, 1), Result.getValue(1));
1488    return Result.getValue(Op.getResNo());
1489  }
1490  case ISD::Constant: {
1491    ConstantSDNode *CN = cast<ConstantSDNode>(Node);
1492    unsigned opAction =
1493      TLI.getOperationAction(ISD::Constant, CN->getValueType(0));
1494
1495    // We know we don't need to expand constants here, constants only have one
1496    // value and we check that it is fine above.
1497
1498    if (opAction == TargetLowering::Custom) {
1499      Tmp1 = TLI.LowerOperation(Result, DAG);
1500      if (Tmp1.getNode())
1501        Result = Tmp1;
1502    }
1503    break;
1504  }
1505  case ISD::ConstantFP: {
1506    // Spill FP immediates to the constant pool if the target cannot directly
1507    // codegen them.  Targets often have some immediate values that can be
1508    // efficiently generated into an FP register without a load.  We explicitly
1509    // leave these constants as ConstantFP nodes for the target to deal with.
1510    ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Node);
1511
1512    switch (TLI.getOperationAction(ISD::ConstantFP, CFP->getValueType(0))) {
1513    default: assert(0 && "This action is not supported yet!");
1514    case TargetLowering::Legal:
1515      break;
1516    case TargetLowering::Custom:
1517      Tmp3 = TLI.LowerOperation(Result, DAG);
1518      if (Tmp3.getNode()) {
1519        Result = Tmp3;
1520        break;
1521      }
1522      // FALLTHROUGH
1523    case TargetLowering::Expand: {
1524      // Check to see if this FP immediate is already legal.
1525      bool isLegal = false;
1526      for (TargetLowering::legal_fpimm_iterator I = TLI.legal_fpimm_begin(),
1527             E = TLI.legal_fpimm_end(); I != E; ++I) {
1528        if (CFP->isExactlyValue(*I)) {
1529          isLegal = true;
1530          break;
1531        }
1532      }
1533      // If this is a legal constant, turn it into a TargetConstantFP node.
1534      if (isLegal)
1535        break;
1536      Result = ExpandConstantFP(CFP, true, DAG, TLI);
1537    }
1538    }
1539    break;
1540  }
1541  case ISD::TokenFactor:
1542    if (Node->getNumOperands() == 2) {
1543      Tmp1 = LegalizeOp(Node->getOperand(0));
1544      Tmp2 = LegalizeOp(Node->getOperand(1));
1545      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
1546    } else if (Node->getNumOperands() == 3) {
1547      Tmp1 = LegalizeOp(Node->getOperand(0));
1548      Tmp2 = LegalizeOp(Node->getOperand(1));
1549      Tmp3 = LegalizeOp(Node->getOperand(2));
1550      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1551    } else {
1552      SmallVector<SDValue, 8> Ops;
1553      // Legalize the operands.
1554      for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
1555        Ops.push_back(LegalizeOp(Node->getOperand(i)));
1556      Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1557    }
1558    break;
1559
1560  case ISD::FORMAL_ARGUMENTS:
1561  case ISD::CALL:
1562    // The only option for this is to custom lower it.
1563    Tmp3 = TLI.LowerOperation(Result.getValue(0), DAG);
1564    assert(Tmp3.getNode() && "Target didn't custom lower this node!");
1565    // A call within a calling sequence must be legalized to something
1566    // other than the normal CALLSEQ_END.  Violating this gets Legalize
1567    // into an infinite loop.
1568    assert ((!IsLegalizingCall ||
1569             Node->getOpcode() != ISD::CALL ||
1570             Tmp3.getNode()->getOpcode() != ISD::CALLSEQ_END) &&
1571            "Nested CALLSEQ_START..CALLSEQ_END not supported.");
1572
1573    // The number of incoming and outgoing values should match; unless the final
1574    // outgoing value is a flag.
1575    assert((Tmp3.getNode()->getNumValues() == Result.getNode()->getNumValues() ||
1576            (Tmp3.getNode()->getNumValues() == Result.getNode()->getNumValues() + 1 &&
1577             Tmp3.getNode()->getValueType(Tmp3.getNode()->getNumValues() - 1) ==
1578               MVT::Flag)) &&
1579           "Lowering call/formal_arguments produced unexpected # results!");
1580
1581    // Since CALL/FORMAL_ARGUMENTS nodes produce multiple values, make sure to
1582    // remember that we legalized all of them, so it doesn't get relegalized.
1583    for (unsigned i = 0, e = Tmp3.getNode()->getNumValues(); i != e; ++i) {
1584      if (Tmp3.getNode()->getValueType(i) == MVT::Flag)
1585        continue;
1586      Tmp1 = LegalizeOp(Tmp3.getValue(i));
1587      if (Op.getResNo() == i)
1588        Tmp2 = Tmp1;
1589      AddLegalizedOperand(SDValue(Node, i), Tmp1);
1590    }
1591    return Tmp2;
1592  case ISD::BUILD_VECTOR:
1593    switch (TLI.getOperationAction(ISD::BUILD_VECTOR, Node->getValueType(0))) {
1594    default: assert(0 && "This action is not supported yet!");
1595    case TargetLowering::Custom:
1596      Tmp3 = TLI.LowerOperation(Result, DAG);
1597      if (Tmp3.getNode()) {
1598        Result = Tmp3;
1599        break;
1600      }
1601      // FALLTHROUGH
1602    case TargetLowering::Expand:
1603      Result = ExpandBUILD_VECTOR(Result.getNode());
1604      break;
1605    }
1606    break;
1607  case ISD::INSERT_VECTOR_ELT:
1608    Tmp1 = LegalizeOp(Node->getOperand(0));  // InVec
1609    Tmp3 = LegalizeOp(Node->getOperand(2));  // InEltNo
1610
1611    // The type of the value to insert may not be legal, even though the vector
1612    // type is legal.  Legalize/Promote accordingly.  We do not handle Expand
1613    // here.
1614    switch (getTypeAction(Node->getOperand(1).getValueType())) {
1615    default: assert(0 && "Cannot expand insert element operand");
1616    case Legal:   Tmp2 = LegalizeOp(Node->getOperand(1)); break;
1617    case Promote: Tmp2 = PromoteOp(Node->getOperand(1));  break;
1618    case Expand:
1619      // FIXME: An alternative would be to check to see if the target is not
1620      // going to custom lower this operation, we could bitcast to half elt
1621      // width and perform two inserts at that width, if that is legal.
1622      Tmp2 = Node->getOperand(1);
1623      break;
1624    }
1625    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1626
1627    switch (TLI.getOperationAction(ISD::INSERT_VECTOR_ELT,
1628                                   Node->getValueType(0))) {
1629    default: assert(0 && "This action is not supported yet!");
1630    case TargetLowering::Legal:
1631      break;
1632    case TargetLowering::Custom:
1633      Tmp4 = TLI.LowerOperation(Result, DAG);
1634      if (Tmp4.getNode()) {
1635        Result = Tmp4;
1636        break;
1637      }
1638      // FALLTHROUGH
1639    case TargetLowering::Promote:
1640      // Fall thru for vector case
1641    case TargetLowering::Expand: {
1642      // If the insert index is a constant, codegen this as a scalar_to_vector,
1643      // then a shuffle that inserts it into the right position in the vector.
1644      if (ConstantSDNode *InsertPos = dyn_cast<ConstantSDNode>(Tmp3)) {
1645        // SCALAR_TO_VECTOR requires that the type of the value being inserted
1646        // match the element type of the vector being created, except for
1647        // integers in which case the inserted value can be over width.
1648        MVT EltVT = Op.getValueType().getVectorElementType();
1649        if (Tmp2.getValueType() == EltVT ||
1650            (EltVT.isInteger() && Tmp2.getValueType().bitsGE(EltVT))) {
1651          SDValue ScVec = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
1652                                      Tmp1.getValueType(), Tmp2);
1653
1654          unsigned NumElts = Tmp1.getValueType().getVectorNumElements();
1655          MVT ShufMaskVT =
1656            MVT::getIntVectorWithNumElements(NumElts);
1657          MVT ShufMaskEltVT = ShufMaskVT.getVectorElementType();
1658
1659          // We generate a shuffle of InVec and ScVec, so the shuffle mask
1660          // should be 0,1,2,3,4,5... with the appropriate element replaced with
1661          // elt 0 of the RHS.
1662          SmallVector<SDValue, 8> ShufOps;
1663          for (unsigned i = 0; i != NumElts; ++i) {
1664            if (i != InsertPos->getZExtValue())
1665              ShufOps.push_back(DAG.getConstant(i, ShufMaskEltVT));
1666            else
1667              ShufOps.push_back(DAG.getConstant(NumElts, ShufMaskEltVT));
1668          }
1669          SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, ShufMaskVT,
1670                                         &ShufOps[0], ShufOps.size());
1671
1672          Result = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, Tmp1.getValueType(),
1673                               Tmp1, ScVec, ShufMask);
1674          Result = LegalizeOp(Result);
1675          break;
1676        }
1677      }
1678      Result = PerformInsertVectorEltInMemory(Tmp1, Tmp2, Tmp3, dl);
1679      break;
1680    }
1681    }
1682    break;
1683  case ISD::SCALAR_TO_VECTOR:
1684    if (!TLI.isTypeLegal(Node->getOperand(0).getValueType())) {
1685      Result = LegalizeOp(ExpandSCALAR_TO_VECTOR(Node));
1686      break;
1687    }
1688
1689    Tmp1 = LegalizeOp(Node->getOperand(0));  // InVal
1690    Result = DAG.UpdateNodeOperands(Result, Tmp1);
1691    switch (TLI.getOperationAction(ISD::SCALAR_TO_VECTOR,
1692                                   Node->getValueType(0))) {
1693    default: assert(0 && "This action is not supported yet!");
1694    case TargetLowering::Legal:
1695      break;
1696    case TargetLowering::Custom:
1697      Tmp3 = TLI.LowerOperation(Result, DAG);
1698      if (Tmp3.getNode()) {
1699        Result = Tmp3;
1700        break;
1701      }
1702      // FALLTHROUGH
1703    case TargetLowering::Expand:
1704      Result = LegalizeOp(ExpandSCALAR_TO_VECTOR(Node));
1705      break;
1706    }
1707    break;
1708  case ISD::VECTOR_SHUFFLE:
1709    Tmp1 = LegalizeOp(Node->getOperand(0));   // Legalize the input vectors,
1710    Tmp2 = LegalizeOp(Node->getOperand(1));   // but not the shuffle mask.
1711    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
1712
1713    // Allow targets to custom lower the SHUFFLEs they support.
1714    switch (TLI.getOperationAction(ISD::VECTOR_SHUFFLE, Result.getValueType())){
1715    default: assert(0 && "Unknown operation action!");
1716    case TargetLowering::Legal:
1717      assert(isShuffleLegal(Result.getValueType(), Node->getOperand(2)) &&
1718             "vector shuffle should not be created if not legal!");
1719      break;
1720    case TargetLowering::Custom:
1721      Tmp3 = TLI.LowerOperation(Result, DAG);
1722      if (Tmp3.getNode()) {
1723        Result = Tmp3;
1724        break;
1725      }
1726      // FALLTHROUGH
1727    case TargetLowering::Expand: {
1728      MVT VT = Node->getValueType(0);
1729      MVT EltVT = VT.getVectorElementType();
1730      MVT PtrVT = TLI.getPointerTy();
1731      SDValue Mask = Node->getOperand(2);
1732      unsigned NumElems = Mask.getNumOperands();
1733      SmallVector<SDValue, 8> Ops;
1734      for (unsigned i = 0; i != NumElems; ++i) {
1735        SDValue Arg = Mask.getOperand(i);
1736        if (Arg.getOpcode() == ISD::UNDEF) {
1737          Ops.push_back(DAG.getUNDEF(EltVT));
1738        } else {
1739          assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1740          unsigned Idx = cast<ConstantSDNode>(Arg)->getZExtValue();
1741          if (Idx < NumElems)
1742            Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, Tmp1,
1743                                      DAG.getConstant(Idx, PtrVT)));
1744          else
1745            Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, Tmp2,
1746                                      DAG.getConstant(Idx - NumElems, PtrVT)));
1747        }
1748      }
1749      Result = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
1750      break;
1751    }
1752    case TargetLowering::Promote: {
1753      // Change base type to a different vector type.
1754      MVT OVT = Node->getValueType(0);
1755      MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
1756
1757      // Cast the two input vectors.
1758      Tmp1 = DAG.getNode(ISD::BIT_CONVERT, dl, NVT, Tmp1);
1759      Tmp2 = DAG.getNode(ISD::BIT_CONVERT, dl, NVT, Tmp2);
1760
1761      // Convert the shuffle mask to the right # elements.
1762      Tmp3 = SDValue(isShuffleLegal(OVT, Node->getOperand(2)), 0);
1763      assert(Tmp3.getNode() && "Shuffle not legal?");
1764      Result = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, NVT, Tmp1, Tmp2, Tmp3);
1765      Result = DAG.getNode(ISD::BIT_CONVERT, dl, OVT, Result);
1766      break;
1767    }
1768    }
1769    break;
1770
1771  case ISD::EXTRACT_VECTOR_ELT:
1772    Tmp1 = Node->getOperand(0);
1773    Tmp2 = LegalizeOp(Node->getOperand(1));
1774    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
1775    Result = ExpandEXTRACT_VECTOR_ELT(Result);
1776    break;
1777
1778  case ISD::EXTRACT_SUBVECTOR:
1779    Tmp1 = Node->getOperand(0);
1780    Tmp2 = LegalizeOp(Node->getOperand(1));
1781    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
1782    Result = ExpandEXTRACT_SUBVECTOR(Result);
1783    break;
1784
1785  case ISD::CONCAT_VECTORS: {
1786    // Use extract/insert/build vector for now. We might try to be
1787    // more clever later.
1788    MVT PtrVT = TLI.getPointerTy();
1789    SmallVector<SDValue, 8> Ops;
1790    unsigned NumOperands = Node->getNumOperands();
1791    for (unsigned i=0; i < NumOperands; ++i) {
1792      SDValue SubOp = Node->getOperand(i);
1793      MVT VVT = SubOp.getNode()->getValueType(0);
1794      MVT EltVT = VVT.getVectorElementType();
1795      unsigned NumSubElem = VVT.getVectorNumElements();
1796      for (unsigned j=0; j < NumSubElem; ++j) {
1797        Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, SubOp,
1798                                  DAG.getConstant(j, PtrVT)));
1799      }
1800    }
1801    return LegalizeOp(DAG.getNode(ISD::BUILD_VECTOR, dl, Node->getValueType(0),
1802                      &Ops[0], Ops.size()));
1803  }
1804
1805  case ISD::CALLSEQ_START: {
1806    SDNode *CallEnd = FindCallEndFromCallStart(Node);
1807
1808    // Recursively Legalize all of the inputs of the call end that do not lead
1809    // to this call start.  This ensures that any libcalls that need be inserted
1810    // are inserted *before* the CALLSEQ_START.
1811    IsLegalizingCallArgs = true;
1812    {SmallPtrSet<SDNode*, 32> NodesLeadingTo;
1813    for (unsigned i = 0, e = CallEnd->getNumOperands(); i != e; ++i)
1814      LegalizeAllNodesNotLeadingTo(CallEnd->getOperand(i).getNode(), Node,
1815                                   NodesLeadingTo);
1816    }
1817    IsLegalizingCallArgs = false;
1818
1819    // Now that we legalized all of the inputs (which may have inserted
1820    // libcalls) create the new CALLSEQ_START node.
1821    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1822
1823    // Merge in the last call, to ensure that this call start after the last
1824    // call ended.
1825    if (LastCALLSEQ_END.getOpcode() != ISD::EntryToken) {
1826      Tmp1 = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1827                         Tmp1, LastCALLSEQ_END);
1828      Tmp1 = LegalizeOp(Tmp1);
1829    }
1830
1831    // Do not try to legalize the target-specific arguments (#1+).
1832    if (Tmp1 != Node->getOperand(0)) {
1833      SmallVector<SDValue, 8> Ops(Node->op_begin(), Node->op_end());
1834      Ops[0] = Tmp1;
1835      Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1836    }
1837
1838    // Remember that the CALLSEQ_START is legalized.
1839    AddLegalizedOperand(Op.getValue(0), Result);
1840    if (Node->getNumValues() == 2)    // If this has a flag result, remember it.
1841      AddLegalizedOperand(Op.getValue(1), Result.getValue(1));
1842
1843    // Now that the callseq_start and all of the non-call nodes above this call
1844    // sequence have been legalized, legalize the call itself.  During this
1845    // process, no libcalls can/will be inserted, guaranteeing that no calls
1846    // can overlap.
1847    assert(!IsLegalizingCall && "Inconsistent sequentialization of calls!");
1848    // Note that we are selecting this call!
1849    LastCALLSEQ_END = SDValue(CallEnd, 0);
1850    IsLegalizingCall = true;
1851
1852    // Legalize the call, starting from the CALLSEQ_END.
1853    LegalizeOp(LastCALLSEQ_END);
1854    assert(!IsLegalizingCall && "CALLSEQ_END should have cleared this!");
1855    return Result;
1856  }
1857  case ISD::CALLSEQ_END:
1858    // If the CALLSEQ_START node hasn't been legalized first, legalize it.  This
1859    // will cause this node to be legalized as well as handling libcalls right.
1860    if (LastCALLSEQ_END.getNode() != Node) {
1861      LegalizeOp(SDValue(FindCallStartFromCallEnd(Node), 0));
1862      DenseMap<SDValue, SDValue>::iterator I = LegalizedNodes.find(Op);
1863      assert(I != LegalizedNodes.end() &&
1864             "Legalizing the call start should have legalized this node!");
1865      return I->second;
1866    }
1867
1868    // Otherwise, the call start has been legalized and everything is going
1869    // according to plan.  Just legalize ourselves normally here.
1870    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1871    // Do not try to legalize the target-specific arguments (#1+), except for
1872    // an optional flag input.
1873    if (Node->getOperand(Node->getNumOperands()-1).getValueType() != MVT::Flag){
1874      if (Tmp1 != Node->getOperand(0)) {
1875        SmallVector<SDValue, 8> Ops(Node->op_begin(), Node->op_end());
1876        Ops[0] = Tmp1;
1877        Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1878      }
1879    } else {
1880      Tmp2 = LegalizeOp(Node->getOperand(Node->getNumOperands()-1));
1881      if (Tmp1 != Node->getOperand(0) ||
1882          Tmp2 != Node->getOperand(Node->getNumOperands()-1)) {
1883        SmallVector<SDValue, 8> Ops(Node->op_begin(), Node->op_end());
1884        Ops[0] = Tmp1;
1885        Ops.back() = Tmp2;
1886        Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1887      }
1888    }
1889    assert(IsLegalizingCall && "Call sequence imbalance between start/end?");
1890    // This finishes up call legalization.
1891    IsLegalizingCall = false;
1892
1893    // If the CALLSEQ_END node has a flag, remember that we legalized it.
1894    AddLegalizedOperand(SDValue(Node, 0), Result.getValue(0));
1895    if (Node->getNumValues() == 2)
1896      AddLegalizedOperand(SDValue(Node, 1), Result.getValue(1));
1897    return Result.getValue(Op.getResNo());
1898  case ISD::DYNAMIC_STACKALLOC: {
1899    MVT VT = Node->getValueType(0);
1900    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1901    Tmp2 = LegalizeOp(Node->getOperand(1));  // Legalize the size.
1902    Tmp3 = LegalizeOp(Node->getOperand(2));  // Legalize the alignment.
1903    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1904
1905    Tmp1 = Result.getValue(0);
1906    Tmp2 = Result.getValue(1);
1907    switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
1908    default: assert(0 && "This action is not supported yet!");
1909    case TargetLowering::Expand: {
1910      unsigned SPReg = TLI.getStackPointerRegisterToSaveRestore();
1911      assert(SPReg && "Target cannot require DYNAMIC_STACKALLOC expansion and"
1912             " not tell us which reg is the stack pointer!");
1913      SDValue Chain = Tmp1.getOperand(0);
1914
1915      // Chain the dynamic stack allocation so that it doesn't modify the stack
1916      // pointer when other instructions are using the stack.
1917      Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1918
1919      SDValue Size  = Tmp2.getOperand(1);
1920      SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, VT);
1921      Chain = SP.getValue(1);
1922      unsigned Align = cast<ConstantSDNode>(Tmp3)->getZExtValue();
1923      unsigned StackAlign =
1924        TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
1925      if (Align > StackAlign)
1926        SP = DAG.getNode(ISD::AND, dl, VT, SP,
1927                         DAG.getConstant(-(uint64_t)Align, VT));
1928      Tmp1 = DAG.getNode(ISD::SUB, dl, VT, SP, Size);       // Value
1929      Chain = DAG.getCopyToReg(Chain, dl, SPReg, Tmp1);     // Output chain
1930
1931      Tmp2 = DAG.getCALLSEQ_END(Chain,  DAG.getIntPtrConstant(0, true),
1932                                DAG.getIntPtrConstant(0, true), SDValue());
1933
1934      Tmp1 = LegalizeOp(Tmp1);
1935      Tmp2 = LegalizeOp(Tmp2);
1936      break;
1937    }
1938    case TargetLowering::Custom:
1939      Tmp3 = TLI.LowerOperation(Tmp1, DAG);
1940      if (Tmp3.getNode()) {
1941        Tmp1 = LegalizeOp(Tmp3);
1942        Tmp2 = LegalizeOp(Tmp3.getValue(1));
1943      }
1944      break;
1945    case TargetLowering::Legal:
1946      break;
1947    }
1948    // Since this op produce two values, make sure to remember that we
1949    // legalized both of them.
1950    AddLegalizedOperand(SDValue(Node, 0), Tmp1);
1951    AddLegalizedOperand(SDValue(Node, 1), Tmp2);
1952    return Op.getResNo() ? Tmp2 : Tmp1;
1953  }
1954  case ISD::INLINEASM: {
1955    SmallVector<SDValue, 8> Ops(Node->op_begin(), Node->op_end());
1956    bool Changed = false;
1957    // Legalize all of the operands of the inline asm, in case they are nodes
1958    // that need to be expanded or something.  Note we skip the asm string and
1959    // all of the TargetConstant flags.
1960    SDValue Op = LegalizeOp(Ops[0]);
1961    Changed = Op != Ops[0];
1962    Ops[0] = Op;
1963
1964    bool HasInFlag = Ops.back().getValueType() == MVT::Flag;
1965    for (unsigned i = 2, e = Ops.size()-HasInFlag; i < e; ) {
1966      unsigned NumVals = InlineAsm::
1967        getNumOperandRegisters(cast<ConstantSDNode>(Ops[i])->getZExtValue());
1968      for (++i; NumVals; ++i, --NumVals) {
1969        SDValue Op = LegalizeOp(Ops[i]);
1970        if (Op != Ops[i]) {
1971          Changed = true;
1972          Ops[i] = Op;
1973        }
1974      }
1975    }
1976
1977    if (HasInFlag) {
1978      Op = LegalizeOp(Ops.back());
1979      Changed |= Op != Ops.back();
1980      Ops.back() = Op;
1981    }
1982
1983    if (Changed)
1984      Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1985
1986    // INLINE asm returns a chain and flag, make sure to add both to the map.
1987    AddLegalizedOperand(SDValue(Node, 0), Result.getValue(0));
1988    AddLegalizedOperand(SDValue(Node, 1), Result.getValue(1));
1989    return Result.getValue(Op.getResNo());
1990  }
1991  case ISD::BR:
1992    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
1993    // Ensure that libcalls are emitted before a branch.
1994    Tmp1 = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Tmp1, LastCALLSEQ_END);
1995    Tmp1 = LegalizeOp(Tmp1);
1996    LastCALLSEQ_END = DAG.getEntryNode();
1997
1998    Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
1999    break;
2000  case ISD::BRIND:
2001    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
2002    // Ensure that libcalls are emitted before a branch.
2003    Tmp1 = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Tmp1, LastCALLSEQ_END);
2004    Tmp1 = LegalizeOp(Tmp1);
2005    LastCALLSEQ_END = DAG.getEntryNode();
2006
2007    switch (getTypeAction(Node->getOperand(1).getValueType())) {
2008    default: assert(0 && "Indirect target must be legal type (pointer)!");
2009    case Legal:
2010      Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the condition.
2011      break;
2012    }
2013    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
2014    break;
2015  case ISD::BR_JT:
2016    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
2017    // Ensure that libcalls are emitted before a branch.
2018    Tmp1 = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Tmp1, LastCALLSEQ_END);
2019    Tmp1 = LegalizeOp(Tmp1);
2020    LastCALLSEQ_END = DAG.getEntryNode();
2021
2022    Tmp2 = LegalizeOp(Node->getOperand(1));  // Legalize the jumptable node.
2023    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
2024
2025    switch (TLI.getOperationAction(ISD::BR_JT, MVT::Other)) {
2026    default: assert(0 && "This action is not supported yet!");
2027    case TargetLowering::Legal: break;
2028    case TargetLowering::Custom:
2029      Tmp1 = TLI.LowerOperation(Result, DAG);
2030      if (Tmp1.getNode()) Result = Tmp1;
2031      break;
2032    case TargetLowering::Expand: {
2033      SDValue Chain = Result.getOperand(0);
2034      SDValue Table = Result.getOperand(1);
2035      SDValue Index = Result.getOperand(2);
2036
2037      MVT PTy = TLI.getPointerTy();
2038      MachineFunction &MF = DAG.getMachineFunction();
2039      unsigned EntrySize = MF.getJumpTableInfo()->getEntrySize();
2040      Index= DAG.getNode(ISD::MUL, dl, PTy,
2041                         Index, DAG.getConstant(EntrySize, PTy));
2042      SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
2043
2044      MVT MemVT = MVT::getIntegerVT(EntrySize * 8);
2045      SDValue LD = DAG.getExtLoad(ISD::SEXTLOAD, dl, PTy, Chain, Addr,
2046                                  PseudoSourceValue::getJumpTable(), 0, MemVT);
2047      Addr = LD;
2048      if (TLI.getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2049        // For PIC, the sequence is:
2050        // BRIND(load(Jumptable + index) + RelocBase)
2051        // RelocBase can be JumpTable, GOT or some sort of global base.
2052        Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr,
2053                           TLI.getPICJumpTableRelocBase(Table, DAG));
2054      }
2055      Result = DAG.getNode(ISD::BRIND, dl, MVT::Other, LD.getValue(1), Addr);
2056    }
2057    }
2058    break;
2059  case ISD::BRCOND:
2060    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
2061    // Ensure that libcalls are emitted before a return.
2062    Tmp1 = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Tmp1, LastCALLSEQ_END);
2063    Tmp1 = LegalizeOp(Tmp1);
2064    LastCALLSEQ_END = DAG.getEntryNode();
2065
2066    switch (getTypeAction(Node->getOperand(1).getValueType())) {
2067    case Expand: assert(0 && "It's impossible to expand bools");
2068    case Legal:
2069      Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the condition.
2070      break;
2071    case Promote: {
2072      Tmp2 = PromoteOp(Node->getOperand(1));  // Promote the condition.
2073
2074      // The top bits of the promoted condition are not necessarily zero, ensure
2075      // that the value is properly zero extended.
2076      unsigned BitWidth = Tmp2.getValueSizeInBits();
2077      if (!DAG.MaskedValueIsZero(Tmp2,
2078                                 APInt::getHighBitsSet(BitWidth, BitWidth-1)))
2079        Tmp2 = DAG.getZeroExtendInReg(Tmp2, dl, MVT::i1);
2080      break;
2081    }
2082    }
2083
2084    // Basic block destination (Op#2) is always legal.
2085    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
2086
2087    switch (TLI.getOperationAction(ISD::BRCOND, MVT::Other)) {
2088    default: assert(0 && "This action is not supported yet!");
2089    case TargetLowering::Legal: break;
2090    case TargetLowering::Custom:
2091      Tmp1 = TLI.LowerOperation(Result, DAG);
2092      if (Tmp1.getNode()) Result = Tmp1;
2093      break;
2094    case TargetLowering::Expand:
2095      // Expand brcond's setcc into its constituent parts and create a BR_CC
2096      // Node.
2097      if (Tmp2.getOpcode() == ISD::SETCC) {
2098        Result = DAG.getNode(ISD::BR_CC, dl, MVT::Other,
2099                             Tmp1, Tmp2.getOperand(2),
2100                             Tmp2.getOperand(0), Tmp2.getOperand(1),
2101                             Node->getOperand(2));
2102      } else {
2103        Result = DAG.getNode(ISD::BR_CC, dl, MVT::Other, Tmp1,
2104                             DAG.getCondCode(ISD::SETNE), Tmp2,
2105                             DAG.getConstant(0, Tmp2.getValueType()),
2106                             Node->getOperand(2));
2107      }
2108      break;
2109    }
2110    break;
2111  case ISD::BR_CC:
2112    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
2113    // Ensure that libcalls are emitted before a branch.
2114    Tmp1 = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Tmp1, LastCALLSEQ_END);
2115    Tmp1 = LegalizeOp(Tmp1);
2116    Tmp2 = Node->getOperand(2);              // LHS
2117    Tmp3 = Node->getOperand(3);              // RHS
2118    Tmp4 = Node->getOperand(1);              // CC
2119
2120    LegalizeSetCC(TLI.getSetCCResultType(Tmp2.getValueType()),
2121                  Tmp2, Tmp3, Tmp4, dl);
2122    LastCALLSEQ_END = DAG.getEntryNode();
2123
2124    // If we didn't get both a LHS and RHS back from LegalizeSetCC,
2125    // the LHS is a legal SETCC itself.  In this case, we need to compare
2126    // the result against zero to select between true and false values.
2127    if (Tmp3.getNode() == 0) {
2128      Tmp3 = DAG.getConstant(0, Tmp2.getValueType());
2129      Tmp4 = DAG.getCondCode(ISD::SETNE);
2130    }
2131
2132    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp4, Tmp2, Tmp3,
2133                                    Node->getOperand(4));
2134
2135    switch (TLI.getOperationAction(ISD::BR_CC, Tmp3.getValueType())) {
2136    default: assert(0 && "Unexpected action for BR_CC!");
2137    case TargetLowering::Legal: break;
2138    case TargetLowering::Custom:
2139      Tmp4 = TLI.LowerOperation(Result, DAG);
2140      if (Tmp4.getNode()) Result = Tmp4;
2141      break;
2142    }
2143    break;
2144  case ISD::LOAD: {
2145    LoadSDNode *LD = cast<LoadSDNode>(Node);
2146    Tmp1 = LegalizeOp(LD->getChain());   // Legalize the chain.
2147    Tmp2 = LegalizeOp(LD->getBasePtr()); // Legalize the base pointer.
2148
2149    ISD::LoadExtType ExtType = LD->getExtensionType();
2150    if (ExtType == ISD::NON_EXTLOAD) {
2151      MVT VT = Node->getValueType(0);
2152      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, LD->getOffset());
2153      Tmp3 = Result.getValue(0);
2154      Tmp4 = Result.getValue(1);
2155
2156      switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
2157      default: assert(0 && "This action is not supported yet!");
2158      case TargetLowering::Legal:
2159        // If this is an unaligned load and the target doesn't support it,
2160        // expand it.
2161        if (!TLI.allowsUnalignedMemoryAccesses()) {
2162          unsigned ABIAlignment = TLI.getTargetData()->
2163            getABITypeAlignment(LD->getMemoryVT().getTypeForMVT());
2164          if (LD->getAlignment() < ABIAlignment){
2165            Result = ExpandUnalignedLoad(cast<LoadSDNode>(Result.getNode()), DAG,
2166                                         TLI);
2167            Tmp3 = Result.getOperand(0);
2168            Tmp4 = Result.getOperand(1);
2169            Tmp3 = LegalizeOp(Tmp3);
2170            Tmp4 = LegalizeOp(Tmp4);
2171          }
2172        }
2173        break;
2174      case TargetLowering::Custom:
2175        Tmp1 = TLI.LowerOperation(Tmp3, DAG);
2176        if (Tmp1.getNode()) {
2177          Tmp3 = LegalizeOp(Tmp1);
2178          Tmp4 = LegalizeOp(Tmp1.getValue(1));
2179        }
2180        break;
2181      case TargetLowering::Promote: {
2182        // Only promote a load of vector type to another.
2183        assert(VT.isVector() && "Cannot promote this load!");
2184        // Change base type to a different vector type.
2185        MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), VT);
2186
2187        Tmp1 = DAG.getLoad(NVT, dl, Tmp1, Tmp2, LD->getSrcValue(),
2188                           LD->getSrcValueOffset(),
2189                           LD->isVolatile(), LD->getAlignment());
2190        Tmp3 = LegalizeOp(DAG.getNode(ISD::BIT_CONVERT, dl, VT, Tmp1));
2191        Tmp4 = LegalizeOp(Tmp1.getValue(1));
2192        break;
2193      }
2194      }
2195      // Since loads produce two values, make sure to remember that we
2196      // legalized both of them.
2197      AddLegalizedOperand(SDValue(Node, 0), Tmp3);
2198      AddLegalizedOperand(SDValue(Node, 1), Tmp4);
2199      return Op.getResNo() ? Tmp4 : Tmp3;
2200    } else {
2201      MVT SrcVT = LD->getMemoryVT();
2202      unsigned SrcWidth = SrcVT.getSizeInBits();
2203      int SVOffset = LD->getSrcValueOffset();
2204      unsigned Alignment = LD->getAlignment();
2205      bool isVolatile = LD->isVolatile();
2206
2207      if (SrcWidth != SrcVT.getStoreSizeInBits() &&
2208          // Some targets pretend to have an i1 loading operation, and actually
2209          // load an i8.  This trick is correct for ZEXTLOAD because the top 7
2210          // bits are guaranteed to be zero; it helps the optimizers understand
2211          // that these bits are zero.  It is also useful for EXTLOAD, since it
2212          // tells the optimizers that those bits are undefined.  It would be
2213          // nice to have an effective generic way of getting these benefits...
2214          // Until such a way is found, don't insist on promoting i1 here.
2215          (SrcVT != MVT::i1 ||
2216           TLI.getLoadExtAction(ExtType, MVT::i1) == TargetLowering::Promote)) {
2217        // Promote to a byte-sized load if not loading an integral number of
2218        // bytes.  For example, promote EXTLOAD:i20 -> EXTLOAD:i24.
2219        unsigned NewWidth = SrcVT.getStoreSizeInBits();
2220        MVT NVT = MVT::getIntegerVT(NewWidth);
2221        SDValue Ch;
2222
2223        // The extra bits are guaranteed to be zero, since we stored them that
2224        // way.  A zext load from NVT thus automatically gives zext from SrcVT.
2225
2226        ISD::LoadExtType NewExtType =
2227          ExtType == ISD::ZEXTLOAD ? ISD::ZEXTLOAD : ISD::EXTLOAD;
2228
2229        Result = DAG.getExtLoad(NewExtType, dl, Node->getValueType(0),
2230                                Tmp1, Tmp2, LD->getSrcValue(), SVOffset,
2231                                NVT, isVolatile, Alignment);
2232
2233        Ch = Result.getValue(1); // The chain.
2234
2235        if (ExtType == ISD::SEXTLOAD)
2236          // Having the top bits zero doesn't help when sign extending.
2237          Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl,
2238                               Result.getValueType(),
2239                               Result, DAG.getValueType(SrcVT));
2240        else if (ExtType == ISD::ZEXTLOAD || NVT == Result.getValueType())
2241          // All the top bits are guaranteed to be zero - inform the optimizers.
2242          Result = DAG.getNode(ISD::AssertZext, dl,
2243                               Result.getValueType(), Result,
2244                               DAG.getValueType(SrcVT));
2245
2246        Tmp1 = LegalizeOp(Result);
2247        Tmp2 = LegalizeOp(Ch);
2248      } else if (SrcWidth & (SrcWidth - 1)) {
2249        // If not loading a power-of-2 number of bits, expand as two loads.
2250        assert(SrcVT.isExtended() && !SrcVT.isVector() &&
2251               "Unsupported extload!");
2252        unsigned RoundWidth = 1 << Log2_32(SrcWidth);
2253        assert(RoundWidth < SrcWidth);
2254        unsigned ExtraWidth = SrcWidth - RoundWidth;
2255        assert(ExtraWidth < RoundWidth);
2256        assert(!(RoundWidth % 8) && !(ExtraWidth % 8) &&
2257               "Load size not an integral number of bytes!");
2258        MVT RoundVT = MVT::getIntegerVT(RoundWidth);
2259        MVT ExtraVT = MVT::getIntegerVT(ExtraWidth);
2260        SDValue Lo, Hi, Ch;
2261        unsigned IncrementSize;
2262
2263        if (TLI.isLittleEndian()) {
2264          // EXTLOAD:i24 -> ZEXTLOAD:i16 | (shl EXTLOAD@+2:i8, 16)
2265          // Load the bottom RoundWidth bits.
2266          Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl,
2267                              Node->getValueType(0), Tmp1, Tmp2,
2268                              LD->getSrcValue(), SVOffset, RoundVT, isVolatile,
2269                              Alignment);
2270
2271          // Load the remaining ExtraWidth bits.
2272          IncrementSize = RoundWidth / 8;
2273          Tmp2 = DAG.getNode(ISD::ADD, dl, Tmp2.getValueType(), Tmp2,
2274                             DAG.getIntPtrConstant(IncrementSize));
2275          Hi = DAG.getExtLoad(ExtType, dl, Node->getValueType(0), Tmp1, Tmp2,
2276                              LD->getSrcValue(), SVOffset + IncrementSize,
2277                              ExtraVT, isVolatile,
2278                              MinAlign(Alignment, IncrementSize));
2279
2280          // Build a factor node to remember that this load is independent of the
2281          // other one.
2282          Ch = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
2283                           Hi.getValue(1));
2284
2285          // Move the top bits to the right place.
2286          Hi = DAG.getNode(ISD::SHL, dl, Hi.getValueType(), Hi,
2287                           DAG.getConstant(RoundWidth, TLI.getShiftAmountTy()));
2288
2289          // Join the hi and lo parts.
2290          Result = DAG.getNode(ISD::OR, dl, Node->getValueType(0), Lo, Hi);
2291        } else {
2292          // Big endian - avoid unaligned loads.
2293          // EXTLOAD:i24 -> (shl EXTLOAD:i16, 8) | ZEXTLOAD@+2:i8
2294          // Load the top RoundWidth bits.
2295          Hi = DAG.getExtLoad(ExtType, dl, Node->getValueType(0), Tmp1, Tmp2,
2296                              LD->getSrcValue(), SVOffset, RoundVT, isVolatile,
2297                              Alignment);
2298
2299          // Load the remaining ExtraWidth bits.
2300          IncrementSize = RoundWidth / 8;
2301          Tmp2 = DAG.getNode(ISD::ADD, dl, Tmp2.getValueType(), Tmp2,
2302                             DAG.getIntPtrConstant(IncrementSize));
2303          Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl,
2304                              Node->getValueType(0), Tmp1, Tmp2,
2305                              LD->getSrcValue(), SVOffset + IncrementSize,
2306                              ExtraVT, isVolatile,
2307                              MinAlign(Alignment, IncrementSize));
2308
2309          // Build a factor node to remember that this load is independent of the
2310          // other one.
2311          Ch = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
2312                           Hi.getValue(1));
2313
2314          // Move the top bits to the right place.
2315          Hi = DAG.getNode(ISD::SHL, dl, Hi.getValueType(), Hi,
2316                           DAG.getConstant(ExtraWidth, TLI.getShiftAmountTy()));
2317
2318          // Join the hi and lo parts.
2319          Result = DAG.getNode(ISD::OR, dl, Node->getValueType(0), Lo, Hi);
2320        }
2321
2322        Tmp1 = LegalizeOp(Result);
2323        Tmp2 = LegalizeOp(Ch);
2324      } else {
2325        switch (TLI.getLoadExtAction(ExtType, SrcVT)) {
2326        default: assert(0 && "This action is not supported yet!");
2327        case TargetLowering::Custom:
2328          isCustom = true;
2329          // FALLTHROUGH
2330        case TargetLowering::Legal:
2331          Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, LD->getOffset());
2332          Tmp1 = Result.getValue(0);
2333          Tmp2 = Result.getValue(1);
2334
2335          if (isCustom) {
2336            Tmp3 = TLI.LowerOperation(Result, DAG);
2337            if (Tmp3.getNode()) {
2338              Tmp1 = LegalizeOp(Tmp3);
2339              Tmp2 = LegalizeOp(Tmp3.getValue(1));
2340            }
2341          } else {
2342            // If this is an unaligned load and the target doesn't support it,
2343            // expand it.
2344            if (!TLI.allowsUnalignedMemoryAccesses()) {
2345              unsigned ABIAlignment = TLI.getTargetData()->
2346                getABITypeAlignment(LD->getMemoryVT().getTypeForMVT());
2347              if (LD->getAlignment() < ABIAlignment){
2348                Result = ExpandUnalignedLoad(cast<LoadSDNode>(Result.getNode()), DAG,
2349                                             TLI);
2350                Tmp1 = Result.getOperand(0);
2351                Tmp2 = Result.getOperand(1);
2352                Tmp1 = LegalizeOp(Tmp1);
2353                Tmp2 = LegalizeOp(Tmp2);
2354              }
2355            }
2356          }
2357          break;
2358        case TargetLowering::Expand:
2359          // f64 = EXTLOAD f32 should expand to LOAD, FP_EXTEND
2360          if (SrcVT == MVT::f32 && Node->getValueType(0) == MVT::f64) {
2361            SDValue Load = DAG.getLoad(SrcVT, dl, Tmp1, Tmp2, LD->getSrcValue(),
2362                                         LD->getSrcValueOffset(),
2363                                         LD->isVolatile(), LD->getAlignment());
2364            Result = DAG.getNode(ISD::FP_EXTEND, dl,
2365                                 Node->getValueType(0), Load);
2366            Tmp1 = LegalizeOp(Result);  // Relegalize new nodes.
2367            Tmp2 = LegalizeOp(Load.getValue(1));
2368            break;
2369          }
2370          assert(ExtType != ISD::EXTLOAD &&"EXTLOAD should always be supported!");
2371          // Turn the unsupported load into an EXTLOAD followed by an explicit
2372          // zero/sign extend inreg.
2373          Result = DAG.getExtLoad(ISD::EXTLOAD, dl, Node->getValueType(0),
2374                                  Tmp1, Tmp2, LD->getSrcValue(),
2375                                  LD->getSrcValueOffset(), SrcVT,
2376                                  LD->isVolatile(), LD->getAlignment());
2377          SDValue ValRes;
2378          if (ExtType == ISD::SEXTLOAD)
2379            ValRes = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl,
2380                                 Result.getValueType(),
2381                                 Result, DAG.getValueType(SrcVT));
2382          else
2383            ValRes = DAG.getZeroExtendInReg(Result, dl, SrcVT);
2384          Tmp1 = LegalizeOp(ValRes);  // Relegalize new nodes.
2385          Tmp2 = LegalizeOp(Result.getValue(1));  // Relegalize new nodes.
2386          break;
2387        }
2388      }
2389
2390      // Since loads produce two values, make sure to remember that we legalized
2391      // both of them.
2392      AddLegalizedOperand(SDValue(Node, 0), Tmp1);
2393      AddLegalizedOperand(SDValue(Node, 1), Tmp2);
2394      return Op.getResNo() ? Tmp2 : Tmp1;
2395    }
2396  }
2397  case ISD::EXTRACT_ELEMENT: {
2398    MVT OpTy = Node->getOperand(0).getValueType();
2399    switch (getTypeAction(OpTy)) {
2400    default: assert(0 && "EXTRACT_ELEMENT action for type unimplemented!");
2401    case Legal:
2402      if (cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue()) {
2403        // 1 -> Hi
2404        Result = DAG.getNode(ISD::SRL, dl, OpTy, Node->getOperand(0),
2405                             DAG.getConstant(OpTy.getSizeInBits()/2,
2406                                             TLI.getShiftAmountTy()));
2407        Result = DAG.getNode(ISD::TRUNCATE, dl, Node->getValueType(0), Result);
2408      } else {
2409        // 0 -> Lo
2410        Result = DAG.getNode(ISD::TRUNCATE, dl, Node->getValueType(0),
2411                             Node->getOperand(0));
2412      }
2413      break;
2414    case Expand:
2415      // Get both the low and high parts.
2416      ExpandOp(Node->getOperand(0), Tmp1, Tmp2);
2417      if (cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue())
2418        Result = Tmp2;  // 1 -> Hi
2419      else
2420        Result = Tmp1;  // 0 -> Lo
2421      break;
2422    }
2423    break;
2424  }
2425
2426  case ISD::CopyToReg:
2427    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
2428
2429    assert(isTypeLegal(Node->getOperand(2).getValueType()) &&
2430           "Register type must be legal!");
2431    // Legalize the incoming value (must be a legal type).
2432    Tmp2 = LegalizeOp(Node->getOperand(2));
2433    if (Node->getNumValues() == 1) {
2434      Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1), Tmp2);
2435    } else {
2436      assert(Node->getNumValues() == 2 && "Unknown CopyToReg");
2437      if (Node->getNumOperands() == 4) {
2438        Tmp3 = LegalizeOp(Node->getOperand(3));
2439        Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1), Tmp2,
2440                                        Tmp3);
2441      } else {
2442        Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1),Tmp2);
2443      }
2444
2445      // Since this produces two values, make sure to remember that we legalized
2446      // both of them.
2447      AddLegalizedOperand(SDValue(Node, 0), Result.getValue(0));
2448      AddLegalizedOperand(SDValue(Node, 1), Result.getValue(1));
2449      return Result;
2450    }
2451    break;
2452
2453  case ISD::RET:
2454    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
2455
2456    // Ensure that libcalls are emitted before a return.
2457    Tmp1 = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Tmp1, LastCALLSEQ_END);
2458    Tmp1 = LegalizeOp(Tmp1);
2459    LastCALLSEQ_END = DAG.getEntryNode();
2460
2461    switch (Node->getNumOperands()) {
2462    case 3:  // ret val
2463      Tmp2 = Node->getOperand(1);
2464      Tmp3 = Node->getOperand(2);  // Signness
2465      switch (getTypeAction(Tmp2.getValueType())) {
2466      case Legal:
2467        Result = DAG.UpdateNodeOperands(Result, Tmp1, LegalizeOp(Tmp2), Tmp3);
2468        break;
2469      case Expand:
2470        if (!Tmp2.getValueType().isVector()) {
2471          SDValue Lo, Hi;
2472          ExpandOp(Tmp2, Lo, Hi);
2473
2474          // Big endian systems want the hi reg first.
2475          if (TLI.isBigEndian())
2476            std::swap(Lo, Hi);
2477
2478          if (Hi.getNode())
2479            Result = DAG.getNode(ISD::RET, dl, MVT::Other,
2480                                 Tmp1, Lo, Tmp3, Hi, Tmp3);
2481          else
2482            Result = DAG.getNode(ISD::RET, dl, MVT::Other, Tmp1, Lo, Tmp3);
2483          Result = LegalizeOp(Result);
2484        } else {
2485          SDNode *InVal = Tmp2.getNode();
2486          int InIx = Tmp2.getResNo();
2487          unsigned NumElems = InVal->getValueType(InIx).getVectorNumElements();
2488          MVT EVT = InVal->getValueType(InIx).getVectorElementType();
2489
2490          // Figure out if there is a simple type corresponding to this Vector
2491          // type.  If so, convert to the vector type.
2492          MVT TVT = MVT::getVectorVT(EVT, NumElems);
2493          if (TLI.isTypeLegal(TVT)) {
2494            // Turn this into a return of the vector type.
2495            Tmp2 = LegalizeOp(Tmp2);
2496            Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
2497          } else if (NumElems == 1) {
2498            // Turn this into a return of the scalar type.
2499            Tmp2 = ScalarizeVectorOp(Tmp2);
2500            Tmp2 = LegalizeOp(Tmp2);
2501            Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
2502
2503            // FIXME: Returns of gcc generic vectors smaller than a legal type
2504            // should be returned in integer registers!
2505
2506            // The scalarized value type may not be legal, e.g. it might require
2507            // promotion or expansion.  Relegalize the return.
2508            Result = LegalizeOp(Result);
2509          } else {
2510            // FIXME: Returns of gcc generic vectors larger than a legal vector
2511            // type should be returned by reference!
2512            SDValue Lo, Hi;
2513            SplitVectorOp(Tmp2, Lo, Hi);
2514            Result = DAG.getNode(ISD::RET, dl, MVT::Other,
2515                                 Tmp1, Lo, Tmp3, Hi, Tmp3);
2516            Result = LegalizeOp(Result);
2517          }
2518        }
2519        break;
2520      case Promote:
2521        Tmp2 = PromoteOp(Node->getOperand(1));
2522        Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
2523        Result = LegalizeOp(Result);
2524        break;
2525      }
2526      break;
2527    case 1:  // ret void
2528      Result = DAG.UpdateNodeOperands(Result, Tmp1);
2529      break;
2530    default: { // ret <values>
2531      SmallVector<SDValue, 8> NewValues;
2532      NewValues.push_back(Tmp1);
2533      for (unsigned i = 1, e = Node->getNumOperands(); i < e; i += 2)
2534        switch (getTypeAction(Node->getOperand(i).getValueType())) {
2535        case Legal:
2536          NewValues.push_back(LegalizeOp(Node->getOperand(i)));
2537          NewValues.push_back(Node->getOperand(i+1));
2538          break;
2539        case Expand: {
2540          SDValue Lo, Hi;
2541          assert(!Node->getOperand(i).getValueType().isExtended() &&
2542                 "FIXME: TODO: implement returning non-legal vector types!");
2543          ExpandOp(Node->getOperand(i), Lo, Hi);
2544          NewValues.push_back(Lo);
2545          NewValues.push_back(Node->getOperand(i+1));
2546          if (Hi.getNode()) {
2547            NewValues.push_back(Hi);
2548            NewValues.push_back(Node->getOperand(i+1));
2549          }
2550          break;
2551        }
2552        case Promote:
2553          assert(0 && "Can't promote multiple return value yet!");
2554        }
2555
2556      if (NewValues.size() == Node->getNumOperands())
2557        Result = DAG.UpdateNodeOperands(Result, &NewValues[0],NewValues.size());
2558      else
2559        Result = DAG.getNode(ISD::RET, dl, MVT::Other,
2560                             &NewValues[0], NewValues.size());
2561      break;
2562    }
2563    }
2564
2565    if (Result.getOpcode() == ISD::RET) {
2566      switch (TLI.getOperationAction(Result.getOpcode(), MVT::Other)) {
2567      default: assert(0 && "This action is not supported yet!");
2568      case TargetLowering::Legal: break;
2569      case TargetLowering::Custom:
2570        Tmp1 = TLI.LowerOperation(Result, DAG);
2571        if (Tmp1.getNode()) Result = Tmp1;
2572        break;
2573      }
2574    }
2575    break;
2576  case ISD::STORE: {
2577    StoreSDNode *ST = cast<StoreSDNode>(Node);
2578    Tmp1 = LegalizeOp(ST->getChain());    // Legalize the chain.
2579    Tmp2 = LegalizeOp(ST->getBasePtr());  // Legalize the pointer.
2580    int SVOffset = ST->getSrcValueOffset();
2581    unsigned Alignment = ST->getAlignment();
2582    bool isVolatile = ST->isVolatile();
2583
2584    if (!ST->isTruncatingStore()) {
2585      // Turn 'store float 1.0, Ptr' -> 'store int 0x12345678, Ptr'
2586      // FIXME: We shouldn't do this for TargetConstantFP's.
2587      // FIXME: move this to the DAG Combiner!  Note that we can't regress due
2588      // to phase ordering between legalized code and the dag combiner.  This
2589      // probably means that we need to integrate dag combiner and legalizer
2590      // together.
2591      // We generally can't do this one for long doubles.
2592      if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(ST->getValue())) {
2593        if (CFP->getValueType(0) == MVT::f32 &&
2594            getTypeAction(MVT::i32) == Legal) {
2595          Tmp3 = DAG.getConstant(CFP->getValueAPF().
2596                                          bitcastToAPInt().zextOrTrunc(32),
2597                                  MVT::i32);
2598          Result = DAG.getStore(Tmp1, dl, Tmp3, Tmp2, ST->getSrcValue(),
2599                                SVOffset, isVolatile, Alignment);
2600          break;
2601        } else if (CFP->getValueType(0) == MVT::f64) {
2602          // If this target supports 64-bit registers, do a single 64-bit store.
2603          if (getTypeAction(MVT::i64) == Legal) {
2604            Tmp3 = DAG.getConstant(CFP->getValueAPF().bitcastToAPInt().
2605                                     zextOrTrunc(64), MVT::i64);
2606            Result = DAG.getStore(Tmp1, dl, Tmp3, Tmp2, ST->getSrcValue(),
2607                                  SVOffset, isVolatile, Alignment);
2608            break;
2609          } else if (getTypeAction(MVT::i32) == Legal && !ST->isVolatile()) {
2610            // Otherwise, if the target supports 32-bit registers, use 2 32-bit
2611            // stores.  If the target supports neither 32- nor 64-bits, this
2612            // xform is certainly not worth it.
2613            const APInt &IntVal =CFP->getValueAPF().bitcastToAPInt();
2614            SDValue Lo = DAG.getConstant(APInt(IntVal).trunc(32), MVT::i32);
2615            SDValue Hi = DAG.getConstant(IntVal.lshr(32).trunc(32), MVT::i32);
2616            if (TLI.isBigEndian()) std::swap(Lo, Hi);
2617
2618            Lo = DAG.getStore(Tmp1, dl, Lo, Tmp2, ST->getSrcValue(),
2619                              SVOffset, isVolatile, Alignment);
2620            Tmp2 = DAG.getNode(ISD::ADD, dl, Tmp2.getValueType(), Tmp2,
2621                               DAG.getIntPtrConstant(4));
2622            Hi = DAG.getStore(Tmp1, dl, Hi, Tmp2, ST->getSrcValue(), SVOffset+4,
2623                              isVolatile, MinAlign(Alignment, 4U));
2624
2625            Result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo, Hi);
2626            break;
2627          }
2628        }
2629      }
2630
2631      switch (getTypeAction(ST->getMemoryVT())) {
2632      case Legal: {
2633        Tmp3 = LegalizeOp(ST->getValue());
2634        Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp3, Tmp2,
2635                                        ST->getOffset());
2636
2637        MVT VT = Tmp3.getValueType();
2638        switch (TLI.getOperationAction(ISD::STORE, VT)) {
2639        default: assert(0 && "This action is not supported yet!");
2640        case TargetLowering::Legal:
2641          // If this is an unaligned store and the target doesn't support it,
2642          // expand it.
2643          if (!TLI.allowsUnalignedMemoryAccesses()) {
2644            unsigned ABIAlignment = TLI.getTargetData()->
2645              getABITypeAlignment(ST->getMemoryVT().getTypeForMVT());
2646            if (ST->getAlignment() < ABIAlignment)
2647              Result = ExpandUnalignedStore(cast<StoreSDNode>(Result.getNode()), DAG,
2648                                            TLI);
2649          }
2650          break;
2651        case TargetLowering::Custom:
2652          Tmp1 = TLI.LowerOperation(Result, DAG);
2653          if (Tmp1.getNode()) Result = Tmp1;
2654          break;
2655        case TargetLowering::Promote:
2656          assert(VT.isVector() && "Unknown legal promote case!");
2657          Tmp3 = DAG.getNode(ISD::BIT_CONVERT, dl,
2658                             TLI.getTypeToPromoteTo(ISD::STORE, VT), Tmp3);
2659          Result = DAG.getStore(Tmp1, dl, Tmp3, Tmp2,
2660                                ST->getSrcValue(), SVOffset, isVolatile,
2661                                Alignment);
2662          break;
2663        }
2664        break;
2665      }
2666      case Promote:
2667        if (!ST->getMemoryVT().isVector()) {
2668          // Truncate the value and store the result.
2669          Tmp3 = PromoteOp(ST->getValue());
2670          Result = DAG.getTruncStore(Tmp1, dl, Tmp3, Tmp2, ST->getSrcValue(),
2671                                     SVOffset, ST->getMemoryVT(),
2672                                     isVolatile, Alignment);
2673          break;
2674        }
2675        // Fall thru to expand for vector
2676      case Expand: {
2677        unsigned IncrementSize = 0;
2678        SDValue Lo, Hi;
2679
2680        // If this is a vector type, then we have to calculate the increment as
2681        // the product of the element size in bytes, and the number of elements
2682        // in the high half of the vector.
2683        if (ST->getValue().getValueType().isVector()) {
2684          SDNode *InVal = ST->getValue().getNode();
2685          int InIx = ST->getValue().getResNo();
2686          MVT InVT = InVal->getValueType(InIx);
2687          unsigned NumElems = InVT.getVectorNumElements();
2688          MVT EVT = InVT.getVectorElementType();
2689
2690          // Figure out if there is a simple type corresponding to this Vector
2691          // type.  If so, convert to the vector type.
2692          MVT TVT = MVT::getVectorVT(EVT, NumElems);
2693          if (TLI.isTypeLegal(TVT)) {
2694            // Turn this into a normal store of the vector type.
2695            Tmp3 = LegalizeOp(ST->getValue());
2696            Result = DAG.getStore(Tmp1, dl, Tmp3, Tmp2, ST->getSrcValue(),
2697                                  SVOffset, isVolatile, Alignment);
2698            Result = LegalizeOp(Result);
2699            break;
2700          } else if (NumElems == 1) {
2701            // Turn this into a normal store of the scalar type.
2702            Tmp3 = ScalarizeVectorOp(ST->getValue());
2703            Result = DAG.getStore(Tmp1, dl, Tmp3, Tmp2, ST->getSrcValue(),
2704                                  SVOffset, isVolatile, Alignment);
2705            // The scalarized value type may not be legal, e.g. it might require
2706            // promotion or expansion.  Relegalize the scalar store.
2707            Result = LegalizeOp(Result);
2708            break;
2709          } else {
2710            // Check if we have widen this node with another value
2711            std::map<SDValue, SDValue>::iterator I =
2712              WidenNodes.find(ST->getValue());
2713            if (I != WidenNodes.end()) {
2714              Result = StoreWidenVectorOp(ST, Tmp1, Tmp2);
2715              break;
2716            }
2717            else {
2718              SplitVectorOp(ST->getValue(), Lo, Hi);
2719              IncrementSize = Lo.getNode()->getValueType(0).getVectorNumElements() *
2720                              EVT.getSizeInBits()/8;
2721            }
2722          }
2723        } else {
2724          ExpandOp(ST->getValue(), Lo, Hi);
2725          IncrementSize = Hi.getNode() ? Hi.getValueType().getSizeInBits()/8 : 0;
2726
2727          if (Hi.getNode() && TLI.isBigEndian())
2728            std::swap(Lo, Hi);
2729        }
2730
2731        Lo = DAG.getStore(Tmp1, dl, Lo, Tmp2, ST->getSrcValue(),
2732                          SVOffset, isVolatile, Alignment);
2733
2734        if (Hi.getNode() == NULL) {
2735          // Must be int <-> float one-to-one expansion.
2736          Result = Lo;
2737          break;
2738        }
2739
2740        Tmp2 = DAG.getNode(ISD::ADD, dl, Tmp2.getValueType(), Tmp2,
2741                           DAG.getIntPtrConstant(IncrementSize));
2742        assert(isTypeLegal(Tmp2.getValueType()) &&
2743               "Pointers must be legal!");
2744        SVOffset += IncrementSize;
2745        Alignment = MinAlign(Alignment, IncrementSize);
2746        Hi = DAG.getStore(Tmp1, dl, Hi, Tmp2, ST->getSrcValue(),
2747                          SVOffset, isVolatile, Alignment);
2748        Result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo, Hi);
2749        break;
2750      }  // case Expand
2751      }
2752    } else {
2753      switch (getTypeAction(ST->getValue().getValueType())) {
2754      case Legal:
2755        Tmp3 = LegalizeOp(ST->getValue());
2756        break;
2757      case Promote:
2758        if (!ST->getValue().getValueType().isVector()) {
2759          // We can promote the value, the truncstore will still take care of it.
2760          Tmp3 = PromoteOp(ST->getValue());
2761          break;
2762        }
2763        // Vector case falls through to expand
2764      case Expand:
2765        // Just store the low part.  This may become a non-trunc store, so make
2766        // sure to use getTruncStore, not UpdateNodeOperands below.
2767        ExpandOp(ST->getValue(), Tmp3, Tmp4);
2768        return DAG.getTruncStore(Tmp1, dl, Tmp3, Tmp2, ST->getSrcValue(),
2769                                 SVOffset, MVT::i8, isVolatile, Alignment);
2770      }
2771
2772      MVT StVT = ST->getMemoryVT();
2773      unsigned StWidth = StVT.getSizeInBits();
2774
2775      if (StWidth != StVT.getStoreSizeInBits()) {
2776        // Promote to a byte-sized store with upper bits zero if not
2777        // storing an integral number of bytes.  For example, promote
2778        // TRUNCSTORE:i1 X -> TRUNCSTORE:i8 (and X, 1)
2779        MVT NVT = MVT::getIntegerVT(StVT.getStoreSizeInBits());
2780        Tmp3 = DAG.getZeroExtendInReg(Tmp3, dl, StVT);
2781        Result = DAG.getTruncStore(Tmp1, dl, Tmp3, Tmp2, ST->getSrcValue(),
2782                                   SVOffset, NVT, isVolatile, Alignment);
2783      } else if (StWidth & (StWidth - 1)) {
2784        // If not storing a power-of-2 number of bits, expand as two stores.
2785        assert(StVT.isExtended() && !StVT.isVector() &&
2786               "Unsupported truncstore!");
2787        unsigned RoundWidth = 1 << Log2_32(StWidth);
2788        assert(RoundWidth < StWidth);
2789        unsigned ExtraWidth = StWidth - RoundWidth;
2790        assert(ExtraWidth < RoundWidth);
2791        assert(!(RoundWidth % 8) && !(ExtraWidth % 8) &&
2792               "Store size not an integral number of bytes!");
2793        MVT RoundVT = MVT::getIntegerVT(RoundWidth);
2794        MVT ExtraVT = MVT::getIntegerVT(ExtraWidth);
2795        SDValue Lo, Hi;
2796        unsigned IncrementSize;
2797
2798        if (TLI.isLittleEndian()) {
2799          // TRUNCSTORE:i24 X -> TRUNCSTORE:i16 X, TRUNCSTORE@+2:i8 (srl X, 16)
2800          // Store the bottom RoundWidth bits.
2801          Lo = DAG.getTruncStore(Tmp1, dl, Tmp3, Tmp2, ST->getSrcValue(),
2802                                 SVOffset, RoundVT,
2803                                 isVolatile, Alignment);
2804
2805          // Store the remaining ExtraWidth bits.
2806          IncrementSize = RoundWidth / 8;
2807          Tmp2 = DAG.getNode(ISD::ADD, dl, Tmp2.getValueType(), Tmp2,
2808                             DAG.getIntPtrConstant(IncrementSize));
2809          Hi = DAG.getNode(ISD::SRL, dl, Tmp3.getValueType(), Tmp3,
2810                           DAG.getConstant(RoundWidth, TLI.getShiftAmountTy()));
2811          Hi = DAG.getTruncStore(Tmp1, dl, Hi, Tmp2, ST->getSrcValue(),
2812                                 SVOffset + IncrementSize, ExtraVT, isVolatile,
2813                                 MinAlign(Alignment, IncrementSize));
2814        } else {
2815          // Big endian - avoid unaligned stores.
2816          // TRUNCSTORE:i24 X -> TRUNCSTORE:i16 (srl X, 8), TRUNCSTORE@+2:i8 X
2817          // Store the top RoundWidth bits.
2818          Hi = DAG.getNode(ISD::SRL, dl, Tmp3.getValueType(), Tmp3,
2819                           DAG.getConstant(ExtraWidth, TLI.getShiftAmountTy()));
2820          Hi = DAG.getTruncStore(Tmp1, dl, Hi, Tmp2, ST->getSrcValue(),
2821                                 SVOffset, RoundVT, isVolatile, Alignment);
2822
2823          // Store the remaining ExtraWidth bits.
2824          IncrementSize = RoundWidth / 8;
2825          Tmp2 = DAG.getNode(ISD::ADD, dl, Tmp2.getValueType(), Tmp2,
2826                             DAG.getIntPtrConstant(IncrementSize));
2827          Lo = DAG.getTruncStore(Tmp1, dl, Tmp3, Tmp2, ST->getSrcValue(),
2828                                 SVOffset + IncrementSize, ExtraVT, isVolatile,
2829                                 MinAlign(Alignment, IncrementSize));
2830        }
2831
2832        // The order of the stores doesn't matter.
2833        Result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo, Hi);
2834      } else {
2835        if (Tmp1 != ST->getChain() || Tmp3 != ST->getValue() ||
2836            Tmp2 != ST->getBasePtr())
2837          Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp3, Tmp2,
2838                                          ST->getOffset());
2839
2840        switch (TLI.getTruncStoreAction(ST->getValue().getValueType(), StVT)) {
2841        default: assert(0 && "This action is not supported yet!");
2842        case TargetLowering::Legal:
2843          // If this is an unaligned store and the target doesn't support it,
2844          // expand it.
2845          if (!TLI.allowsUnalignedMemoryAccesses()) {
2846            unsigned ABIAlignment = TLI.getTargetData()->
2847              getABITypeAlignment(ST->getMemoryVT().getTypeForMVT());
2848            if (ST->getAlignment() < ABIAlignment)
2849              Result = ExpandUnalignedStore(cast<StoreSDNode>(Result.getNode()), DAG,
2850                                            TLI);
2851          }
2852          break;
2853        case TargetLowering::Custom:
2854          Result = TLI.LowerOperation(Result, DAG);
2855          break;
2856        case Expand:
2857          // TRUNCSTORE:i16 i32 -> STORE i16
2858          assert(isTypeLegal(StVT) && "Do not know how to expand this store!");
2859          Tmp3 = DAG.getNode(ISD::TRUNCATE, dl, StVT, Tmp3);
2860          Result = DAG.getStore(Tmp1, dl, Tmp3, Tmp2, ST->getSrcValue(),
2861                                SVOffset, isVolatile, Alignment);
2862          break;
2863        }
2864      }
2865    }
2866    break;
2867  }
2868  case ISD::PCMARKER:
2869    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
2870    Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
2871    break;
2872  case ISD::STACKSAVE:
2873    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
2874    Result = DAG.UpdateNodeOperands(Result, Tmp1);
2875    Tmp1 = Result.getValue(0);
2876    Tmp2 = Result.getValue(1);
2877
2878    switch (TLI.getOperationAction(ISD::STACKSAVE, MVT::Other)) {
2879    default: assert(0 && "This action is not supported yet!");
2880    case TargetLowering::Legal: break;
2881    case TargetLowering::Custom:
2882      Tmp3 = TLI.LowerOperation(Result, DAG);
2883      if (Tmp3.getNode()) {
2884        Tmp1 = LegalizeOp(Tmp3);
2885        Tmp2 = LegalizeOp(Tmp3.getValue(1));
2886      }
2887      break;
2888    case TargetLowering::Expand:
2889      // Expand to CopyFromReg if the target set
2890      // StackPointerRegisterToSaveRestore.
2891      if (unsigned SP = TLI.getStackPointerRegisterToSaveRestore()) {
2892        Tmp1 = DAG.getCopyFromReg(Result.getOperand(0), dl, SP,
2893                                  Node->getValueType(0));
2894        Tmp2 = Tmp1.getValue(1);
2895      } else {
2896        Tmp1 = DAG.getUNDEF(Node->getValueType(0));
2897        Tmp2 = Node->getOperand(0);
2898      }
2899      break;
2900    }
2901
2902    // Since stacksave produce two values, make sure to remember that we
2903    // legalized both of them.
2904    AddLegalizedOperand(SDValue(Node, 0), Tmp1);
2905    AddLegalizedOperand(SDValue(Node, 1), Tmp2);
2906    return Op.getResNo() ? Tmp2 : Tmp1;
2907
2908  case ISD::STACKRESTORE:
2909    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
2910    Tmp2 = LegalizeOp(Node->getOperand(1));  // Legalize the pointer.
2911    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
2912
2913    switch (TLI.getOperationAction(ISD::STACKRESTORE, MVT::Other)) {
2914    default: assert(0 && "This action is not supported yet!");
2915    case TargetLowering::Legal: break;
2916    case TargetLowering::Custom:
2917      Tmp1 = TLI.LowerOperation(Result, DAG);
2918      if (Tmp1.getNode()) Result = Tmp1;
2919      break;
2920    case TargetLowering::Expand:
2921      // Expand to CopyToReg if the target set
2922      // StackPointerRegisterToSaveRestore.
2923      if (unsigned SP = TLI.getStackPointerRegisterToSaveRestore()) {
2924        Result = DAG.getCopyToReg(Tmp1, dl, SP, Tmp2);
2925      } else {
2926        Result = Tmp1;
2927      }
2928      break;
2929    }
2930    break;
2931
2932  case ISD::READCYCLECOUNTER:
2933    Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain
2934    Result = DAG.UpdateNodeOperands(Result, Tmp1);
2935    switch (TLI.getOperationAction(ISD::READCYCLECOUNTER,
2936                                   Node->getValueType(0))) {
2937    default: assert(0 && "This action is not supported yet!");
2938    case TargetLowering::Legal:
2939      Tmp1 = Result.getValue(0);
2940      Tmp2 = Result.getValue(1);
2941      break;
2942    case TargetLowering::Custom:
2943      Result = TLI.LowerOperation(Result, DAG);
2944      Tmp1 = LegalizeOp(Result.getValue(0));
2945      Tmp2 = LegalizeOp(Result.getValue(1));
2946      break;
2947    }
2948
2949    // Since rdcc produce two values, make sure to remember that we legalized
2950    // both of them.
2951    AddLegalizedOperand(SDValue(Node, 0), Tmp1);
2952    AddLegalizedOperand(SDValue(Node, 1), Tmp2);
2953    return Result;
2954
2955  case ISD::SELECT:
2956    switch (getTypeAction(Node->getOperand(0).getValueType())) {
2957    case Expand: assert(0 && "It's impossible to expand bools");
2958    case Legal:
2959      Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the condition.
2960      break;
2961    case Promote: {
2962      assert(!Node->getOperand(0).getValueType().isVector() && "not possible");
2963      Tmp1 = PromoteOp(Node->getOperand(0));  // Promote the condition.
2964      // Make sure the condition is either zero or one.
2965      unsigned BitWidth = Tmp1.getValueSizeInBits();
2966      if (!DAG.MaskedValueIsZero(Tmp1,
2967                                 APInt::getHighBitsSet(BitWidth, BitWidth-1)))
2968        Tmp1 = DAG.getZeroExtendInReg(Tmp1, dl, MVT::i1);
2969      break;
2970    }
2971    }
2972    Tmp2 = LegalizeOp(Node->getOperand(1));   // TrueVal
2973    Tmp3 = LegalizeOp(Node->getOperand(2));   // FalseVal
2974
2975    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
2976
2977    switch (TLI.getOperationAction(ISD::SELECT, Tmp2.getValueType())) {
2978    default: assert(0 && "This action is not supported yet!");
2979    case TargetLowering::Legal: break;
2980    case TargetLowering::Custom: {
2981      Tmp1 = TLI.LowerOperation(Result, DAG);
2982      if (Tmp1.getNode()) Result = Tmp1;
2983      break;
2984    }
2985    case TargetLowering::Expand:
2986      if (Tmp1.getOpcode() == ISD::SETCC) {
2987        Result = DAG.getSelectCC(dl, Tmp1.getOperand(0), Tmp1.getOperand(1),
2988                              Tmp2, Tmp3,
2989                              cast<CondCodeSDNode>(Tmp1.getOperand(2))->get());
2990      } else {
2991        Result = DAG.getSelectCC(dl, Tmp1,
2992                                 DAG.getConstant(0, Tmp1.getValueType()),
2993                                 Tmp2, Tmp3, ISD::SETNE);
2994      }
2995      break;
2996    case TargetLowering::Promote: {
2997      MVT NVT =
2998        TLI.getTypeToPromoteTo(ISD::SELECT, Tmp2.getValueType());
2999      unsigned ExtOp, TruncOp;
3000      if (Tmp2.getValueType().isVector()) {
3001        ExtOp   = ISD::BIT_CONVERT;
3002        TruncOp = ISD::BIT_CONVERT;
3003      } else if (Tmp2.getValueType().isInteger()) {
3004        ExtOp   = ISD::ANY_EXTEND;
3005        TruncOp = ISD::TRUNCATE;
3006      } else {
3007        ExtOp   = ISD::FP_EXTEND;
3008        TruncOp = ISD::FP_ROUND;
3009      }
3010      // Promote each of the values to the new type.
3011      Tmp2 = DAG.getNode(ExtOp, dl, NVT, Tmp2);
3012      Tmp3 = DAG.getNode(ExtOp, dl, NVT, Tmp3);
3013      // Perform the larger operation, then round down.
3014      Result = DAG.getNode(ISD::SELECT, dl, NVT, Tmp1, Tmp2, Tmp3);
3015      if (TruncOp != ISD::FP_ROUND)
3016        Result = DAG.getNode(TruncOp, dl, Node->getValueType(0), Result);
3017      else
3018        Result = DAG.getNode(TruncOp, dl, Node->getValueType(0), Result,
3019                             DAG.getIntPtrConstant(0));
3020      break;
3021    }
3022    }
3023    break;
3024  case ISD::SELECT_CC: {
3025    Tmp1 = Node->getOperand(0);               // LHS
3026    Tmp2 = Node->getOperand(1);               // RHS
3027    Tmp3 = LegalizeOp(Node->getOperand(2));   // True
3028    Tmp4 = LegalizeOp(Node->getOperand(3));   // False
3029    SDValue CC = Node->getOperand(4);
3030
3031    LegalizeSetCC(TLI.getSetCCResultType(Tmp1.getValueType()),
3032                  Tmp1, Tmp2, CC, dl);
3033
3034    // If we didn't get both a LHS and RHS back from LegalizeSetCC,
3035    // the LHS is a legal SETCC itself.  In this case, we need to compare
3036    // the result against zero to select between true and false values.
3037    if (Tmp2.getNode() == 0) {
3038      Tmp2 = DAG.getConstant(0, Tmp1.getValueType());
3039      CC = DAG.getCondCode(ISD::SETNE);
3040    }
3041    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3, Tmp4, CC);
3042
3043    // Everything is legal, see if we should expand this op or something.
3044    switch (TLI.getOperationAction(ISD::SELECT_CC, Tmp3.getValueType())) {
3045    default: assert(0 && "This action is not supported yet!");
3046    case TargetLowering::Legal: break;
3047    case TargetLowering::Custom:
3048      Tmp1 = TLI.LowerOperation(Result, DAG);
3049      if (Tmp1.getNode()) Result = Tmp1;
3050      break;
3051    }
3052    break;
3053  }
3054  case ISD::SETCC:
3055    Tmp1 = Node->getOperand(0);
3056    Tmp2 = Node->getOperand(1);
3057    Tmp3 = Node->getOperand(2);
3058    LegalizeSetCC(Node->getValueType(0), Tmp1, Tmp2, Tmp3, dl);
3059
3060    // If we had to Expand the SetCC operands into a SELECT node, then it may
3061    // not always be possible to return a true LHS & RHS.  In this case, just
3062    // return the value we legalized, returned in the LHS
3063    if (Tmp2.getNode() == 0) {
3064      Result = Tmp1;
3065      break;
3066    }
3067
3068    switch (TLI.getOperationAction(ISD::SETCC, Tmp1.getValueType())) {
3069    default: assert(0 && "Cannot handle this action for SETCC yet!");
3070    case TargetLowering::Custom:
3071      isCustom = true;
3072      // FALLTHROUGH.
3073    case TargetLowering::Legal:
3074      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
3075      if (isCustom) {
3076        Tmp4 = TLI.LowerOperation(Result, DAG);
3077        if (Tmp4.getNode()) Result = Tmp4;
3078      }
3079      break;
3080    case TargetLowering::Promote: {
3081      // First step, figure out the appropriate operation to use.
3082      // Allow SETCC to not be supported for all legal data types
3083      // Mostly this targets FP
3084      MVT NewInTy = Node->getOperand(0).getValueType();
3085      MVT OldVT = NewInTy; OldVT = OldVT;
3086
3087      // Scan for the appropriate larger type to use.
3088      while (1) {
3089        NewInTy = (MVT::SimpleValueType)(NewInTy.getSimpleVT()+1);
3090
3091        assert(NewInTy.isInteger() == OldVT.isInteger() &&
3092               "Fell off of the edge of the integer world");
3093        assert(NewInTy.isFloatingPoint() == OldVT.isFloatingPoint() &&
3094               "Fell off of the edge of the floating point world");
3095
3096        // If the target supports SETCC of this type, use it.
3097        if (TLI.isOperationLegalOrCustom(ISD::SETCC, NewInTy))
3098          break;
3099      }
3100      if (NewInTy.isInteger())
3101        assert(0 && "Cannot promote Legal Integer SETCC yet");
3102      else {
3103        Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NewInTy, Tmp1);
3104        Tmp2 = DAG.getNode(ISD::FP_EXTEND, dl, NewInTy, Tmp2);
3105      }
3106      Tmp1 = LegalizeOp(Tmp1);
3107      Tmp2 = LegalizeOp(Tmp2);
3108      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
3109      Result = LegalizeOp(Result);
3110      break;
3111    }
3112    case TargetLowering::Expand:
3113      // Expand a setcc node into a select_cc of the same condition, lhs, and
3114      // rhs that selects between const 1 (true) and const 0 (false).
3115      MVT VT = Node->getValueType(0);
3116      Result = DAG.getNode(ISD::SELECT_CC, dl, VT, Tmp1, Tmp2,
3117                           DAG.getConstant(1, VT), DAG.getConstant(0, VT),
3118                           Tmp3);
3119      break;
3120    }
3121    break;
3122  case ISD::VSETCC: {
3123    Tmp1 = LegalizeOp(Node->getOperand(0));   // LHS
3124    Tmp2 = LegalizeOp(Node->getOperand(1));   // RHS
3125    SDValue CC = Node->getOperand(2);
3126
3127    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, CC);
3128
3129    // Everything is legal, see if we should expand this op or something.
3130    switch (TLI.getOperationAction(ISD::VSETCC, Tmp1.getValueType())) {
3131    default: assert(0 && "This action is not supported yet!");
3132    case TargetLowering::Legal: break;
3133    case TargetLowering::Custom:
3134      Tmp1 = TLI.LowerOperation(Result, DAG);
3135      if (Tmp1.getNode()) Result = Tmp1;
3136      break;
3137    case TargetLowering::Expand: {
3138      // Unroll into a nasty set of scalar code for now.
3139      MVT VT = Node->getValueType(0);
3140      unsigned NumElems = VT.getVectorNumElements();
3141      MVT EltVT = VT.getVectorElementType();
3142      MVT TmpEltVT = Tmp1.getValueType().getVectorElementType();
3143      SmallVector<SDValue, 8> Ops(NumElems);
3144      for (unsigned i = 0; i < NumElems; ++i) {
3145        SDValue In1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, TmpEltVT,
3146                                  Tmp1, DAG.getIntPtrConstant(i));
3147        Ops[i] = DAG.getNode(ISD::SETCC, dl, TLI.getSetCCResultType(TmpEltVT),
3148                             In1, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
3149                                              TmpEltVT, Tmp2,
3150                                              DAG.getIntPtrConstant(i)),
3151                             CC);
3152        Ops[i] = DAG.getNode(ISD::SELECT, dl, EltVT, Ops[i],
3153                             DAG.getConstant(APInt::getAllOnesValue
3154                                             (EltVT.getSizeInBits()), EltVT),
3155                             DAG.getConstant(0, EltVT));
3156      }
3157      Result = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], NumElems);
3158      break;
3159    }
3160    }
3161    break;
3162  }
3163
3164  case ISD::SHL_PARTS:
3165  case ISD::SRA_PARTS:
3166  case ISD::SRL_PARTS: {
3167    SmallVector<SDValue, 8> Ops;
3168    bool Changed = false;
3169    unsigned N = Node->getNumOperands();
3170    for (unsigned i = 0; i + 1 < N; ++i) {
3171      Ops.push_back(LegalizeOp(Node->getOperand(i)));
3172      Changed |= Ops.back() != Node->getOperand(i);
3173    }
3174    Ops.push_back(LegalizeOp(DAG.getShiftAmountOperand(Node->getOperand(N-1))));
3175    Changed |= Ops.back() != Node->getOperand(N-1);
3176    if (Changed)
3177      Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
3178
3179    switch (TLI.getOperationAction(Node->getOpcode(),
3180                                   Node->getValueType(0))) {
3181    default: assert(0 && "This action is not supported yet!");
3182    case TargetLowering::Legal: break;
3183    case TargetLowering::Custom:
3184      Tmp1 = TLI.LowerOperation(Result, DAG);
3185      if (Tmp1.getNode()) {
3186        SDValue Tmp2, RetVal(0, 0);
3187        for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i) {
3188          Tmp2 = LegalizeOp(Tmp1.getValue(i));
3189          AddLegalizedOperand(SDValue(Node, i), Tmp2);
3190          if (i == Op.getResNo())
3191            RetVal = Tmp2;
3192        }
3193        assert(RetVal.getNode() && "Illegal result number");
3194        return RetVal;
3195      }
3196      break;
3197    }
3198
3199    // Since these produce multiple values, make sure to remember that we
3200    // legalized all of them.
3201    for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
3202      AddLegalizedOperand(SDValue(Node, i), Result.getValue(i));
3203    return Result.getValue(Op.getResNo());
3204  }
3205
3206    // Binary operators
3207  case ISD::ADD:
3208  case ISD::SUB:
3209  case ISD::MUL:
3210  case ISD::MULHS:
3211  case ISD::MULHU:
3212  case ISD::UDIV:
3213  case ISD::SDIV:
3214  case ISD::AND:
3215  case ISD::OR:
3216  case ISD::XOR:
3217  case ISD::SHL:
3218  case ISD::SRL:
3219  case ISD::SRA:
3220  case ISD::FADD:
3221  case ISD::FSUB:
3222  case ISD::FMUL:
3223  case ISD::FDIV:
3224  case ISD::FPOW:
3225    Tmp1 = LegalizeOp(Node->getOperand(0));   // LHS
3226    Tmp2 = LegalizeOp(Node->getOperand(1));   // RHS
3227
3228    if ((Node->getOpcode() == ISD::SHL ||
3229         Node->getOpcode() == ISD::SRL ||
3230         Node->getOpcode() == ISD::SRA) &&
3231        !Node->getValueType(0).isVector())
3232      Tmp2 = DAG.getShiftAmountOperand(Tmp2);
3233
3234    switch (getTypeAction(Tmp2.getValueType())) {
3235    case Expand: assert(0 && "Not possible");
3236    case Legal:
3237      Tmp2 = LegalizeOp(Tmp2); // Legalize the RHS.
3238      break;
3239    case Promote:
3240      Tmp2 = PromoteOp(Tmp2);  // Promote the RHS.
3241      break;
3242    }
3243
3244    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
3245
3246    switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
3247    default: assert(0 && "BinOp legalize operation not supported");
3248    case TargetLowering::Legal: break;
3249    case TargetLowering::Custom:
3250      Tmp1 = TLI.LowerOperation(Result, DAG);
3251      if (Tmp1.getNode()) {
3252        Result = Tmp1;
3253        break;
3254      }
3255      // Fall through if the custom lower can't deal with the operation
3256    case TargetLowering::Expand: {
3257      MVT VT = Op.getValueType();
3258
3259      // See if multiply or divide can be lowered using two-result operations.
3260      SDVTList VTs = DAG.getVTList(VT, VT);
3261      if (Node->getOpcode() == ISD::MUL) {
3262        // We just need the low half of the multiply; try both the signed
3263        // and unsigned forms. If the target supports both SMUL_LOHI and
3264        // UMUL_LOHI, form a preference by checking which forms of plain
3265        // MULH it supports.
3266        bool HasSMUL_LOHI = TLI.isOperationLegalOrCustom(ISD::SMUL_LOHI, VT);
3267        bool HasUMUL_LOHI = TLI.isOperationLegalOrCustom(ISD::UMUL_LOHI, VT);
3268        bool HasMULHS = TLI.isOperationLegalOrCustom(ISD::MULHS, VT);
3269        bool HasMULHU = TLI.isOperationLegalOrCustom(ISD::MULHU, VT);
3270        unsigned OpToUse = 0;
3271        if (HasSMUL_LOHI && !HasMULHS) {
3272          OpToUse = ISD::SMUL_LOHI;
3273        } else if (HasUMUL_LOHI && !HasMULHU) {
3274          OpToUse = ISD::UMUL_LOHI;
3275        } else if (HasSMUL_LOHI) {
3276          OpToUse = ISD::SMUL_LOHI;
3277        } else if (HasUMUL_LOHI) {
3278          OpToUse = ISD::UMUL_LOHI;
3279        }
3280        if (OpToUse) {
3281          Result = SDValue(DAG.getNode(OpToUse, dl, VTs, Tmp1, Tmp2).getNode(),
3282                           0);
3283          break;
3284        }
3285      }
3286      if (Node->getOpcode() == ISD::MULHS &&
3287          TLI.isOperationLegalOrCustom(ISD::SMUL_LOHI, VT)) {
3288        Result = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl,
3289                                     VTs, Tmp1, Tmp2).getNode(),
3290                         1);
3291        break;
3292      }
3293      if (Node->getOpcode() == ISD::MULHU &&
3294          TLI.isOperationLegalOrCustom(ISD::UMUL_LOHI, VT)) {
3295        Result = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl,
3296                                     VTs, Tmp1, Tmp2).getNode(),
3297                         1);
3298        break;
3299      }
3300      if (Node->getOpcode() == ISD::SDIV &&
3301          TLI.isOperationLegalOrCustom(ISD::SDIVREM, VT)) {
3302        Result = SDValue(DAG.getNode(ISD::SDIVREM, dl,
3303                                     VTs, Tmp1, Tmp2).getNode(),
3304                         0);
3305        break;
3306      }
3307      if (Node->getOpcode() == ISD::UDIV &&
3308          TLI.isOperationLegalOrCustom(ISD::UDIVREM, VT)) {
3309        Result = SDValue(DAG.getNode(ISD::UDIVREM, dl,
3310                                     VTs, Tmp1, Tmp2).getNode(),
3311                         0);
3312        break;
3313      }
3314
3315      // Check to see if we have a libcall for this operator.
3316      RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
3317      bool isSigned = false;
3318      switch (Node->getOpcode()) {
3319      case ISD::UDIV:
3320      case ISD::SDIV:
3321        if (VT == MVT::i32) {
3322          LC = Node->getOpcode() == ISD::UDIV
3323               ? RTLIB::UDIV_I32 : RTLIB::SDIV_I32;
3324          isSigned = Node->getOpcode() == ISD::SDIV;
3325        }
3326        break;
3327      case ISD::MUL:
3328        if (VT == MVT::i32)
3329          LC = RTLIB::MUL_I32;
3330        else if (VT == MVT::i64)
3331          LC = RTLIB::MUL_I64;
3332        break;
3333      case ISD::FPOW:
3334        LC = GetFPLibCall(VT, RTLIB::POW_F32, RTLIB::POW_F64, RTLIB::POW_F80,
3335                          RTLIB::POW_PPCF128);
3336        break;
3337      case ISD::FDIV:
3338        LC = GetFPLibCall(VT, RTLIB::DIV_F32, RTLIB::DIV_F64, RTLIB::DIV_F80,
3339                          RTLIB::DIV_PPCF128);
3340        break;
3341      default: break;
3342      }
3343      if (LC != RTLIB::UNKNOWN_LIBCALL) {
3344        SDValue Dummy;
3345        Result = ExpandLibCall(LC, Node, isSigned, Dummy);
3346        break;
3347      }
3348
3349      assert(Node->getValueType(0).isVector() &&
3350             "Cannot expand this binary operator!");
3351      // Expand the operation into a bunch of nasty scalar code.
3352      Result = LegalizeOp(UnrollVectorOp(Op));
3353      break;
3354    }
3355    case TargetLowering::Promote: {
3356      switch (Node->getOpcode()) {
3357      default:  assert(0 && "Do not know how to promote this BinOp!");
3358      case ISD::AND:
3359      case ISD::OR:
3360      case ISD::XOR: {
3361        MVT OVT = Node->getValueType(0);
3362        MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
3363        assert(OVT.isVector() && "Cannot promote this BinOp!");
3364        // Bit convert each of the values to the new type.
3365        Tmp1 = DAG.getNode(ISD::BIT_CONVERT, dl, NVT, Tmp1);
3366        Tmp2 = DAG.getNode(ISD::BIT_CONVERT, dl, NVT, Tmp2);
3367        Result = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2);
3368        // Bit convert the result back the original type.
3369        Result = DAG.getNode(ISD::BIT_CONVERT, dl, OVT, Result);
3370        break;
3371      }
3372      }
3373    }
3374    }
3375    break;
3376
3377  case ISD::SMUL_LOHI:
3378  case ISD::UMUL_LOHI:
3379  case ISD::SDIVREM:
3380  case ISD::UDIVREM:
3381    // These nodes will only be produced by target-specific lowering, so
3382    // they shouldn't be here if they aren't legal.
3383    assert(TLI.isOperationLegal(Node->getOpcode(), Node->getValueType(0)) &&
3384           "This must be legal!");
3385
3386    Tmp1 = LegalizeOp(Node->getOperand(0));   // LHS
3387    Tmp2 = LegalizeOp(Node->getOperand(1));   // RHS
3388    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
3389    break;
3390
3391  case ISD::FCOPYSIGN:  // FCOPYSIGN does not require LHS/RHS to match type!
3392    Tmp1 = LegalizeOp(Node->getOperand(0));   // LHS
3393    switch (getTypeAction(Node->getOperand(1).getValueType())) {
3394      case Expand: assert(0 && "Not possible");
3395      case Legal:
3396        Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the RHS.
3397        break;
3398      case Promote:
3399        Tmp2 = PromoteOp(Node->getOperand(1));  // Promote the RHS.
3400        break;
3401    }
3402
3403    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
3404
3405    switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
3406    default: assert(0 && "Operation not supported");
3407    case TargetLowering::Custom:
3408      Tmp1 = TLI.LowerOperation(Result, DAG);
3409      if (Tmp1.getNode()) Result = Tmp1;
3410      break;
3411    case TargetLowering::Legal: break;
3412    case TargetLowering::Expand: {
3413      // If this target supports fabs/fneg natively and select is cheap,
3414      // do this efficiently.
3415      if (!TLI.isSelectExpensive() &&
3416          TLI.getOperationAction(ISD::FABS, Tmp1.getValueType()) ==
3417          TargetLowering::Legal &&
3418          TLI.getOperationAction(ISD::FNEG, Tmp1.getValueType()) ==
3419          TargetLowering::Legal) {
3420        // Get the sign bit of the RHS.
3421        MVT IVT =
3422          Tmp2.getValueType() == MVT::f32 ? MVT::i32 : MVT::i64;
3423        SDValue SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, IVT, Tmp2);
3424        SignBit = DAG.getSetCC(dl, TLI.getSetCCResultType(IVT),
3425                               SignBit, DAG.getConstant(0, IVT), ISD::SETLT);
3426        // Get the absolute value of the result.
3427        SDValue AbsVal = DAG.getNode(ISD::FABS, dl, Tmp1.getValueType(), Tmp1);
3428        // Select between the nabs and abs value based on the sign bit of
3429        // the input.
3430        Result = DAG.getNode(ISD::SELECT, dl, AbsVal.getValueType(), SignBit,
3431                             DAG.getNode(ISD::FNEG, dl, AbsVal.getValueType(),
3432                                         AbsVal),
3433                             AbsVal);
3434        Result = LegalizeOp(Result);
3435        break;
3436      }
3437
3438      // Otherwise, do bitwise ops!
3439      MVT NVT =
3440        Node->getValueType(0) == MVT::f32 ? MVT::i32 : MVT::i64;
3441      Result = ExpandFCOPYSIGNToBitwiseOps(Node, NVT, DAG, TLI);
3442      Result = DAG.getNode(ISD::BIT_CONVERT, dl, Node->getValueType(0), Result);
3443      Result = LegalizeOp(Result);
3444      break;
3445    }
3446    }
3447    break;
3448
3449  case ISD::ADDC:
3450  case ISD::SUBC:
3451    Tmp1 = LegalizeOp(Node->getOperand(0));
3452    Tmp2 = LegalizeOp(Node->getOperand(1));
3453    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
3454    Tmp3 = Result.getValue(0);
3455    Tmp4 = Result.getValue(1);
3456
3457    switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
3458    default: assert(0 && "This action is not supported yet!");
3459    case TargetLowering::Legal:
3460      break;
3461    case TargetLowering::Custom:
3462      Tmp1 = TLI.LowerOperation(Tmp3, DAG);
3463      if (Tmp1.getNode() != NULL) {
3464        Tmp3 = LegalizeOp(Tmp1);
3465        Tmp4 = LegalizeOp(Tmp1.getValue(1));
3466      }
3467      break;
3468    }
3469    // Since this produces two values, make sure to remember that we legalized
3470    // both of them.
3471    AddLegalizedOperand(SDValue(Node, 0), Tmp3);
3472    AddLegalizedOperand(SDValue(Node, 1), Tmp4);
3473    return Op.getResNo() ? Tmp4 : Tmp3;
3474
3475  case ISD::ADDE:
3476  case ISD::SUBE:
3477    Tmp1 = LegalizeOp(Node->getOperand(0));
3478    Tmp2 = LegalizeOp(Node->getOperand(1));
3479    Tmp3 = LegalizeOp(Node->getOperand(2));
3480    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
3481    Tmp3 = Result.getValue(0);
3482    Tmp4 = Result.getValue(1);
3483
3484    switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
3485    default: assert(0 && "This action is not supported yet!");
3486    case TargetLowering::Legal:
3487      break;
3488    case TargetLowering::Custom:
3489      Tmp1 = TLI.LowerOperation(Tmp3, DAG);
3490      if (Tmp1.getNode() != NULL) {
3491        Tmp3 = LegalizeOp(Tmp1);
3492        Tmp4 = LegalizeOp(Tmp1.getValue(1));
3493      }
3494      break;
3495    }
3496    // Since this produces two values, make sure to remember that we legalized
3497    // both of them.
3498    AddLegalizedOperand(SDValue(Node, 0), Tmp3);
3499    AddLegalizedOperand(SDValue(Node, 1), Tmp4);
3500    return Op.getResNo() ? Tmp4 : Tmp3;
3501
3502  case ISD::BUILD_PAIR: {
3503    MVT PairTy = Node->getValueType(0);
3504    // TODO: handle the case where the Lo and Hi operands are not of legal type
3505    Tmp1 = LegalizeOp(Node->getOperand(0));   // Lo
3506    Tmp2 = LegalizeOp(Node->getOperand(1));   // Hi
3507    switch (TLI.getOperationAction(ISD::BUILD_PAIR, PairTy)) {
3508    case TargetLowering::Promote:
3509    case TargetLowering::Custom:
3510      assert(0 && "Cannot promote/custom this yet!");
3511    case TargetLowering::Legal:
3512      if (Tmp1 != Node->getOperand(0) || Tmp2 != Node->getOperand(1))
3513        Result = DAG.getNode(ISD::BUILD_PAIR, dl, PairTy, Tmp1, Tmp2);
3514      break;
3515    case TargetLowering::Expand:
3516      Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, PairTy, Tmp1);
3517      Tmp2 = DAG.getNode(ISD::ANY_EXTEND, dl, PairTy, Tmp2);
3518      Tmp2 = DAG.getNode(ISD::SHL, dl, PairTy, Tmp2,
3519                         DAG.getConstant(PairTy.getSizeInBits()/2,
3520                                         TLI.getShiftAmountTy()));
3521      Result = DAG.getNode(ISD::OR, dl, PairTy, Tmp1, Tmp2);
3522      break;
3523    }
3524    break;
3525  }
3526
3527  case ISD::UREM:
3528  case ISD::SREM:
3529  case ISD::FREM:
3530    Tmp1 = LegalizeOp(Node->getOperand(0));   // LHS
3531    Tmp2 = LegalizeOp(Node->getOperand(1));   // RHS
3532
3533    switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
3534    case TargetLowering::Promote: assert(0 && "Cannot promote this yet!");
3535    case TargetLowering::Custom:
3536      isCustom = true;
3537      // FALLTHROUGH
3538    case TargetLowering::Legal:
3539      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
3540      if (isCustom) {
3541        Tmp1 = TLI.LowerOperation(Result, DAG);
3542        if (Tmp1.getNode()) Result = Tmp1;
3543      }
3544      break;
3545    case TargetLowering::Expand: {
3546      unsigned DivOpc= (Node->getOpcode() == ISD::UREM) ? ISD::UDIV : ISD::SDIV;
3547      bool isSigned = DivOpc == ISD::SDIV;
3548      MVT VT = Node->getValueType(0);
3549
3550      // See if remainder can be lowered using two-result operations.
3551      SDVTList VTs = DAG.getVTList(VT, VT);
3552      if (Node->getOpcode() == ISD::SREM &&
3553          TLI.isOperationLegalOrCustom(ISD::SDIVREM, VT)) {
3554        Result = SDValue(DAG.getNode(ISD::SDIVREM, dl,
3555                                     VTs, Tmp1, Tmp2).getNode(), 1);
3556        break;
3557      }
3558      if (Node->getOpcode() == ISD::UREM &&
3559          TLI.isOperationLegalOrCustom(ISD::UDIVREM, VT)) {
3560        Result = SDValue(DAG.getNode(ISD::UDIVREM, dl,
3561                                     VTs, Tmp1, Tmp2).getNode(), 1);
3562        break;
3563      }
3564
3565      if (VT.isInteger()) {
3566        if (TLI.getOperationAction(DivOpc, VT) ==
3567            TargetLowering::Legal) {
3568          // X % Y -> X-X/Y*Y
3569          Result = DAG.getNode(DivOpc, dl, VT, Tmp1, Tmp2);
3570          Result = DAG.getNode(ISD::MUL, dl, VT, Result, Tmp2);
3571          Result = DAG.getNode(ISD::SUB, dl, VT, Tmp1, Result);
3572        } else if (VT.isVector()) {
3573          Result = LegalizeOp(UnrollVectorOp(Op));
3574        } else {
3575          assert(VT == MVT::i32 &&
3576                 "Cannot expand this binary operator!");
3577          RTLIB::Libcall LC = Node->getOpcode() == ISD::UREM
3578            ? RTLIB::UREM_I32 : RTLIB::SREM_I32;
3579          SDValue Dummy;
3580          Result = ExpandLibCall(LC, Node, isSigned, Dummy);
3581        }
3582      } else {
3583        assert(VT.isFloatingPoint() &&
3584               "remainder op must have integer or floating-point type");
3585        if (VT.isVector()) {
3586          Result = LegalizeOp(UnrollVectorOp(Op));
3587        } else {
3588          // Floating point mod -> fmod libcall.
3589          RTLIB::Libcall LC = GetFPLibCall(VT, RTLIB::REM_F32, RTLIB::REM_F64,
3590                                           RTLIB::REM_F80, RTLIB::REM_PPCF128);
3591          SDValue Dummy;
3592          Result = ExpandLibCall(LC, Node, false/*sign irrelevant*/, Dummy);
3593        }
3594      }
3595      break;
3596    }
3597    }
3598    break;
3599  case ISD::VAARG: {
3600    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
3601    Tmp2 = LegalizeOp(Node->getOperand(1));  // Legalize the pointer.
3602
3603    MVT VT = Node->getValueType(0);
3604    switch (TLI.getOperationAction(Node->getOpcode(), MVT::Other)) {
3605    default: assert(0 && "This action is not supported yet!");
3606    case TargetLowering::Custom:
3607      isCustom = true;
3608      // FALLTHROUGH
3609    case TargetLowering::Legal:
3610      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
3611      Result = Result.getValue(0);
3612      Tmp1 = Result.getValue(1);
3613
3614      if (isCustom) {
3615        Tmp2 = TLI.LowerOperation(Result, DAG);
3616        if (Tmp2.getNode()) {
3617          Result = LegalizeOp(Tmp2);
3618          Tmp1 = LegalizeOp(Tmp2.getValue(1));
3619        }
3620      }
3621      break;
3622    case TargetLowering::Expand: {
3623      const Value *V = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
3624      SDValue VAList = DAG.getLoad(TLI.getPointerTy(), dl, Tmp1, Tmp2, V, 0);
3625      // Increment the pointer, VAList, to the next vaarg
3626      Tmp3 = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(), VAList,
3627                         DAG.getConstant(TLI.getTargetData()->
3628                                         getTypePaddedSize(VT.getTypeForMVT()),
3629                                         TLI.getPointerTy()));
3630      // Store the incremented VAList to the legalized pointer
3631      Tmp3 = DAG.getStore(VAList.getValue(1), dl, Tmp3, Tmp2, V, 0);
3632      // Load the actual argument out of the pointer VAList
3633      Result = DAG.getLoad(VT, dl, Tmp3, VAList, NULL, 0);
3634      Tmp1 = LegalizeOp(Result.getValue(1));
3635      Result = LegalizeOp(Result);
3636      break;
3637    }
3638    }
3639    // Since VAARG produces two values, make sure to remember that we
3640    // legalized both of them.
3641    AddLegalizedOperand(SDValue(Node, 0), Result);
3642    AddLegalizedOperand(SDValue(Node, 1), Tmp1);
3643    return Op.getResNo() ? Tmp1 : Result;
3644  }
3645
3646  case ISD::VACOPY:
3647    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
3648    Tmp2 = LegalizeOp(Node->getOperand(1));  // Legalize the dest pointer.
3649    Tmp3 = LegalizeOp(Node->getOperand(2));  // Legalize the source pointer.
3650
3651    switch (TLI.getOperationAction(ISD::VACOPY, MVT::Other)) {
3652    default: assert(0 && "This action is not supported yet!");
3653    case TargetLowering::Custom:
3654      isCustom = true;
3655      // FALLTHROUGH
3656    case TargetLowering::Legal:
3657      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3,
3658                                      Node->getOperand(3), Node->getOperand(4));
3659      if (isCustom) {
3660        Tmp1 = TLI.LowerOperation(Result, DAG);
3661        if (Tmp1.getNode()) Result = Tmp1;
3662      }
3663      break;
3664    case TargetLowering::Expand:
3665      // This defaults to loading a pointer from the input and storing it to the
3666      // output, returning the chain.
3667      const Value *VD = cast<SrcValueSDNode>(Node->getOperand(3))->getValue();
3668      const Value *VS = cast<SrcValueSDNode>(Node->getOperand(4))->getValue();
3669      Tmp4 = DAG.getLoad(TLI.getPointerTy(), dl, Tmp1, Tmp3, VS, 0);
3670      Result = DAG.getStore(Tmp4.getValue(1), dl, Tmp4, Tmp2, VD, 0);
3671      break;
3672    }
3673    break;
3674
3675  case ISD::VAEND:
3676    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
3677    Tmp2 = LegalizeOp(Node->getOperand(1));  // Legalize the pointer.
3678
3679    switch (TLI.getOperationAction(ISD::VAEND, MVT::Other)) {
3680    default: assert(0 && "This action is not supported yet!");
3681    case TargetLowering::Custom:
3682      isCustom = true;
3683      // FALLTHROUGH
3684    case TargetLowering::Legal:
3685      Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
3686      if (isCustom) {
3687        Tmp1 = TLI.LowerOperation(Tmp1, DAG);
3688        if (Tmp1.getNode()) Result = Tmp1;
3689      }
3690      break;
3691    case TargetLowering::Expand:
3692      Result = Tmp1; // Default to a no-op, return the chain
3693      break;
3694    }
3695    break;
3696
3697  case ISD::VASTART:
3698    Tmp1 = LegalizeOp(Node->getOperand(0));  // Legalize the chain.
3699    Tmp2 = LegalizeOp(Node->getOperand(1));  // Legalize the pointer.
3700
3701    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
3702
3703    switch (TLI.getOperationAction(ISD::VASTART, MVT::Other)) {
3704    default: assert(0 && "This action is not supported yet!");
3705    case TargetLowering::Legal: break;
3706    case TargetLowering::Custom:
3707      Tmp1 = TLI.LowerOperation(Result, DAG);
3708      if (Tmp1.getNode()) Result = Tmp1;
3709      break;
3710    }
3711    break;
3712
3713  case ISD::ROTL:
3714  case ISD::ROTR:
3715    Tmp1 = LegalizeOp(Node->getOperand(0));   // LHS
3716    Tmp2 = LegalizeOp(DAG.getShiftAmountOperand(Node->getOperand(1)));   // RHS
3717    Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
3718    switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
3719    default:
3720      assert(0 && "ROTL/ROTR legalize operation not supported");
3721      break;
3722    case TargetLowering::Legal:
3723      break;
3724    case TargetLowering::Custom:
3725      Tmp1 = TLI.LowerOperation(Result, DAG);
3726      if (Tmp1.getNode()) Result = Tmp1;
3727      break;
3728    case TargetLowering::Promote:
3729      assert(0 && "Do not know how to promote ROTL/ROTR");
3730      break;
3731    case TargetLowering::Expand:
3732      assert(0 && "Do not know how to expand ROTL/ROTR");
3733      break;
3734    }
3735    break;
3736
3737  case ISD::BSWAP:
3738    Tmp1 = LegalizeOp(Node->getOperand(0));   // Op
3739    switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
3740    case TargetLowering::Custom:
3741      assert(0 && "Cannot custom legalize this yet!");
3742    case TargetLowering::Legal:
3743      Result = DAG.UpdateNodeOperands(Result, Tmp1);
3744      break;
3745    case TargetLowering::Promote: {
3746      MVT OVT = Tmp1.getValueType();
3747      MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
3748      unsigned DiffBits = NVT.getSizeInBits() - OVT.getSizeInBits();
3749
3750      Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, Tmp1);
3751      Tmp1 = DAG.getNode(ISD::BSWAP, dl, NVT, Tmp1);
3752      Result = DAG.getNode(ISD::SRL, dl, NVT, Tmp1,
3753                           DAG.getConstant(DiffBits, TLI.getShiftAmountTy()));
3754      break;
3755    }
3756    case TargetLowering::Expand:
3757      Result = ExpandBSWAP(Tmp1, dl);
3758      break;
3759    }
3760    break;
3761
3762  case ISD::CTPOP:
3763  case ISD::CTTZ:
3764  case ISD::CTLZ:
3765    Tmp1 = LegalizeOp(Node->getOperand(0));   // Op
3766    switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
3767    case TargetLowering::Custom:
3768    case TargetLowering::Legal:
3769      Result = DAG.UpdateNodeOperands(Result, Tmp1);
3770      if (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0)) ==
3771          TargetLowering::Custom) {
3772        Tmp1 = TLI.LowerOperation(Result, DAG);
3773        if (Tmp1.getNode()) {
3774          Result = Tmp1;
3775        }
3776      }
3777      break;
3778    case TargetLowering::Promote: {
3779      MVT OVT = Tmp1.getValueType();
3780      MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
3781
3782      // Zero extend the argument.
3783      Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, Tmp1);
3784      // Perform the larger operation, then subtract if needed.
3785      Tmp1 = DAG.getNode(Node->getOpcode(), dl, Node->getValueType(0), Tmp1);
3786      switch (Node->getOpcode()) {
3787      case ISD::CTPOP:
3788        Result = Tmp1;
3789        break;
3790      case ISD::CTTZ:
3791        //if Tmp1 == sizeinbits(NVT) then Tmp1 = sizeinbits(Old VT)
3792        Tmp2 = DAG.getSetCC(dl, TLI.getSetCCResultType(Tmp1.getValueType()),
3793                            Tmp1, DAG.getConstant(NVT.getSizeInBits(), NVT),
3794                            ISD::SETEQ);
3795        Result = DAG.getNode(ISD::SELECT, dl, NVT, Tmp2,
3796                             DAG.getConstant(OVT.getSizeInBits(), NVT), Tmp1);
3797        break;
3798      case ISD::CTLZ:
3799        // Tmp1 = Tmp1 - (sizeinbits(NVT) - sizeinbits(Old VT))
3800        Result = DAG.getNode(ISD::SUB, dl, NVT, Tmp1,
3801                             DAG.getConstant(NVT.getSizeInBits() -
3802                                             OVT.getSizeInBits(), NVT));
3803        break;
3804      }
3805      break;
3806    }
3807    case TargetLowering::Expand:
3808      Result = ExpandBitCount(Node->getOpcode(), Tmp1, dl);
3809      break;
3810    }
3811    break;
3812
3813    // Unary operators
3814  case ISD::FABS:
3815  case ISD::FNEG:
3816  case ISD::FSQRT:
3817  case ISD::FSIN:
3818  case ISD::FCOS:
3819  case ISD::FLOG:
3820  case ISD::FLOG2:
3821  case ISD::FLOG10:
3822  case ISD::FEXP:
3823  case ISD::FEXP2:
3824  case ISD::FTRUNC:
3825  case ISD::FFLOOR:
3826  case ISD::FCEIL:
3827  case ISD::FRINT:
3828  case ISD::FNEARBYINT:
3829    Tmp1 = LegalizeOp(Node->getOperand(0));
3830    switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
3831    case TargetLowering::Promote:
3832    case TargetLowering::Custom:
3833     isCustom = true;
3834     // FALLTHROUGH
3835    case TargetLowering::Legal:
3836      Result = DAG.UpdateNodeOperands(Result, Tmp1);
3837      if (isCustom) {
3838        Tmp1 = TLI.LowerOperation(Result, DAG);
3839        if (Tmp1.getNode()) Result = Tmp1;
3840      }
3841      break;
3842    case TargetLowering::Expand:
3843      switch (Node->getOpcode()) {
3844      default: assert(0 && "Unreachable!");
3845      case ISD::FNEG:
3846        // Expand Y = FNEG(X) ->  Y = SUB -0.0, X
3847        Tmp2 = DAG.getConstantFP(-0.0, Node->getValueType(0));
3848        Result = DAG.getNode(ISD::FSUB, dl, Node->getValueType(0), Tmp2, Tmp1);
3849        break;
3850      case ISD::FABS: {
3851        // Expand Y = FABS(X) -> Y = (X >u 0.0) ? X : fneg(X).
3852        MVT VT = Node->getValueType(0);
3853        Tmp2 = DAG.getConstantFP(0.0, VT);
3854        Tmp2 = DAG.getSetCC(dl, TLI.getSetCCResultType(Tmp1.getValueType()),
3855                            Tmp1, Tmp2, ISD::SETUGT);
3856        Tmp3 = DAG.getNode(ISD::FNEG, dl, VT, Tmp1);
3857        Result = DAG.getNode(ISD::SELECT, dl, VT, Tmp2, Tmp1, Tmp3);
3858        break;
3859      }
3860      case ISD::FSQRT:
3861      case ISD::FSIN:
3862      case ISD::FCOS:
3863      case ISD::FLOG:
3864      case ISD::FLOG2:
3865      case ISD::FLOG10:
3866      case ISD::FEXP:
3867      case ISD::FEXP2:
3868      case ISD::FTRUNC:
3869      case ISD::FFLOOR:
3870      case ISD::FCEIL:
3871      case ISD::FRINT:
3872      case ISD::FNEARBYINT: {
3873        MVT VT = Node->getValueType(0);
3874
3875        // Expand unsupported unary vector operators by unrolling them.
3876        if (VT.isVector()) {
3877          Result = LegalizeOp(UnrollVectorOp(Op));
3878          break;
3879        }
3880
3881        RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
3882        switch(Node->getOpcode()) {
3883        case ISD::FSQRT:
3884          LC = GetFPLibCall(VT, RTLIB::SQRT_F32, RTLIB::SQRT_F64,
3885                            RTLIB::SQRT_F80, RTLIB::SQRT_PPCF128);
3886          break;
3887        case ISD::FSIN:
3888          LC = GetFPLibCall(VT, RTLIB::SIN_F32, RTLIB::SIN_F64,
3889                            RTLIB::SIN_F80, RTLIB::SIN_PPCF128);
3890          break;
3891        case ISD::FCOS:
3892          LC = GetFPLibCall(VT, RTLIB::COS_F32, RTLIB::COS_F64,
3893                            RTLIB::COS_F80, RTLIB::COS_PPCF128);
3894          break;
3895        case ISD::FLOG:
3896          LC = GetFPLibCall(VT, RTLIB::LOG_F32, RTLIB::LOG_F64,
3897                            RTLIB::LOG_F80, RTLIB::LOG_PPCF128);
3898          break;
3899        case ISD::FLOG2:
3900          LC = GetFPLibCall(VT, RTLIB::LOG2_F32, RTLIB::LOG2_F64,
3901                            RTLIB::LOG2_F80, RTLIB::LOG2_PPCF128);
3902          break;
3903        case ISD::FLOG10:
3904          LC = GetFPLibCall(VT, RTLIB::LOG10_F32, RTLIB::LOG10_F64,
3905                            RTLIB::LOG10_F80, RTLIB::LOG10_PPCF128);
3906          break;
3907        case ISD::FEXP:
3908          LC = GetFPLibCall(VT, RTLIB::EXP_F32, RTLIB::EXP_F64,
3909                            RTLIB::EXP_F80, RTLIB::EXP_PPCF128);
3910          break;
3911        case ISD::FEXP2:
3912          LC = GetFPLibCall(VT, RTLIB::EXP2_F32, RTLIB::EXP2_F64,
3913                            RTLIB::EXP2_F80, RTLIB::EXP2_PPCF128);
3914          break;
3915        case ISD::FTRUNC:
3916          LC = GetFPLibCall(VT, RTLIB::TRUNC_F32, RTLIB::TRUNC_F64,
3917                            RTLIB::TRUNC_F80, RTLIB::TRUNC_PPCF128);
3918          break;
3919        case ISD::FFLOOR:
3920          LC = GetFPLibCall(VT, RTLIB::FLOOR_F32, RTLIB::FLOOR_F64,
3921                            RTLIB::FLOOR_F80, RTLIB::FLOOR_PPCF128);
3922          break;
3923        case ISD::FCEIL:
3924          LC = GetFPLibCall(VT, RTLIB::CEIL_F32, RTLIB::CEIL_F64,
3925                            RTLIB::CEIL_F80, RTLIB::CEIL_PPCF128);
3926          break;
3927        case ISD::FRINT:
3928          LC = GetFPLibCall(VT, RTLIB::RINT_F32, RTLIB::RINT_F64,
3929                            RTLIB::RINT_F80, RTLIB::RINT_PPCF128);
3930          break;
3931        case ISD::FNEARBYINT:
3932          LC = GetFPLibCall(VT, RTLIB::NEARBYINT_F32, RTLIB::NEARBYINT_F64,
3933                            RTLIB::NEARBYINT_F80, RTLIB::NEARBYINT_PPCF128);
3934          break;
3935      break;
3936        default: assert(0 && "Unreachable!");
3937        }
3938        SDValue Dummy;
3939        Result = ExpandLibCall(LC, Node, false/*sign irrelevant*/, Dummy);
3940        break;
3941      }
3942      }
3943      break;
3944    }
3945    break;
3946  case ISD::FPOWI: {
3947    MVT VT = Node->getValueType(0);
3948
3949    // Expand unsupported unary vector operators by unrolling them.
3950    if (VT.isVector()) {
3951      Result = LegalizeOp(UnrollVectorOp(Op));
3952      break;
3953    }
3954
3955    // We always lower FPOWI into a libcall.  No target support for it yet.
3956    RTLIB::Libcall LC = GetFPLibCall(VT, RTLIB::POWI_F32, RTLIB::POWI_F64,
3957                                     RTLIB::POWI_F80, RTLIB::POWI_PPCF128);
3958    SDValue Dummy;
3959    Result = ExpandLibCall(LC, Node, false/*sign irrelevant*/, Dummy);
3960    break;
3961  }
3962  case ISD::BIT_CONVERT:
3963    if (!isTypeLegal(Node->getOperand(0).getValueType())) {
3964      Result = EmitStackConvert(Node->getOperand(0), Node->getValueType(0),
3965                                Node->getValueType(0), dl);
3966    } else if (Op.getOperand(0).getValueType().isVector()) {
3967      // The input has to be a vector type, we have to either scalarize it, pack
3968      // it, or convert it based on whether the input vector type is legal.
3969      SDNode *InVal = Node->getOperand(0).getNode();
3970      int InIx = Node->getOperand(0).getResNo();
3971      unsigned NumElems = InVal->getValueType(InIx).getVectorNumElements();
3972      MVT EVT = InVal->getValueType(InIx).getVectorElementType();
3973
3974      // Figure out if there is a simple type corresponding to this Vector
3975      // type.  If so, convert to the vector type.
3976      MVT TVT = MVT::getVectorVT(EVT, NumElems);
3977      if (TLI.isTypeLegal(TVT)) {
3978        // Turn this into a bit convert of the vector input.
3979        Result = DAG.getNode(ISD::BIT_CONVERT, dl, Node->getValueType(0),
3980                             LegalizeOp(Node->getOperand(0)));
3981        break;
3982      } else if (NumElems == 1) {
3983        // Turn this into a bit convert of the scalar input.
3984        Result = DAG.getNode(ISD::BIT_CONVERT, dl, Node->getValueType(0),
3985                             ScalarizeVectorOp(Node->getOperand(0)));
3986        break;
3987      } else {
3988        // FIXME: UNIMP!  Store then reload
3989        assert(0 && "Cast from unsupported vector type not implemented yet!");
3990      }
3991    } else {
3992      switch (TLI.getOperationAction(ISD::BIT_CONVERT,
3993                                     Node->getOperand(0).getValueType())) {
3994      default: assert(0 && "Unknown operation action!");
3995      case TargetLowering::Expand:
3996        Result = EmitStackConvert(Node->getOperand(0), Node->getValueType(0),
3997                                  Node->getValueType(0), dl);
3998        break;
3999      case TargetLowering::Legal:
4000        Tmp1 = LegalizeOp(Node->getOperand(0));
4001        Result = DAG.UpdateNodeOperands(Result, Tmp1);
4002        break;
4003      }
4004    }
4005    break;
4006  case ISD::CONVERT_RNDSAT: {
4007    ISD::CvtCode CvtCode = cast<CvtRndSatSDNode>(Node)->getCvtCode();
4008    switch (CvtCode) {
4009    default: assert(0 && "Unknown cvt code!");
4010    case ISD::CVT_SF:
4011    case ISD::CVT_UF:
4012    case ISD::CVT_FF:
4013      break;
4014    case ISD::CVT_FS:
4015    case ISD::CVT_FU:
4016    case ISD::CVT_SS:
4017    case ISD::CVT_SU:
4018    case ISD::CVT_US:
4019    case ISD::CVT_UU: {
4020      SDValue DTyOp = Node->getOperand(1);
4021      SDValue STyOp = Node->getOperand(2);
4022      SDValue RndOp = Node->getOperand(3);
4023      SDValue SatOp = Node->getOperand(4);
4024      switch (getTypeAction(Node->getOperand(0).getValueType())) {
4025      case Expand: assert(0 && "Shouldn't need to expand other operators here!");
4026      case Legal:
4027        Tmp1 = LegalizeOp(Node->getOperand(0));
4028        Result = DAG.UpdateNodeOperands(Result, Tmp1, DTyOp, STyOp,
4029                                        RndOp, SatOp);
4030        if (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0)) ==
4031            TargetLowering::Custom) {
4032          Tmp1 = TLI.LowerOperation(Result, DAG);
4033          if (Tmp1.getNode()) Result = Tmp1;
4034        }
4035        break;
4036      case Promote:
4037        Result = PromoteOp(Node->getOperand(0));
4038        // For FP, make Op1 a i32
4039
4040        Result = DAG.getConvertRndSat(Op.getValueType(), dl, Result,
4041                                      DTyOp, STyOp, RndOp, SatOp, CvtCode);
4042        break;
4043      }
4044      break;
4045    }
4046    } // end switch CvtCode
4047    break;
4048  }
4049    // Conversion operators.  The source and destination have different types.
4050  case ISD::SINT_TO_FP:
4051  case ISD::UINT_TO_FP: {
4052    bool isSigned = Node->getOpcode() == ISD::SINT_TO_FP;
4053    Result = LegalizeINT_TO_FP(Result, isSigned,
4054                               Node->getValueType(0), Node->getOperand(0), dl);
4055    break;
4056  }
4057  case ISD::TRUNCATE:
4058    switch (getTypeAction(Node->getOperand(0).getValueType())) {
4059    case Legal:
4060      Tmp1 = LegalizeOp(Node->getOperand(0));
4061      switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
4062      default: assert(0 && "Unknown TRUNCATE legalization operation action!");
4063      case TargetLowering::Custom:
4064        isCustom = true;
4065        // FALLTHROUGH
4066      case TargetLowering::Legal:
4067        Result = DAG.UpdateNodeOperands(Result, Tmp1);
4068        if (isCustom) {
4069          Tmp1 = TLI.LowerOperation(Result, DAG);
4070          if (Tmp1.getNode()) Result = Tmp1;
4071        }
4072        break;
4073      case TargetLowering::Expand:
4074        assert(Result.getValueType().isVector() && "must be vector type");
4075        // Unroll the truncate.  We should do better.
4076        Result = LegalizeOp(UnrollVectorOp(Result));
4077      }
4078      break;
4079    case Expand:
4080      ExpandOp(Node->getOperand(0), Tmp1, Tmp2);
4081
4082      // Since the result is legal, we should just be able to truncate the low
4083      // part of the source.
4084      Result = DAG.getNode(ISD::TRUNCATE, dl, Node->getValueType(0), Tmp1);
4085      break;
4086    case Promote:
4087      Result = PromoteOp(Node->getOperand(0));
4088      Result = DAG.getNode(ISD::TRUNCATE, dl, Op.getValueType(), Result);
4089      break;
4090    }
4091    break;
4092
4093  case ISD::FP_TO_SINT:
4094  case ISD::FP_TO_UINT:
4095    switch (getTypeAction(Node->getOperand(0).getValueType())) {
4096    case Legal:
4097      Tmp1 = LegalizeOp(Node->getOperand(0));
4098
4099      switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))){
4100      default: assert(0 && "Unknown operation action!");
4101      case TargetLowering::Custom:
4102        isCustom = true;
4103        // FALLTHROUGH
4104      case TargetLowering::Legal:
4105        Result = DAG.UpdateNodeOperands(Result, Tmp1);
4106        if (isCustom) {
4107          Tmp1 = TLI.LowerOperation(Result, DAG);
4108          if (Tmp1.getNode()) Result = Tmp1;
4109        }
4110        break;
4111      case TargetLowering::Promote:
4112        Result = PromoteLegalFP_TO_INT(Tmp1, Node->getValueType(0),
4113                                       Node->getOpcode() == ISD::FP_TO_SINT,
4114                                       dl);
4115        break;
4116      case TargetLowering::Expand:
4117        if (Node->getOpcode() == ISD::FP_TO_UINT) {
4118          SDValue True, False;
4119          MVT VT =  Node->getOperand(0).getValueType();
4120          MVT NVT = Node->getValueType(0);
4121          const uint64_t zero[] = {0, 0};
4122          APFloat apf = APFloat(APInt(VT.getSizeInBits(), 2, zero));
4123          APInt x = APInt::getSignBit(NVT.getSizeInBits());
4124          (void)apf.convertFromAPInt(x, false, APFloat::rmNearestTiesToEven);
4125          Tmp2 = DAG.getConstantFP(apf, VT);
4126          Tmp3 = DAG.getSetCC(dl, TLI.getSetCCResultType(VT),
4127                              Node->getOperand(0),
4128                              Tmp2, ISD::SETLT);
4129          True = DAG.getNode(ISD::FP_TO_SINT, dl, NVT, Node->getOperand(0));
4130          False = DAG.getNode(ISD::FP_TO_SINT, dl, NVT,
4131                              DAG.getNode(ISD::FSUB, dl, VT,
4132                                          Node->getOperand(0), Tmp2));
4133          False = DAG.getNode(ISD::XOR, dl, NVT, False,
4134                              DAG.getConstant(x, NVT));
4135          Result = DAG.getNode(ISD::SELECT, dl, NVT, Tmp3, True, False);
4136          break;
4137        } else {
4138          assert(0 && "Do not know how to expand FP_TO_SINT yet!");
4139        }
4140        break;
4141      }
4142      break;
4143    case Expand: {
4144      MVT VT = Op.getValueType();
4145      MVT OVT = Node->getOperand(0).getValueType();
4146      // Convert ppcf128 to i32
4147      if (OVT == MVT::ppcf128 && VT == MVT::i32) {
4148        if (Node->getOpcode() == ISD::FP_TO_SINT) {
4149          Result = DAG.getNode(ISD::FP_ROUND_INREG, dl, MVT::ppcf128,
4150                               Node->getOperand(0), DAG.getValueType(MVT::f64));
4151          Result = DAG.getNode(ISD::FP_ROUND, dl, MVT::f64, Result,
4152                               DAG.getIntPtrConstant(1));
4153          Result = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Result);
4154        } else {
4155          const uint64_t TwoE31[] = {0x41e0000000000000LL, 0};
4156          APFloat apf = APFloat(APInt(128, 2, TwoE31));
4157          Tmp2 = DAG.getConstantFP(apf, OVT);
4158          //  X>=2^31 ? (int)(X-2^31)+0x80000000 : (int)X
4159          // FIXME: generated code sucks.
4160          Result = DAG.getNode(ISD::SELECT_CC, dl, VT, Node->getOperand(0),
4161                               Tmp2,
4162                               DAG.getNode(ISD::ADD, dl, MVT::i32,
4163                                 DAG.getNode(ISD::FP_TO_SINT, dl, VT,
4164                                   DAG.getNode(ISD::FSUB, dl, OVT,
4165                                                 Node->getOperand(0), Tmp2)),
4166                                 DAG.getConstant(0x80000000, MVT::i32)),
4167                               DAG.getNode(ISD::FP_TO_SINT, dl, VT,
4168                                           Node->getOperand(0)),
4169                               DAG.getCondCode(ISD::SETGE));
4170        }
4171        break;
4172      }
4173      // Convert f32 / f64 to i32 / i64 / i128.
4174      RTLIB::Libcall LC = (Node->getOpcode() == ISD::FP_TO_SINT) ?
4175        RTLIB::getFPTOSINT(OVT, VT) : RTLIB::getFPTOUINT(OVT, VT);
4176      assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
4177      SDValue Dummy;
4178      Result = ExpandLibCall(LC, Node, false/*sign irrelevant*/, Dummy);
4179      break;
4180    }
4181    case Promote:
4182      Tmp1 = PromoteOp(Node->getOperand(0));
4183      Result = DAG.UpdateNodeOperands(Result, LegalizeOp(Tmp1));
4184      Result = LegalizeOp(Result);
4185      break;
4186    }
4187    break;
4188
4189  case ISD::FP_EXTEND: {
4190    MVT DstVT = Op.getValueType();
4191    MVT SrcVT = Op.getOperand(0).getValueType();
4192    if (TLI.getConvertAction(SrcVT, DstVT) == TargetLowering::Expand) {
4193      // The only other way we can lower this is to turn it into a STORE,
4194      // LOAD pair, targetting a temporary location (a stack slot).
4195      Result = EmitStackConvert(Node->getOperand(0), SrcVT, DstVT, dl);
4196      break;
4197    }
4198    switch (getTypeAction(Node->getOperand(0).getValueType())) {
4199    case Expand: assert(0 && "Shouldn't need to expand other operators here!");
4200    case Legal:
4201      Tmp1 = LegalizeOp(Node->getOperand(0));
4202      Result = DAG.UpdateNodeOperands(Result, Tmp1);
4203      break;
4204    case Promote:
4205      Tmp1 = PromoteOp(Node->getOperand(0));
4206      Result = DAG.getNode(ISD::FP_EXTEND, dl, Op.getValueType(), Tmp1);
4207      break;
4208    }
4209    break;
4210  }
4211  case ISD::FP_ROUND: {
4212    MVT DstVT = Op.getValueType();
4213    MVT SrcVT = Op.getOperand(0).getValueType();
4214    if (TLI.getConvertAction(SrcVT, DstVT) == TargetLowering::Expand) {
4215      if (SrcVT == MVT::ppcf128) {
4216        SDValue Lo;
4217        ExpandOp(Node->getOperand(0), Lo, Result);
4218        // Round it the rest of the way (e.g. to f32) if needed.
4219        if (DstVT!=MVT::f64)
4220          Result = DAG.getNode(ISD::FP_ROUND, dl,
4221                               DstVT, Result, Op.getOperand(1));
4222        break;
4223      }
4224      // The only other way we can lower this is to turn it into a STORE,
4225      // LOAD pair, targetting a temporary location (a stack slot).
4226      Result = EmitStackConvert(Node->getOperand(0), DstVT, DstVT, dl);
4227      break;
4228    }
4229    switch (getTypeAction(Node->getOperand(0).getValueType())) {
4230    case Expand: assert(0 && "Shouldn't need to expand other operators here!");
4231    case Legal:
4232      Tmp1 = LegalizeOp(Node->getOperand(0));
4233      Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
4234      break;
4235    case Promote:
4236      Tmp1 = PromoteOp(Node->getOperand(0));
4237      Result = DAG.getNode(ISD::FP_ROUND, dl, Op.getValueType(), Tmp1,
4238                           Node->getOperand(1));
4239      break;
4240    }
4241    break;
4242  }
4243  case ISD::ANY_EXTEND:
4244  case ISD::ZERO_EXTEND:
4245  case ISD::SIGN_EXTEND:
4246    switch (getTypeAction(Node->getOperand(0).getValueType())) {
4247    case Expand: assert(0 && "Shouldn't need to expand other operators here!");
4248    case Legal:
4249      Tmp1 = LegalizeOp(Node->getOperand(0));
4250      Result = DAG.UpdateNodeOperands(Result, Tmp1);
4251      if (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0)) ==
4252          TargetLowering::Custom) {
4253        Tmp1 = TLI.LowerOperation(Result, DAG);
4254        if (Tmp1.getNode()) Result = Tmp1;
4255      }
4256      break;
4257    case Promote:
4258      switch (Node->getOpcode()) {
4259      case ISD::ANY_EXTEND:
4260        Tmp1 = PromoteOp(Node->getOperand(0));
4261        Result = DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(), Tmp1);
4262        break;
4263      case ISD::ZERO_EXTEND:
4264        Result = PromoteOp(Node->getOperand(0));
4265        Result = DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(), Result);
4266        Result = DAG.getZeroExtendInReg(Result, dl,
4267                                        Node->getOperand(0).getValueType());
4268        break;
4269      case ISD::SIGN_EXTEND:
4270        Result = PromoteOp(Node->getOperand(0));
4271        Result = DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(), Result);
4272        Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, Result.getValueType(),
4273                             Result,
4274                          DAG.getValueType(Node->getOperand(0).getValueType()));
4275        break;
4276      }
4277    }
4278    break;
4279  case ISD::FP_ROUND_INREG:
4280  case ISD::SIGN_EXTEND_INREG: {
4281    Tmp1 = LegalizeOp(Node->getOperand(0));
4282    MVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
4283
4284    // If this operation is not supported, convert it to a shl/shr or load/store
4285    // pair.
4286    switch (TLI.getOperationAction(Node->getOpcode(), ExtraVT)) {
4287    default: assert(0 && "This action not supported for this op yet!");
4288    case TargetLowering::Legal:
4289      Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
4290      break;
4291    case TargetLowering::Expand:
4292      // If this is an integer extend and shifts are supported, do that.
4293      if (Node->getOpcode() == ISD::SIGN_EXTEND_INREG) {
4294        // NOTE: we could fall back on load/store here too for targets without
4295        // SAR.  However, it is doubtful that any exist.
4296        unsigned BitsDiff = Node->getValueType(0).getSizeInBits() -
4297                            ExtraVT.getSizeInBits();
4298        SDValue ShiftCst = DAG.getConstant(BitsDiff, TLI.getShiftAmountTy());
4299        Result = DAG.getNode(ISD::SHL, dl, Node->getValueType(0),
4300                             Node->getOperand(0), ShiftCst);
4301        Result = DAG.getNode(ISD::SRA, dl, Node->getValueType(0),
4302                             Result, ShiftCst);
4303      } else if (Node->getOpcode() == ISD::FP_ROUND_INREG) {
4304        // The only way we can lower this is to turn it into a TRUNCSTORE,
4305        // EXTLOAD pair, targetting a temporary location (a stack slot).
4306
4307        // NOTE: there is a choice here between constantly creating new stack
4308        // slots and always reusing the same one.  We currently always create
4309        // new ones, as reuse may inhibit scheduling.
4310        Result = EmitStackConvert(Node->getOperand(0), ExtraVT,
4311                                  Node->getValueType(0), dl);
4312      } else {
4313        assert(0 && "Unknown op");
4314      }
4315      break;
4316    }
4317    break;
4318  }
4319  case ISD::TRAMPOLINE: {
4320    SDValue Ops[6];
4321    for (unsigned i = 0; i != 6; ++i)
4322      Ops[i] = LegalizeOp(Node->getOperand(i));
4323    Result = DAG.UpdateNodeOperands(Result, Ops, 6);
4324    // The only option for this node is to custom lower it.
4325    Result = TLI.LowerOperation(Result, DAG);
4326    assert(Result.getNode() && "Should always custom lower!");
4327
4328    // Since trampoline produces two values, make sure to remember that we
4329    // legalized both of them.
4330    Tmp1 = LegalizeOp(Result.getValue(1));
4331    Result = LegalizeOp(Result);
4332    AddLegalizedOperand(SDValue(Node, 0), Result);
4333    AddLegalizedOperand(SDValue(Node, 1), Tmp1);
4334    return Op.getResNo() ? Tmp1 : Result;
4335  }
4336  case ISD::FLT_ROUNDS_: {
4337    MVT VT = Node->getValueType(0);
4338    switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
4339    default: assert(0 && "This action not supported for this op yet!");
4340    case TargetLowering::Custom:
4341      Result = TLI.LowerOperation(Op, DAG);
4342      if (Result.getNode()) break;
4343      // Fall Thru
4344    case TargetLowering::Legal:
4345      // If this operation is not supported, lower it to constant 1
4346      Result = DAG.getConstant(1, VT);
4347      break;
4348    }
4349    break;
4350  }
4351  case ISD::TRAP: {
4352    MVT VT = Node->getValueType(0);
4353    switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
4354    default: assert(0 && "This action not supported for this op yet!");
4355    case TargetLowering::Legal:
4356      Tmp1 = LegalizeOp(Node->getOperand(0));
4357      Result = DAG.UpdateNodeOperands(Result, Tmp1);
4358      break;
4359    case TargetLowering::Custom:
4360      Result = TLI.LowerOperation(Op, DAG);
4361      if (Result.getNode()) break;
4362      // Fall Thru
4363    case TargetLowering::Expand:
4364      // If this operation is not supported, lower it to 'abort()' call
4365      Tmp1 = LegalizeOp(Node->getOperand(0));
4366      TargetLowering::ArgListTy Args;
4367      std::pair<SDValue, SDValue> CallResult =
4368        TLI.LowerCallTo(Tmp1, Type::VoidTy,
4369                        false, false, false, false, CallingConv::C, false,
4370                        DAG.getExternalSymbol("abort", TLI.getPointerTy()),
4371                        Args, DAG, dl);
4372      Result = CallResult.second;
4373      break;
4374    }
4375    break;
4376  }
4377
4378  case ISD::SADDO:
4379  case ISD::SSUBO: {
4380    MVT VT = Node->getValueType(0);
4381    switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
4382    default: assert(0 && "This action not supported for this op yet!");
4383    case TargetLowering::Custom:
4384      Result = TLI.LowerOperation(Op, DAG);
4385      if (Result.getNode()) break;
4386      // FALLTHROUGH
4387    case TargetLowering::Legal: {
4388      SDValue LHS = LegalizeOp(Node->getOperand(0));
4389      SDValue RHS = LegalizeOp(Node->getOperand(1));
4390
4391      SDValue Sum = DAG.getNode(Node->getOpcode() == ISD::SADDO ?
4392                                ISD::ADD : ISD::SUB, dl, LHS.getValueType(),
4393                                LHS, RHS);
4394      MVT OType = Node->getValueType(1);
4395
4396      SDValue Zero = DAG.getConstant(0, LHS.getValueType());
4397
4398      //   LHSSign -> LHS >= 0
4399      //   RHSSign -> RHS >= 0
4400      //   SumSign -> Sum >= 0
4401      //
4402      //   Add:
4403      //   Overflow -> (LHSSign == RHSSign) && (LHSSign != SumSign)
4404      //   Sub:
4405      //   Overflow -> (LHSSign != RHSSign) && (LHSSign != SumSign)
4406      //
4407      SDValue LHSSign = DAG.getSetCC(dl, OType, LHS, Zero, ISD::SETGE);
4408      SDValue RHSSign = DAG.getSetCC(dl, OType, RHS, Zero, ISD::SETGE);
4409      SDValue SignsMatch = DAG.getSetCC(dl, OType, LHSSign, RHSSign,
4410                                        Node->getOpcode() == ISD::SADDO ?
4411                                        ISD::SETEQ : ISD::SETNE);
4412
4413      SDValue SumSign = DAG.getSetCC(dl, OType, Sum, Zero, ISD::SETGE);
4414      SDValue SumSignNE = DAG.getSetCC(dl, OType, LHSSign, SumSign, ISD::SETNE);
4415
4416      SDValue Cmp = DAG.getNode(ISD::AND, dl, OType, SignsMatch, SumSignNE);
4417
4418      MVT ValueVTs[] = { LHS.getValueType(), OType };
4419      SDValue Ops[] = { Sum, Cmp };
4420
4421      Result = DAG.getNode(ISD::MERGE_VALUES, dl,
4422                           DAG.getVTList(&ValueVTs[0], 2),
4423                           &Ops[0], 2);
4424      SDNode *RNode = Result.getNode();
4425      DAG.ReplaceAllUsesWith(Node, RNode);
4426      break;
4427    }
4428    }
4429
4430    break;
4431  }
4432  case ISD::UADDO:
4433  case ISD::USUBO: {
4434    MVT VT = Node->getValueType(0);
4435    switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
4436    default: assert(0 && "This action not supported for this op yet!");
4437    case TargetLowering::Custom:
4438      Result = TLI.LowerOperation(Op, DAG);
4439      if (Result.getNode()) break;
4440      // FALLTHROUGH
4441    case TargetLowering::Legal: {
4442      SDValue LHS = LegalizeOp(Node->getOperand(0));
4443      SDValue RHS = LegalizeOp(Node->getOperand(1));
4444
4445      SDValue Sum = DAG.getNode(Node->getOpcode() == ISD::UADDO ?
4446                                ISD::ADD : ISD::SUB, dl, LHS.getValueType(),
4447                                LHS, RHS);
4448      MVT OType = Node->getValueType(1);
4449      SDValue Cmp = DAG.getSetCC(dl, OType, Sum, LHS,
4450                                 Node->getOpcode () == ISD::UADDO ?
4451                                 ISD::SETULT : ISD::SETUGT);
4452
4453      MVT ValueVTs[] = { LHS.getValueType(), OType };
4454      SDValue Ops[] = { Sum, Cmp };
4455
4456      Result = DAG.getNode(ISD::MERGE_VALUES, dl,
4457                           DAG.getVTList(&ValueVTs[0], 2),
4458                           &Ops[0], 2);
4459      SDNode *RNode = Result.getNode();
4460      DAG.ReplaceAllUsesWith(Node, RNode);
4461      break;
4462    }
4463    }
4464
4465    break;
4466  }
4467  case ISD::SMULO:
4468  case ISD::UMULO: {
4469    MVT VT = Node->getValueType(0);
4470    switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
4471    default: assert(0 && "This action is not supported at all!");
4472    case TargetLowering::Custom:
4473      Result = TLI.LowerOperation(Op, DAG);
4474      if (Result.getNode()) break;
4475      // Fall Thru
4476    case TargetLowering::Legal:
4477      // FIXME: According to Hacker's Delight, this can be implemented in
4478      // target independent lowering, but it would be inefficient, since it
4479      // requires a division + a branch.
4480      assert(0 && "Target independent lowering is not supported for SMULO/UMULO!");
4481    break;
4482    }
4483    break;
4484  }
4485
4486  }
4487
4488  assert(Result.getValueType() == Op.getValueType() &&
4489         "Bad legalization!");
4490
4491  // Make sure that the generated code is itself legal.
4492  if (Result != Op)
4493    Result = LegalizeOp(Result);
4494
4495  // Note that LegalizeOp may be reentered even from single-use nodes, which
4496  // means that we always must cache transformed nodes.
4497  AddLegalizedOperand(Op, Result);
4498  return Result;
4499}
4500
4501/// PromoteOp - Given an operation that produces a value in an invalid type,
4502/// promote it to compute the value into a larger type.  The produced value will
4503/// have the correct bits for the low portion of the register, but no guarantee
4504/// is made about the top bits: it may be zero, sign-extended, or garbage.
4505SDValue SelectionDAGLegalize::PromoteOp(SDValue Op) {
4506  MVT VT = Op.getValueType();
4507  MVT NVT = TLI.getTypeToTransformTo(VT);
4508  assert(getTypeAction(VT) == Promote &&
4509         "Caller should expand or legalize operands that are not promotable!");
4510  assert(NVT.bitsGT(VT) && NVT.isInteger() == VT.isInteger() &&
4511         "Cannot promote to smaller type!");
4512
4513  SDValue Tmp1, Tmp2, Tmp3;
4514  SDValue Result;
4515  SDNode *Node = Op.getNode();
4516  DebugLoc dl = Node->getDebugLoc();
4517
4518  DenseMap<SDValue, SDValue>::iterator I = PromotedNodes.find(Op);
4519  if (I != PromotedNodes.end()) return I->second;
4520
4521  switch (Node->getOpcode()) {
4522  case ISD::CopyFromReg:
4523    assert(0 && "CopyFromReg must be legal!");
4524  default:
4525#ifndef NDEBUG
4526    cerr << "NODE: "; Node->dump(&DAG); cerr << "\n";
4527#endif
4528    assert(0 && "Do not know how to promote this operator!");
4529    abort();
4530  case ISD::UNDEF:
4531    Result = DAG.getUNDEF(NVT);
4532    break;
4533  case ISD::Constant:
4534    if (VT != MVT::i1)
4535      Result = DAG.getNode(ISD::SIGN_EXTEND, dl, NVT, Op);
4536    else
4537      Result = DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, Op);
4538    assert(isa<ConstantSDNode>(Result) && "Didn't constant fold zext?");
4539    break;
4540  case ISD::ConstantFP:
4541    Result = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Op);
4542    assert(isa<ConstantFPSDNode>(Result) && "Didn't constant fold fp_extend?");
4543    break;
4544
4545  case ISD::SETCC: {
4546    MVT VT0 = Node->getOperand(0).getValueType();
4547    assert(isTypeLegal(TLI.getSetCCResultType(VT0))
4548           && "SetCC type is not legal??");
4549    Result = DAG.getNode(ISD::SETCC, dl, TLI.getSetCCResultType(VT0),
4550                         Node->getOperand(0), Node->getOperand(1),
4551                         Node->getOperand(2));
4552    break;
4553  }
4554  case ISD::TRUNCATE:
4555    switch (getTypeAction(Node->getOperand(0).getValueType())) {
4556    case Legal:
4557      Result = LegalizeOp(Node->getOperand(0));
4558      assert(Result.getValueType().bitsGE(NVT) &&
4559             "This truncation doesn't make sense!");
4560      if (Result.getValueType().bitsGT(NVT))    // Truncate to NVT instead of VT
4561        Result = DAG.getNode(ISD::TRUNCATE, dl, NVT, Result);
4562      break;
4563    case Promote:
4564      // The truncation is not required, because we don't guarantee anything
4565      // about high bits anyway.
4566      Result = PromoteOp(Node->getOperand(0));
4567      break;
4568    case Expand:
4569      ExpandOp(Node->getOperand(0), Tmp1, Tmp2);
4570      // Truncate the low part of the expanded value to the result type
4571      Result = DAG.getNode(ISD::TRUNCATE, dl, NVT, Tmp1);
4572    }
4573    break;
4574  case ISD::SIGN_EXTEND:
4575  case ISD::ZERO_EXTEND:
4576  case ISD::ANY_EXTEND:
4577    switch (getTypeAction(Node->getOperand(0).getValueType())) {
4578    case Expand: assert(0 && "BUG: Smaller reg should have been promoted!");
4579    case Legal:
4580      // Input is legal?  Just do extend all the way to the larger type.
4581      Result = DAG.getNode(Node->getOpcode(), dl, NVT, Node->getOperand(0));
4582      break;
4583    case Promote:
4584      // Promote the reg if it's smaller.
4585      Result = PromoteOp(Node->getOperand(0));
4586      // The high bits are not guaranteed to be anything.  Insert an extend.
4587      if (Node->getOpcode() == ISD::SIGN_EXTEND)
4588        Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, NVT, Result,
4589                         DAG.getValueType(Node->getOperand(0).getValueType()));
4590      else if (Node->getOpcode() == ISD::ZERO_EXTEND)
4591        Result = DAG.getZeroExtendInReg(Result, dl,
4592                                        Node->getOperand(0).getValueType());
4593      break;
4594    }
4595    break;
4596  case ISD::CONVERT_RNDSAT: {
4597    ISD::CvtCode CvtCode = cast<CvtRndSatSDNode>(Node)->getCvtCode();
4598    assert ((CvtCode == ISD::CVT_SS || CvtCode == ISD::CVT_SU ||
4599             CvtCode == ISD::CVT_US || CvtCode == ISD::CVT_UU ||
4600             CvtCode == ISD::CVT_SF || CvtCode == ISD::CVT_UF) &&
4601            "can only promote integers");
4602    Result = DAG.getConvertRndSat(NVT, dl, Node->getOperand(0),
4603                                  Node->getOperand(1), Node->getOperand(2),
4604                                  Node->getOperand(3), Node->getOperand(4),
4605                                  CvtCode);
4606    break;
4607
4608  }
4609  case ISD::BIT_CONVERT:
4610    Result = EmitStackConvert(Node->getOperand(0), Node->getValueType(0),
4611                              Node->getValueType(0), dl);
4612    Result = PromoteOp(Result);
4613    break;
4614
4615  case ISD::FP_EXTEND:
4616    assert(0 && "Case not implemented.  Dynamically dead with 2 FP types!");
4617  case ISD::FP_ROUND:
4618    switch (getTypeAction(Node->getOperand(0).getValueType())) {
4619    case Expand: assert(0 && "BUG: Cannot expand FP regs!");
4620    case Promote:  assert(0 && "Unreachable with 2 FP types!");
4621    case Legal:
4622      if (Node->getConstantOperandVal(1) == 0) {
4623        // Input is legal?  Do an FP_ROUND_INREG.
4624        Result = DAG.getNode(ISD::FP_ROUND_INREG, dl, NVT, Node->getOperand(0),
4625                             DAG.getValueType(VT));
4626      } else {
4627        // Just remove the truncate, it isn't affecting the value.
4628        Result = DAG.getNode(ISD::FP_ROUND, dl, NVT, Node->getOperand(0),
4629                             Node->getOperand(1));
4630      }
4631      break;
4632    }
4633    break;
4634  case ISD::SINT_TO_FP:
4635  case ISD::UINT_TO_FP:
4636    switch (getTypeAction(Node->getOperand(0).getValueType())) {
4637    case Legal:
4638      // No extra round required here.
4639      Result = DAG.getNode(Node->getOpcode(), dl, NVT, Node->getOperand(0));
4640      break;
4641
4642    case Promote:
4643      Result = PromoteOp(Node->getOperand(0));
4644      if (Node->getOpcode() == ISD::SINT_TO_FP)
4645        Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, Result.getValueType(),
4646                             Result,
4647                         DAG.getValueType(Node->getOperand(0).getValueType()));
4648      else
4649        Result = DAG.getZeroExtendInReg(Result, dl,
4650                                        Node->getOperand(0).getValueType());
4651      // No extra round required here.
4652      Result = DAG.getNode(Node->getOpcode(), dl, NVT, Result);
4653      break;
4654    case Expand:
4655      Result = ExpandIntToFP(Node->getOpcode() == ISD::SINT_TO_FP, NVT,
4656                             Node->getOperand(0), dl);
4657      // Round if we cannot tolerate excess precision.
4658      if (NoExcessFPPrecision)
4659        Result = DAG.getNode(ISD::FP_ROUND_INREG, dl, NVT, Result,
4660                             DAG.getValueType(VT));
4661      break;
4662    }
4663    break;
4664
4665  case ISD::SIGN_EXTEND_INREG:
4666    Result = PromoteOp(Node->getOperand(0));
4667    Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, NVT, Result,
4668                         Node->getOperand(1));
4669    break;
4670  case ISD::FP_TO_SINT:
4671  case ISD::FP_TO_UINT:
4672    switch (getTypeAction(Node->getOperand(0).getValueType())) {
4673    case Legal:
4674    case Expand:
4675      Tmp1 = Node->getOperand(0);
4676      break;
4677    case Promote:
4678      // The input result is prerounded, so we don't have to do anything
4679      // special.
4680      Tmp1 = PromoteOp(Node->getOperand(0));
4681      break;
4682    }
4683    // If we're promoting a UINT to a larger size, check to see if the new node
4684    // will be legal.  If it isn't, check to see if FP_TO_SINT is legal, since
4685    // we can use that instead.  This allows us to generate better code for
4686    // FP_TO_UINT for small destination sizes on targets where FP_TO_UINT is not
4687    // legal, such as PowerPC.
4688    if (Node->getOpcode() == ISD::FP_TO_UINT &&
4689        !TLI.isOperationLegalOrCustom(ISD::FP_TO_UINT, NVT) &&
4690        (TLI.isOperationLegalOrCustom(ISD::FP_TO_SINT, NVT) ||
4691         TLI.getOperationAction(ISD::FP_TO_SINT, NVT)==TargetLowering::Custom)){
4692      Result = DAG.getNode(ISD::FP_TO_SINT, dl, NVT, Tmp1);
4693    } else {
4694      Result = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1);
4695    }
4696    break;
4697
4698  case ISD::FABS:
4699  case ISD::FNEG:
4700    Tmp1 = PromoteOp(Node->getOperand(0));
4701    assert(Tmp1.getValueType() == NVT);
4702    Result = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1);
4703    // NOTE: we do not have to do any extra rounding here for
4704    // NoExcessFPPrecision, because we know the input will have the appropriate
4705    // precision, and these operations don't modify precision at all.
4706    break;
4707
4708  case ISD::FLOG:
4709  case ISD::FLOG2:
4710  case ISD::FLOG10:
4711  case ISD::FEXP:
4712  case ISD::FEXP2:
4713  case ISD::FSQRT:
4714  case ISD::FSIN:
4715  case ISD::FCOS:
4716  case ISD::FTRUNC:
4717  case ISD::FFLOOR:
4718  case ISD::FCEIL:
4719  case ISD::FRINT:
4720  case ISD::FNEARBYINT:
4721    Tmp1 = PromoteOp(Node->getOperand(0));
4722    assert(Tmp1.getValueType() == NVT);
4723    Result = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1);
4724    if (NoExcessFPPrecision)
4725      Result = DAG.getNode(ISD::FP_ROUND_INREG, dl, NVT, Result,
4726                           DAG.getValueType(VT));
4727    break;
4728
4729  case ISD::FPOW:
4730  case ISD::FPOWI: {
4731    // Promote f32 pow(i) to f64 pow(i).  Note that this could insert a libcall
4732    // directly as well, which may be better.
4733    Tmp1 = PromoteOp(Node->getOperand(0));
4734    Tmp2 = Node->getOperand(1);
4735    if (Node->getOpcode() == ISD::FPOW)
4736      Tmp2 = PromoteOp(Tmp2);
4737    assert(Tmp1.getValueType() == NVT);
4738    Result = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2);
4739    if (NoExcessFPPrecision)
4740      Result = DAG.getNode(ISD::FP_ROUND_INREG, dl, NVT, Result,
4741                           DAG.getValueType(VT));
4742    break;
4743  }
4744
4745  case ISD::ATOMIC_CMP_SWAP: {
4746    AtomicSDNode* AtomNode = cast<AtomicSDNode>(Node);
4747    Tmp2 = PromoteOp(Node->getOperand(2));
4748    Tmp3 = PromoteOp(Node->getOperand(3));
4749    Result = DAG.getAtomic(Node->getOpcode(), dl, AtomNode->getMemoryVT(),
4750                           AtomNode->getChain(),
4751                           AtomNode->getBasePtr(), Tmp2, Tmp3,
4752                           AtomNode->getSrcValue(),
4753                           AtomNode->getAlignment());
4754    // Remember that we legalized the chain.
4755    AddLegalizedOperand(Op.getValue(1), LegalizeOp(Result.getValue(1)));
4756    break;
4757  }
4758  case ISD::ATOMIC_LOAD_ADD:
4759  case ISD::ATOMIC_LOAD_SUB:
4760  case ISD::ATOMIC_LOAD_AND:
4761  case ISD::ATOMIC_LOAD_OR:
4762  case ISD::ATOMIC_LOAD_XOR:
4763  case ISD::ATOMIC_LOAD_NAND:
4764  case ISD::ATOMIC_LOAD_MIN:
4765  case ISD::ATOMIC_LOAD_MAX:
4766  case ISD::ATOMIC_LOAD_UMIN:
4767  case ISD::ATOMIC_LOAD_UMAX:
4768  case ISD::ATOMIC_SWAP: {
4769    AtomicSDNode* AtomNode = cast<AtomicSDNode>(Node);
4770    Tmp2 = PromoteOp(Node->getOperand(2));
4771    Result = DAG.getAtomic(Node->getOpcode(), dl, AtomNode->getMemoryVT(),
4772                           AtomNode->getChain(),
4773                           AtomNode->getBasePtr(), Tmp2,
4774                           AtomNode->getSrcValue(),
4775                           AtomNode->getAlignment());
4776    // Remember that we legalized the chain.
4777    AddLegalizedOperand(Op.getValue(1), LegalizeOp(Result.getValue(1)));
4778    break;
4779  }
4780
4781  case ISD::AND:
4782  case ISD::OR:
4783  case ISD::XOR:
4784  case ISD::ADD:
4785  case ISD::SUB:
4786  case ISD::MUL:
4787    // The input may have strange things in the top bits of the registers, but
4788    // these operations don't care.  They may have weird bits going out, but
4789    // that too is okay if they are integer operations.
4790    Tmp1 = PromoteOp(Node->getOperand(0));
4791    Tmp2 = PromoteOp(Node->getOperand(1));
4792    assert(Tmp1.getValueType() == NVT && Tmp2.getValueType() == NVT);
4793    Result = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2);
4794    break;
4795  case ISD::FADD:
4796  case ISD::FSUB:
4797  case ISD::FMUL:
4798    Tmp1 = PromoteOp(Node->getOperand(0));
4799    Tmp2 = PromoteOp(Node->getOperand(1));
4800    assert(Tmp1.getValueType() == NVT && Tmp2.getValueType() == NVT);
4801    Result = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2);
4802
4803    // Floating point operations will give excess precision that we may not be
4804    // able to tolerate.  If we DO allow excess precision, just leave it,
4805    // otherwise excise it.
4806    // FIXME: Why would we need to round FP ops more than integer ones?
4807    //     Is Round(Add(Add(A,B),C)) != Round(Add(Round(Add(A,B)), C))
4808    if (NoExcessFPPrecision)
4809      Result = DAG.getNode(ISD::FP_ROUND_INREG, dl, NVT, Result,
4810                           DAG.getValueType(VT));
4811    break;
4812
4813  case ISD::SDIV:
4814  case ISD::SREM:
4815    // These operators require that their input be sign extended.
4816    Tmp1 = PromoteOp(Node->getOperand(0));
4817    Tmp2 = PromoteOp(Node->getOperand(1));
4818    if (NVT.isInteger()) {
4819      Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, NVT, Tmp1,
4820                         DAG.getValueType(VT));
4821      Tmp2 = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, NVT, Tmp2,
4822                         DAG.getValueType(VT));
4823    }
4824    Result = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2);
4825
4826    // Perform FP_ROUND: this is probably overly pessimistic.
4827    if (NVT.isFloatingPoint() && NoExcessFPPrecision)
4828      Result = DAG.getNode(ISD::FP_ROUND_INREG, dl, NVT, Result,
4829                           DAG.getValueType(VT));
4830    break;
4831  case ISD::FDIV:
4832  case ISD::FREM:
4833  case ISD::FCOPYSIGN:
4834    // These operators require that their input be fp extended.
4835    switch (getTypeAction(Node->getOperand(0).getValueType())) {
4836    case Expand: assert(0 && "not implemented");
4837    case Legal:   Tmp1 = LegalizeOp(Node->getOperand(0)); break;
4838    case Promote: Tmp1 = PromoteOp(Node->getOperand(0));  break;
4839    }
4840    switch (getTypeAction(Node->getOperand(1).getValueType())) {
4841    case Expand: assert(0 && "not implemented");
4842    case Legal:   Tmp2 = LegalizeOp(Node->getOperand(1)); break;
4843    case Promote: Tmp2 = PromoteOp(Node->getOperand(1)); break;
4844    }
4845    Result = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2);
4846
4847    // Perform FP_ROUND: this is probably overly pessimistic.
4848    if (NoExcessFPPrecision && Node->getOpcode() != ISD::FCOPYSIGN)
4849      Result = DAG.getNode(ISD::FP_ROUND_INREG, dl, NVT, Result,
4850                           DAG.getValueType(VT));
4851    break;
4852
4853  case ISD::UDIV:
4854  case ISD::UREM:
4855    // These operators require that their input be zero extended.
4856    Tmp1 = PromoteOp(Node->getOperand(0));
4857    Tmp2 = PromoteOp(Node->getOperand(1));
4858    assert(NVT.isInteger() && "Operators don't apply to FP!");
4859    Tmp1 = DAG.getZeroExtendInReg(Tmp1, dl, VT);
4860    Tmp2 = DAG.getZeroExtendInReg(Tmp2, dl, VT);
4861    Result = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2);
4862    break;
4863
4864  case ISD::SHL:
4865    Tmp1 = PromoteOp(Node->getOperand(0));
4866    Result = DAG.getNode(ISD::SHL, dl, NVT, Tmp1, Node->getOperand(1));
4867    break;
4868  case ISD::SRA:
4869    // The input value must be properly sign extended.
4870    Tmp1 = PromoteOp(Node->getOperand(0));
4871    Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, NVT, Tmp1,
4872                       DAG.getValueType(VT));
4873    Result = DAG.getNode(ISD::SRA, dl, NVT, Tmp1, Node->getOperand(1));
4874    break;
4875  case ISD::SRL:
4876    // The input value must be properly zero extended.
4877    Tmp1 = PromoteOp(Node->getOperand(0));
4878    Tmp1 = DAG.getZeroExtendInReg(Tmp1, dl, VT);
4879    Result = DAG.getNode(ISD::SRL, dl, NVT, Tmp1, Node->getOperand(1));
4880    break;
4881
4882  case ISD::VAARG:
4883    Tmp1 = Node->getOperand(0);   // Get the chain.
4884    Tmp2 = Node->getOperand(1);   // Get the pointer.
4885    if (TLI.getOperationAction(ISD::VAARG, VT) == TargetLowering::Custom) {
4886      Tmp3 = DAG.getVAArg(VT, dl, Tmp1, Tmp2, Node->getOperand(2));
4887      Result = TLI.LowerOperation(Tmp3, DAG);
4888    } else {
4889      const Value *V = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
4890      SDValue VAList = DAG.getLoad(TLI.getPointerTy(), dl, Tmp1, Tmp2, V, 0);
4891      // Increment the pointer, VAList, to the next vaarg
4892      Tmp3 = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(), VAList,
4893                         DAG.getConstant(VT.getSizeInBits()/8,
4894                                         TLI.getPointerTy()));
4895      // Store the incremented VAList to the legalized pointer
4896      Tmp3 = DAG.getStore(VAList.getValue(1), dl, Tmp3, Tmp2, V, 0);
4897      // Load the actual argument out of the pointer VAList
4898      Result = DAG.getExtLoad(ISD::EXTLOAD, dl, NVT, Tmp3, VAList, NULL, 0, VT);
4899    }
4900    // Remember that we legalized the chain.
4901    AddLegalizedOperand(Op.getValue(1), LegalizeOp(Result.getValue(1)));
4902    break;
4903
4904  case ISD::LOAD: {
4905    LoadSDNode *LD = cast<LoadSDNode>(Node);
4906    ISD::LoadExtType ExtType = ISD::isNON_EXTLoad(Node)
4907      ? ISD::EXTLOAD : LD->getExtensionType();
4908    Result = DAG.getExtLoad(ExtType, dl, NVT,
4909                            LD->getChain(), LD->getBasePtr(),
4910                            LD->getSrcValue(), LD->getSrcValueOffset(),
4911                            LD->getMemoryVT(),
4912                            LD->isVolatile(),
4913                            LD->getAlignment());
4914    // Remember that we legalized the chain.
4915    AddLegalizedOperand(Op.getValue(1), LegalizeOp(Result.getValue(1)));
4916    break;
4917  }
4918  case ISD::SELECT: {
4919    Tmp2 = PromoteOp(Node->getOperand(1));   // Legalize the op0
4920    Tmp3 = PromoteOp(Node->getOperand(2));   // Legalize the op1
4921
4922    MVT VT2 = Tmp2.getValueType();
4923    assert(VT2 == Tmp3.getValueType()
4924           && "PromoteOp SELECT: Operands 2 and 3 ValueTypes don't match");
4925    // Ensure that the resulting node is at least the same size as the operands'
4926    // value types, because we cannot assume that TLI.getSetCCValueType() is
4927    // constant.
4928    Result = DAG.getNode(ISD::SELECT, dl, VT2, Node->getOperand(0), Tmp2, Tmp3);
4929    break;
4930  }
4931  case ISD::SELECT_CC:
4932    Tmp2 = PromoteOp(Node->getOperand(2));   // True
4933    Tmp3 = PromoteOp(Node->getOperand(3));   // False
4934    Result = DAG.getNode(ISD::SELECT_CC, dl, NVT, Node->getOperand(0),
4935                         Node->getOperand(1), Tmp2, Tmp3, Node->getOperand(4));
4936    break;
4937  case ISD::BSWAP:
4938    Tmp1 = Node->getOperand(0);
4939    Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, Tmp1);
4940    Tmp1 = DAG.getNode(ISD::BSWAP, dl, NVT, Tmp1);
4941    Result = DAG.getNode(ISD::SRL, dl, NVT, Tmp1,
4942                         DAG.getConstant(NVT.getSizeInBits() -
4943                                         VT.getSizeInBits(),
4944                                         TLI.getShiftAmountTy()));
4945    break;
4946  case ISD::CTPOP:
4947  case ISD::CTTZ:
4948  case ISD::CTLZ:
4949    // Zero extend the argument
4950    Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, Node->getOperand(0));
4951    // Perform the larger operation, then subtract if needed.
4952    Tmp1 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1);
4953    switch(Node->getOpcode()) {
4954    case ISD::CTPOP:
4955      Result = Tmp1;
4956      break;
4957    case ISD::CTTZ:
4958      // if Tmp1 == sizeinbits(NVT) then Tmp1 = sizeinbits(Old VT)
4959      Tmp2 = DAG.getSetCC(dl, TLI.getSetCCResultType(Tmp1.getValueType()), Tmp1,
4960                          DAG.getConstant(NVT.getSizeInBits(), NVT),
4961                          ISD::SETEQ);
4962      Result = DAG.getNode(ISD::SELECT, dl, NVT, Tmp2,
4963                           DAG.getConstant(VT.getSizeInBits(), NVT), Tmp1);
4964      break;
4965    case ISD::CTLZ:
4966      //Tmp1 = Tmp1 - (sizeinbits(NVT) - sizeinbits(Old VT))
4967      Result = DAG.getNode(ISD::SUB, dl, NVT, Tmp1,
4968                           DAG.getConstant(NVT.getSizeInBits() -
4969                                           VT.getSizeInBits(), NVT));
4970      break;
4971    }
4972    break;
4973  case ISD::EXTRACT_SUBVECTOR:
4974    Result = PromoteOp(ExpandEXTRACT_SUBVECTOR(Op));
4975    break;
4976  case ISD::EXTRACT_VECTOR_ELT:
4977    Result = PromoteOp(ExpandEXTRACT_VECTOR_ELT(Op));
4978    break;
4979  }
4980
4981  assert(Result.getNode() && "Didn't set a result!");
4982
4983  // Make sure the result is itself legal.
4984  Result = LegalizeOp(Result);
4985
4986  // Remember that we promoted this!
4987  AddPromotedOperand(Op, Result);
4988  return Result;
4989}
4990
4991/// ExpandEXTRACT_VECTOR_ELT - Expand an EXTRACT_VECTOR_ELT operation into
4992/// a legal EXTRACT_VECTOR_ELT operation, scalar code, or memory traffic,
4993/// based on the vector type. The return type of this matches the element type
4994/// of the vector, which may not be legal for the target.
4995SDValue SelectionDAGLegalize::ExpandEXTRACT_VECTOR_ELT(SDValue Op) {
4996  // We know that operand #0 is the Vec vector.  If the index is a constant
4997  // or if the invec is a supported hardware type, we can use it.  Otherwise,
4998  // lower to a store then an indexed load.
4999  SDValue Vec = Op.getOperand(0);
5000  SDValue Idx = Op.getOperand(1);
5001  DebugLoc dl = Op.getDebugLoc();
5002
5003  MVT TVT = Vec.getValueType();
5004  unsigned NumElems = TVT.getVectorNumElements();
5005
5006  switch (TLI.getOperationAction(ISD::EXTRACT_VECTOR_ELT, TVT)) {
5007  default: assert(0 && "This action is not supported yet!");
5008  case TargetLowering::Custom: {
5009    Vec = LegalizeOp(Vec);
5010    Op = DAG.UpdateNodeOperands(Op, Vec, Idx);
5011    SDValue Tmp3 = TLI.LowerOperation(Op, DAG);
5012    if (Tmp3.getNode())
5013      return Tmp3;
5014    break;
5015  }
5016  case TargetLowering::Legal:
5017    if (isTypeLegal(TVT)) {
5018      Vec = LegalizeOp(Vec);
5019      Op = DAG.UpdateNodeOperands(Op, Vec, Idx);
5020      return Op;
5021    }
5022    break;
5023  case TargetLowering::Promote:
5024    assert(TVT.isVector() && "not vector type");
5025    // fall thru to expand since vectors are by default are promote
5026  case TargetLowering::Expand:
5027    break;
5028  }
5029
5030  if (NumElems == 1) {
5031    // This must be an access of the only element.  Return it.
5032    Op = ScalarizeVectorOp(Vec);
5033  } else if (!TLI.isTypeLegal(TVT) && isa<ConstantSDNode>(Idx)) {
5034    unsigned NumLoElts =  1 << Log2_32(NumElems-1);
5035    ConstantSDNode *CIdx = cast<ConstantSDNode>(Idx);
5036    SDValue Lo, Hi;
5037    SplitVectorOp(Vec, Lo, Hi);
5038    if (CIdx->getZExtValue() < NumLoElts) {
5039      Vec = Lo;
5040    } else {
5041      Vec = Hi;
5042      Idx = DAG.getConstant(CIdx->getZExtValue() - NumLoElts,
5043                            Idx.getValueType());
5044    }
5045
5046    // It's now an extract from the appropriate high or low part.  Recurse.
5047    Op = DAG.UpdateNodeOperands(Op, Vec, Idx);
5048    Op = ExpandEXTRACT_VECTOR_ELT(Op);
5049  } else {
5050    // Store the value to a temporary stack slot, then LOAD the scalar
5051    // element back out.
5052    SDValue StackPtr = DAG.CreateStackTemporary(Vec.getValueType());
5053    SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, Vec, StackPtr, NULL, 0);
5054
5055    // Add the offset to the index.
5056    unsigned EltSize = Op.getValueType().getSizeInBits()/8;
5057    Idx = DAG.getNode(ISD::MUL, dl, Idx.getValueType(), Idx,
5058                      DAG.getConstant(EltSize, Idx.getValueType()));
5059
5060    if (Idx.getValueType().bitsGT(TLI.getPointerTy()))
5061      Idx = DAG.getNode(ISD::TRUNCATE, dl, TLI.getPointerTy(), Idx);
5062    else
5063      Idx = DAG.getNode(ISD::ZERO_EXTEND, dl, TLI.getPointerTy(), Idx);
5064
5065    StackPtr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), Idx, StackPtr);
5066
5067    Op = DAG.getLoad(Op.getValueType(), dl, Ch, StackPtr, NULL, 0);
5068  }
5069  return Op;
5070}
5071
5072/// ExpandEXTRACT_SUBVECTOR - Expand a EXTRACT_SUBVECTOR operation.  For now
5073/// we assume the operation can be split if it is not already legal.
5074SDValue SelectionDAGLegalize::ExpandEXTRACT_SUBVECTOR(SDValue Op) {
5075  // We know that operand #0 is the Vec vector.  For now we assume the index
5076  // is a constant and that the extracted result is a supported hardware type.
5077  SDValue Vec = Op.getOperand(0);
5078  SDValue Idx = LegalizeOp(Op.getOperand(1));
5079
5080  unsigned NumElems = Vec.getValueType().getVectorNumElements();
5081
5082  if (NumElems == Op.getValueType().getVectorNumElements()) {
5083    // This must be an access of the desired vector length.  Return it.
5084    return Vec;
5085  }
5086
5087  ConstantSDNode *CIdx = cast<ConstantSDNode>(Idx);
5088  SDValue Lo, Hi;
5089  SplitVectorOp(Vec, Lo, Hi);
5090  if (CIdx->getZExtValue() < NumElems/2) {
5091    Vec = Lo;
5092  } else {
5093    Vec = Hi;
5094    Idx = DAG.getConstant(CIdx->getZExtValue() - NumElems/2,
5095                          Idx.getValueType());
5096  }
5097
5098  // It's now an extract from the appropriate high or low part.  Recurse.
5099  Op = DAG.UpdateNodeOperands(Op, Vec, Idx);
5100  return ExpandEXTRACT_SUBVECTOR(Op);
5101}
5102
5103/// LegalizeSetCCOperands - Attempts to create a legal LHS and RHS for a SETCC
5104/// with condition CC on the current target.  This usually involves legalizing
5105/// or promoting the arguments.  In the case where LHS and RHS must be expanded,
5106/// there may be no choice but to create a new SetCC node to represent the
5107/// legalized value of setcc lhs, rhs.  In this case, the value is returned in
5108/// LHS, and the SDValue returned in RHS has a nil SDNode value.
5109void SelectionDAGLegalize::LegalizeSetCCOperands(SDValue &LHS,
5110                                                 SDValue &RHS,
5111                                                 SDValue &CC,
5112                                                 DebugLoc dl) {
5113  SDValue Tmp1, Tmp2, Tmp3, Result;
5114
5115  switch (getTypeAction(LHS.getValueType())) {
5116  case Legal:
5117    Tmp1 = LegalizeOp(LHS);   // LHS
5118    Tmp2 = LegalizeOp(RHS);   // RHS
5119    break;
5120  case Promote:
5121    Tmp1 = PromoteOp(LHS);   // LHS
5122    Tmp2 = PromoteOp(RHS);   // RHS
5123
5124    // If this is an FP compare, the operands have already been extended.
5125    if (LHS.getValueType().isInteger()) {
5126      MVT VT = LHS.getValueType();
5127      MVT NVT = TLI.getTypeToTransformTo(VT);
5128
5129      // Otherwise, we have to insert explicit sign or zero extends.  Note
5130      // that we could insert sign extends for ALL conditions, but zero extend
5131      // is cheaper on many machines (an AND instead of two shifts), so prefer
5132      // it.
5133      switch (cast<CondCodeSDNode>(CC)->get()) {
5134      default: assert(0 && "Unknown integer comparison!");
5135      case ISD::SETEQ:
5136      case ISD::SETNE:
5137      case ISD::SETUGE:
5138      case ISD::SETUGT:
5139      case ISD::SETULE:
5140      case ISD::SETULT:
5141        // ALL of these operations will work if we either sign or zero extend
5142        // the operands (including the unsigned comparisons!).  Zero extend is
5143        // usually a simpler/cheaper operation, so prefer it.
5144        Tmp1 = DAG.getZeroExtendInReg(Tmp1, dl, VT);
5145        Tmp2 = DAG.getZeroExtendInReg(Tmp2, dl, VT);
5146        break;
5147      case ISD::SETGE:
5148      case ISD::SETGT:
5149      case ISD::SETLT:
5150      case ISD::SETLE:
5151        Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, NVT, Tmp1,
5152                           DAG.getValueType(VT));
5153        Tmp2 = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, NVT, Tmp2,
5154                           DAG.getValueType(VT));
5155        Tmp1 = LegalizeOp(Tmp1); // Relegalize new nodes.
5156        Tmp2 = LegalizeOp(Tmp2); // Relegalize new nodes.
5157        break;
5158      }
5159    }
5160    break;
5161  case Expand: {
5162    MVT VT = LHS.getValueType();
5163    if (VT == MVT::f32 || VT == MVT::f64) {
5164      // Expand into one or more soft-fp libcall(s).
5165      RTLIB::Libcall LC1 = RTLIB::UNKNOWN_LIBCALL, LC2 = RTLIB::UNKNOWN_LIBCALL;
5166      switch (cast<CondCodeSDNode>(CC)->get()) {
5167      case ISD::SETEQ:
5168      case ISD::SETOEQ:
5169        LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 : RTLIB::OEQ_F64;
5170        break;
5171      case ISD::SETNE:
5172      case ISD::SETUNE:
5173        LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 : RTLIB::UNE_F64;
5174        break;
5175      case ISD::SETGE:
5176      case ISD::SETOGE:
5177        LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 : RTLIB::OGE_F64;
5178        break;
5179      case ISD::SETLT:
5180      case ISD::SETOLT:
5181        LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 : RTLIB::OLT_F64;
5182        break;
5183      case ISD::SETLE:
5184      case ISD::SETOLE:
5185        LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 : RTLIB::OLE_F64;
5186        break;
5187      case ISD::SETGT:
5188      case ISD::SETOGT:
5189        LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 : RTLIB::OGT_F64;
5190        break;
5191      case ISD::SETUO:
5192        LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 : RTLIB::UO_F64;
5193        break;
5194      case ISD::SETO:
5195        LC1 = (VT == MVT::f32) ? RTLIB::O_F32 : RTLIB::O_F64;
5196        break;
5197      default:
5198        LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 : RTLIB::UO_F64;
5199        switch (cast<CondCodeSDNode>(CC)->get()) {
5200        case ISD::SETONE:
5201          // SETONE = SETOLT | SETOGT
5202          LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 : RTLIB::OLT_F64;
5203          // Fallthrough
5204        case ISD::SETUGT:
5205          LC2 = (VT == MVT::f32) ? RTLIB::OGT_F32 : RTLIB::OGT_F64;
5206          break;
5207        case ISD::SETUGE:
5208          LC2 = (VT == MVT::f32) ? RTLIB::OGE_F32 : RTLIB::OGE_F64;
5209          break;
5210        case ISD::SETULT:
5211          LC2 = (VT == MVT::f32) ? RTLIB::OLT_F32 : RTLIB::OLT_F64;
5212          break;
5213        case ISD::SETULE:
5214          LC2 = (VT == MVT::f32) ? RTLIB::OLE_F32 : RTLIB::OLE_F64;
5215          break;
5216        case ISD::SETUEQ:
5217          LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 : RTLIB::OEQ_F64;
5218          break;
5219        default: assert(0 && "Unsupported FP setcc!");
5220        }
5221      }
5222
5223      SDValue Dummy;
5224      SDValue Ops[2] = { LHS, RHS };
5225      Tmp1 = ExpandLibCall(LC1, DAG.getMergeValues(Ops, 2, dl).getNode(),
5226                           false /*sign irrelevant*/, Dummy);
5227      Tmp2 = DAG.getConstant(0, MVT::i32);
5228      CC = DAG.getCondCode(TLI.getCmpLibcallCC(LC1));
5229      if (LC2 != RTLIB::UNKNOWN_LIBCALL) {
5230        Tmp1 = DAG.getNode(ISD::SETCC, dl,
5231                           TLI.getSetCCResultType(Tmp1.getValueType()),
5232                           Tmp1, Tmp2, CC);
5233        LHS = ExpandLibCall(LC2, DAG.getMergeValues(Ops, 2, dl).getNode(),
5234                            false /*sign irrelevant*/, Dummy);
5235        Tmp2 = DAG.getNode(ISD::SETCC, dl,
5236                           TLI.getSetCCResultType(LHS.getValueType()), LHS,
5237                           Tmp2, DAG.getCondCode(TLI.getCmpLibcallCC(LC2)));
5238        Tmp1 = DAG.getNode(ISD::OR, dl, Tmp1.getValueType(), Tmp1, Tmp2);
5239        Tmp2 = SDValue();
5240      }
5241      LHS = LegalizeOp(Tmp1);
5242      RHS = Tmp2;
5243      return;
5244    }
5245
5246    SDValue LHSLo, LHSHi, RHSLo, RHSHi;
5247    ExpandOp(LHS, LHSLo, LHSHi);
5248    ExpandOp(RHS, RHSLo, RHSHi);
5249    ISD::CondCode CCCode = cast<CondCodeSDNode>(CC)->get();
5250
5251    if (VT==MVT::ppcf128) {
5252      // FIXME:  This generated code sucks.  We want to generate
5253      //         FCMPU crN, hi1, hi2
5254      //         BNE crN, L:
5255      //         FCMPU crN, lo1, lo2
5256      // The following can be improved, but not that much.
5257      Tmp1 = DAG.getSetCC(dl, TLI.getSetCCResultType(LHSHi.getValueType()),
5258                          LHSHi, RHSHi, ISD::SETOEQ);
5259      Tmp2 = DAG.getSetCC(dl, TLI.getSetCCResultType(LHSLo.getValueType()),
5260                          LHSLo, RHSLo, CCCode);
5261      Tmp3 = DAG.getNode(ISD::AND, dl, Tmp1.getValueType(), Tmp1, Tmp2);
5262      Tmp1 = DAG.getSetCC(dl, TLI.getSetCCResultType(LHSHi.getValueType()),
5263                          LHSHi, RHSHi, ISD::SETUNE);
5264      Tmp2 = DAG.getSetCC(dl, TLI.getSetCCResultType(LHSHi.getValueType()),
5265                          LHSHi, RHSHi, CCCode);
5266      Tmp1 = DAG.getNode(ISD::AND, dl, Tmp1.getValueType(), Tmp1, Tmp2);
5267      Tmp1 = DAG.getNode(ISD::OR, dl, Tmp1.getValueType(), Tmp1, Tmp3);
5268      Tmp2 = SDValue();
5269      break;
5270    }
5271
5272    switch (CCCode) {
5273    case ISD::SETEQ:
5274    case ISD::SETNE:
5275      if (RHSLo == RHSHi)
5276        if (ConstantSDNode *RHSCST = dyn_cast<ConstantSDNode>(RHSLo))
5277          if (RHSCST->isAllOnesValue()) {
5278            // Comparison to -1.
5279            Tmp1 = DAG.getNode(ISD::AND, dl,LHSLo.getValueType(), LHSLo, LHSHi);
5280            Tmp2 = RHSLo;
5281            break;
5282          }
5283
5284      Tmp1 = DAG.getNode(ISD::XOR, dl, LHSLo.getValueType(), LHSLo, RHSLo);
5285      Tmp2 = DAG.getNode(ISD::XOR, dl, LHSLo.getValueType(), LHSHi, RHSHi);
5286      Tmp1 = DAG.getNode(ISD::OR, dl, Tmp1.getValueType(), Tmp1, Tmp2);
5287      Tmp2 = DAG.getConstant(0, Tmp1.getValueType());
5288      break;
5289    default:
5290      // If this is a comparison of the sign bit, just look at the top part.
5291      // X > -1,  x < 0
5292      if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(RHS))
5293        if ((cast<CondCodeSDNode>(CC)->get() == ISD::SETLT &&
5294             CST->isNullValue()) ||               // X < 0
5295            (cast<CondCodeSDNode>(CC)->get() == ISD::SETGT &&
5296             CST->isAllOnesValue())) {            // X > -1
5297          Tmp1 = LHSHi;
5298          Tmp2 = RHSHi;
5299          break;
5300        }
5301
5302      // FIXME: This generated code sucks.
5303      ISD::CondCode LowCC;
5304      switch (CCCode) {
5305      default: assert(0 && "Unknown integer setcc!");
5306      case ISD::SETLT:
5307      case ISD::SETULT: LowCC = ISD::SETULT; break;
5308      case ISD::SETGT:
5309      case ISD::SETUGT: LowCC = ISD::SETUGT; break;
5310      case ISD::SETLE:
5311      case ISD::SETULE: LowCC = ISD::SETULE; break;
5312      case ISD::SETGE:
5313      case ISD::SETUGE: LowCC = ISD::SETUGE; break;
5314      }
5315
5316      // Tmp1 = lo(op1) < lo(op2)   // Always unsigned comparison
5317      // Tmp2 = hi(op1) < hi(op2)   // Signedness depends on operands
5318      // dest = hi(op1) == hi(op2) ? Tmp1 : Tmp2;
5319
5320      // NOTE: on targets without efficient SELECT of bools, we can always use
5321      // this identity: (B1 ? B2 : B3) --> (B1 & B2)|(!B1&B3)
5322      TargetLowering::DAGCombinerInfo DagCombineInfo(DAG, false, true, NULL);
5323      Tmp1 = TLI.SimplifySetCC(TLI.getSetCCResultType(LHSLo.getValueType()),
5324                               LHSLo, RHSLo, LowCC, false, DagCombineInfo, dl);
5325      if (!Tmp1.getNode())
5326        Tmp1 = DAG.getSetCC(dl, TLI.getSetCCResultType(LHSLo.getValueType()),
5327                            LHSLo, RHSLo, LowCC);
5328      Tmp2 = TLI.SimplifySetCC(TLI.getSetCCResultType(LHSHi.getValueType()),
5329                               LHSHi, RHSHi, CCCode, false, DagCombineInfo, dl);
5330      if (!Tmp2.getNode())
5331        Tmp2 = DAG.getNode(ISD::SETCC, dl,
5332                           TLI.getSetCCResultType(LHSHi.getValueType()),
5333                           LHSHi, RHSHi, CC);
5334
5335      ConstantSDNode *Tmp1C = dyn_cast<ConstantSDNode>(Tmp1.getNode());
5336      ConstantSDNode *Tmp2C = dyn_cast<ConstantSDNode>(Tmp2.getNode());
5337      if ((Tmp1C && Tmp1C->isNullValue()) ||
5338          (Tmp2C && Tmp2C->isNullValue() &&
5339           (CCCode == ISD::SETLE || CCCode == ISD::SETGE ||
5340            CCCode == ISD::SETUGE || CCCode == ISD::SETULE)) ||
5341          (Tmp2C && Tmp2C->getAPIntValue() == 1 &&
5342           (CCCode == ISD::SETLT || CCCode == ISD::SETGT ||
5343            CCCode == ISD::SETUGT || CCCode == ISD::SETULT))) {
5344        // low part is known false, returns high part.
5345        // For LE / GE, if high part is known false, ignore the low part.
5346        // For LT / GT, if high part is known true, ignore the low part.
5347        Tmp1 = Tmp2;
5348        Tmp2 = SDValue();
5349      } else {
5350        Result = TLI.SimplifySetCC(TLI.getSetCCResultType(LHSHi.getValueType()),
5351                                   LHSHi, RHSHi, ISD::SETEQ, false,
5352                                   DagCombineInfo, dl);
5353        if (!Result.getNode())
5354          Result=DAG.getSetCC(dl, TLI.getSetCCResultType(LHSHi.getValueType()),
5355                              LHSHi, RHSHi, ISD::SETEQ);
5356        Result = LegalizeOp(DAG.getNode(ISD::SELECT, dl, Tmp1.getValueType(),
5357                                        Result, Tmp1, Tmp2));
5358        Tmp1 = Result;
5359        Tmp2 = SDValue();
5360      }
5361    }
5362  }
5363  }
5364  LHS = Tmp1;
5365  RHS = Tmp2;
5366}
5367
5368/// LegalizeSetCCCondCode - Legalize a SETCC with given LHS and RHS and
5369/// condition code CC on the current target. This routine assumes LHS and rHS
5370/// have already been legalized by LegalizeSetCCOperands. It expands SETCC with
5371/// illegal condition code into AND / OR of multiple SETCC values.
5372void SelectionDAGLegalize::LegalizeSetCCCondCode(MVT VT,
5373                                                 SDValue &LHS, SDValue &RHS,
5374                                                 SDValue &CC,
5375                                                 DebugLoc dl) {
5376  MVT OpVT = LHS.getValueType();
5377  ISD::CondCode CCCode = cast<CondCodeSDNode>(CC)->get();
5378  switch (TLI.getCondCodeAction(CCCode, OpVT)) {
5379  default: assert(0 && "Unknown condition code action!");
5380  case TargetLowering::Legal:
5381    // Nothing to do.
5382    break;
5383  case TargetLowering::Expand: {
5384    ISD::CondCode CC1 = ISD::SETCC_INVALID, CC2 = ISD::SETCC_INVALID;
5385    unsigned Opc = 0;
5386    switch (CCCode) {
5387    default: assert(0 && "Don't know how to expand this condition!"); abort();
5388    case ISD::SETOEQ: CC1 = ISD::SETEQ; CC2 = ISD::SETO;  Opc = ISD::AND; break;
5389    case ISD::SETOGT: CC1 = ISD::SETGT; CC2 = ISD::SETO;  Opc = ISD::AND; break;
5390    case ISD::SETOGE: CC1 = ISD::SETGE; CC2 = ISD::SETO;  Opc = ISD::AND; break;
5391    case ISD::SETOLT: CC1 = ISD::SETLT; CC2 = ISD::SETO;  Opc = ISD::AND; break;
5392    case ISD::SETOLE: CC1 = ISD::SETLE; CC2 = ISD::SETO;  Opc = ISD::AND; break;
5393    case ISD::SETONE: CC1 = ISD::SETNE; CC2 = ISD::SETO;  Opc = ISD::AND; break;
5394    case ISD::SETUEQ: CC1 = ISD::SETEQ; CC2 = ISD::SETUO; Opc = ISD::OR;  break;
5395    case ISD::SETUGT: CC1 = ISD::SETGT; CC2 = ISD::SETUO; Opc = ISD::OR;  break;
5396    case ISD::SETUGE: CC1 = ISD::SETGE; CC2 = ISD::SETUO; Opc = ISD::OR;  break;
5397    case ISD::SETULT: CC1 = ISD::SETLT; CC2 = ISD::SETUO; Opc = ISD::OR;  break;
5398    case ISD::SETULE: CC1 = ISD::SETLE; CC2 = ISD::SETUO; Opc = ISD::OR;  break;
5399    case ISD::SETUNE: CC1 = ISD::SETNE; CC2 = ISD::SETUO; Opc = ISD::OR;  break;
5400    // FIXME: Implement more expansions.
5401    }
5402
5403    SDValue SetCC1 = DAG.getSetCC(dl, VT, LHS, RHS, CC1);
5404    SDValue SetCC2 = DAG.getSetCC(dl, VT, LHS, RHS, CC2);
5405    LHS = DAG.getNode(Opc, dl, VT, SetCC1, SetCC2);
5406    RHS = SDValue();
5407    CC  = SDValue();
5408    break;
5409  }
5410  }
5411}
5412
5413/// EmitStackConvert - Emit a store/load combination to the stack.  This stores
5414/// SrcOp to a stack slot of type SlotVT, truncating it if needed.  It then does
5415/// a load from the stack slot to DestVT, extending it if needed.
5416/// The resultant code need not be legal.
5417SDValue SelectionDAGLegalize::EmitStackConvert(SDValue SrcOp,
5418                                               MVT SlotVT,
5419                                               MVT DestVT,
5420                                               DebugLoc dl) {
5421  // Create the stack frame object.
5422  unsigned SrcAlign =
5423    TLI.getTargetData()->getPrefTypeAlignment(SrcOp.getValueType().
5424                                              getTypeForMVT());
5425  SDValue FIPtr = DAG.CreateStackTemporary(SlotVT, SrcAlign);
5426
5427  FrameIndexSDNode *StackPtrFI = cast<FrameIndexSDNode>(FIPtr);
5428  int SPFI = StackPtrFI->getIndex();
5429  const Value *SV = PseudoSourceValue::getFixedStack(SPFI);
5430
5431  unsigned SrcSize = SrcOp.getValueType().getSizeInBits();
5432  unsigned SlotSize = SlotVT.getSizeInBits();
5433  unsigned DestSize = DestVT.getSizeInBits();
5434  unsigned DestAlign =
5435    TLI.getTargetData()->getPrefTypeAlignment(DestVT.getTypeForMVT());
5436
5437  // Emit a store to the stack slot.  Use a truncstore if the input value is
5438  // later than DestVT.
5439  SDValue Store;
5440
5441  if (SrcSize > SlotSize)
5442    Store = DAG.getTruncStore(DAG.getEntryNode(), dl, SrcOp, FIPtr,
5443                              SV, 0, SlotVT, false, SrcAlign);
5444  else {
5445    assert(SrcSize == SlotSize && "Invalid store");
5446    Store = DAG.getStore(DAG.getEntryNode(), dl, SrcOp, FIPtr,
5447                         SV, 0, false, SrcAlign);
5448  }
5449
5450  // Result is a load from the stack slot.
5451  if (SlotSize == DestSize)
5452    return DAG.getLoad(DestVT, dl, Store, FIPtr, SV, 0, false, DestAlign);
5453
5454  assert(SlotSize < DestSize && "Unknown extension!");
5455  return DAG.getExtLoad(ISD::EXTLOAD, dl, DestVT, Store, FIPtr, SV, 0, SlotVT,
5456                        false, DestAlign);
5457}
5458
5459SDValue SelectionDAGLegalize::ExpandSCALAR_TO_VECTOR(SDNode *Node) {
5460  DebugLoc dl = Node->getDebugLoc();
5461  // Create a vector sized/aligned stack slot, store the value to element #0,
5462  // then load the whole vector back out.
5463  SDValue StackPtr = DAG.CreateStackTemporary(Node->getValueType(0));
5464
5465  FrameIndexSDNode *StackPtrFI = cast<FrameIndexSDNode>(StackPtr);
5466  int SPFI = StackPtrFI->getIndex();
5467
5468  SDValue Ch = DAG.getTruncStore(DAG.getEntryNode(), dl, Node->getOperand(0),
5469                                 StackPtr,
5470                                 PseudoSourceValue::getFixedStack(SPFI), 0,
5471                                 Node->getValueType(0).getVectorElementType());
5472  return DAG.getLoad(Node->getValueType(0), dl, Ch, StackPtr,
5473                     PseudoSourceValue::getFixedStack(SPFI), 0);
5474}
5475
5476
5477/// ExpandBUILD_VECTOR - Expand a BUILD_VECTOR node on targets that don't
5478/// support the operation, but do support the resultant vector type.
5479SDValue SelectionDAGLegalize::ExpandBUILD_VECTOR(SDNode *Node) {
5480  unsigned NumElems = Node->getNumOperands();
5481  SDValue SplatValue = Node->getOperand(0);
5482  DebugLoc dl = Node->getDebugLoc();
5483  MVT VT = Node->getValueType(0);
5484  MVT OpVT = SplatValue.getValueType();
5485  MVT EltVT = VT.getVectorElementType();
5486
5487  // If the only non-undef value is the low element, turn this into a
5488  // SCALAR_TO_VECTOR node.  If this is { X, X, X, X }, determine X.
5489  bool isOnlyLowElement = true;
5490
5491  // FIXME: it would be far nicer to change this into map<SDValue,uint64_t>
5492  // and use a bitmask instead of a list of elements.
5493  std::map<SDValue, std::vector<unsigned> > Values;
5494  Values[SplatValue].push_back(0);
5495  bool isConstant = true;
5496  if (!isa<ConstantFPSDNode>(SplatValue) && !isa<ConstantSDNode>(SplatValue) &&
5497      SplatValue.getOpcode() != ISD::UNDEF)
5498    isConstant = false;
5499
5500  for (unsigned i = 1; i < NumElems; ++i) {
5501    SDValue V = Node->getOperand(i);
5502    Values[V].push_back(i);
5503    if (V.getOpcode() != ISD::UNDEF)
5504      isOnlyLowElement = false;
5505    if (SplatValue != V)
5506      SplatValue = SDValue(0, 0);
5507
5508    // If this isn't a constant element or an undef, we can't use a constant
5509    // pool load.
5510    if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V) &&
5511        V.getOpcode() != ISD::UNDEF)
5512      isConstant = false;
5513  }
5514
5515  if (isOnlyLowElement) {
5516    // If the low element is an undef too, then this whole things is an undef.
5517    if (Node->getOperand(0).getOpcode() == ISD::UNDEF)
5518      return DAG.getUNDEF(VT);
5519    // Otherwise, turn this into a scalar_to_vector node.
5520    return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Node->getOperand(0));
5521  }
5522
5523  // If all elements are constants, create a load from the constant pool.
5524  if (isConstant) {
5525    std::vector<Constant*> CV;
5526    for (unsigned i = 0, e = NumElems; i != e; ++i) {
5527      if (ConstantFPSDNode *V =
5528          dyn_cast<ConstantFPSDNode>(Node->getOperand(i))) {
5529        CV.push_back(const_cast<ConstantFP *>(V->getConstantFPValue()));
5530      } else if (ConstantSDNode *V =
5531                 dyn_cast<ConstantSDNode>(Node->getOperand(i))) {
5532        CV.push_back(const_cast<ConstantInt *>(V->getConstantIntValue()));
5533      } else {
5534        assert(Node->getOperand(i).getOpcode() == ISD::UNDEF);
5535        const Type *OpNTy = OpVT.getTypeForMVT();
5536        CV.push_back(UndefValue::get(OpNTy));
5537      }
5538    }
5539    Constant *CP = ConstantVector::get(CV);
5540    SDValue CPIdx = DAG.getConstantPool(CP, TLI.getPointerTy());
5541    unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
5542    return DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
5543                       PseudoSourceValue::getConstantPool(), 0,
5544                       false, Alignment);
5545  }
5546
5547  if (SplatValue.getNode()) {   // Splat of one value?
5548    // Build the shuffle constant vector: <0, 0, 0, 0>
5549    MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
5550    SDValue Zero = DAG.getConstant(0, MaskVT.getVectorElementType());
5551    std::vector<SDValue> ZeroVec(NumElems, Zero);
5552    SDValue SplatMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
5553                                    &ZeroVec[0], ZeroVec.size());
5554
5555    // If the target supports VECTOR_SHUFFLE and this shuffle mask, use it.
5556    if (isShuffleLegal(VT, SplatMask)) {
5557      // Get the splatted value into the low element of a vector register.
5558      SDValue LowValVec =
5559        DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, SplatValue);
5560
5561      // Return shuffle(LowValVec, undef, <0,0,0,0>)
5562      return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, LowValVec,
5563                         DAG.getUNDEF(VT), SplatMask);
5564    }
5565  }
5566
5567  // If there are only two unique elements, we may be able to turn this into a
5568  // vector shuffle.
5569  if (Values.size() == 2) {
5570    // Get the two values in deterministic order.
5571    SDValue Val1 = Node->getOperand(1);
5572    SDValue Val2;
5573    std::map<SDValue, std::vector<unsigned> >::iterator MI = Values.begin();
5574    if (MI->first != Val1)
5575      Val2 = MI->first;
5576    else
5577      Val2 = (++MI)->first;
5578
5579    // If Val1 is an undef, make sure it ends up as Val2, to ensure that our
5580    // vector shuffle has the undef vector on the RHS.
5581    if (Val1.getOpcode() == ISD::UNDEF)
5582      std::swap(Val1, Val2);
5583
5584    // Build the shuffle constant vector: e.g. <0, 4, 0, 4>
5585    MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
5586    MVT MaskEltVT = MaskVT.getVectorElementType();
5587    std::vector<SDValue> MaskVec(NumElems);
5588
5589    // Set elements of the shuffle mask for Val1.
5590    std::vector<unsigned> &Val1Elts = Values[Val1];
5591    for (unsigned i = 0, e = Val1Elts.size(); i != e; ++i)
5592      MaskVec[Val1Elts[i]] = DAG.getConstant(0, MaskEltVT);
5593
5594    // Set elements of the shuffle mask for Val2.
5595    std::vector<unsigned> &Val2Elts = Values[Val2];
5596    for (unsigned i = 0, e = Val2Elts.size(); i != e; ++i)
5597      if (Val2.getOpcode() != ISD::UNDEF)
5598        MaskVec[Val2Elts[i]] = DAG.getConstant(NumElems, MaskEltVT);
5599      else
5600        MaskVec[Val2Elts[i]] = DAG.getUNDEF(MaskEltVT);
5601
5602    SDValue ShuffleMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
5603                                      &MaskVec[0], MaskVec.size());
5604
5605    // If the target supports SCALAR_TO_VECTOR and this shuffle mask, use it.
5606    if (TLI.isOperationLegalOrCustom(ISD::SCALAR_TO_VECTOR, VT) &&
5607        isShuffleLegal(VT, ShuffleMask)) {
5608      Val1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Val1);
5609      Val2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Val2);
5610      SDValue Ops[] = { Val1, Val2, ShuffleMask };
5611
5612      // Return shuffle(LoValVec, HiValVec, <0,1,0,1>)
5613      return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, Ops, 3);
5614    }
5615  }
5616
5617  // Otherwise, we can't handle this case efficiently.  Allocate a sufficiently
5618  // aligned object on the stack, store each element into it, then load
5619  // the result as a vector.
5620  // Create the stack frame object.
5621  SDValue FIPtr = DAG.CreateStackTemporary(VT);
5622  int FI = cast<FrameIndexSDNode>(FIPtr.getNode())->getIndex();
5623  const Value *SV = PseudoSourceValue::getFixedStack(FI);
5624
5625  // Emit a store of each element to the stack slot.
5626  SmallVector<SDValue, 8> Stores;
5627  unsigned TypeByteSize = OpVT.getSizeInBits() / 8;
5628  // Store (in the right endianness) the elements to memory.
5629  for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
5630    // Ignore undef elements.
5631    if (Node->getOperand(i).getOpcode() == ISD::UNDEF) continue;
5632
5633    unsigned Offset = TypeByteSize*i;
5634
5635    SDValue Idx = DAG.getConstant(Offset, FIPtr.getValueType());
5636    Idx = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr, Idx);
5637
5638    Stores.push_back(DAG.getStore(DAG.getEntryNode(), dl, Node->getOperand(i),
5639                                  Idx, SV, Offset));
5640  }
5641
5642  SDValue StoreChain;
5643  if (!Stores.empty())    // Not all undef elements?
5644    StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
5645                             &Stores[0], Stores.size());
5646  else
5647    StoreChain = DAG.getEntryNode();
5648
5649  // Result is a load from the stack slot.
5650  return DAG.getLoad(VT, dl, StoreChain, FIPtr, SV, 0);
5651}
5652
5653void SelectionDAGLegalize::ExpandShiftParts(unsigned NodeOp,
5654                                            SDValue Op, SDValue Amt,
5655                                            SDValue &Lo, SDValue &Hi,
5656                                            DebugLoc dl) {
5657  // Expand the subcomponents.
5658  SDValue LHSL, LHSH;
5659  ExpandOp(Op, LHSL, LHSH);
5660
5661  SDValue Ops[] = { LHSL, LHSH, Amt };
5662  MVT VT = LHSL.getValueType();
5663  Lo = DAG.getNode(NodeOp, dl, DAG.getVTList(VT, VT), Ops, 3);
5664  Hi = Lo.getValue(1);
5665}
5666
5667
5668/// ExpandShift - Try to find a clever way to expand this shift operation out to
5669/// smaller elements.  If we can't find a way that is more efficient than a
5670/// libcall on this target, return false.  Otherwise, return true with the
5671/// low-parts expanded into Lo and Hi.
5672bool SelectionDAGLegalize::ExpandShift(unsigned Opc, SDValue Op, SDValue Amt,
5673                                       SDValue &Lo, SDValue &Hi,
5674                                       DebugLoc dl) {
5675  assert((Opc == ISD::SHL || Opc == ISD::SRA || Opc == ISD::SRL) &&
5676         "This is not a shift!");
5677
5678  MVT NVT = TLI.getTypeToTransformTo(Op.getValueType());
5679  SDValue ShAmt = LegalizeOp(Amt);
5680  MVT ShTy = ShAmt.getValueType();
5681  unsigned ShBits = ShTy.getSizeInBits();
5682  unsigned VTBits = Op.getValueType().getSizeInBits();
5683  unsigned NVTBits = NVT.getSizeInBits();
5684
5685  // Handle the case when Amt is an immediate.
5686  if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Amt.getNode())) {
5687    unsigned Cst = CN->getZExtValue();
5688    // Expand the incoming operand to be shifted, so that we have its parts
5689    SDValue InL, InH;
5690    ExpandOp(Op, InL, InH);
5691    switch(Opc) {
5692    case ISD::SHL:
5693      if (Cst > VTBits) {
5694        Lo = DAG.getConstant(0, NVT);
5695        Hi = DAG.getConstant(0, NVT);
5696      } else if (Cst > NVTBits) {
5697        Lo = DAG.getConstant(0, NVT);
5698        Hi = DAG.getNode(ISD::SHL, dl,
5699                         NVT, InL, DAG.getConstant(Cst-NVTBits, ShTy));
5700      } else if (Cst == NVTBits) {
5701        Lo = DAG.getConstant(0, NVT);
5702        Hi = InL;
5703      } else {
5704        Lo = DAG.getNode(ISD::SHL, dl, NVT, InL, DAG.getConstant(Cst, ShTy));
5705        Hi = DAG.getNode(ISD::OR, dl, NVT,
5706           DAG.getNode(ISD::SHL, dl, NVT, InH, DAG.getConstant(Cst, ShTy)),
5707           DAG.getNode(ISD::SRL, dl, NVT, InL,
5708                       DAG.getConstant(NVTBits-Cst, ShTy)));
5709      }
5710      return true;
5711    case ISD::SRL:
5712      if (Cst > VTBits) {
5713        Lo = DAG.getConstant(0, NVT);
5714        Hi = DAG.getConstant(0, NVT);
5715      } else if (Cst > NVTBits) {
5716        Lo = DAG.getNode(ISD::SRL, dl, NVT,
5717                         InH, DAG.getConstant(Cst-NVTBits, ShTy));
5718        Hi = DAG.getConstant(0, NVT);
5719      } else if (Cst == NVTBits) {
5720        Lo = InH;
5721        Hi = DAG.getConstant(0, NVT);
5722      } else {
5723        Lo = DAG.getNode(ISD::OR, dl, NVT,
5724           DAG.getNode(ISD::SRL, dl, NVT, InL, DAG.getConstant(Cst, ShTy)),
5725           DAG.getNode(ISD::SHL, dl, NVT, InH,
5726                       DAG.getConstant(NVTBits-Cst, ShTy)));
5727        Hi = DAG.getNode(ISD::SRL, dl, NVT, InH, DAG.getConstant(Cst, ShTy));
5728      }
5729      return true;
5730    case ISD::SRA:
5731      if (Cst > VTBits) {
5732        Hi = Lo = DAG.getNode(ISD::SRA, dl, NVT, InH,
5733                              DAG.getConstant(NVTBits-1, ShTy));
5734      } else if (Cst > NVTBits) {
5735        Lo = DAG.getNode(ISD::SRA, dl, NVT, InH,
5736                           DAG.getConstant(Cst-NVTBits, ShTy));
5737        Hi = DAG.getNode(ISD::SRA, dl, NVT, InH,
5738                              DAG.getConstant(NVTBits-1, ShTy));
5739      } else if (Cst == NVTBits) {
5740        Lo = InH;
5741        Hi = DAG.getNode(ISD::SRA, dl, NVT, InH,
5742                              DAG.getConstant(NVTBits-1, ShTy));
5743      } else {
5744        Lo = DAG.getNode(ISD::OR, dl, NVT,
5745           DAG.getNode(ISD::SRL, dl, NVT, InL, DAG.getConstant(Cst, ShTy)),
5746           DAG.getNode(ISD::SHL, dl,
5747                       NVT, InH, DAG.getConstant(NVTBits-Cst, ShTy)));
5748        Hi = DAG.getNode(ISD::SRA, dl, NVT, InH, DAG.getConstant(Cst, ShTy));
5749      }
5750      return true;
5751    }
5752  }
5753
5754  // Okay, the shift amount isn't constant.  However, if we can tell that it is
5755  // >= 32 or < 32, we can still simplify it, without knowing the actual value.
5756  APInt Mask = APInt::getHighBitsSet(ShBits, ShBits - Log2_32(NVTBits));
5757  APInt KnownZero, KnownOne;
5758  DAG.ComputeMaskedBits(Amt, Mask, KnownZero, KnownOne);
5759
5760  // If we know that if any of the high bits of the shift amount are one, then
5761  // we can do this as a couple of simple shifts.
5762  if (KnownOne.intersects(Mask)) {
5763    // Mask out the high bit, which we know is set.
5764    Amt = DAG.getNode(ISD::AND, dl, Amt.getValueType(), Amt,
5765                      DAG.getConstant(~Mask, Amt.getValueType()));
5766
5767    // Expand the incoming operand to be shifted, so that we have its parts
5768    SDValue InL, InH;
5769    ExpandOp(Op, InL, InH);
5770    switch(Opc) {
5771    case ISD::SHL:
5772      Lo = DAG.getConstant(0, NVT);              // Low part is zero.
5773      Hi = DAG.getNode(ISD::SHL, dl, NVT, InL, Amt); // High part from Lo part.
5774      return true;
5775    case ISD::SRL:
5776      Hi = DAG.getConstant(0, NVT);              // Hi part is zero.
5777      Lo = DAG.getNode(ISD::SRL, dl, NVT, InH, Amt); // Lo part from Hi part.
5778      return true;
5779    case ISD::SRA:
5780      Hi = DAG.getNode(ISD::SRA, dl, NVT, InH,       // Sign extend high part.
5781                       DAG.getConstant(NVTBits-1, Amt.getValueType()));
5782      Lo = DAG.getNode(ISD::SRA, dl, NVT, InH, Amt); // Lo part from Hi part.
5783      return true;
5784    }
5785  }
5786
5787  // If we know that the high bits of the shift amount are all zero, then we can
5788  // do this as a couple of simple shifts.
5789  if ((KnownZero & Mask) == Mask) {
5790    // Compute 32-amt.
5791    SDValue Amt2 = DAG.getNode(ISD::SUB, dl, Amt.getValueType(),
5792                                 DAG.getConstant(NVTBits, Amt.getValueType()),
5793                                 Amt);
5794
5795    // Expand the incoming operand to be shifted, so that we have its parts
5796    SDValue InL, InH;
5797    ExpandOp(Op, InL, InH);
5798    switch(Opc) {
5799    case ISD::SHL:
5800      Lo = DAG.getNode(ISD::SHL, dl, NVT, InL, Amt);
5801      Hi = DAG.getNode(ISD::OR, dl, NVT,
5802                       DAG.getNode(ISD::SHL, dl, NVT, InH, Amt),
5803                       DAG.getNode(ISD::SRL, dl, NVT, InL, Amt2));
5804      return true;
5805    case ISD::SRL:
5806      Hi = DAG.getNode(ISD::SRL, dl, NVT, InH, Amt);
5807      Lo = DAG.getNode(ISD::OR, dl, NVT,
5808                       DAG.getNode(ISD::SRL, dl, NVT, InL, Amt),
5809                       DAG.getNode(ISD::SHL, dl, NVT, InH, Amt2));
5810      return true;
5811    case ISD::SRA:
5812      Hi = DAG.getNode(ISD::SRA, dl, NVT, InH, Amt);
5813      Lo = DAG.getNode(ISD::OR, dl, NVT,
5814                       DAG.getNode(ISD::SRL, dl, NVT, InL, Amt),
5815                       DAG.getNode(ISD::SHL, dl, NVT, InH, Amt2));
5816      return true;
5817    }
5818  }
5819
5820  return false;
5821}
5822
5823
5824// ExpandLibCall - Expand a node into a call to a libcall.  If the result value
5825// does not fit into a register, return the lo part and set the hi part to the
5826// by-reg argument.  If it does fit into a single register, return the result
5827// and leave the Hi part unset.
5828SDValue SelectionDAGLegalize::ExpandLibCall(RTLIB::Libcall LC, SDNode *Node,
5829                                            bool isSigned, SDValue &Hi) {
5830  assert(!IsLegalizingCall && "Cannot overlap legalization of calls!");
5831  // The input chain to this libcall is the entry node of the function.
5832  // Legalizing the call will automatically add the previous call to the
5833  // dependence.
5834  SDValue InChain = DAG.getEntryNode();
5835
5836  TargetLowering::ArgListTy Args;
5837  TargetLowering::ArgListEntry Entry;
5838  for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
5839    MVT ArgVT = Node->getOperand(i).getValueType();
5840    const Type *ArgTy = ArgVT.getTypeForMVT();
5841    Entry.Node = Node->getOperand(i); Entry.Ty = ArgTy;
5842    Entry.isSExt = isSigned;
5843    Entry.isZExt = !isSigned;
5844    Args.push_back(Entry);
5845  }
5846  SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
5847                                         TLI.getPointerTy());
5848
5849  // Splice the libcall in wherever FindInputOutputChains tells us to.
5850  const Type *RetTy = Node->getValueType(0).getTypeForMVT();
5851  std::pair<SDValue, SDValue> CallInfo =
5852    TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
5853                    CallingConv::C, false, Callee, Args, DAG,
5854                    Node->getDebugLoc());
5855
5856  // Legalize the call sequence, starting with the chain.  This will advance
5857  // the LastCALLSEQ_END to the legalized version of the CALLSEQ_END node that
5858  // was added by LowerCallTo (guaranteeing proper serialization of calls).
5859  LegalizeOp(CallInfo.second);
5860  SDValue Result;
5861  switch (getTypeAction(CallInfo.first.getValueType())) {
5862  default: assert(0 && "Unknown thing");
5863  case Legal:
5864    Result = CallInfo.first;
5865    break;
5866  case Expand:
5867    ExpandOp(CallInfo.first, Result, Hi);
5868    break;
5869  }
5870  return Result;
5871}
5872
5873/// LegalizeINT_TO_FP - Legalize a [US]INT_TO_FP operation.
5874///
5875SDValue SelectionDAGLegalize::
5876LegalizeINT_TO_FP(SDValue Result, bool isSigned, MVT DestTy, SDValue Op,
5877                  DebugLoc dl) {
5878  bool isCustom = false;
5879  SDValue Tmp1;
5880  switch (getTypeAction(Op.getValueType())) {
5881  case Legal:
5882    switch (TLI.getOperationAction(isSigned ? ISD::SINT_TO_FP : ISD::UINT_TO_FP,
5883                                   Op.getValueType())) {
5884    default: assert(0 && "Unknown operation action!");
5885    case TargetLowering::Custom:
5886      isCustom = true;
5887      // FALLTHROUGH
5888    case TargetLowering::Legal:
5889      Tmp1 = LegalizeOp(Op);
5890      if (Result.getNode())
5891        Result = DAG.UpdateNodeOperands(Result, Tmp1);
5892      else
5893        Result = DAG.getNode(isSigned ? ISD::SINT_TO_FP : ISD::UINT_TO_FP, dl,
5894                             DestTy, Tmp1);
5895      if (isCustom) {
5896        Tmp1 = TLI.LowerOperation(Result, DAG);
5897        if (Tmp1.getNode()) Result = Tmp1;
5898      }
5899      break;
5900    case TargetLowering::Expand:
5901      Result = ExpandLegalINT_TO_FP(isSigned, LegalizeOp(Op), DestTy, dl);
5902      break;
5903    case TargetLowering::Promote:
5904      Result = PromoteLegalINT_TO_FP(LegalizeOp(Op), DestTy, isSigned, dl);
5905      break;
5906    }
5907    break;
5908  case Expand:
5909    Result = ExpandIntToFP(isSigned, DestTy, Op, dl) ;
5910    break;
5911  case Promote:
5912    Tmp1 = PromoteOp(Op);
5913    if (isSigned) {
5914      Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, Tmp1.getValueType(),
5915                         Tmp1, DAG.getValueType(Op.getValueType()));
5916    } else {
5917      Tmp1 = DAG.getZeroExtendInReg(Tmp1, dl, Op.getValueType());
5918    }
5919    if (Result.getNode())
5920      Result = DAG.UpdateNodeOperands(Result, Tmp1);
5921    else
5922      Result = DAG.getNode(isSigned ? ISD::SINT_TO_FP : ISD::UINT_TO_FP, dl,
5923                           DestTy, Tmp1);
5924    Result = LegalizeOp(Result);  // The 'op' is not necessarily legal!
5925    break;
5926  }
5927  return Result;
5928}
5929
5930/// ExpandIntToFP - Expand a [US]INT_TO_FP operation.
5931///
5932SDValue SelectionDAGLegalize::
5933ExpandIntToFP(bool isSigned, MVT DestTy, SDValue Source, DebugLoc dl) {
5934  MVT SourceVT = Source.getValueType();
5935  bool ExpandSource = getTypeAction(SourceVT) == Expand;
5936
5937  // Expand unsupported int-to-fp vector casts by unrolling them.
5938  if (DestTy.isVector()) {
5939    if (!ExpandSource)
5940      return LegalizeOp(UnrollVectorOp(Source));
5941    MVT DestEltTy = DestTy.getVectorElementType();
5942    if (DestTy.getVectorNumElements() == 1) {
5943      SDValue Scalar = ScalarizeVectorOp(Source);
5944      SDValue Result = LegalizeINT_TO_FP(SDValue(), isSigned,
5945                                         DestEltTy, Scalar, dl);
5946      return DAG.getNode(ISD::BUILD_VECTOR, dl, DestTy, Result);
5947    }
5948    SDValue Lo, Hi;
5949    SplitVectorOp(Source, Lo, Hi);
5950    MVT SplitDestTy = MVT::getVectorVT(DestEltTy,
5951                                       DestTy.getVectorNumElements() / 2);
5952    SDValue LoResult = LegalizeINT_TO_FP(SDValue(), isSigned, SplitDestTy,
5953                                         Lo, dl);
5954    SDValue HiResult = LegalizeINT_TO_FP(SDValue(), isSigned, SplitDestTy,
5955                                         Hi, dl);
5956    return LegalizeOp(DAG.getNode(ISD::CONCAT_VECTORS, dl, DestTy, LoResult,
5957                                  HiResult));
5958  }
5959
5960  // Special case for i32 source to take advantage of UINTTOFP_I32_F32, etc.
5961  if (!isSigned && SourceVT != MVT::i32) {
5962    // The integer value loaded will be incorrectly if the 'sign bit' of the
5963    // incoming integer is set.  To handle this, we dynamically test to see if
5964    // it is set, and, if so, add a fudge factor.
5965    SDValue Hi;
5966    if (ExpandSource) {
5967      SDValue Lo;
5968      ExpandOp(Source, Lo, Hi);
5969      Source = DAG.getNode(ISD::BUILD_PAIR, dl, SourceVT, Lo, Hi);
5970    } else {
5971      // The comparison for the sign bit will use the entire operand.
5972      Hi = Source;
5973    }
5974
5975    // Check to see if the target has a custom way to lower this.  If so, use
5976    // it.  (Note we've already expanded the operand in this case.)
5977    switch (TLI.getOperationAction(ISD::UINT_TO_FP, SourceVT)) {
5978    default: assert(0 && "This action not implemented for this operation!");
5979    case TargetLowering::Legal:
5980    case TargetLowering::Expand:
5981      break;   // This case is handled below.
5982    case TargetLowering::Custom: {
5983      SDValue NV = TLI.LowerOperation(DAG.getNode(ISD::UINT_TO_FP, dl, DestTy,
5984                                                  Source), DAG);
5985      if (NV.getNode())
5986        return LegalizeOp(NV);
5987      break;   // The target decided this was legal after all
5988    }
5989    }
5990
5991    // If this is unsigned, and not supported, first perform the conversion to
5992    // signed, then adjust the result if the sign bit is set.
5993    SDValue SignedConv = ExpandIntToFP(true, DestTy, Source, dl);
5994
5995    SDValue SignSet = DAG.getSetCC(dl,
5996                                   TLI.getSetCCResultType(Hi.getValueType()),
5997                                   Hi, DAG.getConstant(0, Hi.getValueType()),
5998                                   ISD::SETLT);
5999    SDValue Zero = DAG.getIntPtrConstant(0), Four = DAG.getIntPtrConstant(4);
6000    SDValue CstOffset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(),
6001                                      SignSet, Four, Zero);
6002    uint64_t FF = 0x5f800000ULL;
6003    if (TLI.isLittleEndian()) FF <<= 32;
6004    Constant *FudgeFactor = ConstantInt::get(Type::Int64Ty, FF);
6005
6006    SDValue CPIdx = DAG.getConstantPool(FudgeFactor, TLI.getPointerTy());
6007    unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
6008    CPIdx = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(), CPIdx, CstOffset);
6009    Alignment = std::min(Alignment, 4u);
6010    SDValue FudgeInReg;
6011    if (DestTy == MVT::f32)
6012      FudgeInReg = DAG.getLoad(MVT::f32, dl, DAG.getEntryNode(), CPIdx,
6013                               PseudoSourceValue::getConstantPool(), 0,
6014                               false, Alignment);
6015    else if (DestTy.bitsGT(MVT::f32))
6016      // FIXME: Avoid the extend by construction the right constantpool?
6017      FudgeInReg = DAG.getExtLoad(ISD::EXTLOAD, dl, DestTy, DAG.getEntryNode(),
6018                                  CPIdx,
6019                                  PseudoSourceValue::getConstantPool(), 0,
6020                                  MVT::f32, false, Alignment);
6021    else
6022      assert(0 && "Unexpected conversion");
6023
6024    MVT SCVT = SignedConv.getValueType();
6025    if (SCVT != DestTy) {
6026      // Destination type needs to be expanded as well. The FADD now we are
6027      // constructing will be expanded into a libcall.
6028      if (SCVT.getSizeInBits() != DestTy.getSizeInBits()) {
6029        assert(SCVT.getSizeInBits() * 2 == DestTy.getSizeInBits());
6030        SignedConv = DAG.getNode(ISD::BUILD_PAIR, dl, DestTy,
6031                                 SignedConv, SignedConv.getValue(1));
6032      }
6033      SignedConv = DAG.getNode(ISD::BIT_CONVERT, dl, DestTy, SignedConv);
6034    }
6035    return DAG.getNode(ISD::FADD, dl, DestTy, SignedConv, FudgeInReg);
6036  }
6037
6038  // Check to see if the target has a custom way to lower this.  If so, use it.
6039  switch (TLI.getOperationAction(ISD::SINT_TO_FP, SourceVT)) {
6040  default: assert(0 && "This action not implemented for this operation!");
6041  case TargetLowering::Legal:
6042  case TargetLowering::Expand:
6043    break;   // This case is handled below.
6044  case TargetLowering::Custom: {
6045    SDValue NV = TLI.LowerOperation(DAG.getNode(ISD::SINT_TO_FP, dl, DestTy,
6046                                                Source), DAG);
6047    if (NV.getNode())
6048      return LegalizeOp(NV);
6049    break;   // The target decided this was legal after all
6050  }
6051  }
6052
6053  // Expand the source, then glue it back together for the call.  We must expand
6054  // the source in case it is shared (this pass of legalize must traverse it).
6055  if (ExpandSource) {
6056    SDValue SrcLo, SrcHi;
6057    ExpandOp(Source, SrcLo, SrcHi);
6058    Source = DAG.getNode(ISD::BUILD_PAIR, dl, SourceVT, SrcLo, SrcHi);
6059  }
6060
6061  RTLIB::Libcall LC = isSigned ?
6062    RTLIB::getSINTTOFP(SourceVT, DestTy) :
6063    RTLIB::getUINTTOFP(SourceVT, DestTy);
6064  assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unknown int value type");
6065
6066  Source = DAG.getNode(ISD::SINT_TO_FP, dl, DestTy, Source);
6067  SDValue HiPart;
6068  SDValue Result = ExpandLibCall(LC, Source.getNode(), isSigned, HiPart);
6069  if (Result.getValueType() != DestTy && HiPart.getNode())
6070    Result = DAG.getNode(ISD::BUILD_PAIR, dl, DestTy, Result, HiPart);
6071  return Result;
6072}
6073
6074/// ExpandLegalINT_TO_FP - This function is responsible for legalizing a
6075/// INT_TO_FP operation of the specified operand when the target requests that
6076/// we expand it.  At this point, we know that the result and operand types are
6077/// legal for the target.
6078SDValue SelectionDAGLegalize::ExpandLegalINT_TO_FP(bool isSigned,
6079                                                   SDValue Op0,
6080                                                   MVT DestVT,
6081                                                   DebugLoc dl) {
6082  if (Op0.getValueType() == MVT::i32) {
6083    // simple 32-bit [signed|unsigned] integer to float/double expansion
6084
6085    // Get the stack frame index of a 8 byte buffer.
6086    SDValue StackSlot = DAG.CreateStackTemporary(MVT::f64);
6087
6088    // word offset constant for Hi/Lo address computation
6089    SDValue WordOff = DAG.getConstant(sizeof(int), TLI.getPointerTy());
6090    // set up Hi and Lo (into buffer) address based on endian
6091    SDValue Hi = StackSlot;
6092    SDValue Lo = DAG.getNode(ISD::ADD, dl,
6093                             TLI.getPointerTy(), StackSlot, WordOff);
6094    if (TLI.isLittleEndian())
6095      std::swap(Hi, Lo);
6096
6097    // if signed map to unsigned space
6098    SDValue Op0Mapped;
6099    if (isSigned) {
6100      // constant used to invert sign bit (signed to unsigned mapping)
6101      SDValue SignBit = DAG.getConstant(0x80000000u, MVT::i32);
6102      Op0Mapped = DAG.getNode(ISD::XOR, dl, MVT::i32, Op0, SignBit);
6103    } else {
6104      Op0Mapped = Op0;
6105    }
6106    // store the lo of the constructed double - based on integer input
6107    SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl,
6108                                  Op0Mapped, Lo, NULL, 0);
6109    // initial hi portion of constructed double
6110    SDValue InitialHi = DAG.getConstant(0x43300000u, MVT::i32);
6111    // store the hi of the constructed double - biased exponent
6112    SDValue Store2=DAG.getStore(Store1, dl, InitialHi, Hi, NULL, 0);
6113    // load the constructed double
6114    SDValue Load = DAG.getLoad(MVT::f64, dl, Store2, StackSlot, NULL, 0);
6115    // FP constant to bias correct the final result
6116    SDValue Bias = DAG.getConstantFP(isSigned ?
6117                                     BitsToDouble(0x4330000080000000ULL) :
6118                                     BitsToDouble(0x4330000000000000ULL),
6119                                     MVT::f64);
6120    // subtract the bias
6121    SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Load, Bias);
6122    // final result
6123    SDValue Result;
6124    // handle final rounding
6125    if (DestVT == MVT::f64) {
6126      // do nothing
6127      Result = Sub;
6128    } else if (DestVT.bitsLT(MVT::f64)) {
6129      Result = DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
6130                           DAG.getIntPtrConstant(0));
6131    } else if (DestVT.bitsGT(MVT::f64)) {
6132      Result = DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
6133    }
6134    return Result;
6135  }
6136  assert(!isSigned && "Legalize cannot Expand SINT_TO_FP for i64 yet");
6137  SDValue Tmp1 = DAG.getNode(ISD::SINT_TO_FP, dl, DestVT, Op0);
6138
6139  SDValue SignSet = DAG.getSetCC(dl, TLI.getSetCCResultType(Op0.getValueType()),
6140                                 Op0, DAG.getConstant(0, Op0.getValueType()),
6141                                 ISD::SETLT);
6142  SDValue Zero = DAG.getIntPtrConstant(0), Four = DAG.getIntPtrConstant(4);
6143  SDValue CstOffset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(),
6144                                    SignSet, Four, Zero);
6145
6146  // If the sign bit of the integer is set, the large number will be treated
6147  // as a negative number.  To counteract this, the dynamic code adds an
6148  // offset depending on the data type.
6149  uint64_t FF;
6150  switch (Op0.getValueType().getSimpleVT()) {
6151  default: assert(0 && "Unsupported integer type!");
6152  case MVT::i8 : FF = 0x43800000ULL; break;  // 2^8  (as a float)
6153  case MVT::i16: FF = 0x47800000ULL; break;  // 2^16 (as a float)
6154  case MVT::i32: FF = 0x4F800000ULL; break;  // 2^32 (as a float)
6155  case MVT::i64: FF = 0x5F800000ULL; break;  // 2^64 (as a float)
6156  }
6157  if (TLI.isLittleEndian()) FF <<= 32;
6158  Constant *FudgeFactor = ConstantInt::get(Type::Int64Ty, FF);
6159
6160  SDValue CPIdx = DAG.getConstantPool(FudgeFactor, TLI.getPointerTy());
6161  unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
6162  CPIdx = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(), CPIdx, CstOffset);
6163  Alignment = std::min(Alignment, 4u);
6164  SDValue FudgeInReg;
6165  if (DestVT == MVT::f32)
6166    FudgeInReg = DAG.getLoad(MVT::f32, dl, DAG.getEntryNode(), CPIdx,
6167                             PseudoSourceValue::getConstantPool(), 0,
6168                             false, Alignment);
6169  else {
6170    FudgeInReg =
6171      LegalizeOp(DAG.getExtLoad(ISD::EXTLOAD, dl, DestVT,
6172                                DAG.getEntryNode(), CPIdx,
6173                                PseudoSourceValue::getConstantPool(), 0,
6174                                MVT::f32, false, Alignment));
6175  }
6176
6177  return DAG.getNode(ISD::FADD, dl, DestVT, Tmp1, FudgeInReg);
6178}
6179
6180/// PromoteLegalINT_TO_FP - This function is responsible for legalizing a
6181/// *INT_TO_FP operation of the specified operand when the target requests that
6182/// we promote it.  At this point, we know that the result and operand types are
6183/// legal for the target, and that there is a legal UINT_TO_FP or SINT_TO_FP
6184/// operation that takes a larger input.
6185SDValue SelectionDAGLegalize::PromoteLegalINT_TO_FP(SDValue LegalOp,
6186                                                    MVT DestVT,
6187                                                    bool isSigned,
6188                                                    DebugLoc dl) {
6189  // First step, figure out the appropriate *INT_TO_FP operation to use.
6190  MVT NewInTy = LegalOp.getValueType();
6191
6192  unsigned OpToUse = 0;
6193
6194  // Scan for the appropriate larger type to use.
6195  while (1) {
6196    NewInTy = (MVT::SimpleValueType)(NewInTy.getSimpleVT()+1);
6197    assert(NewInTy.isInteger() && "Ran out of possibilities!");
6198
6199    // If the target supports SINT_TO_FP of this type, use it.
6200    switch (TLI.getOperationAction(ISD::SINT_TO_FP, NewInTy)) {
6201      default: break;
6202      case TargetLowering::Legal:
6203        if (!TLI.isTypeLegal(NewInTy))
6204          break;  // Can't use this datatype.
6205        // FALL THROUGH.
6206      case TargetLowering::Custom:
6207        OpToUse = ISD::SINT_TO_FP;
6208        break;
6209    }
6210    if (OpToUse) break;
6211    if (isSigned) continue;
6212
6213    // If the target supports UINT_TO_FP of this type, use it.
6214    switch (TLI.getOperationAction(ISD::UINT_TO_FP, NewInTy)) {
6215      default: break;
6216      case TargetLowering::Legal:
6217        if (!TLI.isTypeLegal(NewInTy))
6218          break;  // Can't use this datatype.
6219        // FALL THROUGH.
6220      case TargetLowering::Custom:
6221        OpToUse = ISD::UINT_TO_FP;
6222        break;
6223    }
6224    if (OpToUse) break;
6225
6226    // Otherwise, try a larger type.
6227  }
6228
6229  // Okay, we found the operation and type to use.  Zero extend our input to the
6230  // desired type then run the operation on it.
6231  return DAG.getNode(OpToUse, dl, DestVT,
6232                     DAG.getNode(isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND,
6233                                 dl, NewInTy, LegalOp));
6234}
6235
6236/// PromoteLegalFP_TO_INT - This function is responsible for legalizing a
6237/// FP_TO_*INT operation of the specified operand when the target requests that
6238/// we promote it.  At this point, we know that the result and operand types are
6239/// legal for the target, and that there is a legal FP_TO_UINT or FP_TO_SINT
6240/// operation that returns a larger result.
6241SDValue SelectionDAGLegalize::PromoteLegalFP_TO_INT(SDValue LegalOp,
6242                                                    MVT DestVT,
6243                                                    bool isSigned,
6244                                                    DebugLoc dl) {
6245  // First step, figure out the appropriate FP_TO*INT operation to use.
6246  MVT NewOutTy = DestVT;
6247
6248  unsigned OpToUse = 0;
6249
6250  // Scan for the appropriate larger type to use.
6251  while (1) {
6252    NewOutTy = (MVT::SimpleValueType)(NewOutTy.getSimpleVT()+1);
6253    assert(NewOutTy.isInteger() && "Ran out of possibilities!");
6254
6255    // If the target supports FP_TO_SINT returning this type, use it.
6256    switch (TLI.getOperationAction(ISD::FP_TO_SINT, NewOutTy)) {
6257    default: break;
6258    case TargetLowering::Legal:
6259      if (!TLI.isTypeLegal(NewOutTy))
6260        break;  // Can't use this datatype.
6261      // FALL THROUGH.
6262    case TargetLowering::Custom:
6263      OpToUse = ISD::FP_TO_SINT;
6264      break;
6265    }
6266    if (OpToUse) break;
6267
6268    // If the target supports FP_TO_UINT of this type, use it.
6269    switch (TLI.getOperationAction(ISD::FP_TO_UINT, NewOutTy)) {
6270    default: break;
6271    case TargetLowering::Legal:
6272      if (!TLI.isTypeLegal(NewOutTy))
6273        break;  // Can't use this datatype.
6274      // FALL THROUGH.
6275    case TargetLowering::Custom:
6276      OpToUse = ISD::FP_TO_UINT;
6277      break;
6278    }
6279    if (OpToUse) break;
6280
6281    // Otherwise, try a larger type.
6282  }
6283
6284
6285  // Okay, we found the operation and type to use.
6286  SDValue Operation = DAG.getNode(OpToUse, dl, NewOutTy, LegalOp);
6287
6288  // If the operation produces an invalid type, it must be custom lowered.  Use
6289  // the target lowering hooks to expand it.  Just keep the low part of the
6290  // expanded operation, we know that we're truncating anyway.
6291  if (getTypeAction(NewOutTy) == Expand) {
6292    SmallVector<SDValue, 2> Results;
6293    TLI.ReplaceNodeResults(Operation.getNode(), Results, DAG);
6294    assert(Results.size() == 1 && "Incorrect FP_TO_XINT lowering!");
6295    Operation = Results[0];
6296  }
6297
6298  // Truncate the result of the extended FP_TO_*INT operation to the desired
6299  // size.
6300  return DAG.getNode(ISD::TRUNCATE, dl, DestVT, Operation);
6301}
6302
6303/// ExpandBSWAP - Open code the operations for BSWAP of the specified operation.
6304///
6305SDValue SelectionDAGLegalize::ExpandBSWAP(SDValue Op, DebugLoc dl) {
6306  MVT VT = Op.getValueType();
6307  MVT SHVT = TLI.getShiftAmountTy();
6308  SDValue Tmp1, Tmp2, Tmp3, Tmp4, Tmp5, Tmp6, Tmp7, Tmp8;
6309  switch (VT.getSimpleVT()) {
6310  default: assert(0 && "Unhandled Expand type in BSWAP!"); abort();
6311  case MVT::i16:
6312    Tmp2 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(8, SHVT));
6313    Tmp1 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(8, SHVT));
6314    return DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
6315  case MVT::i32:
6316    Tmp4 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(24, SHVT));
6317    Tmp3 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(8, SHVT));
6318    Tmp2 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(8, SHVT));
6319    Tmp1 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(24, SHVT));
6320    Tmp3 = DAG.getNode(ISD::AND, dl, VT, Tmp3, DAG.getConstant(0xFF0000, VT));
6321    Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp2, DAG.getConstant(0xFF00, VT));
6322    Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp3);
6323    Tmp2 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp1);
6324    return DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp2);
6325  case MVT::i64:
6326    Tmp8 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(56, SHVT));
6327    Tmp7 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(40, SHVT));
6328    Tmp6 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(24, SHVT));
6329    Tmp5 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(8, SHVT));
6330    Tmp4 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(8, SHVT));
6331    Tmp3 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(24, SHVT));
6332    Tmp2 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(40, SHVT));
6333    Tmp1 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(56, SHVT));
6334    Tmp7 = DAG.getNode(ISD::AND, dl, VT, Tmp7, DAG.getConstant(255ULL<<48, VT));
6335    Tmp6 = DAG.getNode(ISD::AND, dl, VT, Tmp6, DAG.getConstant(255ULL<<40, VT));
6336    Tmp5 = DAG.getNode(ISD::AND, dl, VT, Tmp5, DAG.getConstant(255ULL<<32, VT));
6337    Tmp4 = DAG.getNode(ISD::AND, dl, VT, Tmp4, DAG.getConstant(255ULL<<24, VT));
6338    Tmp3 = DAG.getNode(ISD::AND, dl, VT, Tmp3, DAG.getConstant(255ULL<<16, VT));
6339    Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp2, DAG.getConstant(255ULL<<8 , VT));
6340    Tmp8 = DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp7);
6341    Tmp6 = DAG.getNode(ISD::OR, dl, VT, Tmp6, Tmp5);
6342    Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp3);
6343    Tmp2 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp1);
6344    Tmp8 = DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp6);
6345    Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp2);
6346    return DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp4);
6347  }
6348}
6349
6350/// ExpandBitCount - Expand the specified bitcount instruction into operations.
6351///
6352SDValue SelectionDAGLegalize::ExpandBitCount(unsigned Opc, SDValue Op,
6353                                             DebugLoc dl) {
6354  switch (Opc) {
6355  default: assert(0 && "Cannot expand this yet!");
6356  case ISD::CTPOP: {
6357    static const uint64_t mask[6] = {
6358      0x5555555555555555ULL, 0x3333333333333333ULL,
6359      0x0F0F0F0F0F0F0F0FULL, 0x00FF00FF00FF00FFULL,
6360      0x0000FFFF0000FFFFULL, 0x00000000FFFFFFFFULL
6361    };
6362    MVT VT = Op.getValueType();
6363    MVT ShVT = TLI.getShiftAmountTy();
6364    unsigned len = VT.getSizeInBits();
6365    for (unsigned i = 0; (1U << i) <= (len / 2); ++i) {
6366      //x = (x & mask[i][len/8]) + (x >> (1 << i) & mask[i][len/8])
6367      unsigned EltSize = VT.isVector() ?
6368        VT.getVectorElementType().getSizeInBits() : len;
6369      SDValue Tmp2 = DAG.getConstant(APInt(EltSize, mask[i]), VT);
6370      SDValue Tmp3 = DAG.getConstant(1ULL << i, ShVT);
6371      Op = DAG.getNode(ISD::ADD, dl, VT,
6372                       DAG.getNode(ISD::AND, dl, VT, Op, Tmp2),
6373                       DAG.getNode(ISD::AND, dl, VT,
6374                                   DAG.getNode(ISD::SRL, dl, VT, Op, Tmp3),
6375                                   Tmp2));
6376    }
6377    return Op;
6378  }
6379  case ISD::CTLZ: {
6380    // for now, we do this:
6381    // x = x | (x >> 1);
6382    // x = x | (x >> 2);
6383    // ...
6384    // x = x | (x >>16);
6385    // x = x | (x >>32); // for 64-bit input
6386    // return popcount(~x);
6387    //
6388    // but see also: http://www.hackersdelight.org/HDcode/nlz.cc
6389    MVT VT = Op.getValueType();
6390    MVT ShVT = TLI.getShiftAmountTy();
6391    unsigned len = VT.getSizeInBits();
6392    for (unsigned i = 0; (1U << i) <= (len / 2); ++i) {
6393      SDValue Tmp3 = DAG.getConstant(1ULL << i, ShVT);
6394      Op = DAG.getNode(ISD::OR, dl, VT, Op,
6395                       DAG.getNode(ISD::SRL, dl, VT, Op, Tmp3));
6396    }
6397    Op = DAG.getNOT(dl, Op, VT);
6398    return DAG.getNode(ISD::CTPOP, dl, VT, Op);
6399  }
6400  case ISD::CTTZ: {
6401    // for now, we use: { return popcount(~x & (x - 1)); }
6402    // unless the target has ctlz but not ctpop, in which case we use:
6403    // { return 32 - nlz(~x & (x-1)); }
6404    // see also http://www.hackersdelight.org/HDcode/ntz.cc
6405    MVT VT = Op.getValueType();
6406    SDValue Tmp3 = DAG.getNode(ISD::AND, dl, VT,
6407                               DAG.getNOT(dl, Op, VT),
6408                               DAG.getNode(ISD::SUB, dl, VT, Op,
6409                                           DAG.getConstant(1, VT)));
6410    // If ISD::CTLZ is legal and CTPOP isn't, then do that instead.
6411    if (!TLI.isOperationLegalOrCustom(ISD::CTPOP, VT) &&
6412        TLI.isOperationLegalOrCustom(ISD::CTLZ, VT))
6413      return DAG.getNode(ISD::SUB, dl, VT,
6414                         DAG.getConstant(VT.getSizeInBits(), VT),
6415                         DAG.getNode(ISD::CTLZ, dl, VT, Tmp3));
6416    return DAG.getNode(ISD::CTPOP, dl, VT, Tmp3);
6417  }
6418  }
6419}
6420
6421/// ExpandOp - Expand the specified SDValue into its two component pieces
6422/// Lo&Hi.  Note that the Op MUST be an expanded type.  As a result of this, the
6423/// LegalizedNodes map is filled in for any results that are not expanded, the
6424/// ExpandedNodes map is filled in for any results that are expanded, and the
6425/// Lo/Hi values are returned.
6426void SelectionDAGLegalize::ExpandOp(SDValue Op, SDValue &Lo, SDValue &Hi){
6427  MVT VT = Op.getValueType();
6428  MVT NVT = TLI.getTypeToTransformTo(VT);
6429  SDNode *Node = Op.getNode();
6430  DebugLoc dl = Node->getDebugLoc();
6431  assert(getTypeAction(VT) == Expand && "Not an expanded type!");
6432  assert(((NVT.isInteger() && NVT.bitsLT(VT)) || VT.isFloatingPoint() ||
6433         VT.isVector()) && "Cannot expand to FP value or to larger int value!");
6434
6435  // See if we already expanded it.
6436  DenseMap<SDValue, std::pair<SDValue, SDValue> >::iterator I
6437    = ExpandedNodes.find(Op);
6438  if (I != ExpandedNodes.end()) {
6439    Lo = I->second.first;
6440    Hi = I->second.second;
6441    return;
6442  }
6443
6444  switch (Node->getOpcode()) {
6445  case ISD::CopyFromReg:
6446    assert(0 && "CopyFromReg must be legal!");
6447  case ISD::FP_ROUND_INREG:
6448    if (VT == MVT::ppcf128 &&
6449        TLI.getOperationAction(ISD::FP_ROUND_INREG, VT) ==
6450            TargetLowering::Custom) {
6451      SDValue SrcLo, SrcHi, Src;
6452      ExpandOp(Op.getOperand(0), SrcLo, SrcHi);
6453      Src = DAG.getNode(ISD::BUILD_PAIR, dl, VT, SrcLo, SrcHi);
6454      SDValue Result =
6455        TLI.LowerOperation(DAG.getNode(ISD::FP_ROUND_INREG, dl, VT, Src,
6456                                       Op.getOperand(1)), DAG);
6457      assert(Result.getNode()->getOpcode() == ISD::BUILD_PAIR);
6458      Lo = Result.getNode()->getOperand(0);
6459      Hi = Result.getNode()->getOperand(1);
6460      break;
6461    }
6462    // fall through
6463  default:
6464#ifndef NDEBUG
6465    cerr << "NODE: "; Node->dump(&DAG); cerr << "\n";
6466#endif
6467    assert(0 && "Do not know how to expand this operator!");
6468    abort();
6469  case ISD::EXTRACT_ELEMENT:
6470    ExpandOp(Node->getOperand(0), Lo, Hi);
6471    if (cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue())
6472      return ExpandOp(Hi, Lo, Hi);
6473    return ExpandOp(Lo, Lo, Hi);
6474  case ISD::EXTRACT_VECTOR_ELT:
6475    // ExpandEXTRACT_VECTOR_ELT tolerates invalid result types.
6476    Lo  = ExpandEXTRACT_VECTOR_ELT(Op);
6477    return ExpandOp(Lo, Lo, Hi);
6478  case ISD::UNDEF:
6479    Lo = DAG.getUNDEF(NVT);
6480    Hi = DAG.getUNDEF(NVT);
6481    break;
6482  case ISD::Constant: {
6483    unsigned NVTBits = NVT.getSizeInBits();
6484    const APInt &Cst = cast<ConstantSDNode>(Node)->getAPIntValue();
6485    Lo = DAG.getConstant(APInt(Cst).trunc(NVTBits), NVT);
6486    Hi = DAG.getConstant(Cst.lshr(NVTBits).trunc(NVTBits), NVT);
6487    break;
6488  }
6489  case ISD::ConstantFP: {
6490    ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Node);
6491    if (CFP->getValueType(0) == MVT::ppcf128) {
6492      APInt api = CFP->getValueAPF().bitcastToAPInt();
6493      Lo = DAG.getConstantFP(APFloat(APInt(64, 1, &api.getRawData()[1])),
6494                             MVT::f64);
6495      Hi = DAG.getConstantFP(APFloat(APInt(64, 1, &api.getRawData()[0])),
6496                             MVT::f64);
6497      break;
6498    }
6499    Lo = ExpandConstantFP(CFP, false, DAG, TLI);
6500    if (getTypeAction(Lo.getValueType()) == Expand)
6501      ExpandOp(Lo, Lo, Hi);
6502    break;
6503  }
6504  case ISD::BUILD_PAIR:
6505    // Return the operands.
6506    Lo = Node->getOperand(0);
6507    Hi = Node->getOperand(1);
6508    break;
6509
6510  case ISD::MERGE_VALUES:
6511    if (Node->getNumValues() == 1) {
6512      ExpandOp(Op.getOperand(0), Lo, Hi);
6513      break;
6514    }
6515    // FIXME: For now only expand i64,chain = MERGE_VALUES (x, y)
6516    assert(Op.getResNo() == 0 && Node->getNumValues() == 2 &&
6517           Op.getValue(1).getValueType() == MVT::Other &&
6518           "unhandled MERGE_VALUES");
6519    ExpandOp(Op.getOperand(0), Lo, Hi);
6520    // Remember that we legalized the chain.
6521    AddLegalizedOperand(Op.getValue(1), LegalizeOp(Op.getOperand(1)));
6522    break;
6523
6524  case ISD::SIGN_EXTEND_INREG:
6525    ExpandOp(Node->getOperand(0), Lo, Hi);
6526    // sext_inreg the low part if needed.
6527    Lo = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, NVT, Lo, Node->getOperand(1));
6528
6529    // The high part gets the sign extension from the lo-part.  This handles
6530    // things like sextinreg V:i64 from i8.
6531    Hi = DAG.getNode(ISD::SRA, dl, NVT, Lo,
6532                     DAG.getConstant(NVT.getSizeInBits()-1,
6533                                     TLI.getShiftAmountTy()));
6534    break;
6535
6536  case ISD::BSWAP: {
6537    ExpandOp(Node->getOperand(0), Lo, Hi);
6538    SDValue TempLo = DAG.getNode(ISD::BSWAP, dl, NVT, Hi);
6539    Hi = DAG.getNode(ISD::BSWAP, dl, NVT, Lo);
6540    Lo = TempLo;
6541    break;
6542  }
6543
6544  case ISD::CTPOP:
6545    ExpandOp(Node->getOperand(0), Lo, Hi);
6546    Lo = DAG.getNode(ISD::ADD, dl, NVT,      // ctpop(HL) -> ctpop(H)+ctpop(L)
6547                     DAG.getNode(ISD::CTPOP, dl, NVT, Lo),
6548                     DAG.getNode(ISD::CTPOP, dl, NVT, Hi));
6549    Hi = DAG.getConstant(0, NVT);
6550    break;
6551
6552  case ISD::CTLZ: {
6553    // ctlz (HL) -> ctlz(H) != 32 ? ctlz(H) : (ctlz(L)+32)
6554    ExpandOp(Node->getOperand(0), Lo, Hi);
6555    SDValue BitsC = DAG.getConstant(NVT.getSizeInBits(), NVT);
6556    SDValue HLZ = DAG.getNode(ISD::CTLZ, dl, NVT, Hi);
6557    SDValue TopNotZero = DAG.getSetCC(dl, TLI.getSetCCResultType(NVT), HLZ,
6558                                      BitsC, ISD::SETNE);
6559    SDValue LowPart = DAG.getNode(ISD::CTLZ, dl, NVT, Lo);
6560    LowPart = DAG.getNode(ISD::ADD, dl, NVT, LowPart, BitsC);
6561
6562    Lo = DAG.getNode(ISD::SELECT, dl, NVT, TopNotZero, HLZ, LowPart);
6563    Hi = DAG.getConstant(0, NVT);
6564    break;
6565  }
6566
6567  case ISD::CTTZ: {
6568    // cttz (HL) -> cttz(L) != 32 ? cttz(L) : (cttz(H)+32)
6569    ExpandOp(Node->getOperand(0), Lo, Hi);
6570    SDValue BitsC = DAG.getConstant(NVT.getSizeInBits(), NVT);
6571    SDValue LTZ = DAG.getNode(ISD::CTTZ, dl, NVT, Lo);
6572    SDValue BotNotZero = DAG.getSetCC(dl, TLI.getSetCCResultType(NVT), LTZ,
6573                                      BitsC, ISD::SETNE);
6574    SDValue HiPart = DAG.getNode(ISD::CTTZ, dl, NVT, Hi);
6575    HiPart = DAG.getNode(ISD::ADD, dl, NVT, HiPart, BitsC);
6576
6577    Lo = DAG.getNode(ISD::SELECT, dl, NVT, BotNotZero, LTZ, HiPart);
6578    Hi = DAG.getConstant(0, NVT);
6579    break;
6580  }
6581
6582  case ISD::VAARG: {
6583    SDValue Ch = Node->getOperand(0);   // Legalize the chain.
6584    SDValue Ptr = Node->getOperand(1);  // Legalize the pointer.
6585    Lo = DAG.getVAArg(NVT, dl, Ch, Ptr, Node->getOperand(2));
6586    Hi = DAG.getVAArg(NVT, dl, Lo.getValue(1), Ptr, Node->getOperand(2));
6587
6588    // Remember that we legalized the chain.
6589    Hi = LegalizeOp(Hi);
6590    AddLegalizedOperand(Op.getValue(1), Hi.getValue(1));
6591    if (TLI.isBigEndian())
6592      std::swap(Lo, Hi);
6593    break;
6594  }
6595
6596  case ISD::LOAD: {
6597    LoadSDNode *LD = cast<LoadSDNode>(Node);
6598    SDValue Ch  = LD->getChain();    // Legalize the chain.
6599    SDValue Ptr = LD->getBasePtr();  // Legalize the pointer.
6600    ISD::LoadExtType ExtType = LD->getExtensionType();
6601    const Value *SV = LD->getSrcValue();
6602    int SVOffset = LD->getSrcValueOffset();
6603    unsigned Alignment = LD->getAlignment();
6604    bool isVolatile = LD->isVolatile();
6605
6606    if (ExtType == ISD::NON_EXTLOAD) {
6607      Lo = DAG.getLoad(NVT, dl, Ch, Ptr, SV, SVOffset,
6608                       isVolatile, Alignment);
6609      if (VT == MVT::f32 || VT == MVT::f64) {
6610        // f32->i32 or f64->i64 one to one expansion.
6611        // Remember that we legalized the chain.
6612        AddLegalizedOperand(SDValue(Node, 1), LegalizeOp(Lo.getValue(1)));
6613        // Recursively expand the new load.
6614        if (getTypeAction(NVT) == Expand)
6615          ExpandOp(Lo, Lo, Hi);
6616        break;
6617      }
6618
6619      // Increment the pointer to the other half.
6620      unsigned IncrementSize = Lo.getValueType().getSizeInBits()/8;
6621      Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
6622                        DAG.getIntPtrConstant(IncrementSize));
6623      SVOffset += IncrementSize;
6624      Alignment = MinAlign(Alignment, IncrementSize);
6625      Hi = DAG.getLoad(NVT, dl, Ch, Ptr, SV, SVOffset,
6626                       isVolatile, Alignment);
6627
6628      // Build a factor node to remember that this load is independent of the
6629      // other one.
6630      SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
6631                               Hi.getValue(1));
6632
6633      // Remember that we legalized the chain.
6634      AddLegalizedOperand(Op.getValue(1), LegalizeOp(TF));
6635      if (TLI.isBigEndian())
6636        std::swap(Lo, Hi);
6637    } else {
6638      MVT EVT = LD->getMemoryVT();
6639
6640      if ((VT == MVT::f64 && EVT == MVT::f32) ||
6641          (VT == MVT::ppcf128 && (EVT==MVT::f64 || EVT==MVT::f32))) {
6642        // f64 = EXTLOAD f32 should expand to LOAD, FP_EXTEND
6643        SDValue Load = DAG.getLoad(EVT, dl, Ch, Ptr, SV,
6644                                   SVOffset, isVolatile, Alignment);
6645        // Remember that we legalized the chain.
6646        AddLegalizedOperand(SDValue(Node, 1), LegalizeOp(Load.getValue(1)));
6647        ExpandOp(DAG.getNode(ISD::FP_EXTEND, dl, VT, Load), Lo, Hi);
6648        break;
6649      }
6650
6651      if (EVT == NVT)
6652        Lo = DAG.getLoad(NVT, dl, Ch, Ptr, SV,
6653                         SVOffset, isVolatile, Alignment);
6654      else
6655        Lo = DAG.getExtLoad(ExtType, dl, NVT, Ch, Ptr, SV,
6656                            SVOffset, EVT, isVolatile,
6657                            Alignment);
6658
6659      // Remember that we legalized the chain.
6660      AddLegalizedOperand(SDValue(Node, 1), LegalizeOp(Lo.getValue(1)));
6661
6662      if (ExtType == ISD::SEXTLOAD) {
6663        // The high part is obtained by SRA'ing all but one of the bits of the
6664        // lo part.
6665        unsigned LoSize = Lo.getValueType().getSizeInBits();
6666        Hi = DAG.getNode(ISD::SRA, dl, NVT, Lo,
6667                         DAG.getConstant(LoSize-1, TLI.getShiftAmountTy()));
6668      } else if (ExtType == ISD::ZEXTLOAD) {
6669        // The high part is just a zero.
6670        Hi = DAG.getConstant(0, NVT);
6671      } else /* if (ExtType == ISD::EXTLOAD) */ {
6672        // The high part is undefined.
6673        Hi = DAG.getUNDEF(NVT);
6674      }
6675    }
6676    break;
6677  }
6678  case ISD::AND:
6679  case ISD::OR:
6680  case ISD::XOR: {   // Simple logical operators -> two trivial pieces.
6681    SDValue LL, LH, RL, RH;
6682    ExpandOp(Node->getOperand(0), LL, LH);
6683    ExpandOp(Node->getOperand(1), RL, RH);
6684    Lo = DAG.getNode(Node->getOpcode(), dl, NVT, LL, RL);
6685    Hi = DAG.getNode(Node->getOpcode(), dl, NVT, LH, RH);
6686    break;
6687  }
6688  case ISD::SELECT: {
6689    SDValue LL, LH, RL, RH;
6690    ExpandOp(Node->getOperand(1), LL, LH);
6691    ExpandOp(Node->getOperand(2), RL, RH);
6692    if (getTypeAction(NVT) == Expand)
6693      NVT = TLI.getTypeToExpandTo(NVT);
6694    Lo = DAG.getNode(ISD::SELECT, dl, NVT, Node->getOperand(0), LL, RL);
6695    if (VT != MVT::f32)
6696      Hi = DAG.getNode(ISD::SELECT, dl, NVT, Node->getOperand(0), LH, RH);
6697    break;
6698  }
6699  case ISD::SELECT_CC: {
6700    SDValue TL, TH, FL, FH;
6701    ExpandOp(Node->getOperand(2), TL, TH);
6702    ExpandOp(Node->getOperand(3), FL, FH);
6703    if (getTypeAction(NVT) == Expand)
6704      NVT = TLI.getTypeToExpandTo(NVT);
6705    Lo = DAG.getNode(ISD::SELECT_CC, dl, NVT, Node->getOperand(0),
6706                     Node->getOperand(1), TL, FL, Node->getOperand(4));
6707    if (VT != MVT::f32)
6708      Hi = DAG.getNode(ISD::SELECT_CC, dl, NVT, Node->getOperand(0),
6709                       Node->getOperand(1), TH, FH, Node->getOperand(4));
6710    break;
6711  }
6712  case ISD::ANY_EXTEND:
6713    // The low part is any extension of the input (which degenerates to a copy).
6714    Lo = DAG.getNode(ISD::ANY_EXTEND, dl, NVT, Node->getOperand(0));
6715    // The high part is undefined.
6716    Hi = DAG.getUNDEF(NVT);
6717    break;
6718  case ISD::SIGN_EXTEND: {
6719    // The low part is just a sign extension of the input (which degenerates to
6720    // a copy).
6721    Lo = DAG.getNode(ISD::SIGN_EXTEND, dl, NVT, Node->getOperand(0));
6722
6723    // The high part is obtained by SRA'ing all but one of the bits of the lo
6724    // part.
6725    unsigned LoSize = Lo.getValueType().getSizeInBits();
6726    Hi = DAG.getNode(ISD::SRA, dl, NVT, Lo,
6727                     DAG.getConstant(LoSize-1, TLI.getShiftAmountTy()));
6728    break;
6729  }
6730  case ISD::ZERO_EXTEND:
6731    // The low part is just a zero extension of the input (which degenerates to
6732    // a copy).
6733    Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, Node->getOperand(0));
6734
6735    // The high part is just a zero.
6736    Hi = DAG.getConstant(0, NVT);
6737    break;
6738
6739  case ISD::TRUNCATE: {
6740    // The input value must be larger than this value.  Expand *it*.
6741    SDValue NewLo;
6742    ExpandOp(Node->getOperand(0), NewLo, Hi);
6743
6744    // The low part is now either the right size, or it is closer.  If not the
6745    // right size, make an illegal truncate so we recursively expand it.
6746    if (NewLo.getValueType() != Node->getValueType(0))
6747      NewLo = DAG.getNode(ISD::TRUNCATE, dl, Node->getValueType(0), NewLo);
6748    ExpandOp(NewLo, Lo, Hi);
6749    break;
6750  }
6751
6752  case ISD::BIT_CONVERT: {
6753    SDValue Tmp;
6754    if (TLI.getOperationAction(ISD::BIT_CONVERT, VT) == TargetLowering::Custom){
6755      // If the target wants to, allow it to lower this itself.
6756      switch (getTypeAction(Node->getOperand(0).getValueType())) {
6757      case Expand: assert(0 && "cannot expand FP!");
6758      case Legal:   Tmp = LegalizeOp(Node->getOperand(0)); break;
6759      case Promote: Tmp = PromoteOp (Node->getOperand(0)); break;
6760      }
6761      Tmp = TLI.LowerOperation(DAG.getNode(ISD::BIT_CONVERT, dl, VT, Tmp), DAG);
6762    }
6763
6764    // f32 / f64 must be expanded to i32 / i64.
6765    if (VT == MVT::f32 || VT == MVT::f64) {
6766      Lo = DAG.getNode(ISD::BIT_CONVERT, dl, NVT, Node->getOperand(0));
6767      if (getTypeAction(NVT) == Expand)
6768        ExpandOp(Lo, Lo, Hi);
6769      break;
6770    }
6771
6772    // If source operand will be expanded to the same type as VT, i.e.
6773    // i64 <- f64, i32 <- f32, expand the source operand instead.
6774    MVT VT0 = Node->getOperand(0).getValueType();
6775    if (getTypeAction(VT0) == Expand && TLI.getTypeToTransformTo(VT0) == VT) {
6776      ExpandOp(Node->getOperand(0), Lo, Hi);
6777      break;
6778    }
6779
6780    // Turn this into a load/store pair by default.
6781    if (Tmp.getNode() == 0)
6782      Tmp = EmitStackConvert(Node->getOperand(0), VT, VT, dl);
6783
6784    ExpandOp(Tmp, Lo, Hi);
6785    break;
6786  }
6787
6788  case ISD::READCYCLECOUNTER: {
6789    assert(TLI.getOperationAction(ISD::READCYCLECOUNTER, VT) ==
6790                 TargetLowering::Custom &&
6791           "Must custom expand ReadCycleCounter");
6792    SDValue Tmp = TLI.LowerOperation(Op, DAG);
6793    assert(Tmp.getNode() && "Node must be custom expanded!");
6794    ExpandOp(Tmp.getValue(0), Lo, Hi);
6795    AddLegalizedOperand(SDValue(Node, 1), // Remember we legalized the chain.
6796                        LegalizeOp(Tmp.getValue(1)));
6797    break;
6798  }
6799
6800  case ISD::ATOMIC_CMP_SWAP: {
6801    // This operation does not need a loop.
6802    SDValue Tmp = TLI.LowerOperation(Op, DAG);
6803    assert(Tmp.getNode() && "Node must be custom expanded!");
6804    ExpandOp(Tmp.getValue(0), Lo, Hi);
6805    AddLegalizedOperand(SDValue(Node, 1), // Remember we legalized the chain.
6806                        LegalizeOp(Tmp.getValue(1)));
6807    break;
6808  }
6809
6810  case ISD::ATOMIC_LOAD_ADD:
6811  case ISD::ATOMIC_LOAD_SUB:
6812  case ISD::ATOMIC_LOAD_AND:
6813  case ISD::ATOMIC_LOAD_OR:
6814  case ISD::ATOMIC_LOAD_XOR:
6815  case ISD::ATOMIC_LOAD_NAND:
6816  case ISD::ATOMIC_SWAP: {
6817    // These operations require a loop to be generated.  We can't do that yet,
6818    // so substitute a target-dependent pseudo and expand that later.
6819    SDValue In2Lo, In2Hi, In2;
6820    ExpandOp(Op.getOperand(2), In2Lo, In2Hi);
6821    In2 = DAG.getNode(ISD::BUILD_PAIR, dl, VT, In2Lo, In2Hi);
6822    AtomicSDNode* Anode = cast<AtomicSDNode>(Node);
6823    SDValue Replace =
6824      DAG.getAtomic(Op.getOpcode(), dl, Anode->getMemoryVT(),
6825                    Op.getOperand(0), Op.getOperand(1), In2,
6826                    Anode->getSrcValue(), Anode->getAlignment());
6827    SDValue Result = TLI.LowerOperation(Replace, DAG);
6828    ExpandOp(Result.getValue(0), Lo, Hi);
6829    // Remember that we legalized the chain.
6830    AddLegalizedOperand(SDValue(Node, 1), LegalizeOp(Result.getValue(1)));
6831    break;
6832  }
6833
6834    // These operators cannot be expanded directly, emit them as calls to
6835    // library functions.
6836  case ISD::FP_TO_SINT: {
6837    if (TLI.getOperationAction(ISD::FP_TO_SINT, VT) == TargetLowering::Custom) {
6838      SDValue Op;
6839      switch (getTypeAction(Node->getOperand(0).getValueType())) {
6840      case Expand: assert(0 && "cannot expand FP!");
6841      case Legal:   Op = LegalizeOp(Node->getOperand(0)); break;
6842      case Promote: Op = PromoteOp (Node->getOperand(0)); break;
6843      }
6844
6845      Op = TLI.LowerOperation(DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op), DAG);
6846
6847      // Now that the custom expander is done, expand the result, which is still
6848      // VT.
6849      if (Op.getNode()) {
6850        ExpandOp(Op, Lo, Hi);
6851        break;
6852      }
6853    }
6854
6855    RTLIB::Libcall LC = RTLIB::getFPTOSINT(Node->getOperand(0).getValueType(),
6856                                           VT);
6857    assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpected uint-to-fp conversion!");
6858    Lo = ExpandLibCall(LC, Node, false/*sign irrelevant*/, Hi);
6859    break;
6860  }
6861
6862  case ISD::FP_TO_UINT: {
6863    if (TLI.getOperationAction(ISD::FP_TO_UINT, VT) == TargetLowering::Custom) {
6864      SDValue Op;
6865      switch (getTypeAction(Node->getOperand(0).getValueType())) {
6866        case Expand: assert(0 && "cannot expand FP!");
6867        case Legal:   Op = LegalizeOp(Node->getOperand(0)); break;
6868        case Promote: Op = PromoteOp (Node->getOperand(0)); break;
6869      }
6870
6871      Op = TLI.LowerOperation(DAG.getNode(ISD::FP_TO_UINT, dl, VT, Op), DAG);
6872
6873      // Now that the custom expander is done, expand the result.
6874      if (Op.getNode()) {
6875        ExpandOp(Op, Lo, Hi);
6876        break;
6877      }
6878    }
6879
6880    RTLIB::Libcall LC = RTLIB::getFPTOUINT(Node->getOperand(0).getValueType(),
6881                                           VT);
6882    assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpected fp-to-uint conversion!");
6883    Lo = ExpandLibCall(LC, Node, false/*sign irrelevant*/, Hi);
6884    break;
6885  }
6886
6887  case ISD::SHL: {
6888    // If the target wants custom lowering, do so.
6889    SDValue ShiftAmt = LegalizeOp(Node->getOperand(1));
6890    if (TLI.getOperationAction(ISD::SHL, VT) == TargetLowering::Custom) {
6891      SDValue Op = DAG.getNode(ISD::SHL, dl, VT, Node->getOperand(0), ShiftAmt);
6892      Op = TLI.LowerOperation(Op, DAG);
6893      if (Op.getNode()) {
6894        // Now that the custom expander is done, expand the result, which is
6895        // still VT.
6896        ExpandOp(Op, Lo, Hi);
6897        break;
6898      }
6899    }
6900
6901    // If ADDC/ADDE are supported and if the shift amount is a constant 1, emit
6902    // this X << 1 as X+X.
6903    if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(ShiftAmt)) {
6904      if (ShAmt->getAPIntValue() == 1 &&
6905          TLI.isOperationLegalOrCustom(ISD::ADDC, NVT) &&
6906          TLI.isOperationLegalOrCustom(ISD::ADDE, NVT)) {
6907        SDValue LoOps[2], HiOps[3];
6908        ExpandOp(Node->getOperand(0), LoOps[0], HiOps[0]);
6909        SDVTList VTList = DAG.getVTList(LoOps[0].getValueType(), MVT::Flag);
6910        LoOps[1] = LoOps[0];
6911        Lo = DAG.getNode(ISD::ADDC, dl, VTList, LoOps, 2);
6912
6913        HiOps[1] = HiOps[0];
6914        HiOps[2] = Lo.getValue(1);
6915        Hi = DAG.getNode(ISD::ADDE, dl, VTList, HiOps, 3);
6916        break;
6917      }
6918    }
6919
6920    // If we can emit an efficient shift operation, do so now.
6921    if (ExpandShift(ISD::SHL, Node->getOperand(0), ShiftAmt, Lo, Hi, dl))
6922      break;
6923
6924    // If this target supports SHL_PARTS, use it.
6925    TargetLowering::LegalizeAction Action =
6926      TLI.getOperationAction(ISD::SHL_PARTS, NVT);
6927    if ((Action == TargetLowering::Legal && TLI.isTypeLegal(NVT)) ||
6928        Action == TargetLowering::Custom) {
6929      ExpandShiftParts(ISD::SHL_PARTS, Node->getOperand(0),
6930                       ShiftAmt, Lo, Hi, dl);
6931      break;
6932    }
6933
6934    // Otherwise, emit a libcall.
6935    Lo = ExpandLibCall(RTLIB::SHL_I64, Node, false/*left shift=unsigned*/, Hi);
6936    break;
6937  }
6938
6939  case ISD::SRA: {
6940    // If the target wants custom lowering, do so.
6941    SDValue ShiftAmt = LegalizeOp(Node->getOperand(1));
6942    if (TLI.getOperationAction(ISD::SRA, VT) == TargetLowering::Custom) {
6943      SDValue Op = DAG.getNode(ISD::SRA, dl, VT, Node->getOperand(0), ShiftAmt);
6944      Op = TLI.LowerOperation(Op, DAG);
6945      if (Op.getNode()) {
6946        // Now that the custom expander is done, expand the result, which is
6947        // still VT.
6948        ExpandOp(Op, Lo, Hi);
6949        break;
6950      }
6951    }
6952
6953    // If we can emit an efficient shift operation, do so now.
6954    if (ExpandShift(ISD::SRA,  Node->getOperand(0), ShiftAmt, Lo, Hi, dl))
6955      break;
6956
6957    // If this target supports SRA_PARTS, use it.
6958    TargetLowering::LegalizeAction Action =
6959      TLI.getOperationAction(ISD::SRA_PARTS, NVT);
6960    if ((Action == TargetLowering::Legal && TLI.isTypeLegal(NVT)) ||
6961        Action == TargetLowering::Custom) {
6962      ExpandShiftParts(ISD::SRA_PARTS, Node->getOperand(0),
6963                       ShiftAmt, Lo, Hi, dl);
6964      break;
6965    }
6966
6967    // Otherwise, emit a libcall.
6968    Lo = ExpandLibCall(RTLIB::SRA_I64, Node, true/*ashr is signed*/, Hi);
6969    break;
6970  }
6971
6972  case ISD::SRL: {
6973    // If the target wants custom lowering, do so.
6974    SDValue ShiftAmt = LegalizeOp(Node->getOperand(1));
6975    if (TLI.getOperationAction(ISD::SRL, VT) == TargetLowering::Custom) {
6976      SDValue Op = DAG.getNode(ISD::SRL, dl, VT, Node->getOperand(0), ShiftAmt);
6977      Op = TLI.LowerOperation(Op, DAG);
6978      if (Op.getNode()) {
6979        // Now that the custom expander is done, expand the result, which is
6980        // still VT.
6981        ExpandOp(Op, Lo, Hi);
6982        break;
6983      }
6984    }
6985
6986    // If we can emit an efficient shift operation, do so now.
6987    if (ExpandShift(ISD::SRL, Node->getOperand(0), ShiftAmt, Lo, Hi, dl))
6988      break;
6989
6990    // If this target supports SRL_PARTS, use it.
6991    TargetLowering::LegalizeAction Action =
6992      TLI.getOperationAction(ISD::SRL_PARTS, NVT);
6993    if ((Action == TargetLowering::Legal && TLI.isTypeLegal(NVT)) ||
6994        Action == TargetLowering::Custom) {
6995      ExpandShiftParts(ISD::SRL_PARTS,
6996                       Node->getOperand(0), ShiftAmt, Lo, Hi, dl);
6997      break;
6998    }
6999
7000    // Otherwise, emit a libcall.
7001    Lo = ExpandLibCall(RTLIB::SRL_I64, Node, false/*lshr is unsigned*/, Hi);
7002    break;
7003  }
7004
7005  case ISD::ADD:
7006  case ISD::SUB: {
7007    // If the target wants to custom expand this, let them.
7008    if (TLI.getOperationAction(Node->getOpcode(), VT) ==
7009            TargetLowering::Custom) {
7010      SDValue Result = TLI.LowerOperation(Op, DAG);
7011      if (Result.getNode()) {
7012        ExpandOp(Result, Lo, Hi);
7013        break;
7014      }
7015    }
7016    // Expand the subcomponents.
7017    SDValue LHSL, LHSH, RHSL, RHSH;
7018    ExpandOp(Node->getOperand(0), LHSL, LHSH);
7019    ExpandOp(Node->getOperand(1), RHSL, RHSH);
7020    SDValue LoOps[2], HiOps[3];
7021    LoOps[0] = LHSL;
7022    LoOps[1] = RHSL;
7023    HiOps[0] = LHSH;
7024    HiOps[1] = RHSH;
7025
7026    //cascaded check to see if any smaller size has a a carry flag.
7027    unsigned OpV = Node->getOpcode() == ISD::ADD ? ISD::ADDC : ISD::SUBC;
7028    bool hasCarry = false;
7029    for (unsigned BitSize = NVT.getSizeInBits(); BitSize != 0; BitSize /= 2) {
7030      MVT AVT = MVT::getIntegerVT(BitSize);
7031      if (TLI.isOperationLegalOrCustom(OpV, AVT)) {
7032        hasCarry = true;
7033        break;
7034      }
7035    }
7036
7037    if(hasCarry) {
7038      SDVTList VTList = DAG.getVTList(LHSL.getValueType(), MVT::Flag);
7039      if (Node->getOpcode() == ISD::ADD) {
7040        Lo = DAG.getNode(ISD::ADDC, dl, VTList, LoOps, 2);
7041        HiOps[2] = Lo.getValue(1);
7042        Hi = DAG.getNode(ISD::ADDE, dl, VTList, HiOps, 3);
7043      } else {
7044        Lo = DAG.getNode(ISD::SUBC, dl, VTList, LoOps, 2);
7045        HiOps[2] = Lo.getValue(1);
7046        Hi = DAG.getNode(ISD::SUBE, dl, VTList, HiOps, 3);
7047      }
7048      break;
7049    } else {
7050      if (Node->getOpcode() == ISD::ADD) {
7051        Lo = DAG.getNode(ISD::ADD, dl, NVT, LoOps, 2);
7052        Hi = DAG.getNode(ISD::ADD, dl, NVT, HiOps, 2);
7053        SDValue Cmp1 = DAG.getSetCC(dl, TLI.getSetCCResultType(NVT),
7054                                    Lo, LoOps[0], ISD::SETULT);
7055        SDValue Carry1 = DAG.getNode(ISD::SELECT, dl, NVT, Cmp1,
7056                                     DAG.getConstant(1, NVT),
7057                                     DAG.getConstant(0, NVT));
7058        SDValue Cmp2 = DAG.getSetCC(dl, TLI.getSetCCResultType(NVT),
7059                                    Lo, LoOps[1], ISD::SETULT);
7060        SDValue Carry2 = DAG.getNode(ISD::SELECT, dl, NVT, Cmp2,
7061                                    DAG.getConstant(1, NVT),
7062                                    Carry1);
7063        Hi = DAG.getNode(ISD::ADD, dl, NVT, Hi, Carry2);
7064      } else {
7065        Lo = DAG.getNode(ISD::SUB, dl, NVT, LoOps, 2);
7066        Hi = DAG.getNode(ISD::SUB, dl, NVT, HiOps, 2);
7067        SDValue Cmp = DAG.getSetCC(dl, NVT, LoOps[0], LoOps[1], ISD::SETULT);
7068        SDValue Borrow = DAG.getNode(ISD::SELECT, dl, NVT, Cmp,
7069                                     DAG.getConstant(1, NVT),
7070                                     DAG.getConstant(0, NVT));
7071        Hi = DAG.getNode(ISD::SUB, dl, NVT, Hi, Borrow);
7072      }
7073      break;
7074    }
7075  }
7076
7077  case ISD::ADDC:
7078  case ISD::SUBC: {
7079    // Expand the subcomponents.
7080    SDValue LHSL, LHSH, RHSL, RHSH;
7081    ExpandOp(Node->getOperand(0), LHSL, LHSH);
7082    ExpandOp(Node->getOperand(1), RHSL, RHSH);
7083    SDVTList VTList = DAG.getVTList(LHSL.getValueType(), MVT::Flag);
7084    SDValue LoOps[2] = { LHSL, RHSL };
7085    SDValue HiOps[3] = { LHSH, RHSH };
7086
7087    if (Node->getOpcode() == ISD::ADDC) {
7088      Lo = DAG.getNode(ISD::ADDC, dl, VTList, LoOps, 2);
7089      HiOps[2] = Lo.getValue(1);
7090      Hi = DAG.getNode(ISD::ADDE, dl, VTList, HiOps, 3);
7091    } else {
7092      Lo = DAG.getNode(ISD::SUBC, dl, VTList, LoOps, 2);
7093      HiOps[2] = Lo.getValue(1);
7094      Hi = DAG.getNode(ISD::SUBE, dl, VTList, HiOps, 3);
7095    }
7096    // Remember that we legalized the flag.
7097    AddLegalizedOperand(Op.getValue(1), LegalizeOp(Hi.getValue(1)));
7098    break;
7099  }
7100  case ISD::ADDE:
7101  case ISD::SUBE: {
7102    // Expand the subcomponents.
7103    SDValue LHSL, LHSH, RHSL, RHSH;
7104    ExpandOp(Node->getOperand(0), LHSL, LHSH);
7105    ExpandOp(Node->getOperand(1), RHSL, RHSH);
7106    SDVTList VTList = DAG.getVTList(LHSL.getValueType(), MVT::Flag);
7107    SDValue LoOps[3] = { LHSL, RHSL, Node->getOperand(2) };
7108    SDValue HiOps[3] = { LHSH, RHSH };
7109
7110    Lo = DAG.getNode(Node->getOpcode(), dl, VTList, LoOps, 3);
7111    HiOps[2] = Lo.getValue(1);
7112    Hi = DAG.getNode(Node->getOpcode(), dl, VTList, HiOps, 3);
7113
7114    // Remember that we legalized the flag.
7115    AddLegalizedOperand(Op.getValue(1), LegalizeOp(Hi.getValue(1)));
7116    break;
7117  }
7118  case ISD::MUL: {
7119    // If the target wants to custom expand this, let them.
7120    if (TLI.getOperationAction(ISD::MUL, VT) == TargetLowering::Custom) {
7121      SDValue New = TLI.LowerOperation(Op, DAG);
7122      if (New.getNode()) {
7123        ExpandOp(New, Lo, Hi);
7124        break;
7125      }
7126    }
7127
7128    bool HasMULHS = TLI.isOperationLegalOrCustom(ISD::MULHS, NVT);
7129    bool HasMULHU = TLI.isOperationLegalOrCustom(ISD::MULHU, NVT);
7130    bool HasSMUL_LOHI = TLI.isOperationLegalOrCustom(ISD::SMUL_LOHI, NVT);
7131    bool HasUMUL_LOHI = TLI.isOperationLegalOrCustom(ISD::UMUL_LOHI, NVT);
7132    if (HasMULHU || HasMULHS || HasUMUL_LOHI || HasSMUL_LOHI) {
7133      SDValue LL, LH, RL, RH;
7134      ExpandOp(Node->getOperand(0), LL, LH);
7135      ExpandOp(Node->getOperand(1), RL, RH);
7136      unsigned OuterBitSize = Op.getValueSizeInBits();
7137      unsigned InnerBitSize = RH.getValueSizeInBits();
7138      unsigned LHSSB = DAG.ComputeNumSignBits(Op.getOperand(0));
7139      unsigned RHSSB = DAG.ComputeNumSignBits(Op.getOperand(1));
7140      APInt HighMask = APInt::getHighBitsSet(OuterBitSize, InnerBitSize);
7141      if (DAG.MaskedValueIsZero(Node->getOperand(0), HighMask) &&
7142          DAG.MaskedValueIsZero(Node->getOperand(1), HighMask)) {
7143        // The inputs are both zero-extended.
7144        if (HasUMUL_LOHI) {
7145          // We can emit a umul_lohi.
7146          Lo = DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(NVT, NVT), LL, RL);
7147          Hi = SDValue(Lo.getNode(), 1);
7148          break;
7149        }
7150        if (HasMULHU) {
7151          // We can emit a mulhu+mul.
7152          Lo = DAG.getNode(ISD::MUL, dl, NVT, LL, RL);
7153          Hi = DAG.getNode(ISD::MULHU, dl, NVT, LL, RL);
7154          break;
7155        }
7156      }
7157      if (LHSSB > InnerBitSize && RHSSB > InnerBitSize) {
7158        // The input values are both sign-extended.
7159        if (HasSMUL_LOHI) {
7160          // We can emit a smul_lohi.
7161          Lo = DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(NVT, NVT), LL, RL);
7162          Hi = SDValue(Lo.getNode(), 1);
7163          break;
7164        }
7165        if (HasMULHS) {
7166          // We can emit a mulhs+mul.
7167          Lo = DAG.getNode(ISD::MUL, dl, NVT, LL, RL);
7168          Hi = DAG.getNode(ISD::MULHS, dl, NVT, LL, RL);
7169          break;
7170        }
7171      }
7172      if (HasUMUL_LOHI) {
7173        // Lo,Hi = umul LHS, RHS.
7174        SDValue UMulLOHI = DAG.getNode(ISD::UMUL_LOHI, dl,
7175                                         DAG.getVTList(NVT, NVT), LL, RL);
7176        Lo = UMulLOHI;
7177        Hi = UMulLOHI.getValue(1);
7178        RH = DAG.getNode(ISD::MUL, dl, NVT, LL, RH);
7179        LH = DAG.getNode(ISD::MUL, dl, NVT, LH, RL);
7180        Hi = DAG.getNode(ISD::ADD, dl, NVT, Hi, RH);
7181        Hi = DAG.getNode(ISD::ADD, dl, NVT, Hi, LH);
7182        break;
7183      }
7184      if (HasMULHU) {
7185        Lo = DAG.getNode(ISD::MUL, dl, NVT, LL, RL);
7186        Hi = DAG.getNode(ISD::MULHU, dl, NVT, LL, RL);
7187        RH = DAG.getNode(ISD::MUL, dl, NVT, LL, RH);
7188        LH = DAG.getNode(ISD::MUL, dl, NVT, LH, RL);
7189        Hi = DAG.getNode(ISD::ADD, dl, NVT, Hi, RH);
7190        Hi = DAG.getNode(ISD::ADD, dl, NVT, Hi, LH);
7191        break;
7192      }
7193    }
7194
7195    // If nothing else, we can make a libcall.
7196    Lo = ExpandLibCall(RTLIB::MUL_I64, Node, false/*sign irrelevant*/, Hi);
7197    break;
7198  }
7199  case ISD::SDIV:
7200    Lo = ExpandLibCall(RTLIB::SDIV_I64, Node, true, Hi);
7201    break;
7202  case ISD::UDIV:
7203    Lo = ExpandLibCall(RTLIB::UDIV_I64, Node, true, Hi);
7204    break;
7205  case ISD::SREM:
7206    Lo = ExpandLibCall(RTLIB::SREM_I64, Node, true, Hi);
7207    break;
7208  case ISD::UREM:
7209    Lo = ExpandLibCall(RTLIB::UREM_I64, Node, true, Hi);
7210    break;
7211
7212  case ISD::FADD:
7213    Lo = ExpandLibCall(GetFPLibCall(VT, RTLIB::ADD_F32,
7214                                        RTLIB::ADD_F64,
7215                                        RTLIB::ADD_F80,
7216                                        RTLIB::ADD_PPCF128),
7217                       Node, false, Hi);
7218    break;
7219  case ISD::FSUB:
7220    Lo = ExpandLibCall(GetFPLibCall(VT, RTLIB::SUB_F32,
7221                                        RTLIB::SUB_F64,
7222                                        RTLIB::SUB_F80,
7223                                        RTLIB::SUB_PPCF128),
7224                       Node, false, Hi);
7225    break;
7226  case ISD::FMUL:
7227    Lo = ExpandLibCall(GetFPLibCall(VT, RTLIB::MUL_F32,
7228                                        RTLIB::MUL_F64,
7229                                        RTLIB::MUL_F80,
7230                                        RTLIB::MUL_PPCF128),
7231                       Node, false, Hi);
7232    break;
7233  case ISD::FDIV:
7234    Lo = ExpandLibCall(GetFPLibCall(VT, RTLIB::DIV_F32,
7235                                        RTLIB::DIV_F64,
7236                                        RTLIB::DIV_F80,
7237                                        RTLIB::DIV_PPCF128),
7238                       Node, false, Hi);
7239    break;
7240  case ISD::FP_EXTEND: {
7241    if (VT == MVT::ppcf128) {
7242      assert(Node->getOperand(0).getValueType()==MVT::f32 ||
7243             Node->getOperand(0).getValueType()==MVT::f64);
7244      const uint64_t zero = 0;
7245      if (Node->getOperand(0).getValueType()==MVT::f32)
7246        Hi = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Node->getOperand(0));
7247      else
7248        Hi = Node->getOperand(0);
7249      Lo = DAG.getConstantFP(APFloat(APInt(64, 1, &zero)), MVT::f64);
7250      break;
7251    }
7252    RTLIB::Libcall LC = RTLIB::getFPEXT(Node->getOperand(0).getValueType(), VT);
7253    assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported FP_EXTEND!");
7254    Lo = ExpandLibCall(LC, Node, true, Hi);
7255    break;
7256  }
7257  case ISD::FP_ROUND: {
7258    RTLIB::Libcall LC = RTLIB::getFPROUND(Node->getOperand(0).getValueType(),
7259                                          VT);
7260    assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported FP_ROUND!");
7261    Lo = ExpandLibCall(LC, Node, true, Hi);
7262    break;
7263  }
7264  case ISD::FSQRT:
7265  case ISD::FSIN:
7266  case ISD::FCOS:
7267  case ISD::FLOG:
7268  case ISD::FLOG2:
7269  case ISD::FLOG10:
7270  case ISD::FEXP:
7271  case ISD::FEXP2:
7272  case ISD::FTRUNC:
7273  case ISD::FFLOOR:
7274  case ISD::FCEIL:
7275  case ISD::FRINT:
7276  case ISD::FNEARBYINT:
7277  case ISD::FPOW:
7278  case ISD::FPOWI: {
7279    RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
7280    switch(Node->getOpcode()) {
7281    case ISD::FSQRT:
7282      LC = GetFPLibCall(VT, RTLIB::SQRT_F32, RTLIB::SQRT_F64,
7283                        RTLIB::SQRT_F80, RTLIB::SQRT_PPCF128);
7284      break;
7285    case ISD::FSIN:
7286      LC = GetFPLibCall(VT, RTLIB::SIN_F32, RTLIB::SIN_F64,
7287                        RTLIB::SIN_F80, RTLIB::SIN_PPCF128);
7288      break;
7289    case ISD::FCOS:
7290      LC = GetFPLibCall(VT, RTLIB::COS_F32, RTLIB::COS_F64,
7291                        RTLIB::COS_F80, RTLIB::COS_PPCF128);
7292      break;
7293    case ISD::FLOG:
7294      LC = GetFPLibCall(VT, RTLIB::LOG_F32, RTLIB::LOG_F64,
7295                        RTLIB::LOG_F80, RTLIB::LOG_PPCF128);
7296      break;
7297    case ISD::FLOG2:
7298      LC = GetFPLibCall(VT, RTLIB::LOG2_F32, RTLIB::LOG2_F64,
7299                        RTLIB::LOG2_F80, RTLIB::LOG2_PPCF128);
7300      break;
7301    case ISD::FLOG10:
7302      LC = GetFPLibCall(VT, RTLIB::LOG10_F32, RTLIB::LOG10_F64,
7303                        RTLIB::LOG10_F80, RTLIB::LOG10_PPCF128);
7304      break;
7305    case ISD::FEXP:
7306      LC = GetFPLibCall(VT, RTLIB::EXP_F32, RTLIB::EXP_F64,
7307                        RTLIB::EXP_F80, RTLIB::EXP_PPCF128);
7308      break;
7309    case ISD::FEXP2:
7310      LC = GetFPLibCall(VT, RTLIB::EXP2_F32, RTLIB::EXP2_F64,
7311                        RTLIB::EXP2_F80, RTLIB::EXP2_PPCF128);
7312      break;
7313    case ISD::FTRUNC:
7314      LC = GetFPLibCall(VT, RTLIB::TRUNC_F32, RTLIB::TRUNC_F64,
7315                        RTLIB::TRUNC_F80, RTLIB::TRUNC_PPCF128);
7316      break;
7317    case ISD::FFLOOR:
7318      LC = GetFPLibCall(VT, RTLIB::FLOOR_F32, RTLIB::FLOOR_F64,
7319                        RTLIB::FLOOR_F80, RTLIB::FLOOR_PPCF128);
7320      break;
7321    case ISD::FCEIL:
7322      LC = GetFPLibCall(VT, RTLIB::CEIL_F32, RTLIB::CEIL_F64,
7323                        RTLIB::CEIL_F80, RTLIB::CEIL_PPCF128);
7324      break;
7325    case ISD::FRINT:
7326      LC = GetFPLibCall(VT, RTLIB::RINT_F32, RTLIB::RINT_F64,
7327                        RTLIB::RINT_F80, RTLIB::RINT_PPCF128);
7328      break;
7329    case ISD::FNEARBYINT:
7330      LC = GetFPLibCall(VT, RTLIB::NEARBYINT_F32, RTLIB::NEARBYINT_F64,
7331                        RTLIB::NEARBYINT_F80, RTLIB::NEARBYINT_PPCF128);
7332      break;
7333    case ISD::FPOW:
7334      LC = GetFPLibCall(VT, RTLIB::POW_F32, RTLIB::POW_F64, RTLIB::POW_F80,
7335                        RTLIB::POW_PPCF128);
7336      break;
7337    case ISD::FPOWI:
7338      LC = GetFPLibCall(VT, RTLIB::POWI_F32, RTLIB::POWI_F64, RTLIB::POWI_F80,
7339                        RTLIB::POWI_PPCF128);
7340      break;
7341    default: assert(0 && "Unreachable!");
7342    }
7343    Lo = ExpandLibCall(LC, Node, false, Hi);
7344    break;
7345  }
7346  case ISD::FABS: {
7347    if (VT == MVT::ppcf128) {
7348      SDValue Tmp;
7349      ExpandOp(Node->getOperand(0), Lo, Tmp);
7350      Hi = DAG.getNode(ISD::FABS, dl, NVT, Tmp);
7351      // lo = hi==fabs(hi) ? lo : -lo;
7352      Lo = DAG.getNode(ISD::SELECT_CC, dl, NVT, Hi, Tmp,
7353                       Lo, DAG.getNode(ISD::FNEG, dl, NVT, Lo),
7354                       DAG.getCondCode(ISD::SETEQ));
7355      break;
7356    }
7357    SDValue Mask = (VT == MVT::f64)
7358      ? DAG.getConstantFP(BitsToDouble(~(1ULL << 63)), VT)
7359      : DAG.getConstantFP(BitsToFloat(~(1U << 31)), VT);
7360    Mask = DAG.getNode(ISD::BIT_CONVERT, dl, NVT, Mask);
7361    Lo = DAG.getNode(ISD::BIT_CONVERT, dl, NVT, Node->getOperand(0));
7362    Lo = DAG.getNode(ISD::AND, dl, NVT, Lo, Mask);
7363    if (getTypeAction(NVT) == Expand)
7364      ExpandOp(Lo, Lo, Hi);
7365    break;
7366  }
7367  case ISD::FNEG: {
7368    if (VT == MVT::ppcf128) {
7369      ExpandOp(Node->getOperand(0), Lo, Hi);
7370      Lo = DAG.getNode(ISD::FNEG, dl, MVT::f64, Lo);
7371      Hi = DAG.getNode(ISD::FNEG, dl, MVT::f64, Hi);
7372      break;
7373    }
7374    SDValue Mask = (VT == MVT::f64)
7375      ? DAG.getConstantFP(BitsToDouble(1ULL << 63), VT)
7376      : DAG.getConstantFP(BitsToFloat(1U << 31), VT);
7377    Mask = DAG.getNode(ISD::BIT_CONVERT, dl, NVT, Mask);
7378    Lo = DAG.getNode(ISD::BIT_CONVERT, dl, NVT, Node->getOperand(0));
7379    Lo = DAG.getNode(ISD::XOR, dl, NVT, Lo, Mask);
7380    if (getTypeAction(NVT) == Expand)
7381      ExpandOp(Lo, Lo, Hi);
7382    break;
7383  }
7384  case ISD::FCOPYSIGN: {
7385    Lo = ExpandFCOPYSIGNToBitwiseOps(Node, NVT, DAG, TLI);
7386    if (getTypeAction(NVT) == Expand)
7387      ExpandOp(Lo, Lo, Hi);
7388    break;
7389  }
7390  case ISD::SINT_TO_FP:
7391  case ISD::UINT_TO_FP: {
7392    bool isSigned = Node->getOpcode() == ISD::SINT_TO_FP;
7393    MVT SrcVT = Node->getOperand(0).getValueType();
7394
7395    // Promote the operand if needed.  Do this before checking for
7396    // ppcf128 so conversions of i16 and i8 work.
7397    if (getTypeAction(SrcVT) == Promote) {
7398      SDValue Tmp = PromoteOp(Node->getOperand(0));
7399      Tmp = isSigned
7400        ? DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, Tmp.getValueType(), Tmp,
7401                      DAG.getValueType(SrcVT))
7402        : DAG.getZeroExtendInReg(Tmp, dl, SrcVT);
7403      Node = DAG.UpdateNodeOperands(Op, Tmp).getNode();
7404      SrcVT = Node->getOperand(0).getValueType();
7405    }
7406
7407    if (VT == MVT::ppcf128 && SrcVT == MVT::i32) {
7408      static const uint64_t zero = 0;
7409      if (isSigned) {
7410        Hi = LegalizeOp(DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f64,
7411                                    Node->getOperand(0)));
7412        Lo = DAG.getConstantFP(APFloat(APInt(64, 1, &zero)), MVT::f64);
7413      } else {
7414        static const uint64_t TwoE32[] = { 0x41f0000000000000LL, 0 };
7415        Hi = LegalizeOp(DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f64,
7416                                    Node->getOperand(0)));
7417        Lo = DAG.getConstantFP(APFloat(APInt(64, 1, &zero)), MVT::f64);
7418        Hi = DAG.getNode(ISD::BUILD_PAIR, dl, VT, Lo, Hi);
7419        // X>=0 ? {(f64)x, 0} : {(f64)x, 0} + 2^32
7420        ExpandOp(DAG.getNode(ISD::SELECT_CC, dl,
7421                             MVT::ppcf128, Node->getOperand(0),
7422                             DAG.getConstant(0, MVT::i32),
7423                             DAG.getNode(ISD::FADD, dl, MVT::ppcf128, Hi,
7424                                         DAG.getConstantFP
7425                                         (APFloat(APInt(128, 2, TwoE32)),
7426                                          MVT::ppcf128)),
7427                             Hi,
7428                             DAG.getCondCode(ISD::SETLT)),
7429                 Lo, Hi);
7430      }
7431      break;
7432    }
7433    if (VT == MVT::ppcf128 && SrcVT == MVT::i64 && !isSigned) {
7434      // si64->ppcf128 done by libcall, below
7435      static const uint64_t TwoE64[] = { 0x43f0000000000000LL, 0 };
7436      ExpandOp(DAG.getNode(ISD::SINT_TO_FP, dl, MVT::ppcf128,
7437               Node->getOperand(0)), Lo, Hi);
7438      Hi = DAG.getNode(ISD::BUILD_PAIR, dl, VT, Lo, Hi);
7439      // x>=0 ? (ppcf128)(i64)x : (ppcf128)(i64)x + 2^64
7440      ExpandOp(DAG.getNode(ISD::SELECT_CC, dl, MVT::ppcf128,
7441                           Node->getOperand(0),
7442                           DAG.getConstant(0, MVT::i64),
7443                           DAG.getNode(ISD::FADD, dl, MVT::ppcf128, Hi,
7444                                       DAG.getConstantFP
7445                                       (APFloat(APInt(128, 2, TwoE64)),
7446                                        MVT::ppcf128)),
7447                           Hi,
7448                           DAG.getCondCode(ISD::SETLT)),
7449               Lo, Hi);
7450      break;
7451    }
7452
7453    Lo = ExpandIntToFP(Node->getOpcode() == ISD::SINT_TO_FP, VT,
7454                       Node->getOperand(0), dl);
7455    if (getTypeAction(Lo.getValueType()) == Expand)
7456      // float to i32 etc. can be 'expanded' to a single node.
7457      ExpandOp(Lo, Lo, Hi);
7458    break;
7459  }
7460  }
7461
7462  // Make sure the resultant values have been legalized themselves, unless this
7463  // is a type that requires multi-step expansion.
7464  if (getTypeAction(NVT) != Expand && NVT != MVT::isVoid) {
7465    Lo = LegalizeOp(Lo);
7466    if (Hi.getNode())
7467      // Don't legalize the high part if it is expanded to a single node.
7468      Hi = LegalizeOp(Hi);
7469  }
7470
7471  // Remember in a map if the values will be reused later.
7472  bool isNew =
7473    ExpandedNodes.insert(std::make_pair(Op, std::make_pair(Lo, Hi))).second;
7474  assert(isNew && "Value already expanded?!?");
7475  isNew = isNew;
7476}
7477
7478/// SplitVectorOp - Given an operand of vector type, break it down into
7479/// two smaller values, still of vector type.
7480void SelectionDAGLegalize::SplitVectorOp(SDValue Op, SDValue &Lo,
7481                                         SDValue &Hi) {
7482  assert(Op.getValueType().isVector() && "Cannot split non-vector type!");
7483  SDNode *Node = Op.getNode();
7484  DebugLoc dl = Node->getDebugLoc();
7485  unsigned NumElements = Op.getValueType().getVectorNumElements();
7486  assert(NumElements > 1 && "Cannot split a single element vector!");
7487
7488  MVT NewEltVT = Op.getValueType().getVectorElementType();
7489
7490  unsigned NewNumElts_Lo = 1 << Log2_32(NumElements-1);
7491  unsigned NewNumElts_Hi = NumElements - NewNumElts_Lo;
7492
7493  MVT NewVT_Lo = MVT::getVectorVT(NewEltVT, NewNumElts_Lo);
7494  MVT NewVT_Hi = MVT::getVectorVT(NewEltVT, NewNumElts_Hi);
7495
7496  // See if we already split it.
7497  std::map<SDValue, std::pair<SDValue, SDValue> >::iterator I
7498    = SplitNodes.find(Op);
7499  if (I != SplitNodes.end()) {
7500    Lo = I->second.first;
7501    Hi = I->second.second;
7502    return;
7503  }
7504
7505  switch (Node->getOpcode()) {
7506  default:
7507#ifndef NDEBUG
7508    Node->dump(&DAG);
7509#endif
7510    assert(0 && "Unhandled operation in SplitVectorOp!");
7511  case ISD::UNDEF:
7512    Lo = DAG.getUNDEF(NewVT_Lo);
7513    Hi = DAG.getUNDEF(NewVT_Hi);
7514    break;
7515  case ISD::BUILD_PAIR:
7516    Lo = Node->getOperand(0);
7517    Hi = Node->getOperand(1);
7518    break;
7519  case ISD::INSERT_VECTOR_ELT: {
7520    if (ConstantSDNode *Idx = dyn_cast<ConstantSDNode>(Node->getOperand(2))) {
7521      SplitVectorOp(Node->getOperand(0), Lo, Hi);
7522      unsigned Index = Idx->getZExtValue();
7523      SDValue ScalarOp = Node->getOperand(1);
7524      if (Index < NewNumElts_Lo)
7525        Lo = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, NewVT_Lo, Lo, ScalarOp,
7526                         DAG.getIntPtrConstant(Index));
7527      else
7528        Hi = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, NewVT_Hi, Hi, ScalarOp,
7529                         DAG.getIntPtrConstant(Index - NewNumElts_Lo));
7530      break;
7531    }
7532    SDValue Tmp = PerformInsertVectorEltInMemory(Node->getOperand(0),
7533                                                 Node->getOperand(1),
7534                                                 Node->getOperand(2), dl);
7535    SplitVectorOp(Tmp, Lo, Hi);
7536    break;
7537  }
7538  case ISD::VECTOR_SHUFFLE: {
7539    // Build the low part.
7540    SDValue Mask = Node->getOperand(2);
7541    SmallVector<SDValue, 8> Ops;
7542    MVT PtrVT = TLI.getPointerTy();
7543
7544    // Insert all of the elements from the input that are needed.  We use
7545    // buildvector of extractelement here because the input vectors will have
7546    // to be legalized, so this makes the code simpler.
7547    for (unsigned i = 0; i != NewNumElts_Lo; ++i) {
7548      SDValue IdxNode = Mask.getOperand(i);
7549      if (IdxNode.getOpcode() == ISD::UNDEF) {
7550        Ops.push_back(DAG.getUNDEF(NewEltVT));
7551        continue;
7552      }
7553      unsigned Idx = cast<ConstantSDNode>(IdxNode)->getZExtValue();
7554      SDValue InVec = Node->getOperand(0);
7555      if (Idx >= NumElements) {
7556        InVec = Node->getOperand(1);
7557        Idx -= NumElements;
7558      }
7559      Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, NewEltVT, InVec,
7560                                DAG.getConstant(Idx, PtrVT)));
7561    }
7562    Lo = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT_Lo, &Ops[0], Ops.size());
7563    Ops.clear();
7564
7565    for (unsigned i = NewNumElts_Lo; i != NumElements; ++i) {
7566      SDValue IdxNode = Mask.getOperand(i);
7567      if (IdxNode.getOpcode() == ISD::UNDEF) {
7568        Ops.push_back(DAG.getUNDEF(NewEltVT));
7569        continue;
7570      }
7571      unsigned Idx = cast<ConstantSDNode>(IdxNode)->getZExtValue();
7572      SDValue InVec = Node->getOperand(0);
7573      if (Idx >= NumElements) {
7574        InVec = Node->getOperand(1);
7575        Idx -= NumElements;
7576      }
7577      Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, NewEltVT, InVec,
7578                                DAG.getConstant(Idx, PtrVT)));
7579    }
7580    Hi = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT_Hi, &Ops[0], Ops.size());
7581    break;
7582  }
7583  case ISD::BUILD_VECTOR: {
7584    SmallVector<SDValue, 8> LoOps(Node->op_begin(),
7585                                  Node->op_begin()+NewNumElts_Lo);
7586    Lo = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT_Lo, &LoOps[0], LoOps.size());
7587
7588    SmallVector<SDValue, 8> HiOps(Node->op_begin()+NewNumElts_Lo,
7589                                  Node->op_end());
7590    Hi = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT_Hi, &HiOps[0], HiOps.size());
7591    break;
7592  }
7593  case ISD::CONCAT_VECTORS: {
7594    // FIXME: Handle non-power-of-two vectors?
7595    unsigned NewNumSubvectors = Node->getNumOperands() / 2;
7596    if (NewNumSubvectors == 1) {
7597      Lo = Node->getOperand(0);
7598      Hi = Node->getOperand(1);
7599    } else {
7600      SmallVector<SDValue, 8> LoOps(Node->op_begin(),
7601                                    Node->op_begin()+NewNumSubvectors);
7602      Lo = DAG.getNode(ISD::CONCAT_VECTORS, dl, NewVT_Lo,
7603                       &LoOps[0], LoOps.size());
7604
7605      SmallVector<SDValue, 8> HiOps(Node->op_begin()+NewNumSubvectors,
7606                                    Node->op_end());
7607      Hi = DAG.getNode(ISD::CONCAT_VECTORS, dl, NewVT_Hi,
7608                       &HiOps[0], HiOps.size());
7609    }
7610    break;
7611  }
7612  case ISD::EXTRACT_SUBVECTOR: {
7613    SDValue Vec = Op.getOperand(0);
7614    SDValue Idx = Op.getOperand(1);
7615    MVT     IdxVT = Idx.getValueType();
7616
7617    Lo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, NewVT_Lo, Vec, Idx);
7618    ConstantSDNode *CIdx = dyn_cast<ConstantSDNode>(Idx);
7619    if (CIdx) {
7620      Hi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, NewVT_Hi, Vec,
7621                       DAG.getConstant(CIdx->getZExtValue() + NewNumElts_Lo,
7622                                       IdxVT));
7623    } else {
7624      Idx = DAG.getNode(ISD::ADD, dl, IdxVT, Idx,
7625                        DAG.getConstant(NewNumElts_Lo, IdxVT));
7626      Hi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, NewVT_Hi, Vec, Idx);
7627    }
7628    break;
7629  }
7630  case ISD::SELECT: {
7631    SDValue Cond = Node->getOperand(0);
7632
7633    SDValue LL, LH, RL, RH;
7634    SplitVectorOp(Node->getOperand(1), LL, LH);
7635    SplitVectorOp(Node->getOperand(2), RL, RH);
7636
7637    if (Cond.getValueType().isVector()) {
7638      // Handle a vector merge.
7639      SDValue CL, CH;
7640      SplitVectorOp(Cond, CL, CH);
7641      Lo = DAG.getNode(Node->getOpcode(), dl, NewVT_Lo, CL, LL, RL);
7642      Hi = DAG.getNode(Node->getOpcode(), dl, NewVT_Hi, CH, LH, RH);
7643    } else {
7644      // Handle a simple select with vector operands.
7645      Lo = DAG.getNode(Node->getOpcode(), dl, NewVT_Lo, Cond, LL, RL);
7646      Hi = DAG.getNode(Node->getOpcode(), dl, NewVT_Hi, Cond, LH, RH);
7647    }
7648    break;
7649  }
7650  case ISD::SELECT_CC: {
7651    SDValue CondLHS = Node->getOperand(0);
7652    SDValue CondRHS = Node->getOperand(1);
7653    SDValue CondCode = Node->getOperand(4);
7654
7655    SDValue LL, LH, RL, RH;
7656    SplitVectorOp(Node->getOperand(2), LL, LH);
7657    SplitVectorOp(Node->getOperand(3), RL, RH);
7658
7659    // Handle a simple select with vector operands.
7660    Lo = DAG.getNode(ISD::SELECT_CC, dl, NewVT_Lo, CondLHS, CondRHS,
7661                     LL, RL, CondCode);
7662    Hi = DAG.getNode(ISD::SELECT_CC, dl, NewVT_Hi, CondLHS, CondRHS,
7663                     LH, RH, CondCode);
7664    break;
7665  }
7666  case ISD::VSETCC: {
7667    SDValue LL, LH, RL, RH;
7668    SplitVectorOp(Node->getOperand(0), LL, LH);
7669    SplitVectorOp(Node->getOperand(1), RL, RH);
7670    Lo = DAG.getNode(ISD::VSETCC, dl, NewVT_Lo, LL, RL, Node->getOperand(2));
7671    Hi = DAG.getNode(ISD::VSETCC, dl, NewVT_Hi, LH, RH, Node->getOperand(2));
7672    break;
7673  }
7674  case ISD::ADD:
7675  case ISD::SUB:
7676  case ISD::MUL:
7677  case ISD::FADD:
7678  case ISD::FSUB:
7679  case ISD::FMUL:
7680  case ISD::SDIV:
7681  case ISD::UDIV:
7682  case ISD::FDIV:
7683  case ISD::FPOW:
7684  case ISD::AND:
7685  case ISD::OR:
7686  case ISD::XOR:
7687  case ISD::UREM:
7688  case ISD::SREM:
7689  case ISD::FREM:
7690  case ISD::SHL:
7691  case ISD::SRA:
7692  case ISD::SRL: {
7693    SDValue LL, LH, RL, RH;
7694    SplitVectorOp(Node->getOperand(0), LL, LH);
7695    SplitVectorOp(Node->getOperand(1), RL, RH);
7696
7697    Lo = DAG.getNode(Node->getOpcode(), dl, NewVT_Lo, LL, RL);
7698    Hi = DAG.getNode(Node->getOpcode(), dl, NewVT_Hi, LH, RH);
7699    break;
7700  }
7701  case ISD::FP_ROUND:
7702  case ISD::FPOWI: {
7703    SDValue L, H;
7704    SplitVectorOp(Node->getOperand(0), L, H);
7705
7706    Lo = DAG.getNode(Node->getOpcode(), dl, NewVT_Lo, L, Node->getOperand(1));
7707    Hi = DAG.getNode(Node->getOpcode(), dl, NewVT_Hi, H, Node->getOperand(1));
7708    break;
7709  }
7710  case ISD::CTTZ:
7711  case ISD::CTLZ:
7712  case ISD::CTPOP:
7713  case ISD::FNEG:
7714  case ISD::FABS:
7715  case ISD::FSQRT:
7716  case ISD::FSIN:
7717  case ISD::FCOS:
7718  case ISD::FLOG:
7719  case ISD::FLOG2:
7720  case ISD::FLOG10:
7721  case ISD::FEXP:
7722  case ISD::FEXP2:
7723  case ISD::FP_TO_SINT:
7724  case ISD::FP_TO_UINT:
7725  case ISD::SINT_TO_FP:
7726  case ISD::UINT_TO_FP:
7727  case ISD::TRUNCATE:
7728  case ISD::ANY_EXTEND:
7729  case ISD::SIGN_EXTEND:
7730  case ISD::ZERO_EXTEND:
7731  case ISD::FP_EXTEND: {
7732    SDValue L, H;
7733    SplitVectorOp(Node->getOperand(0), L, H);
7734
7735    Lo = DAG.getNode(Node->getOpcode(), dl, NewVT_Lo, L);
7736    Hi = DAG.getNode(Node->getOpcode(), dl, NewVT_Hi, H);
7737    break;
7738  }
7739  case ISD::CONVERT_RNDSAT: {
7740    ISD::CvtCode CvtCode = cast<CvtRndSatSDNode>(Node)->getCvtCode();
7741    SDValue L, H;
7742    SplitVectorOp(Node->getOperand(0), L, H);
7743    SDValue DTyOpL = DAG.getValueType(NewVT_Lo);
7744    SDValue DTyOpH = DAG.getValueType(NewVT_Hi);
7745    SDValue STyOpL = DAG.getValueType(L.getValueType());
7746    SDValue STyOpH = DAG.getValueType(H.getValueType());
7747
7748    SDValue RndOp = Node->getOperand(3);
7749    SDValue SatOp = Node->getOperand(4);
7750
7751    Lo = DAG.getConvertRndSat(NewVT_Lo, dl, L, DTyOpL, STyOpL,
7752                              RndOp, SatOp, CvtCode);
7753    Hi = DAG.getConvertRndSat(NewVT_Hi, dl, H, DTyOpH, STyOpH,
7754                              RndOp, SatOp, CvtCode);
7755    break;
7756  }
7757  case ISD::LOAD: {
7758    LoadSDNode *LD = cast<LoadSDNode>(Node);
7759    SDValue Ch = LD->getChain();
7760    SDValue Ptr = LD->getBasePtr();
7761    ISD::LoadExtType ExtType = LD->getExtensionType();
7762    const Value *SV = LD->getSrcValue();
7763    int SVOffset = LD->getSrcValueOffset();
7764    MVT MemoryVT = LD->getMemoryVT();
7765    unsigned Alignment = LD->getAlignment();
7766    bool isVolatile = LD->isVolatile();
7767
7768    assert(LD->isUnindexed() && "Indexed vector loads are not supported yet!");
7769    SDValue Offset = DAG.getUNDEF(Ptr.getValueType());
7770
7771    MVT MemNewEltVT = MemoryVT.getVectorElementType();
7772    MVT MemNewVT_Lo = MVT::getVectorVT(MemNewEltVT, NewNumElts_Lo);
7773    MVT MemNewVT_Hi = MVT::getVectorVT(MemNewEltVT, NewNumElts_Hi);
7774
7775    Lo = DAG.getLoad(ISD::UNINDEXED, dl, ExtType,
7776                     NewVT_Lo, Ch, Ptr, Offset,
7777                     SV, SVOffset, MemNewVT_Lo, isVolatile, Alignment);
7778    unsigned IncrementSize = NewNumElts_Lo * MemNewEltVT.getSizeInBits()/8;
7779    Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
7780                      DAG.getIntPtrConstant(IncrementSize));
7781    SVOffset += IncrementSize;
7782    Alignment = MinAlign(Alignment, IncrementSize);
7783    Hi = DAG.getLoad(ISD::UNINDEXED, dl, ExtType,
7784                     NewVT_Hi, Ch, Ptr, Offset,
7785                     SV, SVOffset, MemNewVT_Hi, isVolatile, Alignment);
7786
7787    // Build a factor node to remember that this load is independent of the
7788    // other one.
7789    SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
7790                             Hi.getValue(1));
7791
7792    // Remember that we legalized the chain.
7793    AddLegalizedOperand(Op.getValue(1), LegalizeOp(TF));
7794    break;
7795  }
7796  case ISD::BIT_CONVERT: {
7797    // We know the result is a vector.  The input may be either a vector or a
7798    // scalar value.
7799    SDValue InOp = Node->getOperand(0);
7800    if (!InOp.getValueType().isVector() ||
7801        InOp.getValueType().getVectorNumElements() == 1) {
7802      // The input is a scalar or single-element vector.
7803      // Lower to a store/load so that it can be split.
7804      // FIXME: this could be improved probably.
7805      unsigned LdAlign = TLI.getTargetData()->
7806        getPrefTypeAlignment(Op.getValueType().getTypeForMVT());
7807      SDValue Ptr = DAG.CreateStackTemporary(InOp.getValueType(), LdAlign);
7808      int FI = cast<FrameIndexSDNode>(Ptr.getNode())->getIndex();
7809
7810      SDValue St = DAG.getStore(DAG.getEntryNode(), dl,
7811                                InOp, Ptr,
7812                                PseudoSourceValue::getFixedStack(FI), 0);
7813      InOp = DAG.getLoad(Op.getValueType(), dl, St, Ptr,
7814                         PseudoSourceValue::getFixedStack(FI), 0);
7815    }
7816    // Split the vector and convert each of the pieces now.
7817    SplitVectorOp(InOp, Lo, Hi);
7818    Lo = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT_Lo, Lo);
7819    Hi = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT_Hi, Hi);
7820    break;
7821  }
7822  }
7823
7824  // Remember in a map if the values will be reused later.
7825  bool isNew =
7826    SplitNodes.insert(std::make_pair(Op, std::make_pair(Lo, Hi))).second;
7827  assert(isNew && "Value already split?!?");
7828  isNew = isNew;
7829}
7830
7831
7832/// ScalarizeVectorOp - Given an operand of single-element vector type
7833/// (e.g. v1f32), convert it into the equivalent operation that returns a
7834/// scalar (e.g. f32) value.
7835SDValue SelectionDAGLegalize::ScalarizeVectorOp(SDValue Op) {
7836  assert(Op.getValueType().isVector() && "Bad ScalarizeVectorOp invocation!");
7837  SDNode *Node = Op.getNode();
7838  DebugLoc dl = Node->getDebugLoc();
7839  MVT NewVT = Op.getValueType().getVectorElementType();
7840  assert(Op.getValueType().getVectorNumElements() == 1);
7841
7842  // See if we already scalarized it.
7843  std::map<SDValue, SDValue>::iterator I = ScalarizedNodes.find(Op);
7844  if (I != ScalarizedNodes.end()) return I->second;
7845
7846  SDValue Result;
7847  switch (Node->getOpcode()) {
7848  default:
7849#ifndef NDEBUG
7850    Node->dump(&DAG); cerr << "\n";
7851#endif
7852    assert(0 && "Unknown vector operation in ScalarizeVectorOp!");
7853  case ISD::ADD:
7854  case ISD::FADD:
7855  case ISD::SUB:
7856  case ISD::FSUB:
7857  case ISD::MUL:
7858  case ISD::FMUL:
7859  case ISD::SDIV:
7860  case ISD::UDIV:
7861  case ISD::FDIV:
7862  case ISD::SREM:
7863  case ISD::UREM:
7864  case ISD::FREM:
7865  case ISD::FPOW:
7866  case ISD::AND:
7867  case ISD::OR:
7868  case ISD::XOR:
7869    Result = DAG.getNode(Node->getOpcode(), dl,
7870                         NewVT,
7871                         ScalarizeVectorOp(Node->getOperand(0)),
7872                         ScalarizeVectorOp(Node->getOperand(1)));
7873    break;
7874  case ISD::FNEG:
7875  case ISD::FABS:
7876  case ISD::FSQRT:
7877  case ISD::FSIN:
7878  case ISD::FCOS:
7879  case ISD::FLOG:
7880  case ISD::FLOG2:
7881  case ISD::FLOG10:
7882  case ISD::FEXP:
7883  case ISD::FEXP2:
7884  case ISD::FP_TO_SINT:
7885  case ISD::FP_TO_UINT:
7886  case ISD::SINT_TO_FP:
7887  case ISD::UINT_TO_FP:
7888  case ISD::SIGN_EXTEND:
7889  case ISD::ZERO_EXTEND:
7890  case ISD::ANY_EXTEND:
7891  case ISD::TRUNCATE:
7892  case ISD::FP_EXTEND:
7893    Result = DAG.getNode(Node->getOpcode(), dl,
7894                         NewVT,
7895                         ScalarizeVectorOp(Node->getOperand(0)));
7896    break;
7897  case ISD::CONVERT_RNDSAT: {
7898    SDValue Op0 = ScalarizeVectorOp(Node->getOperand(0));
7899    Result = DAG.getConvertRndSat(NewVT, dl, Op0,
7900                                  DAG.getValueType(NewVT),
7901                                  DAG.getValueType(Op0.getValueType()),
7902                                  Node->getOperand(3),
7903                                  Node->getOperand(4),
7904                                  cast<CvtRndSatSDNode>(Node)->getCvtCode());
7905    break;
7906  }
7907  case ISD::FPOWI:
7908  case ISD::FP_ROUND:
7909    Result = DAG.getNode(Node->getOpcode(), dl,
7910                         NewVT,
7911                         ScalarizeVectorOp(Node->getOperand(0)),
7912                         Node->getOperand(1));
7913    break;
7914  case ISD::LOAD: {
7915    LoadSDNode *LD = cast<LoadSDNode>(Node);
7916    SDValue Ch = LegalizeOp(LD->getChain());     // Legalize the chain.
7917    SDValue Ptr = LegalizeOp(LD->getBasePtr());  // Legalize the pointer.
7918    ISD::LoadExtType ExtType = LD->getExtensionType();
7919    const Value *SV = LD->getSrcValue();
7920    int SVOffset = LD->getSrcValueOffset();
7921    MVT MemoryVT = LD->getMemoryVT();
7922    unsigned Alignment = LD->getAlignment();
7923    bool isVolatile = LD->isVolatile();
7924
7925    assert(LD->isUnindexed() && "Indexed vector loads are not supported yet!");
7926    SDValue Offset = DAG.getUNDEF(Ptr.getValueType());
7927
7928    Result = DAG.getLoad(ISD::UNINDEXED, dl, ExtType,
7929                         NewVT, Ch, Ptr, Offset, SV, SVOffset,
7930                         MemoryVT.getVectorElementType(),
7931                         isVolatile, Alignment);
7932
7933    // Remember that we legalized the chain.
7934    AddLegalizedOperand(Op.getValue(1), LegalizeOp(Result.getValue(1)));
7935    break;
7936  }
7937  case ISD::BUILD_VECTOR:
7938    Result = Node->getOperand(0);
7939    break;
7940  case ISD::INSERT_VECTOR_ELT:
7941    // Returning the inserted scalar element.
7942    Result = Node->getOperand(1);
7943    break;
7944  case ISD::CONCAT_VECTORS:
7945    assert(Node->getOperand(0).getValueType() == NewVT &&
7946           "Concat of non-legal vectors not yet supported!");
7947    Result = Node->getOperand(0);
7948    break;
7949  case ISD::VECTOR_SHUFFLE: {
7950    // Figure out if the scalar is the LHS or RHS and return it.
7951    SDValue EltNum = Node->getOperand(2).getOperand(0);
7952    if (cast<ConstantSDNode>(EltNum)->getZExtValue())
7953      Result = ScalarizeVectorOp(Node->getOperand(1));
7954    else
7955      Result = ScalarizeVectorOp(Node->getOperand(0));
7956    break;
7957  }
7958  case ISD::EXTRACT_SUBVECTOR:
7959    Result = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, NewVT,
7960                         Node->getOperand(0), Node->getOperand(1));
7961    break;
7962  case ISD::BIT_CONVERT: {
7963    SDValue Op0 = Op.getOperand(0);
7964    if (Op0.getValueType().getVectorNumElements() == 1)
7965      Op0 = ScalarizeVectorOp(Op0);
7966    Result = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, Op0);
7967    break;
7968  }
7969  case ISD::SELECT:
7970    Result = DAG.getNode(ISD::SELECT, dl, NewVT, Op.getOperand(0),
7971                         ScalarizeVectorOp(Op.getOperand(1)),
7972                         ScalarizeVectorOp(Op.getOperand(2)));
7973    break;
7974  case ISD::SELECT_CC:
7975    Result = DAG.getNode(ISD::SELECT_CC, dl, NewVT, Node->getOperand(0),
7976                         Node->getOperand(1),
7977                         ScalarizeVectorOp(Op.getOperand(2)),
7978                         ScalarizeVectorOp(Op.getOperand(3)),
7979                         Node->getOperand(4));
7980    break;
7981  case ISD::VSETCC: {
7982    SDValue Op0 = ScalarizeVectorOp(Op.getOperand(0));
7983    SDValue Op1 = ScalarizeVectorOp(Op.getOperand(1));
7984    Result = DAG.getNode(ISD::SETCC, dl,
7985                         TLI.getSetCCResultType(Op0.getValueType()),
7986                         Op0, Op1, Op.getOperand(2));
7987    Result = DAG.getNode(ISD::SELECT, dl, NewVT, Result,
7988                         DAG.getConstant(-1ULL, NewVT),
7989                         DAG.getConstant(0ULL, NewVT));
7990    break;
7991  }
7992  }
7993
7994  if (TLI.isTypeLegal(NewVT))
7995    Result = LegalizeOp(Result);
7996  bool isNew = ScalarizedNodes.insert(std::make_pair(Op, Result)).second;
7997  assert(isNew && "Value already scalarized?");
7998  isNew = isNew;
7999  return Result;
8000}
8001
8002
8003SDValue SelectionDAGLegalize::WidenVectorOp(SDValue Op, MVT WidenVT) {
8004  std::map<SDValue, SDValue>::iterator I = WidenNodes.find(Op);
8005  if (I != WidenNodes.end()) return I->second;
8006
8007  MVT VT = Op.getValueType();
8008  assert(VT.isVector() && "Cannot widen non-vector type!");
8009
8010  SDValue Result;
8011  SDNode *Node = Op.getNode();
8012  DebugLoc dl = Node->getDebugLoc();
8013  MVT EVT = VT.getVectorElementType();
8014
8015  unsigned NumElts = VT.getVectorNumElements();
8016  unsigned NewNumElts = WidenVT.getVectorNumElements();
8017  assert(NewNumElts > NumElts  && "Cannot widen to smaller type!");
8018  assert(NewNumElts < 17);
8019
8020  // When widen is called, it is assumed that it is more efficient to use a
8021  // wide type.  The default action is to widen to operation to a wider legal
8022  // vector type and then do the operation if it is legal by calling LegalizeOp
8023  // again.  If there is no vector equivalent, we will unroll the operation, do
8024  // it, and rebuild the vector.  If most of the operations are vectorizible to
8025  // the legal type, the resulting code will be more efficient.  If this is not
8026  // the case, the resulting code will preform badly as we end up generating
8027  // code to pack/unpack the results. It is the function that calls widen
8028  // that is responsible for seeing this doesn't happen.
8029  switch (Node->getOpcode()) {
8030  default:
8031#ifndef NDEBUG
8032      Node->dump(&DAG);
8033#endif
8034      assert(0 && "Unexpected operation in WidenVectorOp!");
8035      break;
8036  case ISD::CopyFromReg:
8037    assert(0 && "CopyFromReg doesn't need widening!");
8038  case ISD::Constant:
8039  case ISD::ConstantFP:
8040    // To build a vector of these elements, clients should call BuildVector
8041    // and with each element instead of creating a node with a vector type
8042    assert(0 && "Unexpected operation in WidenVectorOp!");
8043  case ISD::VAARG:
8044    // Variable Arguments with vector types doesn't make any sense to me
8045    assert(0 && "Unexpected operation in WidenVectorOp!");
8046    break;
8047  case ISD::UNDEF:
8048    Result = DAG.getUNDEF(WidenVT);
8049    break;
8050  case ISD::BUILD_VECTOR: {
8051    // Build a vector with undefined for the new nodes
8052    SDValueVector NewOps(Node->op_begin(), Node->op_end());
8053    for (unsigned i = NumElts; i < NewNumElts; ++i) {
8054      NewOps.push_back(DAG.getUNDEF(EVT));
8055    }
8056    Result = DAG.getNode(ISD::BUILD_VECTOR, dl, WidenVT,
8057                         &NewOps[0], NewOps.size());
8058    break;
8059  }
8060  case ISD::INSERT_VECTOR_ELT: {
8061    SDValue Tmp1 = WidenVectorOp(Node->getOperand(0), WidenVT);
8062    Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, WidenVT, Tmp1,
8063                         Node->getOperand(1), Node->getOperand(2));
8064    break;
8065  }
8066  case ISD::VECTOR_SHUFFLE: {
8067    SDValue Tmp1 = WidenVectorOp(Node->getOperand(0), WidenVT);
8068    SDValue Tmp2 = WidenVectorOp(Node->getOperand(1), WidenVT);
8069    // VECTOR_SHUFFLE 3rd operand must be a constant build vector that is
8070    // used as permutation array. We build the vector here instead of widening
8071    // because we don't want to legalize and have it turned to something else.
8072    SDValue PermOp = Node->getOperand(2);
8073    SDValueVector NewOps;
8074    MVT PVT = PermOp.getValueType().getVectorElementType();
8075    for (unsigned i = 0; i < NumElts; ++i) {
8076      if (PermOp.getOperand(i).getOpcode() == ISD::UNDEF) {
8077        NewOps.push_back(PermOp.getOperand(i));
8078      } else {
8079        unsigned Idx =
8080          cast<ConstantSDNode>(PermOp.getOperand(i))->getZExtValue();
8081        if (Idx < NumElts) {
8082          NewOps.push_back(PermOp.getOperand(i));
8083        }
8084        else {
8085          NewOps.push_back(DAG.getConstant(Idx + NewNumElts - NumElts,
8086                                           PermOp.getOperand(i).getValueType()));
8087        }
8088      }
8089    }
8090    for (unsigned i = NumElts; i < NewNumElts; ++i) {
8091      NewOps.push_back(DAG.getUNDEF(PVT));
8092    }
8093
8094    SDValue Tmp3 = DAG.getNode(ISD::BUILD_VECTOR, dl,
8095                               MVT::getVectorVT(PVT, NewOps.size()),
8096                               &NewOps[0], NewOps.size());
8097
8098    Result = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, WidenVT, Tmp1, Tmp2, Tmp3);
8099    break;
8100  }
8101  case ISD::LOAD: {
8102    // If the load widen returns true, we can use a single load for the
8103    // vector.  Otherwise, it is returning a token factor for multiple
8104    // loads.
8105    SDValue TFOp;
8106    if (LoadWidenVectorOp(Result, TFOp, Op, WidenVT))
8107      AddLegalizedOperand(Op.getValue(1), LegalizeOp(TFOp.getValue(1)));
8108    else
8109      AddLegalizedOperand(Op.getValue(1), LegalizeOp(TFOp.getValue(0)));
8110    break;
8111  }
8112
8113  case ISD::BIT_CONVERT: {
8114    SDValue Tmp1 = Node->getOperand(0);
8115    // Converts between two different types so we need to determine
8116    // the correct widen type for the input operand.
8117    MVT InVT = Tmp1.getValueType();
8118    unsigned WidenSize = WidenVT.getSizeInBits();
8119    if (InVT.isVector()) {
8120      MVT InEltVT = InVT.getVectorElementType();
8121      unsigned InEltSize = InEltVT.getSizeInBits();
8122      assert(WidenSize % InEltSize == 0 &&
8123             "can not widen bit convert that are not multiple of element type");
8124      MVT NewInWidenVT = MVT::getVectorVT(InEltVT, WidenSize / InEltSize);
8125      Tmp1 = WidenVectorOp(Tmp1, NewInWidenVT);
8126      assert(Tmp1.getValueType().getSizeInBits() == WidenVT.getSizeInBits());
8127      Result = DAG.getNode(ISD::BIT_CONVERT, dl, WidenVT, Tmp1);
8128    } else {
8129      // If the result size is a multiple of the input size, widen the input
8130      // and then convert.
8131      unsigned InSize = InVT.getSizeInBits();
8132      assert(WidenSize % InSize == 0 &&
8133             "can not widen bit convert that are not multiple of element type");
8134      unsigned NewNumElts = WidenSize / InSize;
8135      SmallVector<SDValue, 16> Ops(NewNumElts);
8136      SDValue UndefVal = DAG.getUNDEF(InVT);
8137      Ops[0] = Tmp1;
8138      for (unsigned i = 1; i < NewNumElts; ++i)
8139        Ops[i] = UndefVal;
8140
8141      MVT NewInVT = MVT::getVectorVT(InVT, NewNumElts);
8142      Result = DAG.getNode(ISD::BUILD_VECTOR, dl, NewInVT, &Ops[0], NewNumElts);
8143      Result = DAG.getNode(ISD::BIT_CONVERT, dl, WidenVT, Result);
8144    }
8145    break;
8146  }
8147
8148  case ISD::SINT_TO_FP:
8149  case ISD::UINT_TO_FP:
8150  case ISD::FP_TO_SINT:
8151  case ISD::FP_TO_UINT:
8152  case ISD::FP_ROUND: {
8153    SDValue Tmp1 = Node->getOperand(0);
8154    // Converts between two different types so we need to determine
8155    // the correct widen type for the input operand.
8156    MVT TVT = Tmp1.getValueType();
8157    assert(TVT.isVector() && "can not widen non vector type");
8158    MVT TEVT = TVT.getVectorElementType();
8159    MVT TWidenVT =  MVT::getVectorVT(TEVT, NewNumElts);
8160    Tmp1 = WidenVectorOp(Tmp1, TWidenVT);
8161    assert(Tmp1.getValueType().getVectorNumElements() == NewNumElts);
8162    Result = DAG.getNode(Node->getOpcode(), dl, WidenVT, Tmp1);
8163    break;
8164  }
8165
8166  case ISD::FP_EXTEND:
8167    assert(0 && "Case not implemented.  Dynamically dead with 2 FP types!");
8168  case ISD::TRUNCATE:
8169  case ISD::SIGN_EXTEND:
8170  case ISD::ZERO_EXTEND:
8171  case ISD::ANY_EXTEND:
8172  case ISD::SIGN_EXTEND_INREG:
8173  case ISD::FABS:
8174  case ISD::FNEG:
8175  case ISD::FSQRT:
8176  case ISD::FSIN:
8177  case ISD::FCOS:
8178  case ISD::CTPOP:
8179  case ISD::CTTZ:
8180  case ISD::CTLZ: {
8181    // Unary op widening
8182    SDValue Tmp1;
8183    Tmp1 = WidenVectorOp(Node->getOperand(0), WidenVT);
8184    assert(Tmp1.getValueType() == WidenVT);
8185    Result = DAG.getNode(Node->getOpcode(), dl, WidenVT, Tmp1);
8186    break;
8187  }
8188  case ISD::CONVERT_RNDSAT: {
8189    SDValue RndOp = Node->getOperand(3);
8190    SDValue SatOp = Node->getOperand(4);
8191    SDValue SrcOp = Node->getOperand(0);
8192
8193    // Converts between two different types so we need to determine
8194    // the correct widen type for the input operand.
8195    MVT SVT = SrcOp.getValueType();
8196    assert(SVT.isVector() && "can not widen non vector type");
8197    MVT SEVT = SVT.getVectorElementType();
8198    MVT SWidenVT =  MVT::getVectorVT(SEVT, NewNumElts);
8199
8200    SrcOp = WidenVectorOp(SrcOp, SWidenVT);
8201    assert(SrcOp.getValueType() == WidenVT);
8202    SDValue DTyOp = DAG.getValueType(WidenVT);
8203    SDValue STyOp = DAG.getValueType(SrcOp.getValueType());
8204    ISD::CvtCode CvtCode = cast<CvtRndSatSDNode>(Node)->getCvtCode();
8205
8206    Result = DAG.getConvertRndSat(WidenVT, dl, SrcOp, DTyOp, STyOp,
8207                                  RndOp, SatOp, CvtCode);
8208    break;
8209  }
8210  case ISD::FPOW:
8211  case ISD::FPOWI:
8212  case ISD::ADD:
8213  case ISD::SUB:
8214  case ISD::MUL:
8215  case ISD::MULHS:
8216  case ISD::MULHU:
8217  case ISD::AND:
8218  case ISD::OR:
8219  case ISD::XOR:
8220  case ISD::FADD:
8221  case ISD::FSUB:
8222  case ISD::FMUL:
8223  case ISD::SDIV:
8224  case ISD::SREM:
8225  case ISD::FDIV:
8226  case ISD::FREM:
8227  case ISD::FCOPYSIGN:
8228  case ISD::UDIV:
8229  case ISD::UREM:
8230  case ISD::BSWAP: {
8231    // Binary op widening
8232    SDValue Tmp1 = WidenVectorOp(Node->getOperand(0), WidenVT);
8233    SDValue Tmp2 = WidenVectorOp(Node->getOperand(1), WidenVT);
8234    assert(Tmp1.getValueType() == WidenVT && Tmp2.getValueType() == WidenVT);
8235    Result = DAG.getNode(Node->getOpcode(), dl, WidenVT, Tmp1, Tmp2);
8236    break;
8237  }
8238
8239  case ISD::SHL:
8240  case ISD::SRA:
8241  case ISD::SRL: {
8242    SDValue Tmp1 = WidenVectorOp(Node->getOperand(0), WidenVT);
8243    assert(Tmp1.getValueType() == WidenVT);
8244    SDValue ShOp = Node->getOperand(1);
8245    MVT ShVT = ShOp.getValueType();
8246    MVT NewShVT = MVT::getVectorVT(ShVT.getVectorElementType(),
8247                                   WidenVT.getVectorNumElements());
8248    ShOp = WidenVectorOp(ShOp, NewShVT);
8249    assert(ShOp.getValueType() == NewShVT);
8250    Result = DAG.getNode(Node->getOpcode(), dl, WidenVT, Tmp1, ShOp);
8251    break;
8252  }
8253
8254  case ISD::EXTRACT_VECTOR_ELT: {
8255    SDValue Tmp1 = WidenVectorOp(Node->getOperand(0), WidenVT);
8256    assert(Tmp1.getValueType() == WidenVT);
8257    Result = DAG.getNode(Node->getOpcode(), dl, EVT, Tmp1, Node->getOperand(1));
8258    break;
8259  }
8260  case ISD::CONCAT_VECTORS: {
8261    // We concurrently support only widen on a multiple of the incoming vector.
8262    // We could widen on a multiple of the incoming operand if necessary.
8263    unsigned NumConcat = NewNumElts / NumElts;
8264    assert(NewNumElts % NumElts == 0 && "Can widen only a multiple of vector");
8265    SDValue UndefVal = DAG.getUNDEF(VT);
8266    SmallVector<SDValue, 8> MOps;
8267    MOps.push_back(Op);
8268    for (unsigned i = 1; i != NumConcat; ++i) {
8269      MOps.push_back(UndefVal);
8270    }
8271    Result = LegalizeOp(DAG.getNode(ISD::CONCAT_VECTORS, dl, WidenVT,
8272                                    &MOps[0], MOps.size()));
8273    break;
8274  }
8275  case ISD::EXTRACT_SUBVECTOR: {
8276    SDValue Tmp1 = Node->getOperand(0);
8277    SDValue Idx = Node->getOperand(1);
8278    ConstantSDNode *CIdx = dyn_cast<ConstantSDNode>(Idx);
8279    if (CIdx && CIdx->getZExtValue() == 0) {
8280      // Since we are access the start of the vector, the incoming
8281      // vector type might be the proper.
8282      MVT Tmp1VT = Tmp1.getValueType();
8283      if (Tmp1VT == WidenVT)
8284        return Tmp1;
8285      else {
8286        unsigned Tmp1VTNumElts = Tmp1VT.getVectorNumElements();
8287        if (Tmp1VTNumElts < NewNumElts)
8288          Result = WidenVectorOp(Tmp1, WidenVT);
8289        else
8290          Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, WidenVT, Tmp1, Idx);
8291      }
8292    } else if (NewNumElts % NumElts == 0) {
8293      // Widen the extracted subvector.
8294      unsigned NumConcat = NewNumElts / NumElts;
8295      SDValue UndefVal = DAG.getUNDEF(VT);
8296      SmallVector<SDValue, 8> MOps;
8297      MOps.push_back(Op);
8298      for (unsigned i = 1; i != NumConcat; ++i) {
8299        MOps.push_back(UndefVal);
8300      }
8301      Result = LegalizeOp(DAG.getNode(ISD::CONCAT_VECTORS, dl, WidenVT,
8302                                      &MOps[0], MOps.size()));
8303    } else {
8304      assert(0 && "can not widen extract subvector");
8305     // This could be implemented using insert and build vector but I would
8306     // like to see when this happens.
8307    }
8308    break;
8309  }
8310
8311  case ISD::SELECT: {
8312    // Determine new condition widen type and widen
8313    SDValue Cond1 = Node->getOperand(0);
8314    MVT CondVT = Cond1.getValueType();
8315    assert(CondVT.isVector() && "can not widen non vector type");
8316    MVT CondEVT = CondVT.getVectorElementType();
8317    MVT CondWidenVT =  MVT::getVectorVT(CondEVT, NewNumElts);
8318    Cond1 = WidenVectorOp(Cond1, CondWidenVT);
8319    assert(Cond1.getValueType() == CondWidenVT && "Condition not widen");
8320
8321    SDValue Tmp1 = WidenVectorOp(Node->getOperand(1), WidenVT);
8322    SDValue Tmp2 = WidenVectorOp(Node->getOperand(2), WidenVT);
8323    assert(Tmp1.getValueType() == WidenVT && Tmp2.getValueType() == WidenVT);
8324    Result = DAG.getNode(Node->getOpcode(), dl, WidenVT, Cond1, Tmp1, Tmp2);
8325    break;
8326  }
8327
8328  case ISD::SELECT_CC: {
8329    // Determine new condition widen type and widen
8330    SDValue Cond1 = Node->getOperand(0);
8331    SDValue Cond2 = Node->getOperand(1);
8332    MVT CondVT = Cond1.getValueType();
8333    assert(CondVT.isVector() && "can not widen non vector type");
8334    assert(CondVT == Cond2.getValueType() && "mismatch lhs/rhs");
8335    MVT CondEVT = CondVT.getVectorElementType();
8336    MVT CondWidenVT =  MVT::getVectorVT(CondEVT, NewNumElts);
8337    Cond1 = WidenVectorOp(Cond1, CondWidenVT);
8338    Cond2 = WidenVectorOp(Cond2, CondWidenVT);
8339    assert(Cond1.getValueType() == CondWidenVT &&
8340           Cond2.getValueType() == CondWidenVT && "condition not widen");
8341
8342    SDValue Tmp1 = WidenVectorOp(Node->getOperand(2), WidenVT);
8343    SDValue Tmp2 = WidenVectorOp(Node->getOperand(3), WidenVT);
8344    assert(Tmp1.getValueType() == WidenVT && Tmp2.getValueType() == WidenVT &&
8345           "operands not widen");
8346    Result = DAG.getNode(Node->getOpcode(), dl, WidenVT, Cond1, Cond2, Tmp1,
8347                         Tmp2, Node->getOperand(4));
8348    break;
8349  }
8350  case ISD::VSETCC: {
8351    // Determine widen for the operand
8352    SDValue Tmp1 = Node->getOperand(0);
8353    MVT TmpVT = Tmp1.getValueType();
8354    assert(TmpVT.isVector() && "can not widen non vector type");
8355    MVT TmpEVT = TmpVT.getVectorElementType();
8356    MVT TmpWidenVT =  MVT::getVectorVT(TmpEVT, NewNumElts);
8357    Tmp1 = WidenVectorOp(Tmp1, TmpWidenVT);
8358    SDValue Tmp2 = WidenVectorOp(Node->getOperand(1), TmpWidenVT);
8359    Result = DAG.getNode(Node->getOpcode(), dl, WidenVT, Tmp1, Tmp2,
8360                         Node->getOperand(2));
8361    break;
8362  }
8363  case ISD::ATOMIC_CMP_SWAP:
8364  case ISD::ATOMIC_LOAD_ADD:
8365  case ISD::ATOMIC_LOAD_SUB:
8366  case ISD::ATOMIC_LOAD_AND:
8367  case ISD::ATOMIC_LOAD_OR:
8368  case ISD::ATOMIC_LOAD_XOR:
8369  case ISD::ATOMIC_LOAD_NAND:
8370  case ISD::ATOMIC_LOAD_MIN:
8371  case ISD::ATOMIC_LOAD_MAX:
8372  case ISD::ATOMIC_LOAD_UMIN:
8373  case ISD::ATOMIC_LOAD_UMAX:
8374  case ISD::ATOMIC_SWAP: {
8375    // For now, we assume that using vectors for these operations don't make
8376    // much sense so we just split it.  We return an empty result
8377    SDValue X, Y;
8378    SplitVectorOp(Op, X, Y);
8379    return Result;
8380    break;
8381  }
8382
8383  } // end switch (Node->getOpcode())
8384
8385  assert(Result.getNode() && "Didn't set a result!");
8386  if (Result != Op)
8387    Result = LegalizeOp(Result);
8388
8389  AddWidenedOperand(Op, Result);
8390  return Result;
8391}
8392
8393// Utility function to find a legal vector type and its associated element
8394// type from a preferred width and whose vector type must be the same size
8395// as the VVT.
8396//  TLI:   Target lowering used to determine legal types
8397//  Width: Preferred width of element type
8398//  VVT:   Vector value type whose size we must match.
8399// Returns VecEVT and EVT - the vector type and its associated element type
8400static void FindWidenVecType(const TargetLowering &TLI, unsigned Width, MVT VVT,
8401                             MVT& EVT, MVT& VecEVT) {
8402  // We start with the preferred width, make it a power of 2 and see if
8403  // we can find a vector type of that width. If not, we reduce it by
8404  // another power of 2.  If we have widen the type, a vector of bytes should
8405  // always be legal.
8406  assert(TLI.isTypeLegal(VVT));
8407  unsigned EWidth = Width + 1;
8408  do {
8409    assert(EWidth > 0);
8410    EWidth =  (1 << Log2_32(EWidth-1));
8411    EVT = MVT::getIntegerVT(EWidth);
8412    unsigned NumEVT = VVT.getSizeInBits()/EWidth;
8413    VecEVT = MVT::getVectorVT(EVT, NumEVT);
8414  } while (!TLI.isTypeLegal(VecEVT) ||
8415           VVT.getSizeInBits() != VecEVT.getSizeInBits());
8416}
8417
8418SDValue SelectionDAGLegalize::genWidenVectorLoads(SDValueVector& LdChain,
8419                                                    SDValue   Chain,
8420                                                    SDValue   BasePtr,
8421                                                    const Value *SV,
8422                                                    int         SVOffset,
8423                                                    unsigned    Alignment,
8424                                                    bool        isVolatile,
8425                                                    unsigned    LdWidth,
8426                                                    MVT         ResType,
8427                                                    DebugLoc    dl) {
8428  // We assume that we have good rules to handle loading power of two loads so
8429  // we break down the operations to power of 2 loads.  The strategy is to
8430  // load the largest power of 2 that we can easily transform to a legal vector
8431  // and then insert into that vector, and the cast the result into the legal
8432  // vector that we want.  This avoids unnecessary stack converts.
8433  // TODO: If the Ldwidth is legal, alignment is the same as the LdWidth, and
8434  //       the load is nonvolatile, we an use a wider load for the value.
8435  // Find a vector length we can load a large chunk
8436  MVT EVT, VecEVT;
8437  unsigned EVTWidth;
8438  FindWidenVecType(TLI, LdWidth, ResType, EVT, VecEVT);
8439  EVTWidth = EVT.getSizeInBits();
8440
8441  SDValue LdOp = DAG.getLoad(EVT, dl, Chain, BasePtr, SV, SVOffset,
8442                             isVolatile, Alignment);
8443  SDValue VecOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecEVT, LdOp);
8444  LdChain.push_back(LdOp.getValue(1));
8445
8446  // Check if we can load the element with one instruction
8447  if (LdWidth == EVTWidth) {
8448    return DAG.getNode(ISD::BIT_CONVERT, dl, ResType, VecOp);
8449  }
8450
8451  // The vector element order is endianness dependent.
8452  unsigned Idx = 1;
8453  LdWidth -= EVTWidth;
8454  unsigned Offset = 0;
8455
8456  while (LdWidth > 0) {
8457    unsigned Increment = EVTWidth / 8;
8458    Offset += Increment;
8459    BasePtr = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr,
8460                          DAG.getIntPtrConstant(Increment));
8461
8462    if (LdWidth < EVTWidth) {
8463      // Our current type we are using is too large, use a smaller size by
8464      // using a smaller power of 2
8465      unsigned oEVTWidth = EVTWidth;
8466      FindWidenVecType(TLI, LdWidth, ResType, EVT, VecEVT);
8467      EVTWidth = EVT.getSizeInBits();
8468      // Readjust position and vector position based on new load type
8469      Idx = Idx * (oEVTWidth/EVTWidth);
8470      VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, VecEVT, VecOp);
8471    }
8472
8473    SDValue LdOp = DAG.getLoad(EVT, dl, Chain, BasePtr, SV,
8474                               SVOffset+Offset, isVolatile,
8475                               MinAlign(Alignment, Offset));
8476    LdChain.push_back(LdOp.getValue(1));
8477    VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VecEVT, VecOp, LdOp,
8478                        DAG.getIntPtrConstant(Idx++));
8479
8480    LdWidth -= EVTWidth;
8481  }
8482
8483  return DAG.getNode(ISD::BIT_CONVERT, dl, ResType, VecOp);
8484}
8485
8486bool SelectionDAGLegalize::LoadWidenVectorOp(SDValue& Result,
8487                                             SDValue& TFOp,
8488                                             SDValue Op,
8489                                             MVT NVT) {
8490  // TODO: Add support for ConcatVec and the ability to load many vector
8491  //       types (e.g., v4i8).  This will not work when a vector register
8492  //       to memory mapping is strange (e.g., vector elements are not
8493  //       stored in some sequential order).
8494
8495  // It must be true that the widen vector type is bigger than where
8496  // we need to load from.
8497  LoadSDNode *LD = cast<LoadSDNode>(Op.getNode());
8498  MVT LdVT = LD->getMemoryVT();
8499  DebugLoc dl = LD->getDebugLoc();
8500  assert(LdVT.isVector() && NVT.isVector());
8501  assert(LdVT.getVectorElementType() == NVT.getVectorElementType());
8502
8503  // Load information
8504  SDValue Chain = LD->getChain();
8505  SDValue BasePtr = LD->getBasePtr();
8506  int       SVOffset = LD->getSrcValueOffset();
8507  unsigned  Alignment = LD->getAlignment();
8508  bool      isVolatile = LD->isVolatile();
8509  const Value *SV = LD->getSrcValue();
8510  unsigned int LdWidth = LdVT.getSizeInBits();
8511
8512  // Load value as a large register
8513  SDValueVector LdChain;
8514  Result = genWidenVectorLoads(LdChain, Chain, BasePtr, SV, SVOffset,
8515                               Alignment, isVolatile, LdWidth, NVT, dl);
8516
8517  if (LdChain.size() == 1) {
8518    TFOp = LdChain[0];
8519    return true;
8520  }
8521  else {
8522    TFOp=DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
8523                     &LdChain[0], LdChain.size());
8524    return false;
8525  }
8526}
8527
8528
8529void SelectionDAGLegalize::genWidenVectorStores(SDValueVector& StChain,
8530                                                SDValue   Chain,
8531                                                SDValue   BasePtr,
8532                                                const Value *SV,
8533                                                int         SVOffset,
8534                                                unsigned    Alignment,
8535                                                bool        isVolatile,
8536                                                SDValue     ValOp,
8537                                                unsigned    StWidth,
8538                                                DebugLoc    dl) {
8539  // Breaks the stores into a series of power of 2 width stores.  For any
8540  // width, we convert the vector to the vector of element size that we
8541  // want to store.  This avoids requiring a stack convert.
8542
8543  // Find a width of the element type we can store with
8544  MVT VVT = ValOp.getValueType();
8545  MVT EVT, VecEVT;
8546  unsigned EVTWidth;
8547  FindWidenVecType(TLI, StWidth, VVT, EVT, VecEVT);
8548  EVTWidth = EVT.getSizeInBits();
8549
8550  SDValue VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, VecEVT, ValOp);
8551  SDValue EOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EVT, VecOp,
8552                            DAG.getIntPtrConstant(0));
8553  SDValue StOp = DAG.getStore(Chain, dl, EOp, BasePtr, SV, SVOffset,
8554                              isVolatile, Alignment);
8555  StChain.push_back(StOp);
8556
8557  // Check if we are done
8558  if (StWidth == EVTWidth) {
8559    return;
8560  }
8561
8562  unsigned Idx = 1;
8563  StWidth -= EVTWidth;
8564  unsigned Offset = 0;
8565
8566  while (StWidth > 0) {
8567    unsigned Increment = EVTWidth / 8;
8568    Offset += Increment;
8569    BasePtr = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr,
8570                          DAG.getIntPtrConstant(Increment));
8571
8572    if (StWidth < EVTWidth) {
8573      // Our current type we are using is too large, use a smaller size by
8574      // using a smaller power of 2
8575      unsigned oEVTWidth = EVTWidth;
8576      FindWidenVecType(TLI, StWidth, VVT, EVT, VecEVT);
8577      EVTWidth = EVT.getSizeInBits();
8578      // Readjust position and vector position based on new load type
8579      Idx = Idx * (oEVTWidth/EVTWidth);
8580      VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, VecEVT, VecOp);
8581    }
8582
8583    EOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EVT, VecOp,
8584                      DAG.getIntPtrConstant(Idx++));
8585    StChain.push_back(DAG.getStore(Chain, dl, EOp, BasePtr, SV,
8586                                   SVOffset + Offset, isVolatile,
8587                                   MinAlign(Alignment, Offset)));
8588    StWidth -= EVTWidth;
8589  }
8590}
8591
8592
8593SDValue SelectionDAGLegalize::StoreWidenVectorOp(StoreSDNode *ST,
8594                                                 SDValue Chain,
8595                                                 SDValue BasePtr) {
8596  // TODO: It might be cleaner if we can use SplitVector and have more legal
8597  //        vector types that can be stored into memory (e.g., v4xi8 can
8598  //        be stored as a word). This will not work when a vector register
8599  //        to memory mapping is strange (e.g., vector elements are not
8600  //        stored in some sequential order).
8601
8602  MVT StVT = ST->getMemoryVT();
8603  SDValue ValOp = ST->getValue();
8604  DebugLoc dl = ST->getDebugLoc();
8605
8606  // Check if we have widen this node with another value
8607  std::map<SDValue, SDValue>::iterator I = WidenNodes.find(ValOp);
8608  if (I != WidenNodes.end())
8609    ValOp = I->second;
8610
8611  MVT VVT = ValOp.getValueType();
8612
8613  // It must be true that we the widen vector type is bigger than where
8614  // we need to store.
8615  assert(StVT.isVector() && VVT.isVector());
8616  assert(StVT.bitsLT(VVT));
8617  assert(StVT.getVectorElementType() == VVT.getVectorElementType());
8618
8619  // Store value
8620  SDValueVector StChain;
8621  genWidenVectorStores(StChain, Chain, BasePtr, ST->getSrcValue(),
8622                       ST->getSrcValueOffset(), ST->getAlignment(),
8623                       ST->isVolatile(), ValOp, StVT.getSizeInBits(), dl);
8624  if (StChain.size() == 1)
8625    return StChain[0];
8626  else
8627    return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
8628                       &StChain[0], StChain.size());
8629}
8630
8631
8632// SelectionDAG::Legalize - This is the entry point for the file.
8633//
8634void SelectionDAG::Legalize(bool TypesNeedLegalizing, bool Fast) {
8635  /// run - This is the main entry point to this class.
8636  ///
8637  SelectionDAGLegalize(*this, TypesNeedLegalizing, Fast).LegalizeDAG();
8638}
8639
8640