Searched refs:Srlv (Results 1 - 9 of 9) sorted by last modified time

/art/compiler/optimizing/
H A Dcode_generator_mips.cc1469 __ Srlv(dst, lhs, rhs_reg);
1481 __ Srlv(dst, lhs, rhs_reg);
1581 __ Srlv(TMP, TMP, AT);
1593 __ Srlv(dst_low, lhs_low, rhs_reg);
1600 __ Srlv(dst_high, lhs_high, rhs_reg);
1604 __ Srlv(dst_low, lhs_low, rhs_reg);
1612 __ Srlv(TMP, lhs_low, rhs_reg);
1616 __ Srlv(TMP, lhs_high, rhs_reg);
H A Dcode_generator_mips64.cc1235 __ Srlv(dst, lhs, rhs_reg);
H A Dintrinsics_mips.cc2340 __ Srlv(out_hi, AT, TMP);
2347 __ Srlv(out_lo, AT, TMP);
2364 __ Srlv(AT, AT, TMP); // Srlv shifts in the range of [0;31] bits (lower 5 bits of arg).
/art/compiler/utils/mips/
H A Dassembler_mips.cc391 void MipsAssembler::Srlv(Register rd, Register rt, Register rs) { function in class:art::mips::MipsAssembler
H A Dassembler_mips.h172 void Srlv(Register rd, Register rt, Register rs);
H A Dassembler_mips_test.cc374 TEST_F(AssemblerMIPSTest, Srlv) {
375 DriverStr(RepeatRRR(&mips::MipsAssembler::Srlv, "srlv ${reg1}, ${reg2}, ${reg3}"), "Srlv");
/art/compiler/utils/mips64/
H A Dassembler_mips64.cc364 void Mips64Assembler::Srlv(GpuRegister rd, GpuRegister rt, GpuRegister rs) { function in class:art::mips64::Mips64Assembler
H A Dassembler_mips64.h169 void Srlv(GpuRegister rd, GpuRegister rt, GpuRegister rs);
H A Dassembler_mips64_test.cc916 TEST_F(AssemblerMIPS64Test, Srlv) {
917 DriverStr(RepeatRRR(&mips64::Mips64Assembler::Srlv, "srlv ${reg1}, ${reg2}, ${reg3}"), "srlv");

Completed in 50 milliseconds