/external/vixl/test/aarch32/ |
H A D | test-assembler-cond-rd-operand-rn-shift-amount-1to32-a32.cc | 115 {{vc, r8, r11, ASR, 13}, false, al, "vc r8 r11 ASR 13", "vc_r8_r11_ASR_13"}, 116 {{al, r9, r12, ASR, 1}, false, al, "al r9 r12 ASR 1", "al_r9_r12_ASR_1"}, 117 {{vs, r10, r3, ASR, 31}, false, al, "vs r10 r3 ASR 31", "vs_r10_r3_ASR_31"}, 118 {{pl, r2, r11, ASR, 14}, false, al, "pl r2 r11 ASR 14", "pl_r2_r11_ASR_14"}, 125 {{vc, r6, r2, ASR, 9}, false, al, "vc r6 r2 ASR [all...] |
H A D | test-assembler-cond-rd-operand-rn-shift-amount-1to32-t32-in-it-block.cc | 101 {{eq, r7, r2, ASR, 14}, true, eq, "eq r7 r2 ASR 14", "eq_r7_r2_ASR_14"}, 104 {{ge, r5, r0, ASR, 23}, true, ge, "ge r5 r0 ASR 23", "ge_r5_r0_ASR_23"}, 108 {{pl, r6, r1, ASR, 12}, true, pl, "pl r6 r1 ASR 12", "pl_r6_r1_ASR_12"}, 109 {{hi, r7, r1, ASR, 30}, true, hi, "hi r7 r1 ASR 30", "hi_r7_r1_ASR_30"}, 110 {{mi, r7, r6, ASR, 20}, true, mi, "mi r7 r6 ASR 2 [all...] |
H A D | test-assembler-cond-rd-rn-operand-rm-shift-amount-1to32-t32.cc | 116 const TestData kTests[] = {{{al, r11, r13, r10, ASR, 9}, 119 "al r11 r13 r10 ASR 9", 121 {{al, r7, r5, r2, ASR, 2}, 124 "al r7 r5 r2 ASR 2", 156 {{al, r10, r12, r4, ASR, 2}, 159 "al r10 r12 r4 ASR 2", 166 {{al, r12, r11, r4, ASR, 7}, 169 "al r12 r11 r4 ASR 7", 171 {{al, r9, r4, r8, ASR, 27}, 174 "al r9 r4 r8 ASR 2 [all...] |
H A D | test-assembler-cond-rd-rn-operand-rm-shift-amount-1to32-a32.cc | 116 const TestData kTests[] = {{{eq, r13, r6, r7, ASR, 5}, 119 "eq r13 r6 r7 ASR 5", 121 {{mi, r8, r11, r8, ASR, 32}, 124 "mi r8 r11 r8 ASR 32", 126 {{hi, r2, r3, r10, ASR, 18}, 129 "hi r2 r3 r10 ASR 18", 136 {{cc, r8, r9, r2, ASR, 3}, 139 "cc r8 r9 r2 ASR 3", 146 {{pl, r8, r6, r1, ASR, 31}, 149 "pl r8 r6 r1 ASR 3 [all...] |
H A D | test-assembler-cond-rd-operand-rn-shift-amount-1to32-t32.cc | 105 {{al, r0, r3, ASR, 30}, false, al, "al r0 r3 ASR 30", "al_r0_r3_ASR_30"}, 106 {{al, r10, r5, ASR, 31}, false, al, "al r10 r5 ASR 31", "al_r10_r5_ASR_31"}, 107 {{al, r12, r9, ASR, 16}, false, al, "al r12 r9 ASR 16", "al_r12_r9_ASR_16"}, 108 {{al, r5, r3, ASR, 31}, false, al, "al r5 r3 ASR 31", "al_r5_r3_ASR_31"}, 109 {{al, r10, r8, ASR, 10}, false, al, "al r10 r8 ASR 1 [all...] |
H A D | test-simulator-cond-rd-memop-rs-shift-amount-1to32-a32.cc | 335 {{al, r1, r0, plus, r5, ASR, 24, Offset}, 336 "al r1 r0 plus r5 ASR 24 Offset", 345 {{al, r12, r10, plus, r0, ASR, 16, Offset}, 346 "al r12 r10 plus r0 ASR 16 Offset", 350 {{al, r4, r10, plus, r9, ASR, 19, Offset}, 351 "al r4 r10 plus r9 ASR 19 Offset", 365 {{al, r1, r4, plus, r9, ASR, 25, Offset}, 366 "al r1 r4 plus r9 ASR 25 Offset", 380 {{al, r0, r10, plus, r14, ASR, 11, Offset}, 381 "al r0 r10 plus r14 ASR 1 [all...] |
H A D | test-assembler-cond-rd-memop-rs-shift-amount-1to32-a32.cc | 617 {{al, r0, r14, minus, r1, ASR, 1, Offset}, 620 "al r0 r14 minus r1 ASR 1 Offset", 622 {{al, r0, r4, plus, r8, ASR, 4, Offset}, 625 "al r0 r4 plus r8 ASR 4 Offset", 627 {{al, r0, r9, minus, r1, ASR, 26, Offset}, 630 "al r0 r9 minus r1 ASR 26 Offset", 637 {{al, r0, r0, plus, r13, ASR, 13, Offset}, 640 "al r0 r0 plus r13 ASR 13 Offset", 642 {{al, r0, r9, minus, r7, ASR, 23, Offset}, 645 "al r0 r9 minus r7 ASR 2 [all...] |
H A D | test-assembler-cond-rd-operand-rn-shift-rs-t32.cc | 98 {{al, r11, r2, ASR, r10}, 101 "al r11 r2 ASR r10", 103 {{al, r7, r8, ASR, r12}, false, al, "al r7 r8 ASR r12", "al_r7_r8_ASR_r12"}, 104 {{al, r10, r8, ASR, r4}, false, al, "al r10 r8 ASR r4", "al_r10_r8_ASR_r4"}, 110 {{al, r13, r4, ASR, r5}, false, al, "al r13 r4 ASR r5", "al_r13_r4_ASR_r5"}, 112 {{al, r6, r11, ASR, r8}, false, al, "al r6 r11 ASR r [all...] |
H A D | test-assembler-cond-rd-operand-rn-shift-rs-t32-in-it-block.cc | 103 {{le, r6, r6, ASR, r6}, true, le, "le r6 r6 ASR r6", "le_r6_r6_ASR_r6"}, 105 {{le, r3, r3, ASR, r6}, true, le, "le r3 r3 ASR r6", "le_r3_r3_ASR_r6"}, 107 {{pl, r3, r3, ASR, r2}, true, pl, "pl r3 r3 ASR r2", "pl_r3_r3_ASR_r2"}, 110 {{cs, r0, r0, ASR, r6}, true, cs, "cs r0 r0 ASR r6", "cs_r0_r0_ASR_r6"}, 114 {{pl, r2, r2, ASR, r7}, true, pl, "pl r2 r2 ASR r [all...] |
H A D | test-assembler-cond-rd-operand-rn-shift-rs-t32-narrow-out-it-block.cc | 112 {{al, r0, r0, ASR, r0}, false, al, "al r0 r0 ASR r0", "al_r0_r0_ASR_r0"}, 113 {{al, r0, r0, ASR, r1}, false, al, "al r0 r0 ASR r1", "al_r0_r0_ASR_r1"}, 114 {{al, r0, r0, ASR, r2}, false, al, "al r0 r0 ASR r2", "al_r0_r0_ASR_r2"}, 115 {{al, r0, r0, ASR, r3}, false, al, "al r0 r0 ASR r3", "al_r0_r0_ASR_r3"}, 116 {{al, r0, r0, ASR, r4}, false, al, "al r0 r0 ASR r [all...] |
H A D | test-assembler-cond-rd-rn-operand-rm-shift-rs-a32.cc | 146 {{mi, r12, r3, r13, ASR, r3}, 149 "mi r12 r3 r13 ASR r3", 166 {{vc, r0, r5, r14, ASR, r12}, 169 "vc r0 r5 r14 ASR r12", 176 {{le, r14, r6, r7, ASR, r1}, 179 "le r14 r6 r7 ASR r1", 241 {{cs, r12, r3, r3, ASR, r2}, 244 "cs r12 r3 r3 ASR r2", 251 {{vs, r9, r10, r2, ASR, r9}, 254 "vs r9 r10 r2 ASR r [all...] |
H A D | test-assembler-cond-rd-operand-rn-shift-rs-a32.cc | 115 {{hi, r9, r8, ASR, r10}, false, al, "hi r9 r8 ASR r10", "hi_r9_r8_ASR_r10"}, 118 {{vc, r4, r6, ASR, r11}, false, al, "vc r4 r6 ASR r11", "vc_r4_r6_ASR_r11"}, 150 {{lt, r7, r12, ASR, r7}, false, al, "lt r7 r12 ASR r7", "lt_r7_r12_ASR_r7"}, 157 {{lt, r5, r0, ASR, r2}, false, al, "lt r5 r0 ASR r2", "lt_r5_r0_ASR_r2"}, 166 {{le, r7, r1, ASR, r0}, false, al, "le r7 r1 ASR r [all...] |
H A D | test-simulator-cond-rd-operand-rn-shift-amount-1to32-a32.cc | 807 {{al, r0, r0, ASR, 1}, 808 "al r0 r0 ASR 1", 812 {{al, r0, r0, ASR, 2}, 813 "al r0 r0 ASR 2", 817 {{al, r0, r0, ASR, 3}, 818 "al r0 r0 ASR 3", 822 {{al, r0, r0, ASR, 4}, 823 "al r0 r0 ASR 4", 827 {{al, r0, r0, ASR, 5}, 828 "al r0 r0 ASR [all...] |
H A D | test-simulator-cond-rd-operand-rn-shift-amount-1to32-t32.cc | 807 {{al, r0, r1, ASR, 1}, 808 "al r0 r1 ASR 1", 812 {{al, r0, r1, ASR, 2}, 813 "al r0 r1 ASR 2", 817 {{al, r0, r1, ASR, 3}, 818 "al r0 r1 ASR 3", 822 {{al, r0, r1, ASR, 4}, 823 "al r0 r1 ASR 4", 827 {{al, r0, r1, ASR, 5}, 828 "al r0 r1 ASR [all...] |
H A D | test-simulator-cond-rd-rn-operand-rm-shift-amount-1to32-a32.cc | 1224 {{al, r0, r0, r1, ASR, 1}, 1225 "al r0 r0 r1 ASR 1", 1229 {{al, r0, r0, r1, ASR, 2}, 1230 "al r0 r0 r1 ASR 2", 1234 {{al, r0, r0, r1, ASR, 3}, 1235 "al r0 r0 r1 ASR 3", 1239 {{al, r0, r0, r1, ASR, 4}, 1240 "al r0 r0 r1 ASR 4", 1244 {{al, r0, r0, r1, ASR, 5}, 1245 "al r0 r0 r1 ASR [all...] |
H A D | test-simulator-cond-rd-rn-operand-rm-shift-amount-1to32-t32.cc | 1224 {{al, r0, r1, r2, ASR, 1}, 1225 "al r0 r1 r2 ASR 1", 1229 {{al, r0, r1, r2, ASR, 2}, 1230 "al r0 r1 r2 ASR 2", 1234 {{al, r0, r1, r2, ASR, 3}, 1235 "al r0 r1 r2 ASR 3", 1239 {{al, r0, r1, r2, ASR, 4}, 1240 "al r0 r1 r2 ASR 4", 1244 {{al, r0, r1, r2, ASR, 5}, 1245 "al r0 r1 r2 ASR [all...] |
/external/aac/libSBRdec/src/arm/ |
H A D | env_calc_arm.cpp | 118 MOVS r3, r3, ASR #1 126 EOR r4, r4, r4, ASR #31 127 EOR r5, r5, r5, ASR #31 134 EOR r4, r4, r4, ASR #31 135 EOR r5, r5, r5, ASR #31
|
/external/tremolo/Tremolo/ |
H A D | mdctLARM.s | 63 MOV r5, r5, ASR #9 @ r5 = (*--r)>>9 64 MOV r6, r6, ASR #9 @ r6 = (*--r)>>9 65 MOV r7, r7, ASR #9 @ r7 = (*--r)>>9 66 MOV r12,r12,ASR #9 @ r12= (*--r)>>9 68 MOV r14,r12,ASR #15 69 TEQ r14,r14,ASR #31 @ if r14==0 || r14==-1 then in range 70 EORNE r12,r4, r14,ASR #31 73 MOV r14,r7, ASR #15 74 TEQ r14,r14,ASR #31 @ if r14==0 || r14==-1 then in range 75 EORNE r7, r4, r14,ASR #3 [all...] |
H A D | mdctARM.s | 65 MOV r5, r5, ASR #9 @ r5 = (*--r)>>9 66 MOV r6, r6, ASR #9 @ r6 = (*--r)>>9 67 MOV r7, r7, ASR #9 @ r7 = (*--r)>>9 68 MOV r12,r12,ASR #9 @ r12= (*--r)>>9 70 MOV r14,r12,ASR #15 71 TEQ r14,r14,ASR #31 @ if r14==0 || r14==-1 then in range 72 EORNE r12,r4, r14,ASR #31 75 MOV r14,r7, ASR #15 76 TEQ r14,r14,ASR #31 @ if r14==0 || r14==-1 then in range 77 EORNE r7, r4, r14,ASR #3 [all...] |
/external/sonivox/arm-wt-22k/lib_src/ |
H A D | ARM-E_voice_gain_gnu.s | 96 MOV gainLeft, gainLeft, ASR #(NUM_MIXER_GUARD_BITS - 2)
97 MOV gainIncLeft, gainIncLeft, ASR #(SYNTH_UPDATE_PERIOD_IN_BITS + NUM_MIXER_GUARD_BITS - 2)
104 MOV gainRight, gainRight, ASR #(NUM_MIXER_GUARD_BITS - 2)
105 MOV gainIncRight, gainIncRight, ASR #(SYNTH_UPDATE_PERIOD_IN_BITS + NUM_MIXER_GUARD_BITS - 2)
142 MOV gainIncrement, gainIncrement, ASR #SYNTH_UPDATE_PERIOD_IN_BITS
152 MOV tmp0, tmp0, ASR #1 @ add 6dB headroom
|
H A D | ARM-E_filter_gnu.s | 81 MOV b2, b2, ASR #1 @ b2 = b2 >> 1
82 MOV K, K, ASR #1 @ K = K >> 1
100 MOV z1, tmp0, ASR #14 @ shift result to low word
113 MOV z1, tmp1, ASR #14 @ shift result to low word
|
H A D | ARM-E_interpolate_loop_gnu.s | 107 MOV tmp0, tmp0, ASR #2 @ reduce 16-bit signal by 12dB
110 ADD tmp1, tmp0, tmp1, ASR #(NUM_EG1_FRAC_BITS-6) @ tmp1 = tmp0 + (tmp1 >> (15-6))
|
/external/vixl/src/aarch32/ |
H A D | instructions-aarch32.cc | 52 case ASR: 426 case ASR: 590 case ASR: 734 case ASR:
|
/external/libmpeg2/common/arm/ |
H A D | icv_variance_a9.s | 119 mov r0, r0, ASR #10
|
/external/libmpeg2/common/armv8/ |
H A D | icv_variance_av8.s | 117 ASR x0, x0, #10
|