Searched refs:TGSI_OPCODE_UMAX (Results 1 - 7 of 7) sorted by relevance

/external/mesa3d/src/gallium/auxiliary/tgsi/
H A Dtgsi_info.c172 { 1, 2, 0, 0, 0, 0, COMP, "UMAX", TGSI_OPCODE_UMAX },
284 case TGSI_OPCODE_UMAX:
332 case TGSI_OPCODE_UMAX:
H A Dtgsi_exec.c4105 case TGSI_OPCODE_UMAX:
/external/mesa3d/src/gallium/include/pipe/
H A Dp_shader_tokens.h382 #define TGSI_OPCODE_UMAX 132 macro
/external/mesa3d/src/gallium/drivers/radeon/
H A Dradeon_setup_tgsi_llvm.c1098 bld_base->op_actions[TGSI_OPCODE_UMAX].emit = build_tgsi_intrinsic_nomem;
1099 bld_base->op_actions[TGSI_OPCODE_UMAX].intr_name = "llvm.AMDGPU.umax";
/external/mesa3d/src/gallium/drivers/nv50/codegen/
H A Dnv50_ir_from_tgsi.cpp374 case TGSI_OPCODE_UMAX:
1762 case TGSI_OPCODE_UMAX:
/external/mesa3d/src/gallium/auxiliary/gallivm/
H A Dlp_bld_tgsi_action.c1442 /* TGSI_OPCODE_UMAX (CPU Only) */
1616 bld_base->op_actions[TGSI_OPCODE_UMAX].emit = umax_emit_cpu;
/external/mesa3d/src/gallium/drivers/r600/
H A Dr600_shader.c5381 {TGSI_OPCODE_UMAX, 0, V_SQ_ALU_WORD1_OP2_SQ_OP2_INST_MAX_UINT, tgsi_op2},
5555 {TGSI_OPCODE_UMAX, 0, EG_V_SQ_ALU_WORD1_OP2_SQ_OP2_INST_MAX_UINT, tgsi_op2},
5729 {TGSI_OPCODE_UMAX, 0, EG_V_SQ_ALU_WORD1_OP2_SQ_OP2_INST_MAX_UINT, tgsi_op2},

Completed in 115 milliseconds