1//===-- MipsMCTargetDesc.h - Mips Target Descriptions -----------*- C++ -*-===// 2// 3// The LLVM Compiler Infrastructure 4// 5// This file is distributed under the University of Illinois Open Source 6// License. See LICENSE.TXT for details. 7// 8//===----------------------------------------------------------------------===// 9// 10// This file provides Mips specific target descriptions. 11// 12//===----------------------------------------------------------------------===// 13 14#ifndef LLVM_LIB_TARGET_MIPS_MCTARGETDESC_MIPSMCTARGETDESC_H 15#define LLVM_LIB_TARGET_MIPS_MCTARGETDESC_MIPSMCTARGETDESC_H 16 17#include "llvm/Support/DataTypes.h" 18 19namespace llvm { 20class MCAsmBackend; 21class MCCodeEmitter; 22class MCContext; 23class MCInstrInfo; 24class MCObjectWriter; 25class MCRegisterInfo; 26class MCSubtargetInfo; 27class StringRef; 28class Target; 29class Triple; 30class raw_ostream; 31class raw_pwrite_stream; 32 33extern Target TheMipsTarget; 34extern Target TheMipselTarget; 35extern Target TheMips64Target; 36extern Target TheMips64elTarget; 37 38MCCodeEmitter *createMipsMCCodeEmitterEB(const MCInstrInfo &MCII, 39 const MCRegisterInfo &MRI, 40 MCContext &Ctx); 41MCCodeEmitter *createMipsMCCodeEmitterEL(const MCInstrInfo &MCII, 42 const MCRegisterInfo &MRI, 43 MCContext &Ctx); 44 45MCAsmBackend *createMipsAsmBackendEB32(const Target &T, 46 const MCRegisterInfo &MRI, 47 const Triple &TT, StringRef CPU); 48MCAsmBackend *createMipsAsmBackendEL32(const Target &T, 49 const MCRegisterInfo &MRI, 50 const Triple &TT, StringRef CPU); 51MCAsmBackend *createMipsAsmBackendEB64(const Target &T, 52 const MCRegisterInfo &MRI, 53 const Triple &TT, StringRef CPU); 54MCAsmBackend *createMipsAsmBackendEL64(const Target &T, 55 const MCRegisterInfo &MRI, 56 const Triple &TT, StringRef CPU); 57 58MCObjectWriter *createMipsELFObjectWriter(raw_pwrite_stream &OS, uint8_t OSABI, 59 bool IsLittleEndian, bool Is64Bit); 60 61namespace MIPS_MC { 62StringRef selectMipsCPU(const Triple &TT, StringRef CPU); 63} 64 65} // End llvm namespace 66 67// Defines symbolic names for Mips registers. This defines a mapping from 68// register name to register number. 69#define GET_REGINFO_ENUM 70#include "MipsGenRegisterInfo.inc" 71 72// Defines symbolic names for the Mips instructions. 73#define GET_INSTRINFO_ENUM 74#include "MipsGenInstrInfo.inc" 75 76#define GET_SUBTARGETINFO_ENUM 77#include "MipsGenSubtargetInfo.inc" 78 79#endif 80