i915_drm.h revision 525ce914edf136d2bd02ac8c404d56c52e737f4d
1/****************************************************************************
2 ****************************************************************************
3 ***
4 ***   This header was automatically generated from a Linux kernel header
5 ***   of the same name, to make information necessary for userspace to
6 ***   call into the kernel available to libc.  It contains only constants,
7 ***   structures, and macros generated from the original header, and thus,
8 ***   contains no copyrightable information.
9 ***
10 ***   To edit the content of this header, modify the corresponding
11 ***   source file (e.g. under external/kernel-headers/original/) then
12 ***   run bionic/libc/kernel/tools/update_all.py
13 ***
14 ***   Any manual change here will be lost the next time this script will
15 ***   be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef _UAPI_I915_DRM_H_
20#define _UAPI_I915_DRM_H_
21#include "drm.h"
22#ifdef __cplusplus
23#endif
24#define I915_L3_PARITY_UEVENT "L3_PARITY_ERROR"
25#define I915_ERROR_UEVENT "ERROR"
26#define I915_RESET_UEVENT "RESET"
27enum i915_mocs_table_index {
28  I915_MOCS_UNCACHED,
29  I915_MOCS_PTE,
30  I915_MOCS_CACHED,
31};
32#define I915_NR_TEX_REGIONS 255
33#define I915_LOG_MIN_TEX_REGION_SIZE 14
34typedef struct _drm_i915_init {
35  enum {
36    I915_INIT_DMA = 0x01,
37    I915_CLEANUP_DMA = 0x02,
38    I915_RESUME_DMA = 0x03
39  } func;
40  unsigned int mmio_offset;
41  int sarea_priv_offset;
42  unsigned int ring_start;
43  unsigned int ring_end;
44  unsigned int ring_size;
45  unsigned int front_offset;
46  unsigned int back_offset;
47  unsigned int depth_offset;
48  unsigned int w;
49  unsigned int h;
50  unsigned int pitch;
51  unsigned int pitch_bits;
52  unsigned int back_pitch;
53  unsigned int depth_pitch;
54  unsigned int cpp;
55  unsigned int chipset;
56} drm_i915_init_t;
57typedef struct _drm_i915_sarea {
58  struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
59  int last_upload;
60  int last_enqueue;
61  int last_dispatch;
62  int ctxOwner;
63  int texAge;
64  int pf_enabled;
65  int pf_active;
66  int pf_current_page;
67  int perf_boxes;
68  int width, height;
69  drm_handle_t front_handle;
70  int front_offset;
71  int front_size;
72  drm_handle_t back_handle;
73  int back_offset;
74  int back_size;
75  drm_handle_t depth_handle;
76  int depth_offset;
77  int depth_size;
78  drm_handle_t tex_handle;
79  int tex_offset;
80  int tex_size;
81  int log_tex_granularity;
82  int pitch;
83  int rotation;
84  int rotated_offset;
85  int rotated_size;
86  int rotated_pitch;
87  int virtualX, virtualY;
88  unsigned int front_tiled;
89  unsigned int back_tiled;
90  unsigned int depth_tiled;
91  unsigned int rotated_tiled;
92  unsigned int rotated2_tiled;
93  int pipeA_x;
94  int pipeA_y;
95  int pipeA_w;
96  int pipeA_h;
97  int pipeB_x;
98  int pipeB_y;
99  int pipeB_w;
100  int pipeB_h;
101  drm_handle_t unused_handle;
102  __u32 unused1, unused2, unused3;
103  __u32 front_bo_handle;
104  __u32 back_bo_handle;
105  __u32 unused_bo_handle;
106  __u32 depth_bo_handle;
107} drm_i915_sarea_t;
108#define planeA_x pipeA_x
109#define planeA_y pipeA_y
110#define planeA_w pipeA_w
111#define planeA_h pipeA_h
112#define planeB_x pipeB_x
113#define planeB_y pipeB_y
114#define planeB_w pipeB_w
115#define planeB_h pipeB_h
116#define I915_BOX_RING_EMPTY 0x1
117#define I915_BOX_FLIP 0x2
118#define I915_BOX_WAIT 0x4
119#define I915_BOX_TEXTURE_LOAD 0x8
120#define I915_BOX_LOST_CONTEXT 0x10
121#define DRM_I915_INIT 0x00
122#define DRM_I915_FLUSH 0x01
123#define DRM_I915_FLIP 0x02
124#define DRM_I915_BATCHBUFFER 0x03
125#define DRM_I915_IRQ_EMIT 0x04
126#define DRM_I915_IRQ_WAIT 0x05
127#define DRM_I915_GETPARAM 0x06
128#define DRM_I915_SETPARAM 0x07
129#define DRM_I915_ALLOC 0x08
130#define DRM_I915_FREE 0x09
131#define DRM_I915_INIT_HEAP 0x0a
132#define DRM_I915_CMDBUFFER 0x0b
133#define DRM_I915_DESTROY_HEAP 0x0c
134#define DRM_I915_SET_VBLANK_PIPE 0x0d
135#define DRM_I915_GET_VBLANK_PIPE 0x0e
136#define DRM_I915_VBLANK_SWAP 0x0f
137#define DRM_I915_HWS_ADDR 0x11
138#define DRM_I915_GEM_INIT 0x13
139#define DRM_I915_GEM_EXECBUFFER 0x14
140#define DRM_I915_GEM_PIN 0x15
141#define DRM_I915_GEM_UNPIN 0x16
142#define DRM_I915_GEM_BUSY 0x17
143#define DRM_I915_GEM_THROTTLE 0x18
144#define DRM_I915_GEM_ENTERVT 0x19
145#define DRM_I915_GEM_LEAVEVT 0x1a
146#define DRM_I915_GEM_CREATE 0x1b
147#define DRM_I915_GEM_PREAD 0x1c
148#define DRM_I915_GEM_PWRITE 0x1d
149#define DRM_I915_GEM_MMAP 0x1e
150#define DRM_I915_GEM_SET_DOMAIN 0x1f
151#define DRM_I915_GEM_SW_FINISH 0x20
152#define DRM_I915_GEM_SET_TILING 0x21
153#define DRM_I915_GEM_GET_TILING 0x22
154#define DRM_I915_GEM_GET_APERTURE 0x23
155#define DRM_I915_GEM_MMAP_GTT 0x24
156#define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
157#define DRM_I915_GEM_MADVISE 0x26
158#define DRM_I915_OVERLAY_PUT_IMAGE 0x27
159#define DRM_I915_OVERLAY_ATTRS 0x28
160#define DRM_I915_GEM_EXECBUFFER2 0x29
161#define DRM_I915_GEM_EXECBUFFER2_WR DRM_I915_GEM_EXECBUFFER2
162#define DRM_I915_GET_SPRITE_COLORKEY 0x2a
163#define DRM_I915_SET_SPRITE_COLORKEY 0x2b
164#define DRM_I915_GEM_WAIT 0x2c
165#define DRM_I915_GEM_CONTEXT_CREATE 0x2d
166#define DRM_I915_GEM_CONTEXT_DESTROY 0x2e
167#define DRM_I915_GEM_SET_CACHING 0x2f
168#define DRM_I915_GEM_GET_CACHING 0x30
169#define DRM_I915_REG_READ 0x31
170#define DRM_I915_GET_RESET_STATS 0x32
171#define DRM_I915_GEM_USERPTR 0x33
172#define DRM_I915_GEM_CONTEXT_GETPARAM 0x34
173#define DRM_I915_GEM_CONTEXT_SETPARAM 0x35
174#define DRM_I915_PERF_OPEN 0x36
175#define DRM_IOCTL_I915_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
176#define DRM_IOCTL_I915_FLUSH DRM_IO(DRM_COMMAND_BASE + DRM_I915_FLUSH)
177#define DRM_IOCTL_I915_FLIP DRM_IO(DRM_COMMAND_BASE + DRM_I915_FLIP)
178#define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
179#define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
180#define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
181#define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
182#define DRM_IOCTL_I915_SETPARAM DRM_IOW(DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
183#define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
184#define DRM_IOCTL_I915_FREE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
185#define DRM_IOCTL_I915_INIT_HEAP DRM_IOW(DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
186#define DRM_IOCTL_I915_CMDBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
187#define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW(DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
188#define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
189#define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR(DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
190#define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
191#define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
192#define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
193#define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
194#define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
195#define DRM_IOCTL_I915_GEM_EXECBUFFER2_WR DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2_WR, struct drm_i915_gem_execbuffer2)
196#define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
197#define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
198#define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
199#define DRM_IOCTL_I915_GEM_SET_CACHING DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHING, struct drm_i915_gem_caching)
200#define DRM_IOCTL_I915_GEM_GET_CACHING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHING, struct drm_i915_gem_caching)
201#define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
202#define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
203#define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
204#define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
205#define DRM_IOCTL_I915_GEM_PREAD DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
206#define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
207#define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
208#define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
209#define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
210#define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
211#define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
212#define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
213#define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
214#define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
215#define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
216#define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
217#define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
218#define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
219#define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
220#define DRM_IOCTL_I915_GEM_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
221#define DRM_IOCTL_I915_GEM_CONTEXT_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
222#define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
223#define DRM_IOCTL_I915_REG_READ DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_REG_READ, struct drm_i915_reg_read)
224#define DRM_IOCTL_I915_GET_RESET_STATS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_RESET_STATS, struct drm_i915_reset_stats)
225#define DRM_IOCTL_I915_GEM_USERPTR DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_USERPTR, struct drm_i915_gem_userptr)
226#define DRM_IOCTL_I915_GEM_CONTEXT_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_GETPARAM, struct drm_i915_gem_context_param)
227#define DRM_IOCTL_I915_GEM_CONTEXT_SETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_SETPARAM, struct drm_i915_gem_context_param)
228#define DRM_IOCTL_I915_PERF_OPEN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_OPEN, struct drm_i915_perf_open_param)
229typedef struct drm_i915_batchbuffer {
230  int start;
231  int used;
232  int DR1;
233  int DR4;
234  int num_cliprects;
235  struct drm_clip_rect __user * cliprects;
236} drm_i915_batchbuffer_t;
237typedef struct _drm_i915_cmdbuffer {
238  char __user * buf;
239  int sz;
240  int DR1;
241  int DR4;
242  int num_cliprects;
243  struct drm_clip_rect __user * cliprects;
244} drm_i915_cmdbuffer_t;
245typedef struct drm_i915_irq_emit {
246  int __user * irq_seq;
247} drm_i915_irq_emit_t;
248typedef struct drm_i915_irq_wait {
249  int irq_seq;
250} drm_i915_irq_wait_t;
251#define I915_PARAM_IRQ_ACTIVE 1
252#define I915_PARAM_ALLOW_BATCHBUFFER 2
253#define I915_PARAM_LAST_DISPATCH 3
254#define I915_PARAM_CHIPSET_ID 4
255#define I915_PARAM_HAS_GEM 5
256#define I915_PARAM_NUM_FENCES_AVAIL 6
257#define I915_PARAM_HAS_OVERLAY 7
258#define I915_PARAM_HAS_PAGEFLIPPING 8
259#define I915_PARAM_HAS_EXECBUF2 9
260#define I915_PARAM_HAS_BSD 10
261#define I915_PARAM_HAS_BLT 11
262#define I915_PARAM_HAS_RELAXED_FENCING 12
263#define I915_PARAM_HAS_COHERENT_RINGS 13
264#define I915_PARAM_HAS_EXEC_CONSTANTS 14
265#define I915_PARAM_HAS_RELAXED_DELTA 15
266#define I915_PARAM_HAS_GEN7_SOL_RESET 16
267#define I915_PARAM_HAS_LLC 17
268#define I915_PARAM_HAS_ALIASING_PPGTT 18
269#define I915_PARAM_HAS_WAIT_TIMEOUT 19
270#define I915_PARAM_HAS_SEMAPHORES 20
271#define I915_PARAM_HAS_PRIME_VMAP_FLUSH 21
272#define I915_PARAM_HAS_VEBOX 22
273#define I915_PARAM_HAS_SECURE_BATCHES 23
274#define I915_PARAM_HAS_PINNED_BATCHES 24
275#define I915_PARAM_HAS_EXEC_NO_RELOC 25
276#define I915_PARAM_HAS_EXEC_HANDLE_LUT 26
277#define I915_PARAM_HAS_WT 27
278#define I915_PARAM_CMD_PARSER_VERSION 28
279#define I915_PARAM_HAS_COHERENT_PHYS_GTT 29
280#define I915_PARAM_MMAP_VERSION 30
281#define I915_PARAM_HAS_BSD2 31
282#define I915_PARAM_REVISION 32
283#define I915_PARAM_SUBSLICE_TOTAL 33
284#define I915_PARAM_EU_TOTAL 34
285#define I915_PARAM_HAS_GPU_RESET 35
286#define I915_PARAM_HAS_RESOURCE_STREAMER 36
287#define I915_PARAM_HAS_EXEC_SOFTPIN 37
288#define I915_PARAM_HAS_POOLED_EU 38
289#define I915_PARAM_MIN_EU_IN_POOL 39
290#define I915_PARAM_MMAP_GTT_VERSION 40
291#define I915_PARAM_HAS_SCHEDULER 41
292#define I915_PARAM_HUC_STATUS 42
293#define I915_PARAM_HAS_EXEC_ASYNC 43
294#define I915_PARAM_HAS_EXEC_FENCE 44
295typedef struct drm_i915_getparam {
296  __s32 param;
297  int __user * value;
298} drm_i915_getparam_t;
299#define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
300#define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
301#define I915_SETPARAM_ALLOW_BATCHBUFFER 3
302#define I915_SETPARAM_NUM_USED_FENCES 4
303typedef struct drm_i915_setparam {
304  int param;
305  int value;
306} drm_i915_setparam_t;
307#define I915_MEM_REGION_AGP 1
308typedef struct drm_i915_mem_alloc {
309  int region;
310  int alignment;
311  int size;
312  int __user * region_offset;
313} drm_i915_mem_alloc_t;
314typedef struct drm_i915_mem_free {
315  int region;
316  int region_offset;
317} drm_i915_mem_free_t;
318typedef struct drm_i915_mem_init_heap {
319  int region;
320  int size;
321  int start;
322} drm_i915_mem_init_heap_t;
323typedef struct drm_i915_mem_destroy_heap {
324  int region;
325} drm_i915_mem_destroy_heap_t;
326#define DRM_I915_VBLANK_PIPE_A 1
327#define DRM_I915_VBLANK_PIPE_B 2
328typedef struct drm_i915_vblank_pipe {
329  int pipe;
330} drm_i915_vblank_pipe_t;
331typedef struct drm_i915_vblank_swap {
332  drm_drawable_t drawable;
333  enum drm_vblank_seq_type seqtype;
334  unsigned int sequence;
335} drm_i915_vblank_swap_t;
336typedef struct drm_i915_hws_addr {
337  __u64 addr;
338} drm_i915_hws_addr_t;
339struct drm_i915_gem_init {
340  __u64 gtt_start;
341  __u64 gtt_end;
342};
343struct drm_i915_gem_create {
344  __u64 size;
345  __u32 handle;
346  __u32 pad;
347};
348struct drm_i915_gem_pread {
349  __u32 handle;
350  __u32 pad;
351  __u64 offset;
352  __u64 size;
353  __u64 data_ptr;
354};
355struct drm_i915_gem_pwrite {
356  __u32 handle;
357  __u32 pad;
358  __u64 offset;
359  __u64 size;
360  __u64 data_ptr;
361};
362struct drm_i915_gem_mmap {
363  __u32 handle;
364  __u32 pad;
365  __u64 offset;
366  __u64 size;
367  __u64 addr_ptr;
368  __u64 flags;
369#define I915_MMAP_WC 0x1
370};
371struct drm_i915_gem_mmap_gtt {
372  __u32 handle;
373  __u32 pad;
374  __u64 offset;
375};
376struct drm_i915_gem_set_domain {
377  __u32 handle;
378  __u32 read_domains;
379  __u32 write_domain;
380};
381struct drm_i915_gem_sw_finish {
382  __u32 handle;
383};
384struct drm_i915_gem_relocation_entry {
385  __u32 target_handle;
386  __u32 delta;
387  __u64 offset;
388  __u64 presumed_offset;
389  __u32 read_domains;
390  __u32 write_domain;
391};
392#define I915_GEM_DOMAIN_CPU 0x00000001
393#define I915_GEM_DOMAIN_RENDER 0x00000002
394#define I915_GEM_DOMAIN_SAMPLER 0x00000004
395#define I915_GEM_DOMAIN_COMMAND 0x00000008
396#define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
397#define I915_GEM_DOMAIN_VERTEX 0x00000020
398#define I915_GEM_DOMAIN_GTT 0x00000040
399struct drm_i915_gem_exec_object {
400  __u32 handle;
401  __u32 relocation_count;
402  __u64 relocs_ptr;
403  __u64 alignment;
404  __u64 offset;
405};
406struct drm_i915_gem_execbuffer {
407  __u64 buffers_ptr;
408  __u32 buffer_count;
409  __u32 batch_start_offset;
410  __u32 batch_len;
411  __u32 DR1;
412  __u32 DR4;
413  __u32 num_cliprects;
414  __u64 cliprects_ptr;
415};
416struct drm_i915_gem_exec_object2 {
417  __u32 handle;
418  __u32 relocation_count;
419  __u64 relocs_ptr;
420  __u64 alignment;
421  __u64 offset;
422#define EXEC_OBJECT_NEEDS_FENCE (1 << 0)
423#define EXEC_OBJECT_NEEDS_GTT (1 << 1)
424#define EXEC_OBJECT_WRITE (1 << 2)
425#define EXEC_OBJECT_SUPPORTS_48B_ADDRESS (1 << 3)
426#define EXEC_OBJECT_PINNED (1 << 4)
427#define EXEC_OBJECT_PAD_TO_SIZE (1 << 5)
428#define EXEC_OBJECT_ASYNC (1 << 6)
429#define __EXEC_OBJECT_UNKNOWN_FLAGS - (EXEC_OBJECT_ASYNC << 1)
430  __u64 flags;
431  union {
432    __u64 rsvd1;
433    __u64 pad_to_size;
434  };
435  __u64 rsvd2;
436};
437struct drm_i915_gem_execbuffer2 {
438  __u64 buffers_ptr;
439  __u32 buffer_count;
440  __u32 batch_start_offset;
441  __u32 batch_len;
442  __u32 DR1;
443  __u32 DR4;
444  __u32 num_cliprects;
445  __u64 cliprects_ptr;
446#define I915_EXEC_RING_MASK (7 << 0)
447#define I915_EXEC_DEFAULT (0 << 0)
448#define I915_EXEC_RENDER (1 << 0)
449#define I915_EXEC_BSD (2 << 0)
450#define I915_EXEC_BLT (3 << 0)
451#define I915_EXEC_VEBOX (4 << 0)
452#define I915_EXEC_CONSTANTS_MASK (3 << 6)
453#define I915_EXEC_CONSTANTS_REL_GENERAL (0 << 6)
454#define I915_EXEC_CONSTANTS_ABSOLUTE (1 << 6)
455#define I915_EXEC_CONSTANTS_REL_SURFACE (2 << 6)
456  __u64 flags;
457  __u64 rsvd1;
458  __u64 rsvd2;
459};
460#define I915_EXEC_GEN7_SOL_RESET (1 << 8)
461#define I915_EXEC_SECURE (1 << 9)
462#define I915_EXEC_IS_PINNED (1 << 10)
463#define I915_EXEC_NO_RELOC (1 << 11)
464#define I915_EXEC_HANDLE_LUT (1 << 12)
465#define I915_EXEC_BSD_SHIFT (13)
466#define I915_EXEC_BSD_MASK (3 << I915_EXEC_BSD_SHIFT)
467#define I915_EXEC_BSD_DEFAULT (0 << I915_EXEC_BSD_SHIFT)
468#define I915_EXEC_BSD_RING1 (1 << I915_EXEC_BSD_SHIFT)
469#define I915_EXEC_BSD_RING2 (2 << I915_EXEC_BSD_SHIFT)
470#define I915_EXEC_RESOURCE_STREAMER (1 << 15)
471#define I915_EXEC_FENCE_IN (1 << 16)
472#define I915_EXEC_FENCE_OUT (1 << 17)
473#define __I915_EXEC_UNKNOWN_FLAGS (- (I915_EXEC_FENCE_OUT << 1))
474#define I915_EXEC_CONTEXT_ID_MASK (0xffffffff)
475#define i915_execbuffer2_set_context_id(eb2,context) (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
476#define i915_execbuffer2_get_context_id(eb2) ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
477struct drm_i915_gem_pin {
478  __u32 handle;
479  __u32 pad;
480  __u64 alignment;
481  __u64 offset;
482};
483struct drm_i915_gem_unpin {
484  __u32 handle;
485  __u32 pad;
486};
487struct drm_i915_gem_busy {
488  __u32 handle;
489  __u32 busy;
490};
491#define I915_CACHING_NONE 0
492#define I915_CACHING_CACHED 1
493#define I915_CACHING_DISPLAY 2
494struct drm_i915_gem_caching {
495  __u32 handle;
496  __u32 caching;
497};
498#define I915_TILING_NONE 0
499#define I915_TILING_X 1
500#define I915_TILING_Y 2
501#define I915_TILING_LAST I915_TILING_Y
502#define I915_BIT_6_SWIZZLE_NONE 0
503#define I915_BIT_6_SWIZZLE_9 1
504#define I915_BIT_6_SWIZZLE_9_10 2
505#define I915_BIT_6_SWIZZLE_9_11 3
506#define I915_BIT_6_SWIZZLE_9_10_11 4
507#define I915_BIT_6_SWIZZLE_UNKNOWN 5
508#define I915_BIT_6_SWIZZLE_9_17 6
509#define I915_BIT_6_SWIZZLE_9_10_17 7
510struct drm_i915_gem_set_tiling {
511  __u32 handle;
512  __u32 tiling_mode;
513  __u32 stride;
514  __u32 swizzle_mode;
515};
516struct drm_i915_gem_get_tiling {
517  __u32 handle;
518  __u32 tiling_mode;
519  __u32 swizzle_mode;
520  __u32 phys_swizzle_mode;
521};
522struct drm_i915_gem_get_aperture {
523  __u64 aper_size;
524  __u64 aper_available_size;
525};
526struct drm_i915_get_pipe_from_crtc_id {
527  __u32 crtc_id;
528  __u32 pipe;
529};
530#define I915_MADV_WILLNEED 0
531#define I915_MADV_DONTNEED 1
532#define __I915_MADV_PURGED 2
533struct drm_i915_gem_madvise {
534  __u32 handle;
535  __u32 madv;
536  __u32 retained;
537};
538#define I915_OVERLAY_TYPE_MASK 0xff
539#define I915_OVERLAY_YUV_PLANAR 0x01
540#define I915_OVERLAY_YUV_PACKED 0x02
541#define I915_OVERLAY_RGB 0x03
542#define I915_OVERLAY_DEPTH_MASK 0xff00
543#define I915_OVERLAY_RGB24 0x1000
544#define I915_OVERLAY_RGB16 0x2000
545#define I915_OVERLAY_RGB15 0x3000
546#define I915_OVERLAY_YUV422 0x0100
547#define I915_OVERLAY_YUV411 0x0200
548#define I915_OVERLAY_YUV420 0x0300
549#define I915_OVERLAY_YUV410 0x0400
550#define I915_OVERLAY_SWAP_MASK 0xff0000
551#define I915_OVERLAY_NO_SWAP 0x000000
552#define I915_OVERLAY_UV_SWAP 0x010000
553#define I915_OVERLAY_Y_SWAP 0x020000
554#define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
555#define I915_OVERLAY_FLAGS_MASK 0xff000000
556#define I915_OVERLAY_ENABLE 0x01000000
557struct drm_intel_overlay_put_image {
558  __u32 flags;
559  __u32 bo_handle;
560  __u16 stride_Y;
561  __u16 stride_UV;
562  __u32 offset_Y;
563  __u32 offset_U;
564  __u32 offset_V;
565  __u16 src_width;
566  __u16 src_height;
567  __u16 src_scan_width;
568  __u16 src_scan_height;
569  __u32 crtc_id;
570  __u16 dst_x;
571  __u16 dst_y;
572  __u16 dst_width;
573  __u16 dst_height;
574};
575#define I915_OVERLAY_UPDATE_ATTRS (1 << 0)
576#define I915_OVERLAY_UPDATE_GAMMA (1 << 1)
577#define I915_OVERLAY_DISABLE_DEST_COLORKEY (1 << 2)
578struct drm_intel_overlay_attrs {
579  __u32 flags;
580  __u32 color_key;
581  __s32 brightness;
582  __u32 contrast;
583  __u32 saturation;
584  __u32 gamma0;
585  __u32 gamma1;
586  __u32 gamma2;
587  __u32 gamma3;
588  __u32 gamma4;
589  __u32 gamma5;
590};
591#define I915_SET_COLORKEY_NONE (1 << 0)
592#define I915_SET_COLORKEY_DESTINATION (1 << 1)
593#define I915_SET_COLORKEY_SOURCE (1 << 2)
594struct drm_intel_sprite_colorkey {
595  __u32 plane_id;
596  __u32 min_value;
597  __u32 channel_mask;
598  __u32 max_value;
599  __u32 flags;
600};
601struct drm_i915_gem_wait {
602  __u32 bo_handle;
603  __u32 flags;
604  __s64 timeout_ns;
605};
606struct drm_i915_gem_context_create {
607  __u32 ctx_id;
608  __u32 pad;
609};
610struct drm_i915_gem_context_destroy {
611  __u32 ctx_id;
612  __u32 pad;
613};
614struct drm_i915_reg_read {
615  __u64 offset;
616  __u64 val;
617};
618struct drm_i915_reset_stats {
619  __u32 ctx_id;
620  __u32 flags;
621  __u32 reset_count;
622  __u32 batch_active;
623  __u32 batch_pending;
624  __u32 pad;
625};
626struct drm_i915_gem_userptr {
627  __u64 user_ptr;
628  __u64 user_size;
629  __u32 flags;
630#define I915_USERPTR_READ_ONLY 0x1
631#define I915_USERPTR_UNSYNCHRONIZED 0x80000000
632  __u32 handle;
633};
634struct drm_i915_gem_context_param {
635  __u32 ctx_id;
636  __u32 size;
637  __u64 param;
638#define I915_CONTEXT_PARAM_BAN_PERIOD 0x1
639#define I915_CONTEXT_PARAM_NO_ZEROMAP 0x2
640#define I915_CONTEXT_PARAM_GTT_SIZE 0x3
641#define I915_CONTEXT_PARAM_NO_ERROR_CAPTURE 0x4
642#define I915_CONTEXT_PARAM_BANNABLE 0x5
643  __u64 value;
644};
645enum drm_i915_oa_format {
646  I915_OA_FORMAT_A13 = 1,
647  I915_OA_FORMAT_A29,
648  I915_OA_FORMAT_A13_B8_C8,
649  I915_OA_FORMAT_B4_C8,
650  I915_OA_FORMAT_A45_B8_C8,
651  I915_OA_FORMAT_B4_C8_A16,
652  I915_OA_FORMAT_C4_B8,
653  I915_OA_FORMAT_MAX
654};
655enum drm_i915_perf_property_id {
656  DRM_I915_PERF_PROP_CTX_HANDLE = 1,
657  DRM_I915_PERF_PROP_SAMPLE_OA,
658  DRM_I915_PERF_PROP_OA_METRICS_SET,
659  DRM_I915_PERF_PROP_OA_FORMAT,
660  DRM_I915_PERF_PROP_OA_EXPONENT,
661  DRM_I915_PERF_PROP_MAX
662};
663struct drm_i915_perf_open_param {
664  __u32 flags;
665#define I915_PERF_FLAG_FD_CLOEXEC (1 << 0)
666#define I915_PERF_FLAG_FD_NONBLOCK (1 << 1)
667#define I915_PERF_FLAG_DISABLED (1 << 2)
668  __u32 num_properties;
669  __u64 properties_ptr;
670};
671#define I915_PERF_IOCTL_ENABLE _IO('i', 0x0)
672#define I915_PERF_IOCTL_DISABLE _IO('i', 0x1)
673struct drm_i915_perf_record_header {
674  __u32 type;
675  __u16 pad;
676  __u16 size;
677};
678enum drm_i915_perf_record_type {
679  DRM_I915_PERF_RECORD_SAMPLE = 1,
680  DRM_I915_PERF_RECORD_OA_REPORT_LOST = 2,
681  DRM_I915_PERF_RECORD_OA_BUFFER_LOST = 3,
682  DRM_I915_PERF_RECORD_MAX
683};
684#ifdef __cplusplus
685#endif
686#endif
687