Lines Matching defs:txq_id
287 il3945_tx_queue_reclaim(struct il_priv *il, int txq_id, int idx)
289 struct il_tx_queue *txq = &il->txq[txq_id];
293 BUG_ON(txq_id == IL39_CMD_QUEUE_NUM);
304 if (il_queue_space(q) > q->low_mark && txq_id >= 0 &&
305 txq_id != IL39_CMD_QUEUE_NUM && il->mac80211_registered)
317 int txq_id = SEQ_TO_QUEUE(sequence);
319 struct il_tx_queue *txq = &il->txq[txq_id];
327 IL_ERR("Read idx for DMA queue txq_id (%d) idx %d "
328 "is out of range [0-%d] %d %d\n", txq_id, idx,
365 D_TX("Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n", txq_id,
370 il3945_tx_queue_reclaim(il, txq_id, idx);
854 int rc, txq_id;
869 for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
870 rc = il_tx_queue_init(il, txq_id);
872 IL_ERR("Tx %d queue init failed\n", txq_id);
1019 int txq_id;
1023 for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
1024 if (txq_id == IL39_CMD_QUEUE_NUM)
1027 il_tx_queue_free(il, txq_id);
1036 int txq_id;
1043 for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
1044 _il_wr(il, FH39_TCSR_CONFIG(txq_id), 0x0);
1046 FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
1047 FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
2215 int txq_id = txq->q.id;
2219 shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32) txq->q.dma_addr);
2221 il_wr(il, FH39_CBCC_CTRL(txq_id), 0);
2222 il_wr(il, FH39_CBCC_BASE(txq_id), 0);
2224 il_wr(il, FH39_TCSR_CONFIG(txq_id),