Searched defs:CSR3 (Results 1 - 10 of 10) sorted by relevance
/drivers/net/ethernet/amd/ |
H A D | am79c961a.h | 48 #define CSR3 3 macro
|
H A D | ni65.c | 153 #define CSR3 0x03 macro 588 writereg(0,CSR3); /* busmaster/no word-swap */
|
H A D | sun3lance.c | 205 #define CSR3 3 /* misc */ macro 228 /* CSR3 */ 506 REGA(CSR3) = CSR3_BSWP | CSR3_ACON | CSR3_BCON; 508 REGA(CSR3) = CSR3_BSWP; 537 REGA(CSR3) = CSR3_BSWP; 718 REGA(CSR3) = CSR3_BSWP; 756 REGA(CSR3) = CSR3_BSWP; 929 REGA( CSR3 ) = CSR3_BSWP;
|
H A D | ariadne.h | 65 #define CSR3 0x0300 /* - Interrupt Masks and Deferral Control */ macro 198 * Bit definitions for CSR3 (Interrupt Masks and Deferral Control)
|
H A D | atarilance.c | 306 #define CSR3 3 /* misc */ macro 329 /* CSR3 */ 652 REGA( CSR3 ) = CSR3_BSWP | (lp->cardtype == PAM_CARD ? CSR3_ACON : 0); 743 REGA( CSR3 ) = CSR3_BSWP | (lp->cardtype == PAM_CARD ? CSR3_ACON : 0); 1108 REGA( CSR3 ) = CSR3_BSWP | (lp->cardtype == PAM_CARD ? CSR3_ACON : 0);
|
H A D | pcnet32.c | 206 #define CSR3 3 macro 463 val = lp->a->read_csr(ioaddr, CSR3); 465 lp->a->write_csr(ioaddr, CSR3, val); 1359 val = lp->a->read_csr(ioaddr, CSR3); 1361 lp->a->write_csr(ioaddr, CSR3, val); 2169 val = lp->a->read_csr(ioaddr, CSR3); 2171 lp->a->write_csr(ioaddr, CSR3, val); 2517 val = lp->a->read_csr(ioaddr, CSR3); 2519 lp->a->write_csr(ioaddr, CSR3, val);
|
/drivers/net/ethernet/dec/tulip/ |
H A D | xircom_cb.c | 51 #define CSR3 0x18 macro 593 xw32(CSR3, address); /* Receive descr list address */ 631 xw32(CSR3, val); /* Receive descriptor address */
|
H A D | tulip.h | 109 CSR3 = 0x18, enumerator in enum:tulip_offsets
|
/drivers/net/wireless/rt2x00/ |
H A D | rt2400pci.h | 85 * CSR3: STA MAC address register 0. 87 #define CSR3 0x000c macro
|
H A D | rt2500pci.h | 96 * CSR3: STA MAC address register 0. 98 #define CSR3 0x000c macro
|
Completed in 201 milliseconds