1f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon/*
2f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * This program is free software; you can redistribute it and/or modify
3f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * it under the terms of the GNU General Public License version 2 as
4f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * published by the Free Software Foundation.
5f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon *
6f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * This program is distributed in the hope that it will be useful,
7f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * but WITHOUT ANY WARRANTY; without even the implied warranty of
8f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
9f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * GNU General Public License for more details.
10f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon *
11f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * You should have received a copy of the GNU General Public License
12f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * along with this program; if not, write to the Free Software
13f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
14f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon *
15f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * Copyright (C) 2009, 2010 ARM Limited
16f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon *
17f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * Author: Will Deacon <will.deacon@arm.com>
18f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon */
19f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
20f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon/*
21f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * HW_breakpoint: a unified kernel/user-space hardware breakpoint facility,
22f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * using the CPU's debug registers.
23f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon */
24f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon#define pr_fmt(fmt) "hw-breakpoint: " fmt
25f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
26f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon#include <linux/errno.h>
277e20269647169e7ea08a62bdc4979a3ba32e615cWill Deacon#include <linux/hardirq.h>
28f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon#include <linux/perf_event.h>
29f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon#include <linux/hw_breakpoint.h>
30f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon#include <linux/smp.h>
319a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann#include <linux/cpu_pm.h>
32f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
33f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon#include <asm/cacheflush.h>
34f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon#include <asm/cputype.h>
35f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon#include <asm/current.h>
36f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon#include <asm/hw_breakpoint.h>
37f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon#include <asm/kdebug.h>
38f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon#include <asm/traps.h>
3902051ead976d854df1de726841c4a646826ec860Dietmar Eggemann#include <asm/hardware/coresight.h>
40f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
41f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon/* Breakpoint currently in use for each BRP. */
42f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconstatic DEFINE_PER_CPU(struct perf_event *, bp_on_reg[ARM_MAX_BRP]);
43f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
44f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon/* Watchpoint currently in use for each WRP. */
45f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconstatic DEFINE_PER_CPU(struct perf_event *, wp_on_reg[ARM_MAX_WRP]);
46f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
47f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon/* Number of BRP/WRP registers on this CPU. */
48f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconstatic int core_num_brps;
49f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconstatic int core_num_wrps;
50f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
51f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon/* Debug architecture version. */
52f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconstatic u8 debug_arch;
53f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
5457ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann/* Does debug architecture support OS Save and Restore? */
5557ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemannstatic bool has_ossr;
5657ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann
57f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon/* Maximum supported watchpoint length. */
58f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconstatic u8 max_watchpoint_len;
59f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
609e962f76602dbd293a57030f4ce5a4b57853e2eaDietmar Eggemann#define READ_WB_REG_CASE(OP2, M, VAL)			\
619e962f76602dbd293a57030f4ce5a4b57853e2eaDietmar Eggemann	case ((OP2 << 4) + M):				\
629e962f76602dbd293a57030f4ce5a4b57853e2eaDietmar Eggemann		ARM_DBG_READ(c0, c ## M, OP2, VAL);	\
63f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break
64f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
659e962f76602dbd293a57030f4ce5a4b57853e2eaDietmar Eggemann#define WRITE_WB_REG_CASE(OP2, M, VAL)			\
669e962f76602dbd293a57030f4ce5a4b57853e2eaDietmar Eggemann	case ((OP2 << 4) + M):				\
679e962f76602dbd293a57030f4ce5a4b57853e2eaDietmar Eggemann		ARM_DBG_WRITE(c0, c ## M, OP2, VAL);	\
68f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break
69f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
70f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon#define GEN_READ_WB_REG_CASES(OP2, VAL)		\
71f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	READ_WB_REG_CASE(OP2, 0, VAL);		\
72f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	READ_WB_REG_CASE(OP2, 1, VAL);		\
73f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	READ_WB_REG_CASE(OP2, 2, VAL);		\
74f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	READ_WB_REG_CASE(OP2, 3, VAL);		\
75f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	READ_WB_REG_CASE(OP2, 4, VAL);		\
76f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	READ_WB_REG_CASE(OP2, 5, VAL);		\
77f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	READ_WB_REG_CASE(OP2, 6, VAL);		\
78f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	READ_WB_REG_CASE(OP2, 7, VAL);		\
79f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	READ_WB_REG_CASE(OP2, 8, VAL);		\
80f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	READ_WB_REG_CASE(OP2, 9, VAL);		\
81f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	READ_WB_REG_CASE(OP2, 10, VAL);		\
82f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	READ_WB_REG_CASE(OP2, 11, VAL);		\
83f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	READ_WB_REG_CASE(OP2, 12, VAL);		\
84f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	READ_WB_REG_CASE(OP2, 13, VAL);		\
85f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	READ_WB_REG_CASE(OP2, 14, VAL);		\
86f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	READ_WB_REG_CASE(OP2, 15, VAL)
87f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
88f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon#define GEN_WRITE_WB_REG_CASES(OP2, VAL)	\
89f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	WRITE_WB_REG_CASE(OP2, 0, VAL);		\
90f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	WRITE_WB_REG_CASE(OP2, 1, VAL);		\
91f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	WRITE_WB_REG_CASE(OP2, 2, VAL);		\
92f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	WRITE_WB_REG_CASE(OP2, 3, VAL);		\
93f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	WRITE_WB_REG_CASE(OP2, 4, VAL);		\
94f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	WRITE_WB_REG_CASE(OP2, 5, VAL);		\
95f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	WRITE_WB_REG_CASE(OP2, 6, VAL);		\
96f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	WRITE_WB_REG_CASE(OP2, 7, VAL);		\
97f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	WRITE_WB_REG_CASE(OP2, 8, VAL);		\
98f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	WRITE_WB_REG_CASE(OP2, 9, VAL);		\
99f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	WRITE_WB_REG_CASE(OP2, 10, VAL);	\
100f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	WRITE_WB_REG_CASE(OP2, 11, VAL);	\
101f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	WRITE_WB_REG_CASE(OP2, 12, VAL);	\
102f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	WRITE_WB_REG_CASE(OP2, 13, VAL);	\
103f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	WRITE_WB_REG_CASE(OP2, 14, VAL);	\
104f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	WRITE_WB_REG_CASE(OP2, 15, VAL)
105f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
106f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconstatic u32 read_wb_reg(int n)
107f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon{
108f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	u32 val = 0;
109f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
110f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	switch (n) {
111f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	GEN_READ_WB_REG_CASES(ARM_OP2_BVR, val);
112f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	GEN_READ_WB_REG_CASES(ARM_OP2_BCR, val);
113f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	GEN_READ_WB_REG_CASES(ARM_OP2_WVR, val);
114f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	GEN_READ_WB_REG_CASES(ARM_OP2_WCR, val);
115f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	default:
1168b521cb2947d8811b4cf7fc6a7a6ebde35218243Joe Perches		pr_warn("attempt to read from unknown breakpoint register %d\n",
1178b521cb2947d8811b4cf7fc6a7a6ebde35218243Joe Perches			n);
118f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	}
119f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
120f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	return val;
121f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon}
122f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
123f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconstatic void write_wb_reg(int n, u32 val)
124f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon{
125f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	switch (n) {
126f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	GEN_WRITE_WB_REG_CASES(ARM_OP2_BVR, val);
127f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	GEN_WRITE_WB_REG_CASES(ARM_OP2_BCR, val);
128f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	GEN_WRITE_WB_REG_CASES(ARM_OP2_WVR, val);
129f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	GEN_WRITE_WB_REG_CASES(ARM_OP2_WCR, val);
130f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	default:
1318b521cb2947d8811b4cf7fc6a7a6ebde35218243Joe Perches		pr_warn("attempt to write to unknown breakpoint register %d\n",
1328b521cb2947d8811b4cf7fc6a7a6ebde35218243Joe Perches			n);
133f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	}
134f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	isb();
135f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon}
136f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
1370017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon/* Determine debug architecture. */
1380017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deaconstatic u8 get_debug_arch(void)
1390017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon{
1400017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	u32 didr;
1410017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon
1420017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	/* Do we implement the extended CPUID interface? */
143d12443363e590461655d4e9ccc31e40ad9078283Will Deacon	if (((read_cpuid_id() >> 16) & 0xf) != 0xf) {
1445ad29ea24e58777aa1daaa2255670ffb40aefd99Will Deacon		pr_warn_once("CPUID feature registers not supported. "
1455ad29ea24e58777aa1daaa2255670ffb40aefd99Will Deacon			     "Assuming v6 debug is present.\n");
1460017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon		return ARM_DEBUG_ARCH_V6;
147d12443363e590461655d4e9ccc31e40ad9078283Will Deacon	}
1480017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon
1499e962f76602dbd293a57030f4ce5a4b57853e2eaDietmar Eggemann	ARM_DBG_READ(c0, c0, 0, didr);
1500017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	return (didr >> 16) & 0xf;
1510017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon}
1520017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon
1530017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deaconu8 arch_get_debug_arch(void)
1540017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon{
1550017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	return debug_arch;
1560017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon}
1570017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon
15866e1cfe6d52c69d317e9df76ebc8538a34af0d51Will Deaconstatic int debug_arch_supported(void)
15966e1cfe6d52c69d317e9df76ebc8538a34af0d51Will Deacon{
16066e1cfe6d52c69d317e9df76ebc8538a34af0d51Will Deacon	u8 arch = get_debug_arch();
161b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon
162b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon	/* We don't support the memory-mapped interface. */
163b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon	return (arch >= ARM_DEBUG_ARCH_V6 && arch <= ARM_DEBUG_ARCH_V7_ECP14) ||
164b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon		arch >= ARM_DEBUG_ARCH_V7_1;
16566e1cfe6d52c69d317e9df76ebc8538a34af0d51Will Deacon}
16666e1cfe6d52c69d317e9df76ebc8538a34af0d51Will Deacon
167bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon/* Can we determine the watchpoint access type from the fsr? */
168bf8801145c01ab600f8df66e8c879ac642fa5846Will Deaconstatic int debug_exception_updates_fsr(void)
169bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon{
1705b61d4a5d6676b5bb4c3c101683d3c7fd0df2a38Christopher Covington	return get_debug_arch() >= ARM_DEBUG_ARCH_V8;
171bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon}
172bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon
173c512de955f0982aafa49d3f00d5643052a6790e5Will Deacon/* Determine number of WRP registers available. */
174c512de955f0982aafa49d3f00d5643052a6790e5Will Deaconstatic int get_num_wrp_resources(void)
175c512de955f0982aafa49d3f00d5643052a6790e5Will Deacon{
176c512de955f0982aafa49d3f00d5643052a6790e5Will Deacon	u32 didr;
1779e962f76602dbd293a57030f4ce5a4b57853e2eaDietmar Eggemann	ARM_DBG_READ(c0, c0, 0, didr);
178c512de955f0982aafa49d3f00d5643052a6790e5Will Deacon	return ((didr >> 28) & 0xf) + 1;
179c512de955f0982aafa49d3f00d5643052a6790e5Will Deacon}
180c512de955f0982aafa49d3f00d5643052a6790e5Will Deacon
181c512de955f0982aafa49d3f00d5643052a6790e5Will Deacon/* Determine number of BRP registers available. */
1820017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deaconstatic int get_num_brp_resources(void)
1830017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon{
1840017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	u32 didr;
1859e962f76602dbd293a57030f4ce5a4b57853e2eaDietmar Eggemann	ARM_DBG_READ(c0, c0, 0, didr);
1860017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	return ((didr >> 24) & 0xf) + 1;
1870017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon}
1880017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon
1890017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon/* Does this core support mismatch breakpoints? */
1900017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deaconstatic int core_has_mismatch_brps(void)
1910017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon{
1920017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	return (get_debug_arch() >= ARM_DEBUG_ARCH_V7_ECP14 &&
1930017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon		get_num_brp_resources() > 1);
1940017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon}
1950017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon
1960017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon/* Determine number of usable WRPs available. */
1970017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deaconstatic int get_num_wrps(void)
1980017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon{
1990017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	/*
200c512de955f0982aafa49d3f00d5643052a6790e5Will Deacon	 * On debug architectures prior to 7.1, when a watchpoint fires, the
201c512de955f0982aafa49d3f00d5643052a6790e5Will Deacon	 * only way to work out which watchpoint it was is by disassembling
202c512de955f0982aafa49d3f00d5643052a6790e5Will Deacon	 * the faulting instruction and working out the address of the memory
203c512de955f0982aafa49d3f00d5643052a6790e5Will Deacon	 * access.
2040017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	 *
2050017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	 * Furthermore, we can only do this if the watchpoint was precise
2060017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	 * since imprecise watchpoints prevent us from calculating register
2070017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	 * based addresses.
2080017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	 *
2090017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	 * Providing we have more than 1 breakpoint register, we only report
2100017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	 * a single watchpoint register for the time being. This way, we always
2110017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	 * know which watchpoint fired. In the future we can either add a
2120017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	 * disassembler and address generation emulator, or we can insert a
2130017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	 * check to see if the DFAR is set on watchpoint exception entry
2140017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	 * [the ARM ARM states that the DFAR is UNKNOWN, but experience shows
2150017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	 * that it is set on some implementations].
2160017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	 */
217c512de955f0982aafa49d3f00d5643052a6790e5Will Deacon	if (get_debug_arch() < ARM_DEBUG_ARCH_V7_1)
218c512de955f0982aafa49d3f00d5643052a6790e5Will Deacon		return 1;
2190017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon
220c512de955f0982aafa49d3f00d5643052a6790e5Will Deacon	return get_num_wrp_resources();
2210017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon}
2220017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon
2230017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon/* Determine number of usable BRPs available. */
2240017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deaconstatic int get_num_brps(void)
2250017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon{
2260017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon	int brps = get_num_brp_resources();
227c512de955f0982aafa49d3f00d5643052a6790e5Will Deacon	return core_has_mismatch_brps() ? brps - 1 : brps;
2280017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon}
2290017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon
230f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon/*
231f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * In order to access the breakpoint/watchpoint control registers,
232f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * we must be running in debug monitor mode. Unfortunately, we can
233f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * be put into halting debug mode at any time by an external debugger
234f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * but there is nothing we can do to prevent that.
235f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon */
2360daa034e696ac601061cbf60fda41ad39678ae14Will Deaconstatic int monitor_mode_enabled(void)
2370daa034e696ac601061cbf60fda41ad39678ae14Will Deacon{
2380daa034e696ac601061cbf60fda41ad39678ae14Will Deacon	u32 dscr;
2399e962f76602dbd293a57030f4ce5a4b57853e2eaDietmar Eggemann	ARM_DBG_READ(c0, c1, 0, dscr);
2400daa034e696ac601061cbf60fda41ad39678ae14Will Deacon	return !!(dscr & ARM_DSCR_MDBGEN);
2410daa034e696ac601061cbf60fda41ad39678ae14Will Deacon}
2420daa034e696ac601061cbf60fda41ad39678ae14Will Deacon
243f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconstatic int enable_monitor_mode(void)
244f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon{
245f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	u32 dscr;
2469e962f76602dbd293a57030f4ce5a4b57853e2eaDietmar Eggemann	ARM_DBG_READ(c0, c1, 0, dscr);
247f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
2488fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon	/* If monitor mode is already enabled, just return. */
2498fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon	if (dscr & ARM_DSCR_MDBGEN)
2508fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon		goto out;
2518fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon
252f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* Write to the corresponding DSCR. */
2538fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon	switch (get_debug_arch()) {
254f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case ARM_DEBUG_ARCH_V6:
255f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case ARM_DEBUG_ARCH_V6_1:
2569e962f76602dbd293a57030f4ce5a4b57853e2eaDietmar Eggemann		ARM_DBG_WRITE(c0, c1, 0, (dscr | ARM_DSCR_MDBGEN));
257f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
258f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case ARM_DEBUG_ARCH_V7_ECP14:
259b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon	case ARM_DEBUG_ARCH_V7_1:
2605b61d4a5d6676b5bb4c3c101683d3c7fd0df2a38Christopher Covington	case ARM_DEBUG_ARCH_V8:
2619e962f76602dbd293a57030f4ce5a4b57853e2eaDietmar Eggemann		ARM_DBG_WRITE(c0, c2, 2, (dscr | ARM_DSCR_MDBGEN));
262b59a540ca927ea84bb0590b9d8076f50c969abb4Will Deacon		isb();
263f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
264f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	default:
265614bea500a88be2a841af0967469961470f2be83Will Deacon		return -ENODEV;
266f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	}
267f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
268f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* Check that the write made it through. */
2699e962f76602dbd293a57030f4ce5a4b57853e2eaDietmar Eggemann	ARM_DBG_READ(c0, c1, 0, dscr);
270f435ab79928e4d54082e2838c4562a165e37999cWill Deacon	if (!(dscr & ARM_DSCR_MDBGEN)) {
271f435ab79928e4d54082e2838c4562a165e37999cWill Deacon		pr_warn_once("Failed to enable monitor mode on CPU %d.\n",
272f435ab79928e4d54082e2838c4562a165e37999cWill Deacon				smp_processor_id());
273614bea500a88be2a841af0967469961470f2be83Will Deacon		return -EPERM;
274f435ab79928e4d54082e2838c4562a165e37999cWill Deacon	}
275f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
276f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconout:
277614bea500a88be2a841af0967469961470f2be83Will Deacon	return 0;
278f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon}
279f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
2808fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deaconint hw_breakpoint_slots(int type)
2818fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon{
28266e1cfe6d52c69d317e9df76ebc8538a34af0d51Will Deacon	if (!debug_arch_supported())
28366e1cfe6d52c69d317e9df76ebc8538a34af0d51Will Deacon		return 0;
28466e1cfe6d52c69d317e9df76ebc8538a34af0d51Will Deacon
2858fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon	/*
2868fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon	 * We can be called early, so don't rely on
2878fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon	 * our static variables being initialised.
2888fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon	 */
2898fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon	switch (type) {
2908fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon	case TYPE_INST:
2918fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon		return get_num_brps();
2928fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon	case TYPE_DATA:
2938fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon		return get_num_wrps();
2948fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon	default:
2958b521cb2947d8811b4cf7fc6a7a6ebde35218243Joe Perches		pr_warn("unknown slot type: %d\n", type);
2968fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon		return 0;
2978fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon	}
2988fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon}
2998fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon
300f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon/*
301f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * Check if 8-bit byte-address select is available.
302f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * This clobbers WRP 0.
303f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon */
304f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconstatic u8 get_max_wp_len(void)
305f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon{
306f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	u32 ctrl_reg;
307f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	struct arch_hw_breakpoint_ctrl ctrl;
308f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	u8 size = 4;
309f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
310f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	if (debug_arch < ARM_DEBUG_ARCH_V7_ECP14)
311f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		goto out;
312f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
313f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	memset(&ctrl, 0, sizeof(ctrl));
314f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	ctrl.len = ARM_BREAKPOINT_LEN_8;
315f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	ctrl_reg = encode_ctrl_reg(ctrl);
316f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
317f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	write_wb_reg(ARM_BASE_WVR, 0);
318f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	write_wb_reg(ARM_BASE_WCR, ctrl_reg);
319f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	if ((read_wb_reg(ARM_BASE_WCR) & ctrl_reg) == ctrl_reg)
320f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		size = 8;
321f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
322f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconout:
323f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	return size;
324f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon}
325f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
326f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconu8 arch_get_max_wp_len(void)
327f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon{
328f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	return max_watchpoint_len;
329f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon}
330f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
331f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon/*
332f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * Install a perf counter breakpoint.
333f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon */
334f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconint arch_install_hw_breakpoint(struct perf_event *bp)
335f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon{
336f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
337f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	struct perf_event **slot, **slots;
3380daa034e696ac601061cbf60fda41ad39678ae14Will Deacon	int i, max_slots, ctrl_base, val_base;
33993a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon	u32 addr, ctrl;
340f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
34193a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon	addr = info->address;
34293a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon	ctrl = encode_ctrl_reg(info->ctrl) | 0x1;
34393a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon
344f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) {
345f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		/* Breakpoint */
346f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		ctrl_base = ARM_BASE_BCR;
347f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		val_base = ARM_BASE_BVR;
3481436c1aa626d0bc0e35c5c5231127086e80ab24aChristoph Lameter		slots = this_cpu_ptr(bp_on_reg);
3490017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon		max_slots = core_num_brps;
350f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	} else {
351f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		/* Watchpoint */
3526f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon		ctrl_base = ARM_BASE_WCR;
3536f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon		val_base = ARM_BASE_WVR;
3541436c1aa626d0bc0e35c5c5231127086e80ab24aChristoph Lameter		slots = this_cpu_ptr(wp_on_reg);
355f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		max_slots = core_num_wrps;
356f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	}
357f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
358f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	for (i = 0; i < max_slots; ++i) {
359f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		slot = &slots[i];
360f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
361f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		if (!*slot) {
362f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon			*slot = bp;
363f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon			break;
364f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		}
365f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	}
366f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
367f435ab79928e4d54082e2838c4562a165e37999cWill Deacon	if (i == max_slots) {
3688b521cb2947d8811b4cf7fc6a7a6ebde35218243Joe Perches		pr_warn("Can't find any breakpoint slot\n");
3690daa034e696ac601061cbf60fda41ad39678ae14Will Deacon		return -EBUSY;
370f435ab79928e4d54082e2838c4562a165e37999cWill Deacon	}
371f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
3726f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon	/* Override the breakpoint data with the step data. */
3736f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon	if (info->step_ctrl.enabled) {
3746f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon		addr = info->trigger & ~0x3;
3756f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon		ctrl = encode_ctrl_reg(info->step_ctrl);
3766f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon		if (info->ctrl.type != ARM_BREAKPOINT_EXECUTE) {
3776f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon			i = 0;
3786f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon			ctrl_base = ARM_BASE_BCR + core_num_brps;
3796f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon			val_base = ARM_BASE_BVR + core_num_brps;
3806f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon		}
3816f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon	}
3826f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon
383f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* Setup the address register. */
38493a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon	write_wb_reg(val_base + i, addr);
385f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
386f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* Setup the control register. */
38793a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon	write_wb_reg(ctrl_base + i, ctrl);
3880daa034e696ac601061cbf60fda41ad39678ae14Will Deacon	return 0;
389f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon}
390f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
391f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconvoid arch_uninstall_hw_breakpoint(struct perf_event *bp)
392f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon{
393f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
394f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	struct perf_event **slot, **slots;
395f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	int i, max_slots, base;
396f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
397f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) {
398f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		/* Breakpoint */
399f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		base = ARM_BASE_BCR;
4001436c1aa626d0bc0e35c5c5231127086e80ab24aChristoph Lameter		slots = this_cpu_ptr(bp_on_reg);
4010017ff42ac37ff6aeb87d0b006c5d32b9a39f5fcWill Deacon		max_slots = core_num_brps;
402f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	} else {
403f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		/* Watchpoint */
4046f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon		base = ARM_BASE_WCR;
4051436c1aa626d0bc0e35c5c5231127086e80ab24aChristoph Lameter		slots = this_cpu_ptr(wp_on_reg);
406f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		max_slots = core_num_wrps;
407f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	}
408f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
409f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* Remove the breakpoint. */
410f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	for (i = 0; i < max_slots; ++i) {
411f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		slot = &slots[i];
412f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
413f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		if (*slot == bp) {
414f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon			*slot = NULL;
415f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon			break;
416f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		}
417f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	}
418f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
419f435ab79928e4d54082e2838c4562a165e37999cWill Deacon	if (i == max_slots) {
4208b521cb2947d8811b4cf7fc6a7a6ebde35218243Joe Perches		pr_warn("Can't find any breakpoint slot\n");
421f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		return;
422f435ab79928e4d54082e2838c4562a165e37999cWill Deacon	}
423f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
4246f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon	/* Ensure that we disable the mismatch breakpoint. */
4256f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon	if (info->ctrl.type != ARM_BREAKPOINT_EXECUTE &&
4266f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon	    info->step_ctrl.enabled) {
4276f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon		i = 0;
4286f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon		base = ARM_BASE_BCR + core_num_brps;
4296f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon	}
4306f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon
431f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* Reset the control register. */
432f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	write_wb_reg(base + i, 0);
433f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon}
434f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
435f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconstatic int get_hbp_len(u8 hbp_len)
436f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon{
437f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	unsigned int len_in_bytes = 0;
438f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
439f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	switch (hbp_len) {
440f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case ARM_BREAKPOINT_LEN_1:
441f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		len_in_bytes = 1;
442f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
443f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case ARM_BREAKPOINT_LEN_2:
444f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		len_in_bytes = 2;
445f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
446f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case ARM_BREAKPOINT_LEN_4:
447f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		len_in_bytes = 4;
448f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
449f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case ARM_BREAKPOINT_LEN_8:
450f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		len_in_bytes = 8;
451f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
452f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	}
453f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
454f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	return len_in_bytes;
455f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon}
456f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
457f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon/*
458f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * Check whether bp virtual address is in kernel space.
459f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon */
460f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconint arch_check_bp_in_kernelspace(struct perf_event *bp)
461f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon{
462f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	unsigned int len;
463f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	unsigned long va;
464f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
465f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
466f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	va = info->address;
467f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	len = get_hbp_len(info->ctrl.len);
468f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
469f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	return (va >= TASK_SIZE) && ((va + len - 1) >= TASK_SIZE);
470f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon}
471f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
472f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon/*
473f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * Extract generic type and length encodings from an arch_hw_breakpoint_ctrl.
474f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * Hopefully this will disappear when ptrace can bypass the conversion
475f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * to generic breakpoint descriptions.
476f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon */
477f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconint arch_bp_generic_fields(struct arch_hw_breakpoint_ctrl ctrl,
478f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon			   int *gen_len, int *gen_type)
479f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon{
480f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* Type */
481f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	switch (ctrl.type) {
482f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case ARM_BREAKPOINT_EXECUTE:
483f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		*gen_type = HW_BREAKPOINT_X;
484f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
485f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case ARM_BREAKPOINT_LOAD:
486f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		*gen_type = HW_BREAKPOINT_R;
487f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
488f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case ARM_BREAKPOINT_STORE:
489f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		*gen_type = HW_BREAKPOINT_W;
490f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
491f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE:
492f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		*gen_type = HW_BREAKPOINT_RW;
493f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
494f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	default:
495f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		return -EINVAL;
496f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	}
497f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
498f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* Len */
499f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	switch (ctrl.len) {
500f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case ARM_BREAKPOINT_LEN_1:
501f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		*gen_len = HW_BREAKPOINT_LEN_1;
502f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
503f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case ARM_BREAKPOINT_LEN_2:
504f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		*gen_len = HW_BREAKPOINT_LEN_2;
505f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
506f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case ARM_BREAKPOINT_LEN_4:
507f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		*gen_len = HW_BREAKPOINT_LEN_4;
508f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
509f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case ARM_BREAKPOINT_LEN_8:
510f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		*gen_len = HW_BREAKPOINT_LEN_8;
511f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
512f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	default:
513f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		return -EINVAL;
514f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	}
515f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
516f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	return 0;
517f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon}
518f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
519f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon/*
520f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * Construct an arch_hw_breakpoint from a perf_event.
521f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon */
522f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconstatic int arch_build_bp_info(struct perf_event *bp)
523f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon{
524f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
525f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
526f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* Type */
527f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	switch (bp->attr.bp_type) {
528f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case HW_BREAKPOINT_X:
529f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		info->ctrl.type = ARM_BREAKPOINT_EXECUTE;
530f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
531f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case HW_BREAKPOINT_R:
532f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		info->ctrl.type = ARM_BREAKPOINT_LOAD;
533f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
534f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case HW_BREAKPOINT_W:
535f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		info->ctrl.type = ARM_BREAKPOINT_STORE;
536f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
537f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case HW_BREAKPOINT_RW:
538f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		info->ctrl.type = ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE;
539f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
540f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	default:
541f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		return -EINVAL;
542f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	}
543f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
544f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* Len */
545f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	switch (bp->attr.bp_len) {
546f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case HW_BREAKPOINT_LEN_1:
547f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		info->ctrl.len = ARM_BREAKPOINT_LEN_1;
548f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
549f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case HW_BREAKPOINT_LEN_2:
550f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		info->ctrl.len = ARM_BREAKPOINT_LEN_2;
551f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
552f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case HW_BREAKPOINT_LEN_4:
553f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		info->ctrl.len = ARM_BREAKPOINT_LEN_4;
554f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
555f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case HW_BREAKPOINT_LEN_8:
556f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		info->ctrl.len = ARM_BREAKPOINT_LEN_8;
557f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		if ((info->ctrl.type != ARM_BREAKPOINT_EXECUTE)
558f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon			&& max_watchpoint_len >= 8)
559f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon			break;
560f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	default:
561f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		return -EINVAL;
562f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	}
563f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
5646ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon	/*
5656ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon	 * Breakpoints must be of length 2 (thumb) or 4 (ARM) bytes.
5666ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon	 * Watchpoints can be of length 1, 2, 4 or 8 bytes if supported
5676ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon	 * by the hardware and must be aligned to the appropriate number of
5686ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon	 * bytes.
5696ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon	 */
5706ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon	if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE &&
5716ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon	    info->ctrl.len != ARM_BREAKPOINT_LEN_2 &&
5726ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon	    info->ctrl.len != ARM_BREAKPOINT_LEN_4)
5736ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon		return -EINVAL;
5746ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon
575f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* Address */
576f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	info->address = bp->attr.bp_addr;
577f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
578f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* Privilege */
579f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	info->ctrl.privilege = ARM_BREAKPOINT_USER;
58093a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon	if (arch_check_bp_in_kernelspace(bp))
581f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		info->ctrl.privilege |= ARM_BREAKPOINT_PRIV;
582f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
583f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* Enabled? */
584f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	info->ctrl.enabled = !bp->attr.disabled;
585f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
586f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* Mismatch */
587f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	info->ctrl.mismatch = 0;
588f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
589f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	return 0;
590f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon}
591f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
592f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon/*
593f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * Validate the arch-specific HW Breakpoint register settings.
594f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon */
595f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconint arch_validate_hwbkpt_settings(struct perf_event *bp)
596f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon{
597f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
598f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	int ret = 0;
5996ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon	u32 offset, alignment_mask = 0x3;
600f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
6010daa034e696ac601061cbf60fda41ad39678ae14Will Deacon	/* Ensure that we are in monitor debug mode. */
6020daa034e696ac601061cbf60fda41ad39678ae14Will Deacon	if (!monitor_mode_enabled())
6030daa034e696ac601061cbf60fda41ad39678ae14Will Deacon		return -ENODEV;
6040daa034e696ac601061cbf60fda41ad39678ae14Will Deacon
605f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* Build the arch_hw_breakpoint. */
606f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	ret = arch_build_bp_info(bp);
607f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	if (ret)
608f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		goto out;
609f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
610f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* Check address alignment. */
611f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	if (info->ctrl.len == ARM_BREAKPOINT_LEN_8)
612f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		alignment_mask = 0x7;
6136ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon	offset = info->address & alignment_mask;
6146ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon	switch (offset) {
6156ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon	case 0:
6166ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon		/* Aligned */
6176ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon		break;
6186ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon	case 1:
6196ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon	case 2:
6206ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon		/* Allow halfword watchpoints and breakpoints. */
6216ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon		if (info->ctrl.len == ARM_BREAKPOINT_LEN_2)
6226ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon			break;
623d968d2b801d877601d54e35e6dd0f52d9c797c99Will Deacon	case 3:
624d968d2b801d877601d54e35e6dd0f52d9c797c99Will Deacon		/* Allow single byte watchpoint. */
625d968d2b801d877601d54e35e6dd0f52d9c797c99Will Deacon		if (info->ctrl.len == ARM_BREAKPOINT_LEN_1)
626d968d2b801d877601d54e35e6dd0f52d9c797c99Will Deacon			break;
6276ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon	default:
6286ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon		ret = -EINVAL;
6296ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon		goto out;
630f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	}
631f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
6326ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon	info->address &= ~alignment_mask;
6336ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon	info->ctrl.len <<= offset;
6346ee33c2712fcdff2568d9bbadb25c8e5a7c36212Will Deacon
635bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon	if (!bp->overflow_handler) {
636bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon		/*
637bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon		 * Mismatch breakpoints are required for single-stepping
638bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon		 * breakpoints.
639bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon		 */
640bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon		if (!core_has_mismatch_brps())
641bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon			return -EINVAL;
642bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon
643bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon		/* We don't allow mismatch breakpoints in kernel space. */
644bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon		if (arch_check_bp_in_kernelspace(bp))
645bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon			return -EPERM;
646bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon
647bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon		/*
648bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon		 * Per-cpu breakpoints are not supported by our stepping
649bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon		 * mechanism.
650bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon		 */
651bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon		if (!bp->hw.bp_target)
652bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon			return -EINVAL;
653bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon
654bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon		/*
655bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon		 * We only support specific access types if the fsr
656bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon		 * reports them.
657bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon		 */
658bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon		if (!debug_exception_updates_fsr() &&
659bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon		    (info->ctrl.type == ARM_BREAKPOINT_LOAD ||
660bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon		     info->ctrl.type == ARM_BREAKPOINT_STORE))
661bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon			return -EINVAL;
662f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	}
663bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon
664f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconout:
665f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	return ret;
666f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon}
667f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
6689ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon/*
6699ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon * Enable/disable single-stepping over the breakpoint bp at address addr.
6709ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon */
6719ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deaconstatic void enable_single_step(struct perf_event *bp, u32 addr)
672f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon{
6739ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
674f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
6759ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon	arch_uninstall_hw_breakpoint(bp);
6769ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon	info->step_ctrl.mismatch  = 1;
6779ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon	info->step_ctrl.len	  = ARM_BREAKPOINT_LEN_4;
6789ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon	info->step_ctrl.type	  = ARM_BREAKPOINT_EXECUTE;
6799ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon	info->step_ctrl.privilege = info->ctrl.privilege;
6809ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon	info->step_ctrl.enabled	  = 1;
6819ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon	info->trigger		  = addr;
6829ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon	arch_install_hw_breakpoint(bp);
6839ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon}
684f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
6859ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deaconstatic void disable_single_step(struct perf_event *bp)
6869ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon{
6879ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon	arch_uninstall_hw_breakpoint(bp);
6889ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon	counter_arch_bp(bp)->step_ctrl.enabled = 0;
6899ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon	arch_install_hw_breakpoint(bp);
690f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon}
691f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
6926f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deaconstatic void watchpoint_handler(unsigned long addr, unsigned int fsr,
6936f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon			       struct pt_regs *regs)
694f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon{
6956f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon	int i, access;
6966f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon	u32 val, ctrl_reg, alignment_mask;
6974a55c18e2023096c8684fae5fa1cfa96a03172ffWill Deacon	struct perf_event *wp, **slots;
698f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	struct arch_hw_breakpoint *info;
6996f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon	struct arch_hw_breakpoint_ctrl ctrl;
700f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
7011436c1aa626d0bc0e35c5c5231127086e80ab24aChristoph Lameter	slots = this_cpu_ptr(wp_on_reg);
7024a55c18e2023096c8684fae5fa1cfa96a03172ffWill Deacon
703f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	for (i = 0; i < core_num_wrps; ++i) {
704f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		rcu_read_lock();
705f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
70693a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon		wp = slots[i];
70793a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon
7086f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon		if (wp == NULL)
7096f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon			goto unlock;
710f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
7116f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon		info = counter_arch_bp(wp);
712f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		/*
7136f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon		 * The DFAR is an unknown value on debug architectures prior
7146f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon		 * to 7.1. Since we only allow a single watchpoint on these
7156f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon		 * older CPUs, we can set the trigger to the lowest possible
7166f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon		 * faulting address.
717f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		 */
7186f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon		if (debug_arch < ARM_DEBUG_ARCH_V7_1) {
7196f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon			BUG_ON(i > 0);
7206f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon			info->trigger = wp->attr.bp_addr;
7216f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon		} else {
7226f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon			if (info->ctrl.len == ARM_BREAKPOINT_LEN_8)
7236f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon				alignment_mask = 0x7;
7246f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon			else
7256f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon				alignment_mask = 0x3;
7266f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon
7276f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon			/* Check if the watchpoint value matches. */
7286f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon			val = read_wb_reg(ARM_BASE_WVR + i);
7296f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon			if (val != (addr & ~alignment_mask))
7306f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon				goto unlock;
7316f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon
7326f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon			/* Possible match, check the byte address select. */
7336f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon			ctrl_reg = read_wb_reg(ARM_BASE_WCR + i);
7346f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon			decode_ctrl_reg(ctrl_reg, &ctrl);
7356f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon			if (!((1 << (addr & alignment_mask)) & ctrl.len))
7366f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon				goto unlock;
7376f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon
7386f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon			/* Check that the access type matches. */
739bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon			if (debug_exception_updates_fsr()) {
740bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon				access = (fsr & ARM_FSR_ACCESS_MASK) ?
741bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon					  HW_BREAKPOINT_W : HW_BREAKPOINT_R;
742bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon				if (!(access & hw_breakpoint_type(wp)))
743bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon					goto unlock;
744bf8801145c01ab600f8df66e8c879ac642fa5846Will Deacon			}
7456f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon
7466f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon			/* We have a winner. */
7476f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon			info->trigger = addr;
7486f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon		}
7496f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon
750f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		pr_debug("watchpoint fired: address = 0x%x\n", info->trigger);
75193a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon		perf_bp_event(wp, regs);
752f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
753f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		/*
754f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		 * If no overflow handler is present, insert a temporary
755f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		 * mismatch breakpoint so we can single-step over the
756f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		 * watchpoint trigger.
757f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		 */
7589ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon		if (!wp->overflow_handler)
7599ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon			enable_single_step(wp, instruction_pointer(regs));
760f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
7616f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deaconunlock:
762f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		rcu_read_unlock();
763f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	}
764f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon}
765f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
76693a04a3416da12647c47840ebe2bb812fcb801d0Will Deaconstatic void watchpoint_single_step_handler(unsigned long pc)
76793a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon{
76893a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon	int i;
7694a55c18e2023096c8684fae5fa1cfa96a03172ffWill Deacon	struct perf_event *wp, **slots;
77093a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon	struct arch_hw_breakpoint *info;
77193a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon
7721436c1aa626d0bc0e35c5c5231127086e80ab24aChristoph Lameter	slots = this_cpu_ptr(wp_on_reg);
7734a55c18e2023096c8684fae5fa1cfa96a03172ffWill Deacon
774c512de955f0982aafa49d3f00d5643052a6790e5Will Deacon	for (i = 0; i < core_num_wrps; ++i) {
77593a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon		rcu_read_lock();
77693a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon
77793a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon		wp = slots[i];
77893a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon
77993a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon		if (wp == NULL)
78093a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon			goto unlock;
78193a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon
78293a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon		info = counter_arch_bp(wp);
78393a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon		if (!info->step_ctrl.enabled)
78493a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon			goto unlock;
78593a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon
78693a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon		/*
78793a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon		 * Restore the original watchpoint if we've completed the
78893a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon		 * single-step.
78993a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon		 */
7909ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon		if (info->trigger != pc)
7919ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon			disable_single_step(wp);
79293a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon
79393a04a3416da12647c47840ebe2bb812fcb801d0Will Deaconunlock:
79493a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon		rcu_read_unlock();
79593a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon	}
79693a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon}
79793a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon
798f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconstatic void breakpoint_handler(unsigned long unknown, struct pt_regs *regs)
799f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon{
800f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	int i;
801f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	u32 ctrl_reg, val, addr;
8024a55c18e2023096c8684fae5fa1cfa96a03172ffWill Deacon	struct perf_event *bp, **slots;
803f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	struct arch_hw_breakpoint *info;
804f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	struct arch_hw_breakpoint_ctrl ctrl;
805f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
8061436c1aa626d0bc0e35c5c5231127086e80ab24aChristoph Lameter	slots = this_cpu_ptr(bp_on_reg);
8074a55c18e2023096c8684fae5fa1cfa96a03172ffWill Deacon
808f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* The exception entry code places the amended lr in the PC. */
809f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	addr = regs->ARM_pc;
810f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
81193a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon	/* Check the currently installed breakpoints first. */
81293a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon	for (i = 0; i < core_num_brps; ++i) {
813f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		rcu_read_lock();
814f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
815f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		bp = slots[i];
816f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
8179ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon		if (bp == NULL)
8189ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon			goto unlock;
819f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
8209ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon		info = counter_arch_bp(bp);
821f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
822f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		/* Check if the breakpoint value matches. */
823f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		val = read_wb_reg(ARM_BASE_BVR + i);
824f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		if (val != (addr & ~0x3))
8259ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon			goto mismatch;
826f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
827f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		/* Possible match, check the byte address select to confirm. */
828f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		ctrl_reg = read_wb_reg(ARM_BASE_BCR + i);
829f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		decode_ctrl_reg(ctrl_reg, &ctrl);
830f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		if ((1 << (addr & 0x3)) & ctrl.len) {
831f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon			info->trigger = addr;
832f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon			pr_debug("breakpoint fired: address = 0x%x\n", addr);
833f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon			perf_bp_event(bp, regs);
8349ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon			if (!bp->overflow_handler)
8359ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon				enable_single_step(bp, addr);
8369ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon			goto unlock;
837f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		}
838f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
8399ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deaconmismatch:
8409ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon		/* If we're stepping a breakpoint, it can now be restored. */
8419ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon		if (info->step_ctrl.enabled)
8429ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deacon			disable_single_step(bp);
8439ebb3cbcc39d4e61ae6751167086acfb5c201e6fWill Deaconunlock:
844f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		rcu_read_unlock();
845f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	}
84693a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon
84793a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon	/* Handle any pending watchpoint single-step breakpoints. */
84893a04a3416da12647c47840ebe2bb812fcb801d0Will Deacon	watchpoint_single_step_handler(addr);
849f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon}
850f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
851f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon/*
852f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * Called from either the Data Abort Handler [watchpoint] or the
85302fe2845d6a837ab02f0738f6cf4591a02cc88d4Russell King * Prefetch Abort Handler [breakpoint] with interrupts disabled.
854f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon */
855f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconstatic int hw_breakpoint_pending(unsigned long addr, unsigned int fsr,
856f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon				 struct pt_regs *regs)
857f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon{
8587e20269647169e7ea08a62bdc4979a3ba32e615cWill Deacon	int ret = 0;
859f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	u32 dscr;
860f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
86102fe2845d6a837ab02f0738f6cf4591a02cc88d4Russell King	preempt_disable();
86202fe2845d6a837ab02f0738f6cf4591a02cc88d4Russell King
86302fe2845d6a837ab02f0738f6cf4591a02cc88d4Russell King	if (interrupts_enabled(regs))
86402fe2845d6a837ab02f0738f6cf4591a02cc88d4Russell King		local_irq_enable();
8657e20269647169e7ea08a62bdc4979a3ba32e615cWill Deacon
866f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* We only handle watchpoints and hardware breakpoints. */
8679e962f76602dbd293a57030f4ce5a4b57853e2eaDietmar Eggemann	ARM_DBG_READ(c0, c1, 0, dscr);
868f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
869f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* Perform perf callbacks. */
870f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	switch (ARM_DSCR_MOE(dscr)) {
871f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case ARM_ENTRY_BREAKPOINT:
872f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		breakpoint_handler(addr, regs);
873f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
874f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case ARM_ENTRY_ASYNC_WATCHPOINT:
875235584b6f3b71bc1381be13a963a16f7107650cfJoe Perches		WARN(1, "Asynchronous watchpoint exception taken. Debugging results may be unreliable\n");
876f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	case ARM_ENTRY_SYNC_WATCHPOINT:
8776f26aa05c9edffff6a4c2cd71774bc659a5cceecWill Deacon		watchpoint_handler(addr, fsr, regs);
878f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		break;
879f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	default:
8807e20269647169e7ea08a62bdc4979a3ba32e615cWill Deacon		ret = 1; /* Unhandled fault. */
881f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	}
882f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
8837e20269647169e7ea08a62bdc4979a3ba32e615cWill Deacon	preempt_enable();
8847e20269647169e7ea08a62bdc4979a3ba32e615cWill Deacon
885f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	return ret;
886f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon}
887f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
888f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon/*
889f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * One-time initialisation.
890f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon */
8910d352e3d006c9589f22580212c3822cf62b6d775Will Deaconstatic cpumask_t debug_err_mask;
8920d352e3d006c9589f22580212c3822cf62b6d775Will Deacon
8930d352e3d006c9589f22580212c3822cf62b6d775Will Deaconstatic int debug_reg_trap(struct pt_regs *regs, unsigned int instr)
8940d352e3d006c9589f22580212c3822cf62b6d775Will Deacon{
8950d352e3d006c9589f22580212c3822cf62b6d775Will Deacon	int cpu = smp_processor_id();
8960d352e3d006c9589f22580212c3822cf62b6d775Will Deacon
8978b521cb2947d8811b4cf7fc6a7a6ebde35218243Joe Perches	pr_warn("Debug register access (0x%x) caused undefined instruction on CPU %d\n",
8988b521cb2947d8811b4cf7fc6a7a6ebde35218243Joe Perches		instr, cpu);
8990d352e3d006c9589f22580212c3822cf62b6d775Will Deacon
9000d352e3d006c9589f22580212c3822cf62b6d775Will Deacon	/* Set the error flag for this CPU and skip the faulting instruction. */
9010d352e3d006c9589f22580212c3822cf62b6d775Will Deacon	cpumask_set_cpu(cpu, &debug_err_mask);
9020d352e3d006c9589f22580212c3822cf62b6d775Will Deacon	instruction_pointer(regs) += 4;
9030d352e3d006c9589f22580212c3822cf62b6d775Will Deacon	return 0;
9040d352e3d006c9589f22580212c3822cf62b6d775Will Deacon}
9050d352e3d006c9589f22580212c3822cf62b6d775Will Deacon
9060d352e3d006c9589f22580212c3822cf62b6d775Will Deaconstatic struct undef_hook debug_reg_hook = {
9070d352e3d006c9589f22580212c3822cf62b6d775Will Deacon	.instr_mask	= 0x0fe80f10,
9080d352e3d006c9589f22580212c3822cf62b6d775Will Deacon	.instr_val	= 0x0e000e10,
9090d352e3d006c9589f22580212c3822cf62b6d775Will Deacon	.fn		= debug_reg_trap,
9100d352e3d006c9589f22580212c3822cf62b6d775Will Deacon};
9110d352e3d006c9589f22580212c3822cf62b6d775Will Deacon
91257ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann/* Does this core support OS Save and Restore? */
91357ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemannstatic bool core_has_os_save_restore(void)
91457ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann{
91557ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann	u32 oslsr;
91657ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann
91757ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann	switch (get_debug_arch()) {
91857ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann	case ARM_DEBUG_ARCH_V7_1:
91957ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann		return true;
92057ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann	case ARM_DEBUG_ARCH_V7_ECP14:
92157ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann		ARM_DBG_READ(c1, c1, 4, oslsr);
92257ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann		if (oslsr & ARM_OSLSR_OSLM0)
92357ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann			return true;
92457ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann	default:
92557ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann		return false;
92657ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann	}
92757ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann}
92857ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann
9290d352e3d006c9589f22580212c3822cf62b6d775Will Deaconstatic void reset_ctrl_regs(void *unused)
930f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon{
931c512de955f0982aafa49d3f00d5643052a6790e5Will Deacon	int i, raw_num_brps, err = 0, cpu = smp_processor_id();
932e64877dcf5fd05d81fa195785a738f3a729587a3Will Deacon	u32 val;
933f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
934ac88e07122fc0eb5cbad403be97ef02c317a06b7Will Deacon	/*
935ac88e07122fc0eb5cbad403be97ef02c317a06b7Will Deacon	 * v7 debug contains save and restore registers so that debug state
936ed19b739c5c76ad241d30f6c6a5ee96fb284f4cfWill Deacon	 * can be maintained across low-power modes without leaving the debug
937ed19b739c5c76ad241d30f6c6a5ee96fb284f4cfWill Deacon	 * logic powered up. It is IMPLEMENTATION DEFINED whether we can access
938ed19b739c5c76ad241d30f6c6a5ee96fb284f4cfWill Deacon	 * the debug registers out of reset, so we must unlock the OS Lock
939ed19b739c5c76ad241d30f6c6a5ee96fb284f4cfWill Deacon	 * Access Register to avoid taking undefined instruction exceptions
940ed19b739c5c76ad241d30f6c6a5ee96fb284f4cfWill Deacon	 * later on.
941ac88e07122fc0eb5cbad403be97ef02c317a06b7Will Deacon	 */
942b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon	switch (debug_arch) {
943a26bce1220a4c5a7a074a779e6aad3cae63a94f7Will Deacon	case ARM_DEBUG_ARCH_V6:
944a26bce1220a4c5a7a074a779e6aad3cae63a94f7Will Deacon	case ARM_DEBUG_ARCH_V6_1:
9457f4050a07be8ce5fad069722326ccd550577a93aWill Deacon		/* ARMv6 cores clear the registers out of reset. */
9467f4050a07be8ce5fad069722326ccd550577a93aWill Deacon		goto out_mdbgen;
947b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon	case ARM_DEBUG_ARCH_V7_ECP14:
948ac88e07122fc0eb5cbad403be97ef02c317a06b7Will Deacon		/*
949c09bae709182046ab104757115dfbd74a1ba1a15Will Deacon		 * Ensure sticky power-down is clear (i.e. debug logic is
950c09bae709182046ab104757115dfbd74a1ba1a15Will Deacon		 * powered up).
951c09bae709182046ab104757115dfbd74a1ba1a15Will Deacon		 */
9529e962f76602dbd293a57030f4ce5a4b57853e2eaDietmar Eggemann		ARM_DBG_READ(c1, c5, 4, val);
953e64877dcf5fd05d81fa195785a738f3a729587a3Will Deacon		if ((val & 0x1) == 0)
954b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon			err = -EPERM;
955e64877dcf5fd05d81fa195785a738f3a729587a3Will Deacon
95657ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann		if (!has_ossr)
957e64877dcf5fd05d81fa195785a738f3a729587a3Will Deacon			goto clear_vcr;
958b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon		break;
959b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon	case ARM_DEBUG_ARCH_V7_1:
960c09bae709182046ab104757115dfbd74a1ba1a15Will Deacon		/*
961b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon		 * Ensure the OS double lock is clear.
962ac88e07122fc0eb5cbad403be97ef02c317a06b7Will Deacon		 */
9639e962f76602dbd293a57030f4ce5a4b57853e2eaDietmar Eggemann		ARM_DBG_READ(c1, c3, 4, val);
964e64877dcf5fd05d81fa195785a738f3a729587a3Will Deacon		if ((val & 0x1) == 1)
965b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon			err = -EPERM;
966b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon		break;
967b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon	}
968e89c0d7090c54d7b11b9b091e495a1ae345dd3ffWill Deacon
969b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon	if (err) {
97068a154fc53ddd3f7b33e482847a411bf54a50855Santosh Shilimkar		pr_warn_once("CPU %d debug is powered down!\n", cpu);
9710d352e3d006c9589f22580212c3822cf62b6d775Will Deacon		cpumask_or(&debug_err_mask, &debug_err_mask, cpumask_of(cpu));
972b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon		return;
973ac88e07122fc0eb5cbad403be97ef02c317a06b7Will Deacon	}
974ac88e07122fc0eb5cbad403be97ef02c317a06b7Will Deacon
975b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon	/*
976e64877dcf5fd05d81fa195785a738f3a729587a3Will Deacon	 * Unconditionally clear the OS lock by writing a value
97702051ead976d854df1de726841c4a646826ec860Dietmar Eggemann	 * other than CS_LAR_KEY to the access register.
978b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon	 */
97902051ead976d854df1de726841c4a646826ec860Dietmar Eggemann	ARM_DBG_WRITE(c1, c0, 4, ~CS_LAR_KEY);
980b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon	isb();
981b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon
982b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon	/*
983b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon	 * Clear any configured vector-catch events before
984b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon	 * enabling monitor mode.
985b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon	 */
986e64877dcf5fd05d81fa195785a738f3a729587a3Will Deaconclear_vcr:
9879e962f76602dbd293a57030f4ce5a4b57853e2eaDietmar Eggemann	ARM_DBG_WRITE(c0, c7, 0, 0);
988b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon	isb();
989b5d5b8f98641edac6641af9e19e933083ade603bWill Deacon
990614bea500a88be2a841af0967469961470f2be83Will Deacon	if (cpumask_intersects(&debug_err_mask, cpumask_of(cpu))) {
99168a154fc53ddd3f7b33e482847a411bf54a50855Santosh Shilimkar		pr_warn_once("CPU %d failed to disable vector catch\n", cpu);
992f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		return;
993614bea500a88be2a841af0967469961470f2be83Will Deacon	}
994f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
995614bea500a88be2a841af0967469961470f2be83Will Deacon	/*
996614bea500a88be2a841af0967469961470f2be83Will Deacon	 * The control/value register pairs are UNKNOWN out of reset so
997614bea500a88be2a841af0967469961470f2be83Will Deacon	 * clear them to avoid spurious debug events.
998614bea500a88be2a841af0967469961470f2be83Will Deacon	 */
999c512de955f0982aafa49d3f00d5643052a6790e5Will Deacon	raw_num_brps = get_num_brp_resources();
1000c512de955f0982aafa49d3f00d5643052a6790e5Will Deacon	for (i = 0; i < raw_num_brps; ++i) {
1001f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		write_wb_reg(ARM_BASE_BCR + i, 0UL);
1002f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		write_wb_reg(ARM_BASE_BVR + i, 0UL);
1003f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	}
1004f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
1005f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	for (i = 0; i < core_num_wrps; ++i) {
1006f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		write_wb_reg(ARM_BASE_WCR + i, 0UL);
1007f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		write_wb_reg(ARM_BASE_WVR + i, 0UL);
1008f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	}
1009614bea500a88be2a841af0967469961470f2be83Will Deacon
1010614bea500a88be2a841af0967469961470f2be83Will Deacon	if (cpumask_intersects(&debug_err_mask, cpumask_of(cpu))) {
101168a154fc53ddd3f7b33e482847a411bf54a50855Santosh Shilimkar		pr_warn_once("CPU %d failed to clear debug register pairs\n", cpu);
1012614bea500a88be2a841af0967469961470f2be83Will Deacon		return;
1013614bea500a88be2a841af0967469961470f2be83Will Deacon	}
1014614bea500a88be2a841af0967469961470f2be83Will Deacon
1015614bea500a88be2a841af0967469961470f2be83Will Deacon	/*
1016614bea500a88be2a841af0967469961470f2be83Will Deacon	 * Have a crack at enabling monitor mode. We don't actually need
1017614bea500a88be2a841af0967469961470f2be83Will Deacon	 * it yet, but reporting an error early is useful if it fails.
1018614bea500a88be2a841af0967469961470f2be83Will Deacon	 */
10197f4050a07be8ce5fad069722326ccd550577a93aWill Deaconout_mdbgen:
1020614bea500a88be2a841af0967469961470f2be83Will Deacon	if (enable_monitor_mode())
1021614bea500a88be2a841af0967469961470f2be83Will Deacon		cpumask_or(&debug_err_mask, &debug_err_mask, cpumask_of(cpu));
1022f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon}
1023f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
10248bd26e3a7e49af2697449bbcb7187a39dc85d672Paul Gortmakerstatic int dbg_reset_notify(struct notifier_block *self,
10257d99331e4793b52d488e911876ef11d843c6c8c9Will Deacon				      unsigned long action, void *cpu)
10267d99331e4793b52d488e911876ef11d843c6c8c9Will Deacon{
10271a8e611874da714ee7ef1e92e5160b38dc54959bDietmar Eggemann	if ((action & ~CPU_TASKS_FROZEN) == CPU_ONLINE)
10287d99331e4793b52d488e911876ef11d843c6c8c9Will Deacon		smp_call_function_single((int)cpu, reset_ctrl_regs, NULL, 1);
10290d352e3d006c9589f22580212c3822cf62b6d775Will Deacon
10307d99331e4793b52d488e911876ef11d843c6c8c9Will Deacon	return NOTIFY_OK;
10317d99331e4793b52d488e911876ef11d843c6c8c9Will Deacon}
10327d99331e4793b52d488e911876ef11d843c6c8c9Will Deacon
10338bd26e3a7e49af2697449bbcb7187a39dc85d672Paul Gortmakerstatic struct notifier_block dbg_reset_nb = {
10347d99331e4793b52d488e911876ef11d843c6c8c9Will Deacon	.notifier_call = dbg_reset_notify,
10357d99331e4793b52d488e911876ef11d843c6c8c9Will Deacon};
10367d99331e4793b52d488e911876ef11d843c6c8c9Will Deacon
10379a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann#ifdef CONFIG_CPU_PM
10389a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemannstatic int dbg_cpu_pm_notify(struct notifier_block *self, unsigned long action,
10399a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann			     void *v)
10409a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann{
10419a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann	if (action == CPU_PM_EXIT)
10429a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann		reset_ctrl_regs(NULL);
10439a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann
10449a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann	return NOTIFY_OK;
10459a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann}
10469a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann
104750acff3c1f9ee9753684e676929b82926f15966cBastian Hechtstatic struct notifier_block dbg_cpu_pm_nb = {
10489a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann	.notifier_call = dbg_cpu_pm_notify,
10499a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann};
10509a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann
10519a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemannstatic void __init pm_init(void)
10529a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann{
10539a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann	cpu_pm_register_notifier(&dbg_cpu_pm_nb);
10549a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann}
10559a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann#else
10569a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemannstatic inline void pm_init(void)
10579a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann{
10589a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann}
10599a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann#endif
10609a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann
1061f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconstatic int __init arch_hw_breakpoint_init(void)
1062f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon{
1063f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	debug_arch = get_debug_arch();
1064f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
106566e1cfe6d52c69d317e9df76ebc8538a34af0d51Will Deacon	if (!debug_arch_supported()) {
1066f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon		pr_info("debug architecture 0x%x unsupported.\n", debug_arch);
10678fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon		return 0;
1068f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	}
1069f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
107057ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann	has_ossr = core_has_os_save_restore();
107157ba899731156ab01cdb7dae8d1fe6430ef4957cDietmar Eggemann
1072f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* Determine how many BRPs/WRPs are available. */
1073f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	core_num_brps = get_num_brps();
1074f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	core_num_wrps = get_num_wrps();
1075f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
1076c5929bd3a9920432dfb485253c64163fdfc90fafSrivatsa S. Bhat	cpu_notifier_register_begin();
1077c5929bd3a9920432dfb485253c64163fdfc90fafSrivatsa S. Bhat
10780d352e3d006c9589f22580212c3822cf62b6d775Will Deacon	/*
10790d352e3d006c9589f22580212c3822cf62b6d775Will Deacon	 * We need to tread carefully here because DBGSWENABLE may be
10800d352e3d006c9589f22580212c3822cf62b6d775Will Deacon	 * driven low on this core and there isn't an architected way to
10810d352e3d006c9589f22580212c3822cf62b6d775Will Deacon	 * determine that.
10820d352e3d006c9589f22580212c3822cf62b6d775Will Deacon	 */
10830d352e3d006c9589f22580212c3822cf62b6d775Will Deacon	register_undef_hook(&debug_reg_hook);
1084f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
1085ed19b739c5c76ad241d30f6c6a5ee96fb284f4cfWill Deacon	/*
1086ed19b739c5c76ad241d30f6c6a5ee96fb284f4cfWill Deacon	 * Reset the breakpoint resources. We assume that a halting
1087ed19b739c5c76ad241d30f6c6a5ee96fb284f4cfWill Deacon	 * debugger will leave the world in a nice state for us.
1088ed19b739c5c76ad241d30f6c6a5ee96fb284f4cfWill Deacon	 */
10890d352e3d006c9589f22580212c3822cf62b6d775Will Deacon	on_each_cpu(reset_ctrl_regs, NULL, 1);
10900d352e3d006c9589f22580212c3822cf62b6d775Will Deacon	unregister_undef_hook(&debug_reg_hook);
10910d352e3d006c9589f22580212c3822cf62b6d775Will Deacon	if (!cpumask_empty(&debug_err_mask)) {
1092c09bae709182046ab104757115dfbd74a1ba1a15Will Deacon		core_num_brps = 0;
1093c09bae709182046ab104757115dfbd74a1ba1a15Will Deacon		core_num_wrps = 0;
1094c5929bd3a9920432dfb485253c64163fdfc90fafSrivatsa S. Bhat		cpu_notifier_register_done();
1095c09bae709182046ab104757115dfbd74a1ba1a15Will Deacon		return 0;
1096c09bae709182046ab104757115dfbd74a1ba1a15Will Deacon	}
1097ed19b739c5c76ad241d30f6c6a5ee96fb284f4cfWill Deacon
10980d352e3d006c9589f22580212c3822cf62b6d775Will Deacon	pr_info("found %d " "%s" "breakpoint and %d watchpoint registers.\n",
10990d352e3d006c9589f22580212c3822cf62b6d775Will Deacon		core_num_brps, core_has_mismatch_brps() ? "(+1 reserved) " :
11000d352e3d006c9589f22580212c3822cf62b6d775Will Deacon		"", core_num_wrps);
11010d352e3d006c9589f22580212c3822cf62b6d775Will Deacon
1102b59a540ca927ea84bb0590b9d8076f50c969abb4Will Deacon	/* Work out the maximum supported watchpoint length. */
1103b59a540ca927ea84bb0590b9d8076f50c969abb4Will Deacon	max_watchpoint_len = get_max_wp_len();
1104b59a540ca927ea84bb0590b9d8076f50c969abb4Will Deacon	pr_info("maximum watchpoint size is %u bytes.\n",
1105b59a540ca927ea84bb0590b9d8076f50c969abb4Will Deacon			max_watchpoint_len);
1106f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
1107f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	/* Register debug fault handler. */
1108f7b8156d150f7383b42622a9219b230b36435b4aCatalin Marinas	hook_fault_code(FAULT_CODE_DEBUG, hw_breakpoint_pending, SIGTRAP,
1109f7b8156d150f7383b42622a9219b230b36435b4aCatalin Marinas			TRAP_HWBKPT, "watchpoint debug exception");
1110f7b8156d150f7383b42622a9219b230b36435b4aCatalin Marinas	hook_ifault_code(FAULT_CODE_DEBUG, hw_breakpoint_pending, SIGTRAP,
1111f7b8156d150f7383b42622a9219b230b36435b4aCatalin Marinas			TRAP_HWBKPT, "breakpoint debug exception");
1112f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
11139a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann	/* Register hotplug and PM notifiers. */
1114c5929bd3a9920432dfb485253c64163fdfc90fafSrivatsa S. Bhat	__register_cpu_notifier(&dbg_reset_nb);
1115c5929bd3a9920432dfb485253c64163fdfc90fafSrivatsa S. Bhat
1116c5929bd3a9920432dfb485253c64163fdfc90fafSrivatsa S. Bhat	cpu_notifier_register_done();
1117c5929bd3a9920432dfb485253c64163fdfc90fafSrivatsa S. Bhat
11189a6eb310eaa5336b89a27a0bbb78da4bba35f6f1Dietmar Eggemann	pm_init();
11198fbf397c3389c1dedfa9ee412715046ab28fd82dWill Deacon	return 0;
1120f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon}
1121f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconarch_initcall(arch_hw_breakpoint_init);
1122f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
1123f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconvoid hw_breakpoint_pmu_read(struct perf_event *bp)
1124f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon{
1125f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon}
1126f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon
1127f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon/*
1128f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon * Dummy function to register with die_notifier.
1129f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon */
1130f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deaconint hw_breakpoint_exceptions_notify(struct notifier_block *unused,
1131f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon					unsigned long val, void *data)
1132f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon{
1133f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon	return NOTIFY_DONE;
1134f81ef4a920c8e1af75adf9f15042c2daa49d3cb3Will Deacon}
1135