151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#ifndef __mmu_defs_asm_h
251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define __mmu_defs_asm_h
351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik
451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik/*
551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik * This file is autogenerated from
651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik *   file:           ../../inst/mmu/doc/mmu_regs.r
751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik *     id:           mmu_regs.r,v 1.12 2004/05/06 13:48:45 mikaeln Exp
851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik *     last modfied: Mon Apr 11 17:03:20 2005
951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik *
1051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik *   by /n/asic/design/tools/rdesc/src/rdes2c -asm --outfile asm/mmu_defs_asm.h ../../inst/mmu/doc/mmu_regs.r
1151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik *      id: $Id: mmu_defs_asm.h,v 1.1 2005/04/24 18:31:04 starvik Exp $
1251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik * Any changes here will be lost.
1351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik *
1451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik * -*- buffer-read-only: t -*-
1551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik */
1651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik
1751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#ifndef REG_FIELD
1851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define REG_FIELD( scope, reg, field, value ) \
1951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik  REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )
2051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define REG_FIELD_X_( value, shift ) ((value) << shift)
2151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#endif
2251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik
2351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#ifndef REG_STATE
2451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define REG_STATE( scope, reg, field, symbolic_value ) \
2551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik  REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )
2651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define REG_STATE_X_( k, shift ) (k << shift)
2751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#endif
2851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik
2951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#ifndef REG_MASK
3051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define REG_MASK( scope, reg, field ) \
3151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik  REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )
3251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)
3351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#endif
3451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik
3551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#ifndef REG_LSB
3651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb
3751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#endif
3851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik
3951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#ifndef REG_BIT
4051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit
4151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#endif
4251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik
4351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#ifndef REG_ADDR
4451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)
4551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define REG_ADDR_X_( inst, offs ) ((inst) + offs)
4651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#endif
4751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik
4851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#ifndef REG_ADDR_VECT
4951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define REG_ADDR_VECT( scope, inst, reg, index ) \
5051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik         REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \
5151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik			 STRIDE_##scope##_##reg )
5251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define REG_ADDR_VECT_X_( inst, offs, index, stride ) \
5351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik                          ((inst) + offs + (index) * stride)
5451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#endif
5551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik
5651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik/* Register rw_mm_cfg, scope mmu, type rw */
5751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_0___lsb 0
5851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_0___width 1
5951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_0___bit 0
6051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_1___lsb 1
6151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_1___width 1
6251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_1___bit 1
6351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_2___lsb 2
6451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_2___width 1
6551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_2___bit 2
6651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_3___lsb 3
6751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_3___width 1
6851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_3___bit 3
6951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_4___lsb 4
7051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_4___width 1
7151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_4___bit 4
7251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_5___lsb 5
7351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_5___width 1
7451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_5___bit 5
7551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_6___lsb 6
7651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_6___width 1
7751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_6___bit 6
7851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_7___lsb 7
7951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_7___width 1
8051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_7___bit 7
8151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_8___lsb 8
8251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_8___width 1
8351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_8___bit 8
8451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_9___lsb 9
8551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_9___width 1
8651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_9___bit 9
8751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_a___lsb 10
8851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_a___width 1
8951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_a___bit 10
9051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_b___lsb 11
9151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_b___width 1
9251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_b___bit 11
9351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_c___lsb 12
9451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_c___width 1
9551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_c___bit 12
9651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_d___lsb 13
9751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_d___width 1
9851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_d___bit 13
9951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_e___lsb 14
10051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_e___width 1
10151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_e___bit 14
10251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_f___lsb 15
10351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_f___width 1
10451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___seg_f___bit 15
10551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___inv___lsb 16
10651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___inv___width 1
10751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___inv___bit 16
10851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___ex___lsb 17
10951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___ex___width 1
11051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___ex___bit 17
11151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___acc___lsb 18
11251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___acc___width 1
11351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___acc___bit 18
11451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___we___lsb 19
11551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___we___width 1
11651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg___we___bit 19
11751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_cfg_offset 0
11851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik
11951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik/* Register rw_mm_kbase_lo, scope mmu, type rw */
12051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_lo___base_0___lsb 0
12151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_lo___base_0___width 4
12251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_lo___base_1___lsb 4
12351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_lo___base_1___width 4
12451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_lo___base_2___lsb 8
12551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_lo___base_2___width 4
12651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_lo___base_3___lsb 12
12751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_lo___base_3___width 4
12851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_lo___base_4___lsb 16
12951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_lo___base_4___width 4
13051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_lo___base_5___lsb 20
13151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_lo___base_5___width 4
13251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_lo___base_6___lsb 24
13351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_lo___base_6___width 4
13451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_lo___base_7___lsb 28
13551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_lo___base_7___width 4
13651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_lo_offset 4
13751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik
13851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik/* Register rw_mm_kbase_hi, scope mmu, type rw */
13951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_hi___base_8___lsb 0
14051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_hi___base_8___width 4
14151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_hi___base_9___lsb 4
14251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_hi___base_9___width 4
14351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_hi___base_a___lsb 8
14451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_hi___base_a___width 4
14551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_hi___base_b___lsb 12
14651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_hi___base_b___width 4
14751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_hi___base_c___lsb 16
14851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_hi___base_c___width 4
14951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_hi___base_d___lsb 20
15051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_hi___base_d___width 4
15151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_hi___base_e___lsb 24
15251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_hi___base_e___width 4
15351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_hi___base_f___lsb 28
15451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_hi___base_f___width 4
15551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_kbase_hi_offset 8
15651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik
15751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik/* Register r_mm_cause, scope mmu, type r */
15851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_r_mm_cause___pid___lsb 0
15951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_r_mm_cause___pid___width 8
16051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_r_mm_cause___op___lsb 8
16151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_r_mm_cause___op___width 2
16251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_r_mm_cause___vpn___lsb 13
16351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_r_mm_cause___vpn___width 19
16451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_r_mm_cause_offset 12
16551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik
16651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik/* Register rw_mm_tlb_sel, scope mmu, type rw */
16751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_sel___idx___lsb 0
16851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_sel___idx___width 4
16951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_sel___set___lsb 4
17051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_sel___set___width 2
17151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_sel_offset 16
17251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik
17351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik/* Register rw_mm_tlb_lo, scope mmu, type rw */
17451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_lo___x___lsb 0
17551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_lo___x___width 1
17651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_lo___x___bit 0
17751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_lo___w___lsb 1
17851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_lo___w___width 1
17951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_lo___w___bit 1
18051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_lo___k___lsb 2
18151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_lo___k___width 1
18251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_lo___k___bit 2
18351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_lo___v___lsb 3
18451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_lo___v___width 1
18551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_lo___v___bit 3
18651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_lo___g___lsb 4
18751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_lo___g___width 1
18851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_lo___g___bit 4
18951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_lo___pfn___lsb 13
19051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_lo___pfn___width 19
19151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_lo_offset 20
19251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik
19351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik/* Register rw_mm_tlb_hi, scope mmu, type rw */
19451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_hi___pid___lsb 0
19551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_hi___pid___width 8
19651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_hi___vpn___lsb 13
19751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_hi___vpn___width 19
19851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define reg_mmu_rw_mm_tlb_hi_offset 24
19951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik
20051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik
20151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik/* Constants */
20251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define regk_mmu_execute                          0x00000000
20351533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define regk_mmu_flush                            0x00000003
20451533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define regk_mmu_linear                           0x00000001
20551533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define regk_mmu_no                               0x00000000
20651533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define regk_mmu_off                              0x00000000
20751533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define regk_mmu_on                               0x00000001
20851533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define regk_mmu_page                             0x00000000
20951533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define regk_mmu_read                             0x00000001
21051533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define regk_mmu_write                            0x00000002
21151533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#define regk_mmu_yes                              0x00000001
21251533b615e605d86154ec1b4e585c8ca1b0b15b7Mikael Starvik#endif /* __mmu_defs_asm_h */
213