setup_64.c revision 1618bd53e6f43918f90ca04a4fcaf664b0a78749
1/*
2 *
3 * Common boot and setup code.
4 *
5 * Copyright (C) 2001 PPC64 Team, IBM Corp
6 *
7 *      This program is free software; you can redistribute it and/or
8 *      modify it under the terms of the GNU General Public License
9 *      as published by the Free Software Foundation; either version
10 *      2 of the License, or (at your option) any later version.
11 */
12
13#define DEBUG
14
15#include <linux/export.h>
16#include <linux/string.h>
17#include <linux/sched.h>
18#include <linux/init.h>
19#include <linux/kernel.h>
20#include <linux/reboot.h>
21#include <linux/delay.h>
22#include <linux/initrd.h>
23#include <linux/seq_file.h>
24#include <linux/ioport.h>
25#include <linux/console.h>
26#include <linux/utsname.h>
27#include <linux/tty.h>
28#include <linux/root_dev.h>
29#include <linux/notifier.h>
30#include <linux/cpu.h>
31#include <linux/unistd.h>
32#include <linux/serial.h>
33#include <linux/serial_8250.h>
34#include <linux/bootmem.h>
35#include <linux/pci.h>
36#include <linux/lockdep.h>
37#include <linux/memblock.h>
38#include <linux/hugetlb.h>
39#include <linux/memory.h>
40
41#include <asm/io.h>
42#include <asm/kdump.h>
43#include <asm/prom.h>
44#include <asm/processor.h>
45#include <asm/pgtable.h>
46#include <asm/smp.h>
47#include <asm/elf.h>
48#include <asm/machdep.h>
49#include <asm/paca.h>
50#include <asm/time.h>
51#include <asm/cputable.h>
52#include <asm/sections.h>
53#include <asm/btext.h>
54#include <asm/nvram.h>
55#include <asm/setup.h>
56#include <asm/rtas.h>
57#include <asm/iommu.h>
58#include <asm/serial.h>
59#include <asm/cache.h>
60#include <asm/page.h>
61#include <asm/mmu.h>
62#include <asm/firmware.h>
63#include <asm/xmon.h>
64#include <asm/udbg.h>
65#include <asm/kexec.h>
66#include <asm/mmu_context.h>
67#include <asm/code-patching.h>
68#include <asm/kvm_ppc.h>
69#include <asm/hugetlb.h>
70#include <asm/epapr_hcalls.h>
71
72#ifdef DEBUG
73#define DBG(fmt...) udbg_printf(fmt)
74#else
75#define DBG(fmt...)
76#endif
77
78int spinning_secondaries;
79u64 ppc64_pft_size;
80
81/* Pick defaults since we might want to patch instructions
82 * before we've read this from the device tree.
83 */
84struct ppc64_caches ppc64_caches = {
85	.dline_size = 0x40,
86	.log_dline_size = 6,
87	.iline_size = 0x40,
88	.log_iline_size = 6
89};
90EXPORT_SYMBOL_GPL(ppc64_caches);
91
92/*
93 * These are used in binfmt_elf.c to put aux entries on the stack
94 * for each elf executable being started.
95 */
96int dcache_bsize;
97int icache_bsize;
98int ucache_bsize;
99
100#if defined(CONFIG_PPC_BOOK3E) && defined(CONFIG_SMP)
101static void setup_tlb_core_data(void)
102{
103	int cpu;
104
105	BUILD_BUG_ON(offsetof(struct tlb_core_data, lock) != 0);
106
107	for_each_possible_cpu(cpu) {
108		int first = cpu_first_thread_sibling(cpu);
109
110		paca[cpu].tcd_ptr = &paca[first].tcd;
111
112		/*
113		 * If we have threads, we need either tlbsrx.
114		 * or e6500 tablewalk mode, or else TLB handlers
115		 * will be racy and could produce duplicate entries.
116		 */
117		if (smt_enabled_at_boot >= 2 &&
118		    !mmu_has_feature(MMU_FTR_USE_TLBRSRV) &&
119		    book3e_htw_mode != PPC_HTW_E6500) {
120			/* Should we panic instead? */
121			WARN_ONCE("%s: unsupported MMU configuration -- expect problems\n",
122				  __func__);
123		}
124	}
125}
126#else
127static void setup_tlb_core_data(void)
128{
129}
130#endif
131
132#ifdef CONFIG_SMP
133
134static char *smt_enabled_cmdline;
135
136/* Look for ibm,smt-enabled OF option */
137static void check_smt_enabled(void)
138{
139	struct device_node *dn;
140	const char *smt_option;
141
142	/* Default to enabling all threads */
143	smt_enabled_at_boot = threads_per_core;
144
145	/* Allow the command line to overrule the OF option */
146	if (smt_enabled_cmdline) {
147		if (!strcmp(smt_enabled_cmdline, "on"))
148			smt_enabled_at_boot = threads_per_core;
149		else if (!strcmp(smt_enabled_cmdline, "off"))
150			smt_enabled_at_boot = 0;
151		else {
152			int smt;
153			int rc;
154
155			rc = kstrtoint(smt_enabled_cmdline, 10, &smt);
156			if (!rc)
157				smt_enabled_at_boot =
158					min(threads_per_core, smt);
159		}
160	} else {
161		dn = of_find_node_by_path("/options");
162		if (dn) {
163			smt_option = of_get_property(dn, "ibm,smt-enabled",
164						     NULL);
165
166			if (smt_option) {
167				if (!strcmp(smt_option, "on"))
168					smt_enabled_at_boot = threads_per_core;
169				else if (!strcmp(smt_option, "off"))
170					smt_enabled_at_boot = 0;
171			}
172
173			of_node_put(dn);
174		}
175	}
176}
177
178/* Look for smt-enabled= cmdline option */
179static int __init early_smt_enabled(char *p)
180{
181	smt_enabled_cmdline = p;
182	return 0;
183}
184early_param("smt-enabled", early_smt_enabled);
185
186#else
187#define check_smt_enabled()
188#endif /* CONFIG_SMP */
189
190/** Fix up paca fields required for the boot cpu */
191static void fixup_boot_paca(void)
192{
193	/* The boot cpu is started */
194	get_paca()->cpu_start = 1;
195	/* Allow percpu accesses to work until we setup percpu data */
196	get_paca()->data_offset = 0;
197}
198
199static void cpu_ready_for_interrupts(void)
200{
201	/* Set IR and DR in PACA MSR */
202	get_paca()->kernel_msr = MSR_KERNEL;
203
204	/*
205	 * Enable AIL if supported, and we are in hypervisor mode. If we are
206	 * not in hypervisor mode, we enable relocation-on interrupts later
207	 * in pSeries_setup_arch() using the H_SET_MODE hcall.
208	 */
209	if (cpu_has_feature(CPU_FTR_HVMODE) &&
210	    cpu_has_feature(CPU_FTR_ARCH_207S)) {
211		unsigned long lpcr = mfspr(SPRN_LPCR);
212		mtspr(SPRN_LPCR, lpcr | LPCR_AIL_3);
213	}
214}
215
216/*
217 * Early initialization entry point. This is called by head.S
218 * with MMU translation disabled. We rely on the "feature" of
219 * the CPU that ignores the top 2 bits of the address in real
220 * mode so we can access kernel globals normally provided we
221 * only toy with things in the RMO region. From here, we do
222 * some early parsing of the device-tree to setup out MEMBLOCK
223 * data structures, and allocate & initialize the hash table
224 * and segment tables so we can start running with translation
225 * enabled.
226 *
227 * It is this function which will call the probe() callback of
228 * the various platform types and copy the matching one to the
229 * global ppc_md structure. Your platform can eventually do
230 * some very early initializations from the probe() routine, but
231 * this is not recommended, be very careful as, for example, the
232 * device-tree is not accessible via normal means at this point.
233 */
234
235void __init early_setup(unsigned long dt_ptr)
236{
237	static __initdata struct paca_struct boot_paca;
238
239	/* -------- printk is _NOT_ safe to use here ! ------- */
240
241	/* Identify CPU type */
242	identify_cpu(0, mfspr(SPRN_PVR));
243
244	/* Assume we're on cpu 0 for now. Don't write to the paca yet! */
245	initialise_paca(&boot_paca, 0);
246	setup_paca(&boot_paca);
247	fixup_boot_paca();
248
249	/* Initialize lockdep early or else spinlocks will blow */
250	lockdep_init();
251
252	/* -------- printk is now safe to use ------- */
253
254	/* Enable early debugging if any specified (see udbg.h) */
255	udbg_early_init();
256
257 	DBG(" -> early_setup(), dt_ptr: 0x%lx\n", dt_ptr);
258
259	/*
260	 * Do early initialization using the flattened device
261	 * tree, such as retrieving the physical memory map or
262	 * calculating/retrieving the hash table size.
263	 */
264	early_init_devtree(__va(dt_ptr));
265
266	epapr_paravirt_early_init();
267
268	/* Now we know the logical id of our boot cpu, setup the paca. */
269	setup_paca(&paca[boot_cpuid]);
270	fixup_boot_paca();
271
272	/* Probe the machine type */
273	probe_machine();
274
275	setup_kdump_trampoline();
276
277	DBG("Found, Initializing memory management...\n");
278
279	/* Initialize the hash table or TLB handling */
280	early_init_mmu();
281
282	/*
283	 * At this point, we can let interrupts switch to virtual mode
284	 * (the MMU has been setup), so adjust the MSR in the PACA to
285	 * have IR and DR set and enable AIL if it exists
286	 */
287	cpu_ready_for_interrupts();
288
289	/* Reserve large chunks of memory for use by CMA for KVM */
290	kvm_cma_reserve();
291
292	/*
293	 * Reserve any gigantic pages requested on the command line.
294	 * memblock needs to have been initialized by the time this is
295	 * called since this will reserve memory.
296	 */
297	reserve_hugetlb_gpages();
298
299	DBG(" <- early_setup()\n");
300
301#ifdef CONFIG_PPC_EARLY_DEBUG_BOOTX
302	/*
303	 * This needs to be done *last* (after the above DBG() even)
304	 *
305	 * Right after we return from this function, we turn on the MMU
306	 * which means the real-mode access trick that btext does will
307	 * no longer work, it needs to switch to using a real MMU
308	 * mapping. This call will ensure that it does
309	 */
310	btext_map();
311#endif /* CONFIG_PPC_EARLY_DEBUG_BOOTX */
312}
313
314#ifdef CONFIG_SMP
315void early_setup_secondary(void)
316{
317	/* Mark interrupts enabled in PACA */
318	get_paca()->soft_enabled = 0;
319
320	/* Initialize the hash table or TLB handling */
321	early_init_mmu_secondary();
322
323	/*
324	 * At this point, we can let interrupts switch to virtual mode
325	 * (the MMU has been setup), so adjust the MSR in the PACA to
326	 * have IR and DR set.
327	 */
328	cpu_ready_for_interrupts();
329}
330
331#endif /* CONFIG_SMP */
332
333#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC)
334void smp_release_cpus(void)
335{
336	unsigned long *ptr;
337	int i;
338
339	DBG(" -> smp_release_cpus()\n");
340
341	/* All secondary cpus are spinning on a common spinloop, release them
342	 * all now so they can start to spin on their individual paca
343	 * spinloops. For non SMP kernels, the secondary cpus never get out
344	 * of the common spinloop.
345	 */
346
347	ptr  = (unsigned long *)((unsigned long)&__secondary_hold_spinloop
348			- PHYSICAL_START);
349	*ptr = ppc_function_entry(generic_secondary_smp_init);
350
351	/* And wait a bit for them to catch up */
352	for (i = 0; i < 100000; i++) {
353		mb();
354		HMT_low();
355		if (spinning_secondaries == 0)
356			break;
357		udelay(1);
358	}
359	DBG("spinning_secondaries = %d\n", spinning_secondaries);
360
361	DBG(" <- smp_release_cpus()\n");
362}
363#endif /* CONFIG_SMP || CONFIG_KEXEC */
364
365/*
366 * Initialize some remaining members of the ppc64_caches and systemcfg
367 * structures
368 * (at least until we get rid of them completely). This is mostly some
369 * cache informations about the CPU that will be used by cache flush
370 * routines and/or provided to userland
371 */
372static void __init initialize_cache_info(void)
373{
374	struct device_node *np;
375	unsigned long num_cpus = 0;
376
377	DBG(" -> initialize_cache_info()\n");
378
379	for_each_node_by_type(np, "cpu") {
380		num_cpus += 1;
381
382		/*
383		 * We're assuming *all* of the CPUs have the same
384		 * d-cache and i-cache sizes... -Peter
385		 */
386		if (num_cpus == 1) {
387			const __be32 *sizep, *lsizep;
388			u32 size, lsize;
389
390			size = 0;
391			lsize = cur_cpu_spec->dcache_bsize;
392			sizep = of_get_property(np, "d-cache-size", NULL);
393			if (sizep != NULL)
394				size = be32_to_cpu(*sizep);
395			lsizep = of_get_property(np, "d-cache-block-size",
396						 NULL);
397			/* fallback if block size missing */
398			if (lsizep == NULL)
399				lsizep = of_get_property(np,
400							 "d-cache-line-size",
401							 NULL);
402			if (lsizep != NULL)
403				lsize = be32_to_cpu(*lsizep);
404			if (sizep == NULL || lsizep == NULL)
405				DBG("Argh, can't find dcache properties ! "
406				    "sizep: %p, lsizep: %p\n", sizep, lsizep);
407
408			ppc64_caches.dsize = size;
409			ppc64_caches.dline_size = lsize;
410			ppc64_caches.log_dline_size = __ilog2(lsize);
411			ppc64_caches.dlines_per_page = PAGE_SIZE / lsize;
412
413			size = 0;
414			lsize = cur_cpu_spec->icache_bsize;
415			sizep = of_get_property(np, "i-cache-size", NULL);
416			if (sizep != NULL)
417				size = be32_to_cpu(*sizep);
418			lsizep = of_get_property(np, "i-cache-block-size",
419						 NULL);
420			if (lsizep == NULL)
421				lsizep = of_get_property(np,
422							 "i-cache-line-size",
423							 NULL);
424			if (lsizep != NULL)
425				lsize = be32_to_cpu(*lsizep);
426			if (sizep == NULL || lsizep == NULL)
427				DBG("Argh, can't find icache properties ! "
428				    "sizep: %p, lsizep: %p\n", sizep, lsizep);
429
430			ppc64_caches.isize = size;
431			ppc64_caches.iline_size = lsize;
432			ppc64_caches.log_iline_size = __ilog2(lsize);
433			ppc64_caches.ilines_per_page = PAGE_SIZE / lsize;
434		}
435	}
436
437	DBG(" <- initialize_cache_info()\n");
438}
439
440
441/*
442 * Do some initial setup of the system.  The parameters are those which
443 * were passed in from the bootloader.
444 */
445void __init setup_system(void)
446{
447	DBG(" -> setup_system()\n");
448
449	/* Apply the CPUs-specific and firmware specific fixups to kernel
450	 * text (nop out sections not relevant to this CPU or this firmware)
451	 */
452	do_feature_fixups(cur_cpu_spec->cpu_features,
453			  &__start___ftr_fixup, &__stop___ftr_fixup);
454	do_feature_fixups(cur_cpu_spec->mmu_features,
455			  &__start___mmu_ftr_fixup, &__stop___mmu_ftr_fixup);
456	do_feature_fixups(powerpc_firmware_features,
457			  &__start___fw_ftr_fixup, &__stop___fw_ftr_fixup);
458	do_lwsync_fixups(cur_cpu_spec->cpu_features,
459			 &__start___lwsync_fixup, &__stop___lwsync_fixup);
460	do_final_fixups();
461
462	/*
463	 * Unflatten the device-tree passed by prom_init or kexec
464	 */
465	unflatten_device_tree();
466
467	/*
468	 * Fill the ppc64_caches & systemcfg structures with informations
469 	 * retrieved from the device-tree.
470	 */
471	initialize_cache_info();
472
473#ifdef CONFIG_PPC_RTAS
474	/*
475	 * Initialize RTAS if available
476	 */
477	rtas_initialize();
478#endif /* CONFIG_PPC_RTAS */
479
480	/*
481	 * Check if we have an initrd provided via the device-tree
482	 */
483	check_for_initrd();
484
485	/*
486	 * Do some platform specific early initializations, that includes
487	 * setting up the hash table pointers. It also sets up some interrupt-mapping
488	 * related options that will be used by finish_device_tree()
489	 */
490	if (ppc_md.init_early)
491		ppc_md.init_early();
492
493 	/*
494	 * We can discover serial ports now since the above did setup the
495	 * hash table management for us, thus ioremap works. We do that early
496	 * so that further code can be debugged
497	 */
498	find_legacy_serial_ports();
499
500	/*
501	 * Register early console
502	 */
503	register_early_udbg_console();
504
505	/*
506	 * Initialize xmon
507	 */
508	xmon_setup();
509
510	smp_setup_cpu_maps();
511	check_smt_enabled();
512	setup_tlb_core_data();
513
514	/*
515	 * Freescale Book3e parts spin in a loop provided by firmware,
516	 * so smp_release_cpus() does nothing for them
517	 */
518#if defined(CONFIG_SMP) && !defined(CONFIG_PPC_FSL_BOOK3E)
519	/* Release secondary cpus out of their spinloops at 0x60 now that
520	 * we can map physical -> logical CPU ids
521	 */
522	smp_release_cpus();
523#endif
524
525	printk("Starting Linux PPC64 %s\n", init_utsname()->version);
526
527	printk("-----------------------------------------------------\n");
528	printk("ppc64_pft_size                = 0x%llx\n", ppc64_pft_size);
529	printk("physicalMemorySize            = 0x%llx\n", memblock_phys_mem_size());
530	if (ppc64_caches.dline_size != 0x80)
531		printk("ppc64_caches.dcache_line_size = 0x%x\n",
532		       ppc64_caches.dline_size);
533	if (ppc64_caches.iline_size != 0x80)
534		printk("ppc64_caches.icache_line_size = 0x%x\n",
535		       ppc64_caches.iline_size);
536#ifdef CONFIG_PPC_STD_MMU_64
537	if (htab_address)
538		printk("htab_address                  = 0x%p\n", htab_address);
539	printk("htab_hash_mask                = 0x%lx\n", htab_hash_mask);
540#endif /* CONFIG_PPC_STD_MMU_64 */
541	if (PHYSICAL_START > 0)
542		printk("physical_start                = 0x%llx\n",
543		       (unsigned long long)PHYSICAL_START);
544	printk("-----------------------------------------------------\n");
545
546	DBG(" <- setup_system()\n");
547}
548
549/* This returns the limit below which memory accesses to the linear
550 * mapping are guarnateed not to cause a TLB or SLB miss. This is
551 * used to allocate interrupt or emergency stacks for which our
552 * exception entry path doesn't deal with being interrupted.
553 */
554static u64 safe_stack_limit(void)
555{
556#ifdef CONFIG_PPC_BOOK3E
557	/* Freescale BookE bolts the entire linear mapping */
558	if (mmu_has_feature(MMU_FTR_TYPE_FSL_E))
559		return linear_map_top;
560	/* Other BookE, we assume the first GB is bolted */
561	return 1ul << 30;
562#else
563	/* BookS, the first segment is bolted */
564	if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
565		return 1UL << SID_SHIFT_1T;
566	return 1UL << SID_SHIFT;
567#endif
568}
569
570static void __init irqstack_early_init(void)
571{
572	u64 limit = safe_stack_limit();
573	unsigned int i;
574
575	/*
576	 * Interrupt stacks must be in the first segment since we
577	 * cannot afford to take SLB misses on them.
578	 */
579	for_each_possible_cpu(i) {
580		softirq_ctx[i] = (struct thread_info *)
581			__va(memblock_alloc_base(THREAD_SIZE,
582					    THREAD_SIZE, limit));
583		hardirq_ctx[i] = (struct thread_info *)
584			__va(memblock_alloc_base(THREAD_SIZE,
585					    THREAD_SIZE, limit));
586	}
587}
588
589#ifdef CONFIG_PPC_BOOK3E
590static void __init exc_lvl_early_init(void)
591{
592	unsigned int i;
593	unsigned long sp;
594
595	for_each_possible_cpu(i) {
596		sp = memblock_alloc(THREAD_SIZE, THREAD_SIZE);
597		critirq_ctx[i] = (struct thread_info *)__va(sp);
598		paca[i].crit_kstack = __va(sp + THREAD_SIZE);
599
600		sp = memblock_alloc(THREAD_SIZE, THREAD_SIZE);
601		dbgirq_ctx[i] = (struct thread_info *)__va(sp);
602		paca[i].dbg_kstack = __va(sp + THREAD_SIZE);
603
604		sp = memblock_alloc(THREAD_SIZE, THREAD_SIZE);
605		mcheckirq_ctx[i] = (struct thread_info *)__va(sp);
606		paca[i].mc_kstack = __va(sp + THREAD_SIZE);
607	}
608
609	if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC))
610		patch_exception(0x040, exc_debug_debug_book3e);
611}
612#else
613#define exc_lvl_early_init()
614#endif
615
616/*
617 * Stack space used when we detect a bad kernel stack pointer, and
618 * early in SMP boots before relocation is enabled. Exclusive emergency
619 * stack for machine checks.
620 */
621static void __init emergency_stack_init(void)
622{
623	u64 limit;
624	unsigned int i;
625
626	/*
627	 * Emergency stacks must be under 256MB, we cannot afford to take
628	 * SLB misses on them. The ABI also requires them to be 128-byte
629	 * aligned.
630	 *
631	 * Since we use these as temporary stacks during secondary CPU
632	 * bringup, we need to get at them in real mode. This means they
633	 * must also be within the RMO region.
634	 */
635	limit = min(safe_stack_limit(), ppc64_rma_size);
636
637	for_each_possible_cpu(i) {
638		unsigned long sp;
639		sp  = memblock_alloc_base(THREAD_SIZE, THREAD_SIZE, limit);
640		sp += THREAD_SIZE;
641		paca[i].emergency_sp = __va(sp);
642
643#ifdef CONFIG_PPC_BOOK3S_64
644		/* emergency stack for machine check exception handling. */
645		sp  = memblock_alloc_base(THREAD_SIZE, THREAD_SIZE, limit);
646		sp += THREAD_SIZE;
647		paca[i].mc_emergency_sp = __va(sp);
648#endif
649	}
650}
651
652/*
653 * Called into from start_kernel this initializes bootmem, which is used
654 * to manage page allocation until mem_init is called.
655 */
656void __init setup_arch(char **cmdline_p)
657{
658	ppc64_boot_msg(0x12, "Setup Arch");
659
660	*cmdline_p = cmd_line;
661
662	/*
663	 * Set cache line size based on type of cpu as a default.
664	 * Systems with OF can look in the properties on the cpu node(s)
665	 * for a possibly more accurate value.
666	 */
667	dcache_bsize = ppc64_caches.dline_size;
668	icache_bsize = ppc64_caches.iline_size;
669
670	if (ppc_md.panic)
671		setup_panic();
672
673	init_mm.start_code = (unsigned long)_stext;
674	init_mm.end_code = (unsigned long) _etext;
675	init_mm.end_data = (unsigned long) _edata;
676	init_mm.brk = klimit;
677#ifdef CONFIG_PPC_64K_PAGES
678	init_mm.context.pte_frag = NULL;
679#endif
680	irqstack_early_init();
681	exc_lvl_early_init();
682	emergency_stack_init();
683
684	/* set up the bootmem stuff with available memory */
685	do_init_bootmem();
686	sparse_init();
687
688#ifdef CONFIG_DUMMY_CONSOLE
689	conswitchp = &dummy_con;
690#endif
691
692	if (ppc_md.setup_arch)
693		ppc_md.setup_arch();
694
695	paging_init();
696
697	/* Initialize the MMU context management stuff */
698	mmu_context_init();
699
700	/* Interrupt code needs to be 64K-aligned */
701	if ((unsigned long)_stext & 0xffff)
702		panic("Kernelbase not 64K-aligned (0x%lx)!\n",
703		      (unsigned long)_stext);
704
705	ppc64_boot_msg(0x15, "Setup Done");
706}
707
708
709/* ToDo: do something useful if ppc_md is not yet setup. */
710#define PPC64_LINUX_FUNCTION 0x0f000000
711#define PPC64_IPL_MESSAGE 0xc0000000
712#define PPC64_TERM_MESSAGE 0xb0000000
713
714static void ppc64_do_msg(unsigned int src, const char *msg)
715{
716	if (ppc_md.progress) {
717		char buf[128];
718
719		sprintf(buf, "%08X\n", src);
720		ppc_md.progress(buf, 0);
721		snprintf(buf, 128, "%s", msg);
722		ppc_md.progress(buf, 0);
723	}
724}
725
726/* Print a boot progress message. */
727void ppc64_boot_msg(unsigned int src, const char *msg)
728{
729	ppc64_do_msg(PPC64_LINUX_FUNCTION|PPC64_IPL_MESSAGE|src, msg);
730	printk("[boot]%04x %s\n", src, msg);
731}
732
733#ifdef CONFIG_SMP
734#define PCPU_DYN_SIZE		()
735
736static void * __init pcpu_fc_alloc(unsigned int cpu, size_t size, size_t align)
737{
738	return __alloc_bootmem_node(NODE_DATA(cpu_to_node(cpu)), size, align,
739				    __pa(MAX_DMA_ADDRESS));
740}
741
742static void __init pcpu_fc_free(void *ptr, size_t size)
743{
744	free_bootmem(__pa(ptr), size);
745}
746
747static int pcpu_cpu_distance(unsigned int from, unsigned int to)
748{
749	if (cpu_to_node(from) == cpu_to_node(to))
750		return LOCAL_DISTANCE;
751	else
752		return REMOTE_DISTANCE;
753}
754
755unsigned long __per_cpu_offset[NR_CPUS] __read_mostly;
756EXPORT_SYMBOL(__per_cpu_offset);
757
758void __init setup_per_cpu_areas(void)
759{
760	const size_t dyn_size = PERCPU_MODULE_RESERVE + PERCPU_DYNAMIC_RESERVE;
761	size_t atom_size;
762	unsigned long delta;
763	unsigned int cpu;
764	int rc;
765
766	/*
767	 * Linear mapping is one of 4K, 1M and 16M.  For 4K, no need
768	 * to group units.  For larger mappings, use 1M atom which
769	 * should be large enough to contain a number of units.
770	 */
771	if (mmu_linear_psize == MMU_PAGE_4K)
772		atom_size = PAGE_SIZE;
773	else
774		atom_size = 1 << 20;
775
776	rc = pcpu_embed_first_chunk(0, dyn_size, atom_size, pcpu_cpu_distance,
777				    pcpu_fc_alloc, pcpu_fc_free);
778	if (rc < 0)
779		panic("cannot initialize percpu area (err=%d)", rc);
780
781	delta = (unsigned long)pcpu_base_addr - (unsigned long)__per_cpu_start;
782	for_each_possible_cpu(cpu) {
783                __per_cpu_offset[cpu] = delta + pcpu_unit_offsets[cpu];
784		paca[cpu].data_offset = __per_cpu_offset[cpu];
785	}
786}
787#endif
788
789#ifdef CONFIG_MEMORY_HOTPLUG_SPARSE
790unsigned long memory_block_size_bytes(void)
791{
792	if (ppc_md.memory_block_size)
793		return ppc_md.memory_block_size();
794
795	return MIN_MEMORY_BLOCK_SIZE;
796}
797#endif
798
799#if defined(CONFIG_PPC_INDIRECT_PIO) || defined(CONFIG_PPC_INDIRECT_MMIO)
800struct ppc_pci_io ppc_pci_io;
801EXPORT_SYMBOL(ppc_pci_io);
802#endif
803