pata_amd.c revision a44fec1fce5d5d14cc3ac4545b8da346394de666
1669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik/*
2669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik * pata_amd.c 	- AMD PATA for new ATA layer
3669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *			  (C) 2005-2006 Red Hat Inc
4669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
5669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *  Based on pata-sil680. Errata information is taken from data sheets
6669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *  and the amd74xx.c driver by Vojtech Pavlik. Nvidia SATA devices are
7669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *  claimed by sata-nv.c.
8669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
9669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *  TODO:
10669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	Variable system clock when/if it makes sense
11669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	Power management on ports
12669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
13669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
1425985edcedea6396277003854657b5f3cb31a628Lucas De Marchi *  Documentation publicly available.
15669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik */
16669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
17669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik#include <linux/kernel.h>
18669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik#include <linux/module.h>
19669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik#include <linux/pci.h>
20669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik#include <linux/init.h>
21669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik#include <linux/blkdev.h>
22669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik#include <linux/delay.h>
23669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik#include <scsi/scsi_host.h>
24669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik#include <linux/libata.h>
25669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
26669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik#define DRV_NAME "pata_amd"
27c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox#define DRV_VERSION "0.4.1"
28669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
29669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik/**
30669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	timing_setup		-	shared timing computation and load
31669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@ap: ATA port being set up
32669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@adev: drive being configured
33669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@offset: port offset
34669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@speed: target speed
35669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@clock: clock multiplier (number of times 33MHz for this part)
36669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
37669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	Perform the actual timing set up for Nvidia or AMD PATA devices.
38669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	The actual devices vary so they all call into this helper function
39669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	providing the clock multipler and offset (because AMD and Nvidia put
40669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	the ports at different locations).
41669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik */
42669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
43669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic void timing_setup(struct ata_port *ap, struct ata_device *adev, int offset, int speed, int clock)
44669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
45669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	static const unsigned char amd_cyc2udma[] = {
46669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		6, 6, 5, 4, 0, 1, 1, 2, 2, 3, 3, 3, 3, 3, 3, 7
47669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	};
48669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
49669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
50669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	struct ata_device *peer = ata_dev_pair(adev);
51669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	int dn = ap->port_no * 2 + adev->devno;
52669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	struct ata_timing at, apeer;
53669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	int T, UT;
54669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	const int amd_clock = 33333;	/* KHz. */
55669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	u8 t;
56669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
57669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	T = 1000000000 / amd_clock;
58d9c74fbead08de13e3965e1c6ffe289f24f45479Harvey Harrison	UT = T;
59d9c74fbead08de13e3965e1c6ffe289f24f45479Harvey Harrison	if (clock >= 2)
60d9c74fbead08de13e3965e1c6ffe289f24f45479Harvey Harrison		UT = T / 2;
61669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
62669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	if (ata_timing_compute(adev, speed, &at, T, UT) < 0) {
63a44fec1fce5d5d14cc3ac4545b8da346394de666Joe Perches		dev_err(&pdev->dev, "unknown mode %d\n", speed);
64669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		return;
65669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	}
66669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
67669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	if (peer) {
68669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		/* This may be over conservative */
69669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		if (peer->dma_mode) {
70669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik			ata_timing_compute(peer, peer->dma_mode, &apeer, T, UT);
71669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik			ata_timing_merge(&apeer, &at, &at, ATA_TIMING_8BIT);
72669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		}
73669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		ata_timing_compute(peer, peer->pio_mode, &apeer, T, UT);
74669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		ata_timing_merge(&apeer, &at, &at, ATA_TIMING_8BIT);
75669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	}
76669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
77669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	if (speed == XFER_UDMA_5 && amd_clock <= 33333) at.udma = 1;
78669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	if (speed == XFER_UDMA_6 && amd_clock <= 33333) at.udma = 15;
79669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
80669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	/*
81669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	 *	Now do the setup work
82669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	 */
83669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
84669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	/* Configure the address set up timing */
85669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	pci_read_config_byte(pdev, offset + 0x0C, &t);
8607633b5d0723ce2ec31262e1096dcf61311bf078Harvey Harrison	t = (t & ~(3 << ((3 - dn) << 1))) | ((clamp_val(at.setup, 1, 4) - 1) << ((3 - dn) << 1));
87669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	pci_write_config_byte(pdev, offset + 0x0C , t);
88669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
89669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	/* Configure the 8bit I/O timing */
90669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	pci_write_config_byte(pdev, offset + 0x0E + (1 - (dn >> 1)),
9107633b5d0723ce2ec31262e1096dcf61311bf078Harvey Harrison		((clamp_val(at.act8b, 1, 16) - 1) << 4) | (clamp_val(at.rec8b, 1, 16) - 1));
92669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
93669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	/* Drive timing */
94669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	pci_write_config_byte(pdev, offset + 0x08 + (3 - dn),
9507633b5d0723ce2ec31262e1096dcf61311bf078Harvey Harrison		((clamp_val(at.active, 1, 16) - 1) << 4) | (clamp_val(at.recover, 1, 16) - 1));
96669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
97669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	switch (clock) {
98669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		case 1:
9907633b5d0723ce2ec31262e1096dcf61311bf078Harvey Harrison		t = at.udma ? (0xc0 | (clamp_val(at.udma, 2, 5) - 2)) : 0x03;
100669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		break;
101669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
102669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		case 2:
10307633b5d0723ce2ec31262e1096dcf61311bf078Harvey Harrison		t = at.udma ? (0xc0 | amd_cyc2udma[clamp_val(at.udma, 2, 10)]) : 0x03;
104669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		break;
105669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
106669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		case 3:
10707633b5d0723ce2ec31262e1096dcf61311bf078Harvey Harrison		t = at.udma ? (0xc0 | amd_cyc2udma[clamp_val(at.udma, 1, 10)]) : 0x03;
108669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		break;
109669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
110669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		case 4:
11107633b5d0723ce2ec31262e1096dcf61311bf078Harvey Harrison		t = at.udma ? (0xc0 | amd_cyc2udma[clamp_val(at.udma, 1, 15)]) : 0x03;
112669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		break;
113669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
114669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		default:
115669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik			return;
116669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	}
117669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
118669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	/* UDMA timing */
119943547abdfe9b4e27e36a25987909619908dffbfBartlomiej Zolnierkiewicz	if (at.udma)
120943547abdfe9b4e27e36a25987909619908dffbfBartlomiej Zolnierkiewicz		pci_write_config_byte(pdev, offset + 0x10 + (3 - dn), t);
121669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
122669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
123669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik/**
124cc0680a580b5be81a1ca321b58f8e9b80b5c1052Tejun Heo *	amd_pre_reset		-	perform reset handling
125cc0680a580b5be81a1ca321b58f8e9b80b5c1052Tejun Heo *	@link: ATA link
126d4b2bab4f26345ea1803feb23ea92fbe3f6b77bcTejun Heo *	@deadline: deadline jiffies for the operation
127669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
128eb4a2c7f03db06dda0370591c958fa5a62ff2ec3Alan Cox *	Reset sequence checking enable bits to see which ports are
129eb4a2c7f03db06dda0370591c958fa5a62ff2ec3Alan Cox *	active.
130669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik */
131669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
132cc0680a580b5be81a1ca321b58f8e9b80b5c1052Tejun Heostatic int amd_pre_reset(struct ata_link *link, unsigned long deadline)
133669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
134669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	static const struct pci_bits amd_enable_bits[] = {
135669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		{ 0x40, 1, 0x02, 0x02 },
136669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		{ 0x40, 1, 0x01, 0x01 }
137669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	};
138669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
139cc0680a580b5be81a1ca321b58f8e9b80b5c1052Tejun Heo	struct ata_port *ap = link->ap;
140669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
14185cd7251b9112e3dabeac9fd3b175601ca607241Jeff Garzik
142c961922b73dab429a759f560952fd4c3f60bd6b3Alan Cox	if (!pci_test_config_bits(pdev, &amd_enable_bits[ap->port_no]))
143c961922b73dab429a759f560952fd4c3f60bd6b3Alan Cox		return -ENOENT;
144669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
1459363c3825ea9ad76561eb48a395349dd29211ed6Tejun Heo	return ata_sff_prereset(link, deadline);
146669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
147669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
148c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox/**
149c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox *	amd_cable_detect	-	report cable type
150c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox *	@ap: port
151c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox *
152c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox *	AMD controller/BIOS setups record the cable type in word 0x42
153c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox */
154c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox
155eb4a2c7f03db06dda0370591c958fa5a62ff2ec3Alan Coxstatic int amd_cable_detect(struct ata_port *ap)
156669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
157eb4a2c7f03db06dda0370591c958fa5a62ff2ec3Alan Cox	static const u32 bitmask[2] = {0x03, 0x0C};
158669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
159eb4a2c7f03db06dda0370591c958fa5a62ff2ec3Alan Cox	u8 ata66;
160669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
161eb4a2c7f03db06dda0370591c958fa5a62ff2ec3Alan Cox	pci_read_config_byte(pdev, 0x42, &ata66);
162eb4a2c7f03db06dda0370591c958fa5a62ff2ec3Alan Cox	if (ata66 & bitmask[ap->port_no])
163eb4a2c7f03db06dda0370591c958fa5a62ff2ec3Alan Cox		return ATA_CBL_PATA80;
164eb4a2c7f03db06dda0370591c958fa5a62ff2ec3Alan Cox	return ATA_CBL_PATA40;
165669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
166669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
167669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik/**
168c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox *	amd_fifo_setup		-	set the PIO FIFO for ATA/ATAPI
169c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox *	@ap: ATA interface
170c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox *	@adev: ATA device
171c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox *
172c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox *	Set the PCI fifo for this device according to the devices present
173c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox *	on the bus at this point in time. We need to turn the post write buffer
174c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox *	off for ATAPI devices as we may need to issue a word sized write to the
175c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox *	device as the final I/O
176c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox */
177c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox
178c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Coxstatic void amd_fifo_setup(struct ata_port *ap)
179c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox{
180c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	struct ata_device *adev;
181c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
182c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	static const u8 fifobit[2] = { 0xC0, 0x30};
183c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	u8 fifo = fifobit[ap->port_no];
184c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	u8 r;
185c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox
186c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox
187c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	ata_for_each_dev(adev, &ap->link, ENABLED) {
188c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox		if (adev->class == ATA_DEV_ATAPI)
189c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox			fifo = 0;
190c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	}
191c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	if (pdev->device == PCI_DEVICE_ID_AMD_VIPER_7411) /* FIFO is broken */
192c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox		fifo = 0;
193c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox
194c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	/* On the later chips the read prefetch bits become no-op bits */
195c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	pci_read_config_byte(pdev, 0x41, &r);
196c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	r &= ~fifobit[ap->port_no];
197c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	r |= fifo;
198c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	pci_write_config_byte(pdev, 0x41, r);
199c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox}
200c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox
201c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox/**
202669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	amd33_set_piomode	-	set initial PIO mode data
203669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@ap: ATA interface
204669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@adev: ATA device
205669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
206669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	Program the AMD registers for PIO mode.
207669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik */
208669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
209669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic void amd33_set_piomode(struct ata_port *ap, struct ata_device *adev)
210669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
211c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	amd_fifo_setup(ap);
212669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	timing_setup(ap, adev, 0x40, adev->pio_mode, 1);
213669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
214669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
215669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic void amd66_set_piomode(struct ata_port *ap, struct ata_device *adev)
216669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
217c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	amd_fifo_setup(ap);
218669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	timing_setup(ap, adev, 0x40, adev->pio_mode, 2);
219669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
220669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
221669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic void amd100_set_piomode(struct ata_port *ap, struct ata_device *adev)
222669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
223c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	amd_fifo_setup(ap);
224669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	timing_setup(ap, adev, 0x40, adev->pio_mode, 3);
225669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
226669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
227669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic void amd133_set_piomode(struct ata_port *ap, struct ata_device *adev)
228669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
229c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	amd_fifo_setup(ap);
230669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	timing_setup(ap, adev, 0x40, adev->pio_mode, 4);
231669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
232669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
233669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik/**
234669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	amd33_set_dmamode	-	set initial DMA mode data
235669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@ap: ATA interface
236669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@adev: ATA device
237669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
238669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	Program the MWDMA/UDMA modes for the AMD and Nvidia
239669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	chipset.
240669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik */
241669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
242669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic void amd33_set_dmamode(struct ata_port *ap, struct ata_device *adev)
243669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
244669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	timing_setup(ap, adev, 0x40, adev->dma_mode, 1);
245669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
246669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
247669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic void amd66_set_dmamode(struct ata_port *ap, struct ata_device *adev)
248669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
249669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	timing_setup(ap, adev, 0x40, adev->dma_mode, 2);
250669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
251669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
252669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic void amd100_set_dmamode(struct ata_port *ap, struct ata_device *adev)
253669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
254669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	timing_setup(ap, adev, 0x40, adev->dma_mode, 3);
255669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
256669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
257669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic void amd133_set_dmamode(struct ata_port *ap, struct ata_device *adev)
258669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
259669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	timing_setup(ap, adev, 0x40, adev->dma_mode, 4);
260669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
261669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
262ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo/* Both host-side and drive-side detection results are worthless on NV
263ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo * PATAs.  Ignore them and just follow what BIOS configured.  Both the
264ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo * current configuration in PCI config reg and ACPI GTM result are
265ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo * cached during driver attach and are consulted to select transfer
266ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo * mode.
267ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo */
268ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heostatic unsigned long nv_mode_filter(struct ata_device *dev,
269ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo				    unsigned long xfer_mask)
270ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo{
271ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	static const unsigned int udma_mask_map[] =
272ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo		{ ATA_UDMA2, ATA_UDMA1, ATA_UDMA0, 0,
273ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo		  ATA_UDMA3, ATA_UDMA4, ATA_UDMA5, ATA_UDMA6 };
274ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	struct ata_port *ap = dev->link->ap;
275ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	char acpi_str[32] = "";
276ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	u32 saved_udma, udma;
277ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	const struct ata_acpi_gtm *gtm;
278ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	unsigned long bios_limit = 0, acpi_limit = 0, limit;
279ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo
280ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	/* find out what BIOS configured */
281ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	udma = saved_udma = (unsigned long)ap->host->private_data;
282ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo
283ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	if (ap->port_no == 0)
284ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo		udma >>= 16;
285ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	if (dev->devno == 0)
286ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo		udma >>= 8;
287ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo
288ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	if ((udma & 0xc0) == 0xc0)
289ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo		bios_limit = ata_pack_xfermask(0, 0, udma_mask_map[udma & 0x7]);
290ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo
291ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	/* consult ACPI GTM too */
292ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	gtm = ata_acpi_init_gtm(ap);
293ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	if (gtm) {
294ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo		acpi_limit = ata_acpi_gtm_xfermask(dev, gtm);
295ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo
296ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo		snprintf(acpi_str, sizeof(acpi_str), " (%u:%u:0x%x)",
297ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo			 gtm->drive[0].dma, gtm->drive[1].dma, gtm->flags);
298ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	}
299ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo
300ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	/* be optimistic, EH can take care of things if something goes wrong */
301ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	limit = bios_limit | acpi_limit;
302ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo
303ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	/* If PIO or DMA isn't configured at all, don't limit.  Let EH
304ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	 * handle it.
305ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	 */
306ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	if (!(limit & ATA_MASK_PIO))
307ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo		limit |= ATA_MASK_PIO;
308ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	if (!(limit & (ATA_MASK_MWDMA | ATA_MASK_UDMA)))
309ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo		limit |= ATA_MASK_MWDMA | ATA_MASK_UDMA;
31090950a2504b66d626a73f55ca949a2e79ff4b7c4Robert Hancock	/* PIO4, MWDMA2, UDMA2 should always be supported regardless of
31190950a2504b66d626a73f55ca949a2e79ff4b7c4Robert Hancock	   cable detection result */
31290950a2504b66d626a73f55ca949a2e79ff4b7c4Robert Hancock	limit |= ata_pack_xfermask(ATA_PIO4, ATA_MWDMA2, ATA_UDMA2);
313ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo
314ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	ata_port_printk(ap, KERN_DEBUG, "nv_mode_filter: 0x%lx&0x%lx->0x%lx, "
315ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo			"BIOS=0x%lx (0x%x) ACPI=0x%lx%s\n",
316ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo			xfer_mask, limit, xfer_mask & limit, bios_limit,
317ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo			saved_udma, acpi_limit, acpi_str);
318ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo
319ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	return xfer_mask & limit;
320ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo}
321669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
322669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik/**
323669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	nv_probe_init	-	cable detection
324cc0680a580b5be81a1ca321b58f8e9b80b5c1052Tejun Heo *	@lin: ATA link
325669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
326669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	Perform cable detection. The BIOS stores this in PCI config
327669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	space for us.
328669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik */
329669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
330cc0680a580b5be81a1ca321b58f8e9b80b5c1052Tejun Heostatic int nv_pre_reset(struct ata_link *link, unsigned long deadline)
331d4b2bab4f26345ea1803feb23ea92fbe3f6b77bcTejun Heo{
33276ff3c6e3b389a5a7692811dd456e0ff58340cacAlan Cox	static const struct pci_bits nv_enable_bits[] = {
33376ff3c6e3b389a5a7692811dd456e0ff58340cacAlan Cox		{ 0x50, 1, 0x02, 0x02 },
33476ff3c6e3b389a5a7692811dd456e0ff58340cacAlan Cox		{ 0x50, 1, 0x01, 0x01 }
33576ff3c6e3b389a5a7692811dd456e0ff58340cacAlan Cox	};
336669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
337cc0680a580b5be81a1ca321b58f8e9b80b5c1052Tejun Heo	struct ata_port *ap = link->ap;
338669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
339669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
340c961922b73dab429a759f560952fd4c3f60bd6b3Alan Cox	if (!pci_test_config_bits(pdev, &nv_enable_bits[ap->port_no]))
341c961922b73dab429a759f560952fd4c3f60bd6b3Alan Cox		return -ENOENT;
34276ff3c6e3b389a5a7692811dd456e0ff58340cacAlan Cox
3439363c3825ea9ad76561eb48a395349dd29211ed6Tejun Heo	return ata_sff_prereset(link, deadline);
344669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
345669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
346669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik/**
347669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	nv100_set_piomode	-	set initial PIO mode data
348669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@ap: ATA interface
349669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@adev: ATA device
350669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
351669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	Program the AMD registers for PIO mode.
352669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik */
353669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
354669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic void nv100_set_piomode(struct ata_port *ap, struct ata_device *adev)
355669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
356669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	timing_setup(ap, adev, 0x50, adev->pio_mode, 3);
357669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
358669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
359669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic void nv133_set_piomode(struct ata_port *ap, struct ata_device *adev)
360669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
361669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	timing_setup(ap, adev, 0x50, adev->pio_mode, 4);
362669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
363669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
364669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik/**
365669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	nv100_set_dmamode	-	set initial DMA mode data
366669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@ap: ATA interface
367669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@adev: ATA device
368669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
369669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	Program the MWDMA/UDMA modes for the AMD and Nvidia
370669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	chipset.
371669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik */
372669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
373669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic void nv100_set_dmamode(struct ata_port *ap, struct ata_device *adev)
374669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
375669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	timing_setup(ap, adev, 0x50, adev->dma_mode, 3);
376669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
377669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
378669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic void nv133_set_dmamode(struct ata_port *ap, struct ata_device *adev)
379669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
380669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	timing_setup(ap, adev, 0x50, adev->dma_mode, 4);
381669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
382669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
383ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heostatic void nv_host_stop(struct ata_host *host)
384ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo{
385ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	u32 udma = (unsigned long)host->private_data;
386ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo
387ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	/* restore PCI config register 0x60 */
388ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	pci_write_config_dword(to_pci_dev(host->dev), 0x60, udma);
389ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo}
390ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo
391669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic struct scsi_host_template amd_sht = {
39268d1d07b510bb57a504588adc2bd2758adea0965Tejun Heo	ATA_BMDMA_SHT(DRV_NAME),
393669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik};
394669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
395029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heostatic const struct ata_port_operations amd_base_port_ops = {
396871af1210f13966ab911ed2166e4ab2ce775b99dAlan Cox	.inherits	= &ata_bmdma32_port_ops,
397887125e3740283be25564bfc6fb5d24974b651abTejun Heo	.prereset	= amd_pre_reset,
398029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo};
399029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo
400669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic struct ata_port_operations amd33_port_ops = {
401029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo	.inherits	= &amd_base_port_ops,
402029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo	.cable_detect	= ata_cable_40wire,
403669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.set_piomode	= amd33_set_piomode,
404669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.set_dmamode	= amd33_set_dmamode,
405669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik};
406669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
407669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic struct ata_port_operations amd66_port_ops = {
408029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo	.inherits	= &amd_base_port_ops,
409029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo	.cable_detect	= ata_cable_unknown,
410669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.set_piomode	= amd66_set_piomode,
411669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.set_dmamode	= amd66_set_dmamode,
412669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik};
413669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
414669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic struct ata_port_operations amd100_port_ops = {
415029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo	.inherits	= &amd_base_port_ops,
416029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo	.cable_detect	= ata_cable_unknown,
417669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.set_piomode	= amd100_set_piomode,
418669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.set_dmamode	= amd100_set_dmamode,
419669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik};
420669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
421669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic struct ata_port_operations amd133_port_ops = {
422029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo	.inherits	= &amd_base_port_ops,
423029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo	.cable_detect	= amd_cable_detect,
424669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.set_piomode	= amd133_set_piomode,
425669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.set_dmamode	= amd133_set_dmamode,
426029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo};
427669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
428029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heostatic const struct ata_port_operations nv_base_port_ops = {
429029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo	.inherits	= &ata_bmdma_port_ops,
430029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo	.cable_detect	= ata_cable_ignore,
431029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo	.mode_filter	= nv_mode_filter,
432887125e3740283be25564bfc6fb5d24974b651abTejun Heo	.prereset	= nv_pre_reset,
433029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo	.host_stop	= nv_host_stop,
434669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik};
435669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
436669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic struct ata_port_operations nv100_port_ops = {
437029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo	.inherits	= &nv_base_port_ops,
438669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.set_piomode	= nv100_set_piomode,
439669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.set_dmamode	= nv100_set_dmamode,
440669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik};
441669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
442669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic struct ata_port_operations nv133_port_ops = {
443029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo	.inherits	= &nv_base_port_ops,
444669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.set_piomode	= nv133_set_piomode,
445669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.set_dmamode	= nv133_set_dmamode,
446669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik};
447669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
448c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Coxstatic void amd_clear_fifo(struct pci_dev *pdev)
449c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox{
450c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	u8 fifo;
451c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	/* Disable the FIFO, the FIFO logic will re-enable it as
452c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	   appropriate */
453c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	pci_read_config_byte(pdev, 0x41, &fifo);
454c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	fifo &= 0x0F;
455c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	pci_write_config_byte(pdev, 0x41, fifo);
456c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox}
457c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox
458669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic int amd_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
459669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
4601626aeb881236c8cb022b5e4ca594146a951d669Tejun Heo	static const struct ata_port_info info[10] = {
46114bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø		{	/* 0: AMD 7401 - no swdma */
4621d2808fd3d2d5d2c0483796a0f443d1cb3f11367Jeff Garzik			.flags = ATA_FLAG_SLAVE_POSS,
46314bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.pio_mask = ATA_PIO4,
46414bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.mwdma_mask = ATA_MWDMA2,
46514bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.udma_mask = ATA_UDMA2,
466669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik			.port_ops = &amd33_port_ops
467669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		},
468669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		{	/* 1: Early AMD7409 - no swdma */
4691d2808fd3d2d5d2c0483796a0f443d1cb3f11367Jeff Garzik			.flags = ATA_FLAG_SLAVE_POSS,
47014bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.pio_mask = ATA_PIO4,
47114bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.mwdma_mask = ATA_MWDMA2,
47214bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.udma_mask = ATA_UDMA4,
473669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik			.port_ops = &amd66_port_ops
474669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		},
47514bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø		{	/* 2: AMD 7409 */
4761d2808fd3d2d5d2c0483796a0f443d1cb3f11367Jeff Garzik			.flags = ATA_FLAG_SLAVE_POSS,
47714bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.pio_mask = ATA_PIO4,
47814bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.mwdma_mask = ATA_MWDMA2,
47914bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.udma_mask = ATA_UDMA4,
480669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik			.port_ops = &amd66_port_ops
481669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		},
482669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		{	/* 3: AMD 7411 */
4831d2808fd3d2d5d2c0483796a0f443d1cb3f11367Jeff Garzik			.flags = ATA_FLAG_SLAVE_POSS,
48414bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.pio_mask = ATA_PIO4,
48514bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.mwdma_mask = ATA_MWDMA2,
48614bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.udma_mask = ATA_UDMA5,
487669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik			.port_ops = &amd100_port_ops
488669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		},
489669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		{	/* 4: AMD 7441 */
4901d2808fd3d2d5d2c0483796a0f443d1cb3f11367Jeff Garzik			.flags = ATA_FLAG_SLAVE_POSS,
49114bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.pio_mask = ATA_PIO4,
49214bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.mwdma_mask = ATA_MWDMA2,
49314bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.udma_mask = ATA_UDMA5,
494669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik			.port_ops = &amd100_port_ops
495669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		},
49614bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø		{	/* 5: AMD 8111 - no swdma */
4971d2808fd3d2d5d2c0483796a0f443d1cb3f11367Jeff Garzik			.flags = ATA_FLAG_SLAVE_POSS,
49814bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.pio_mask = ATA_PIO4,
49914bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.mwdma_mask = ATA_MWDMA2,
50014bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.udma_mask = ATA_UDMA6,
501669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik			.port_ops = &amd133_port_ops
502669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		},
50314bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø		{	/* 6: AMD 8111 UDMA 100 (Serenade) - no swdma */
5041d2808fd3d2d5d2c0483796a0f443d1cb3f11367Jeff Garzik			.flags = ATA_FLAG_SLAVE_POSS,
50514bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.pio_mask = ATA_PIO4,
50614bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.mwdma_mask = ATA_MWDMA2,
50714bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.udma_mask = ATA_UDMA5,
508669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik			.port_ops = &amd133_port_ops
509669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		},
510669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		{	/* 7: Nvidia Nforce */
5111d2808fd3d2d5d2c0483796a0f443d1cb3f11367Jeff Garzik			.flags = ATA_FLAG_SLAVE_POSS,
51214bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.pio_mask = ATA_PIO4,
51314bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.mwdma_mask = ATA_MWDMA2,
51414bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.udma_mask = ATA_UDMA5,
515669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik			.port_ops = &nv100_port_ops
516669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		},
51714bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø		{	/* 8: Nvidia Nforce2 and later - no swdma */
5181d2808fd3d2d5d2c0483796a0f443d1cb3f11367Jeff Garzik			.flags = ATA_FLAG_SLAVE_POSS,
51914bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.pio_mask = ATA_PIO4,
52014bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.mwdma_mask = ATA_MWDMA2,
52114bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.udma_mask = ATA_UDMA6,
522669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik			.port_ops = &nv133_port_ops
523669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		},
524669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		{	/* 9: AMD CS5536 (Geode companion) */
5251d2808fd3d2d5d2c0483796a0f443d1cb3f11367Jeff Garzik			.flags = ATA_FLAG_SLAVE_POSS,
52614bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.pio_mask = ATA_PIO4,
52714bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.mwdma_mask = ATA_MWDMA2,
52814bdef982caeda19afe34010482867c18217c641Erik Inge Bolsø			.udma_mask = ATA_UDMA5,
529669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik			.port_ops = &amd100_port_ops
530669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		}
531669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	};
532887125e3740283be25564bfc6fb5d24974b651abTejun Heo	const struct ata_port_info *ppi[] = { NULL, NULL };
533669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	static int printed_version;
534669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	int type = id->driver_data;
535887125e3740283be25564bfc6fb5d24974b651abTejun Heo	void *hpriv = NULL;
536669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	u8 fifo;
537f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo	int rc;
538669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
539669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	if (!printed_version++)
540669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
541669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
542f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo	rc = pcim_enable_device(pdev);
543f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo	if (rc)
544f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo		return rc;
545f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo
546669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	pci_read_config_byte(pdev, 0x41, &fifo);
547669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
548669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	/* Check for AMD7409 without swdma errata and if found adjust type */
54944c10138fd4bbc4b6d6bff0873c24902f2a9da65Auke Kok	if (type == 1 && pdev->revision > 0x7)
550669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		type = 2;
551669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
552ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	/* Serenade ? */
553ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	if (type == 5 && pdev->subsystem_vendor == PCI_VENDOR_ID_AMD &&
554ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo			 pdev->subsystem_device == PCI_DEVICE_ID_AMD_SERENADE)
555ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo		type = 6;	/* UDMA 100 only */
556ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo
557ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	/*
558ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	 * Okay, type is determined now.  Apply type-specific workarounds.
559ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	 */
560887125e3740283be25564bfc6fb5d24974b651abTejun Heo	ppi[0] = &info[type];
561ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo
562ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	if (type < 3)
5639363c3825ea9ad76561eb48a395349dd29211ed6Tejun Heo		ata_pci_bmdma_clear_simplex(pdev);
564c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox	if (pdev->vendor == PCI_VENDOR_ID_AMD)
565c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox		amd_clear_fifo(pdev);
566ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	/* Cable detection on Nvidia chips doesn't work too well,
567ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	 * cache BIOS programmed UDMA mode.
568ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	 */
569ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	if (type == 7 || type == 8) {
570ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo		u32 udma;
571669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
572ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo		pci_read_config_dword(pdev, 0x60, &udma);
573887125e3740283be25564bfc6fb5d24974b651abTejun Heo		hpriv = (void *)(unsigned long)udma;
574ce54d1616302117fa98513ae916bb3333e1c02eaTejun Heo	}
575669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
576669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	/* And fire it up */
5771c5afdf7a629d2e77de8dd043b97a33dcd7e6dfaTejun Heo	return ata_pci_bmdma_init_one(pdev, ppi, &amd_sht, hpriv, 0);
578669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
579669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
580438ac6d5e3f8106a6bd1a5682c508d660294a85dTejun Heo#ifdef CONFIG_PM
581c304193a005b5262671c1389b1cae96d7afc952aAlan Coxstatic int amd_reinit_one(struct pci_dev *pdev)
582c304193a005b5262671c1389b1cae96d7afc952aAlan Cox{
583f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo	struct ata_host *host = dev_get_drvdata(&pdev->dev);
584f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo	int rc;
585f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo
586f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo	rc = ata_pci_device_do_resume(pdev);
587f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo	if (rc)
588f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo		return rc;
589f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo
590c304193a005b5262671c1389b1cae96d7afc952aAlan Cox	if (pdev->vendor == PCI_VENDOR_ID_AMD) {
591c48052cc36e02fff6a9bb3cf83c4206b9127611fAlan Cox		amd_clear_fifo(pdev);
592c304193a005b5262671c1389b1cae96d7afc952aAlan Cox		if (pdev->device == PCI_DEVICE_ID_AMD_VIPER_7409 ||
593c304193a005b5262671c1389b1cae96d7afc952aAlan Cox		    pdev->device == PCI_DEVICE_ID_AMD_COBRA_7401)
5949363c3825ea9ad76561eb48a395349dd29211ed6Tejun Heo			ata_pci_bmdma_clear_simplex(pdev);
595c304193a005b5262671c1389b1cae96d7afc952aAlan Cox	}
596f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo	ata_host_resume(host);
597f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo	return 0;
598c304193a005b5262671c1389b1cae96d7afc952aAlan Cox}
599438ac6d5e3f8106a6bd1a5682c508d660294a85dTejun Heo#endif
600c304193a005b5262671c1389b1cae96d7afc952aAlan Cox
601669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic const struct pci_device_id amd[] = {
6022d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	{ PCI_VDEVICE(AMD,	PCI_DEVICE_ID_AMD_COBRA_7401),		0 },
6032d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	{ PCI_VDEVICE(AMD,	PCI_DEVICE_ID_AMD_VIPER_7409),		1 },
6042d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	{ PCI_VDEVICE(AMD,	PCI_DEVICE_ID_AMD_VIPER_7411),		3 },
6052d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	{ PCI_VDEVICE(AMD,	PCI_DEVICE_ID_AMD_OPUS_7441),		4 },
6062d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	{ PCI_VDEVICE(AMD,	PCI_DEVICE_ID_AMD_8111_IDE),		5 },
6072d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE_IDE),	7 },
6082d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE),	8 },
6092d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE),	8 },
6102d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE),	8 },
6112d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE),	8 },
6122d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE),	8 },
6132d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE),	8 },
6142d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE),	8 },
6152d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE),	8 },
6162d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE),	8 },
61705e2867a7bcc76de37e103a97ed48ba6872db797Peer Chen	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE),	8 },
61805e2867a7bcc76de37e103a97ed48ba6872db797Peer Chen	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE),	8 },
6199f7897554eeca34ec23dd877cc27402bd327a1cePeer Chen	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE_MCP73_IDE),	8 },
6209f7897554eeca34ec23dd877cc27402bd327a1cePeer Chen	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE_MCP77_IDE),	8 },
6212d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	{ PCI_VDEVICE(AMD,	PCI_DEVICE_ID_AMD_CS5536_IDE),		9 },
6222d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik
6232d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	{ },
624669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik};
625669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
626669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic struct pci_driver amd_pci_driver = {
6272d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	.name 		= DRV_NAME,
628669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.id_table	= amd,
629669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.probe 		= amd_init_one,
630c304193a005b5262671c1389b1cae96d7afc952aAlan Cox	.remove		= ata_pci_remove_one,
631438ac6d5e3f8106a6bd1a5682c508d660294a85dTejun Heo#ifdef CONFIG_PM
632c304193a005b5262671c1389b1cae96d7afc952aAlan Cox	.suspend	= ata_pci_device_suspend,
633c304193a005b5262671c1389b1cae96d7afc952aAlan Cox	.resume		= amd_reinit_one,
634438ac6d5e3f8106a6bd1a5682c508d660294a85dTejun Heo#endif
635669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik};
636669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
637669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic int __init amd_init(void)
638669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
639669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	return pci_register_driver(&amd_pci_driver);
640669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
641669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
642669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic void __exit amd_exit(void)
643669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
644669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	pci_unregister_driver(&amd_pci_driver);
645669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
646669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
647669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff GarzikMODULE_AUTHOR("Alan Cox");
648c9544bcb4c7df07555e4b22d297c5705738da09dAlan CoxMODULE_DESCRIPTION("low-level driver for AMD and Nvidia PATA IDE");
649669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff GarzikMODULE_LICENSE("GPL");
650669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff GarzikMODULE_DEVICE_TABLE(pci, amd);
651669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff GarzikMODULE_VERSION(DRV_VERSION);
652669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
653669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikmodule_init(amd_init);
654669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikmodule_exit(amd_exit);
655