c_can.h revision 939415973fdfb2c16a474e2575ba2581b828ccac
1/*
2 * CAN bus driver for Bosch C_CAN controller
3 *
4 * Copyright (C) 2010 ST Microelectronics
5 * Bhupesh Sharma <bhupesh.sharma@st.com>
6 *
7 * Borrowed heavily from the C_CAN driver originally written by:
8 * Copyright (C) 2007
9 * - Sascha Hauer, Marc Kleine-Budde, Pengutronix <s.hauer@pengutronix.de>
10 * - Simon Kallweit, intefo AG <simon.kallweit@intefo.ch>
11 *
12 * Bosch C_CAN controller is compliant to CAN protocol version 2.0 part A and B.
13 * Bosch C_CAN user manual can be obtained from:
14 * http://www.semiconductors.bosch.de/media/en/pdf/ipmodules_1/c_can/
15 * users_manual_c_can.pdf
16 *
17 * This file is licensed under the terms of the GNU General Public
18 * License version 2. This program is licensed "as is" without any
19 * warranty of any kind, whether express or implied.
20 */
21
22#ifndef C_CAN_H
23#define C_CAN_H
24
25/* message object split */
26#define C_CAN_NO_OF_OBJECTS	32
27#define C_CAN_MSG_OBJ_RX_NUM	16
28#define C_CAN_MSG_OBJ_TX_NUM	16
29
30#define C_CAN_MSG_OBJ_RX_FIRST	1
31#define C_CAN_MSG_OBJ_RX_LAST	(C_CAN_MSG_OBJ_RX_FIRST + \
32				C_CAN_MSG_OBJ_RX_NUM - 1)
33
34#define C_CAN_MSG_OBJ_TX_FIRST	(C_CAN_MSG_OBJ_RX_LAST + 1)
35#define C_CAN_MSG_OBJ_TX_LAST	(C_CAN_MSG_OBJ_TX_FIRST + \
36				C_CAN_MSG_OBJ_TX_NUM - 1)
37
38#define C_CAN_MSG_OBJ_RX_SPLIT	9
39#define C_CAN_MSG_RX_LOW_LAST	(C_CAN_MSG_OBJ_RX_SPLIT - 1)
40#define RECEIVE_OBJECT_BITS	0x0000ffff
41
42enum reg {
43	C_CAN_CTRL_REG = 0,
44	C_CAN_CTRL_EX_REG,
45	C_CAN_STS_REG,
46	C_CAN_ERR_CNT_REG,
47	C_CAN_BTR_REG,
48	C_CAN_INT_REG,
49	C_CAN_TEST_REG,
50	C_CAN_BRPEXT_REG,
51	C_CAN_IF1_COMREQ_REG,
52	C_CAN_IF1_COMMSK_REG,
53	C_CAN_IF1_MASK1_REG,
54	C_CAN_IF1_MASK2_REG,
55	C_CAN_IF1_ARB1_REG,
56	C_CAN_IF1_ARB2_REG,
57	C_CAN_IF1_MSGCTRL_REG,
58	C_CAN_IF1_DATA1_REG,
59	C_CAN_IF1_DATA2_REG,
60	C_CAN_IF1_DATA3_REG,
61	C_CAN_IF1_DATA4_REG,
62	C_CAN_IF2_COMREQ_REG,
63	C_CAN_IF2_COMMSK_REG,
64	C_CAN_IF2_MASK1_REG,
65	C_CAN_IF2_MASK2_REG,
66	C_CAN_IF2_ARB1_REG,
67	C_CAN_IF2_ARB2_REG,
68	C_CAN_IF2_MSGCTRL_REG,
69	C_CAN_IF2_DATA1_REG,
70	C_CAN_IF2_DATA2_REG,
71	C_CAN_IF2_DATA3_REG,
72	C_CAN_IF2_DATA4_REG,
73	C_CAN_TXRQST1_REG,
74	C_CAN_TXRQST2_REG,
75	C_CAN_NEWDAT1_REG,
76	C_CAN_NEWDAT2_REG,
77	C_CAN_INTPND1_REG,
78	C_CAN_INTPND2_REG,
79	C_CAN_MSGVAL1_REG,
80	C_CAN_MSGVAL2_REG,
81};
82
83static const u16 reg_map_c_can[] = {
84	[C_CAN_CTRL_REG]	= 0x00,
85	[C_CAN_STS_REG]		= 0x02,
86	[C_CAN_ERR_CNT_REG]	= 0x04,
87	[C_CAN_BTR_REG]		= 0x06,
88	[C_CAN_INT_REG]		= 0x08,
89	[C_CAN_TEST_REG]	= 0x0A,
90	[C_CAN_BRPEXT_REG]	= 0x0C,
91	[C_CAN_IF1_COMREQ_REG]	= 0x10,
92	[C_CAN_IF1_COMMSK_REG]	= 0x12,
93	[C_CAN_IF1_MASK1_REG]	= 0x14,
94	[C_CAN_IF1_MASK2_REG]	= 0x16,
95	[C_CAN_IF1_ARB1_REG]	= 0x18,
96	[C_CAN_IF1_ARB2_REG]	= 0x1A,
97	[C_CAN_IF1_MSGCTRL_REG]	= 0x1C,
98	[C_CAN_IF1_DATA1_REG]	= 0x1E,
99	[C_CAN_IF1_DATA2_REG]	= 0x20,
100	[C_CAN_IF1_DATA3_REG]	= 0x22,
101	[C_CAN_IF1_DATA4_REG]	= 0x24,
102	[C_CAN_IF2_COMREQ_REG]	= 0x40,
103	[C_CAN_IF2_COMMSK_REG]	= 0x42,
104	[C_CAN_IF2_MASK1_REG]	= 0x44,
105	[C_CAN_IF2_MASK2_REG]	= 0x46,
106	[C_CAN_IF2_ARB1_REG]	= 0x48,
107	[C_CAN_IF2_ARB2_REG]	= 0x4A,
108	[C_CAN_IF2_MSGCTRL_REG]	= 0x4C,
109	[C_CAN_IF2_DATA1_REG]	= 0x4E,
110	[C_CAN_IF2_DATA2_REG]	= 0x50,
111	[C_CAN_IF2_DATA3_REG]	= 0x52,
112	[C_CAN_IF2_DATA4_REG]	= 0x54,
113	[C_CAN_TXRQST1_REG]	= 0x80,
114	[C_CAN_TXRQST2_REG]	= 0x82,
115	[C_CAN_NEWDAT1_REG]	= 0x90,
116	[C_CAN_NEWDAT2_REG]	= 0x92,
117	[C_CAN_INTPND1_REG]	= 0xA0,
118	[C_CAN_INTPND2_REG]	= 0xA2,
119	[C_CAN_MSGVAL1_REG]	= 0xB0,
120	[C_CAN_MSGVAL2_REG]	= 0xB2,
121};
122
123static const u16 reg_map_d_can[] = {
124	[C_CAN_CTRL_REG]	= 0x00,
125	[C_CAN_CTRL_EX_REG]	= 0x02,
126	[C_CAN_STS_REG]		= 0x04,
127	[C_CAN_ERR_CNT_REG]	= 0x08,
128	[C_CAN_BTR_REG]		= 0x0C,
129	[C_CAN_BRPEXT_REG]	= 0x0E,
130	[C_CAN_INT_REG]		= 0x10,
131	[C_CAN_TEST_REG]	= 0x14,
132	[C_CAN_TXRQST1_REG]	= 0x88,
133	[C_CAN_TXRQST2_REG]	= 0x8A,
134	[C_CAN_NEWDAT1_REG]	= 0x9C,
135	[C_CAN_NEWDAT2_REG]	= 0x9E,
136	[C_CAN_INTPND1_REG]	= 0xB0,
137	[C_CAN_INTPND2_REG]	= 0xB2,
138	[C_CAN_MSGVAL1_REG]	= 0xC4,
139	[C_CAN_MSGVAL2_REG]	= 0xC6,
140	[C_CAN_IF1_COMREQ_REG]	= 0x100,
141	[C_CAN_IF1_COMMSK_REG]	= 0x102,
142	[C_CAN_IF1_MASK1_REG]	= 0x104,
143	[C_CAN_IF1_MASK2_REG]	= 0x106,
144	[C_CAN_IF1_ARB1_REG]	= 0x108,
145	[C_CAN_IF1_ARB2_REG]	= 0x10A,
146	[C_CAN_IF1_MSGCTRL_REG]	= 0x10C,
147	[C_CAN_IF1_DATA1_REG]	= 0x110,
148	[C_CAN_IF1_DATA2_REG]	= 0x112,
149	[C_CAN_IF1_DATA3_REG]	= 0x114,
150	[C_CAN_IF1_DATA4_REG]	= 0x116,
151	[C_CAN_IF2_COMREQ_REG]	= 0x120,
152	[C_CAN_IF2_COMMSK_REG]	= 0x122,
153	[C_CAN_IF2_MASK1_REG]	= 0x124,
154	[C_CAN_IF2_MASK2_REG]	= 0x126,
155	[C_CAN_IF2_ARB1_REG]	= 0x128,
156	[C_CAN_IF2_ARB2_REG]	= 0x12A,
157	[C_CAN_IF2_MSGCTRL_REG]	= 0x12C,
158	[C_CAN_IF2_DATA1_REG]	= 0x130,
159	[C_CAN_IF2_DATA2_REG]	= 0x132,
160	[C_CAN_IF2_DATA3_REG]	= 0x134,
161	[C_CAN_IF2_DATA4_REG]	= 0x136,
162};
163
164enum c_can_dev_id {
165	BOSCH_C_CAN_PLATFORM,
166	BOSCH_C_CAN,
167	BOSCH_D_CAN,
168};
169
170/* c_can private data structure */
171struct c_can_priv {
172	struct can_priv can;	/* must be the first member */
173	struct napi_struct napi;
174	struct net_device *dev;
175	struct device *device;
176	atomic_t tx_active;
177	unsigned long tx_dir;
178	int last_status;
179	u16 (*read_reg) (struct c_can_priv *priv, enum reg index);
180	void (*write_reg) (struct c_can_priv *priv, enum reg index, u16 val);
181	void __iomem *base;
182	const u16 *regs;
183	void *priv;		/* for board-specific data */
184	enum c_can_dev_id type;
185	u32 __iomem *raminit_ctrlreg;
186	unsigned int instance;
187	void (*raminit) (const struct c_can_priv *priv, bool enable);
188	u32 comm_rcv_high;
189	u32 rxmasked;
190	u32 dlc[C_CAN_MSG_OBJ_TX_NUM];
191};
192
193struct net_device *alloc_c_can_dev(void);
194void free_c_can_dev(struct net_device *dev);
195int register_c_can_dev(struct net_device *dev);
196void unregister_c_can_dev(struct net_device *dev);
197
198#ifdef CONFIG_PM
199int c_can_power_up(struct net_device *dev);
200int c_can_power_down(struct net_device *dev);
201#endif
202
203#endif /* C_CAN_H */
204