hw.c revision 528e5d3605a589632bb6660aa1ea90729f8ca776
1/*
2 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
18#include <linux/slab.h>
19#include <linux/module.h>
20#include <asm/unaligned.h>
21
22#include "hw.h"
23#include "hw-ops.h"
24#include "rc.h"
25#include "ar9003_mac.h"
26
27static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
28
29MODULE_AUTHOR("Atheros Communications");
30MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
31MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
32MODULE_LICENSE("Dual BSD/GPL");
33
34static int __init ath9k_init(void)
35{
36	return 0;
37}
38module_init(ath9k_init);
39
40static void __exit ath9k_exit(void)
41{
42	return;
43}
44module_exit(ath9k_exit);
45
46/* Private hardware callbacks */
47
48static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
49{
50	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
51}
52
53static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
54{
55	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
56}
57
58static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
59					struct ath9k_channel *chan)
60{
61	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
62}
63
64static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
65{
66	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
67		return;
68
69	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
70}
71
72static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
73{
74	/* You will not have this callback if using the old ANI */
75	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
76		return;
77
78	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
79}
80
81/********************/
82/* Helper Functions */
83/********************/
84
85static void ath9k_hw_set_clockrate(struct ath_hw *ah)
86{
87	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
88	struct ath_common *common = ath9k_hw_common(ah);
89	unsigned int clockrate;
90
91	/* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
92	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
93		clockrate = 117;
94	else if (!ah->curchan) /* should really check for CCK instead */
95		clockrate = ATH9K_CLOCK_RATE_CCK;
96	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
97		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
98	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
99		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
100	else
101		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
102
103	if (conf_is_ht40(conf))
104		clockrate *= 2;
105
106	if (ah->curchan) {
107		if (IS_CHAN_HALF_RATE(ah->curchan))
108			clockrate /= 2;
109		if (IS_CHAN_QUARTER_RATE(ah->curchan))
110			clockrate /= 4;
111	}
112
113	common->clockrate = clockrate;
114}
115
116static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
117{
118	struct ath_common *common = ath9k_hw_common(ah);
119
120	return usecs * common->clockrate;
121}
122
123bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
124{
125	int i;
126
127	BUG_ON(timeout < AH_TIME_QUANTUM);
128
129	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
130		if ((REG_READ(ah, reg) & mask) == val)
131			return true;
132
133		udelay(AH_TIME_QUANTUM);
134	}
135
136	ath_dbg(ath9k_hw_common(ah), ANY,
137		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
138		timeout, reg, REG_READ(ah, reg), mask, val);
139
140	return false;
141}
142EXPORT_SYMBOL(ath9k_hw_wait);
143
144void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
145			  int column, unsigned int *writecnt)
146{
147	int r;
148
149	ENABLE_REGWRITE_BUFFER(ah);
150	for (r = 0; r < array->ia_rows; r++) {
151		REG_WRITE(ah, INI_RA(array, r, 0),
152			  INI_RA(array, r, column));
153		DO_DELAY(*writecnt);
154	}
155	REGWRITE_BUFFER_FLUSH(ah);
156}
157
158u32 ath9k_hw_reverse_bits(u32 val, u32 n)
159{
160	u32 retval;
161	int i;
162
163	for (i = 0, retval = 0; i < n; i++) {
164		retval = (retval << 1) | (val & 1);
165		val >>= 1;
166	}
167	return retval;
168}
169
170u16 ath9k_hw_computetxtime(struct ath_hw *ah,
171			   u8 phy, int kbps,
172			   u32 frameLen, u16 rateix,
173			   bool shortPreamble)
174{
175	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
176
177	if (kbps == 0)
178		return 0;
179
180	switch (phy) {
181	case WLAN_RC_PHY_CCK:
182		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
183		if (shortPreamble)
184			phyTime >>= 1;
185		numBits = frameLen << 3;
186		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
187		break;
188	case WLAN_RC_PHY_OFDM:
189		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
190			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
191			numBits = OFDM_PLCP_BITS + (frameLen << 3);
192			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
193			txTime = OFDM_SIFS_TIME_QUARTER
194				+ OFDM_PREAMBLE_TIME_QUARTER
195				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
196		} else if (ah->curchan &&
197			   IS_CHAN_HALF_RATE(ah->curchan)) {
198			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
199			numBits = OFDM_PLCP_BITS + (frameLen << 3);
200			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
201			txTime = OFDM_SIFS_TIME_HALF +
202				OFDM_PREAMBLE_TIME_HALF
203				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
204		} else {
205			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
206			numBits = OFDM_PLCP_BITS + (frameLen << 3);
207			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
208			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
209				+ (numSymbols * OFDM_SYMBOL_TIME);
210		}
211		break;
212	default:
213		ath_err(ath9k_hw_common(ah),
214			"Unknown phy %u (rate ix %u)\n", phy, rateix);
215		txTime = 0;
216		break;
217	}
218
219	return txTime;
220}
221EXPORT_SYMBOL(ath9k_hw_computetxtime);
222
223void ath9k_hw_get_channel_centers(struct ath_hw *ah,
224				  struct ath9k_channel *chan,
225				  struct chan_centers *centers)
226{
227	int8_t extoff;
228
229	if (!IS_CHAN_HT40(chan)) {
230		centers->ctl_center = centers->ext_center =
231			centers->synth_center = chan->channel;
232		return;
233	}
234
235	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
236	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
237		centers->synth_center =
238			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
239		extoff = 1;
240	} else {
241		centers->synth_center =
242			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
243		extoff = -1;
244	}
245
246	centers->ctl_center =
247		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
248	/* 25 MHz spacing is supported by hw but not on upper layers */
249	centers->ext_center =
250		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
251}
252
253/******************/
254/* Chip Revisions */
255/******************/
256
257static void ath9k_hw_read_revisions(struct ath_hw *ah)
258{
259	u32 val;
260
261	switch (ah->hw_version.devid) {
262	case AR5416_AR9100_DEVID:
263		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
264		break;
265	case AR9300_DEVID_AR9330:
266		ah->hw_version.macVersion = AR_SREV_VERSION_9330;
267		if (ah->get_mac_revision) {
268			ah->hw_version.macRev = ah->get_mac_revision();
269		} else {
270			val = REG_READ(ah, AR_SREV);
271			ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
272		}
273		return;
274	case AR9300_DEVID_AR9340:
275		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
276		val = REG_READ(ah, AR_SREV);
277		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
278		return;
279	}
280
281	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
282
283	if (val == 0xFF) {
284		val = REG_READ(ah, AR_SREV);
285		ah->hw_version.macVersion =
286			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
287		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
288
289		if (AR_SREV_9462(ah))
290			ah->is_pciexpress = true;
291		else
292			ah->is_pciexpress = (val &
293					     AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
294	} else {
295		if (!AR_SREV_9100(ah))
296			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
297
298		ah->hw_version.macRev = val & AR_SREV_REVISION;
299
300		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
301			ah->is_pciexpress = true;
302	}
303}
304
305/************************************/
306/* HW Attach, Detach, Init Routines */
307/************************************/
308
309static void ath9k_hw_disablepcie(struct ath_hw *ah)
310{
311	if (!AR_SREV_5416(ah))
312		return;
313
314	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
315	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
316	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
317	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
318	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
319	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
320	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
321	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
322	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
323
324	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
325}
326
327static void ath9k_hw_aspm_init(struct ath_hw *ah)
328{
329	struct ath_common *common = ath9k_hw_common(ah);
330
331	if (common->bus_ops->aspm_init)
332		common->bus_ops->aspm_init(common);
333}
334
335/* This should work for all families including legacy */
336static bool ath9k_hw_chip_test(struct ath_hw *ah)
337{
338	struct ath_common *common = ath9k_hw_common(ah);
339	u32 regAddr[2] = { AR_STA_ID0 };
340	u32 regHold[2];
341	static const u32 patternData[4] = {
342		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
343	};
344	int i, j, loop_max;
345
346	if (!AR_SREV_9300_20_OR_LATER(ah)) {
347		loop_max = 2;
348		regAddr[1] = AR_PHY_BASE + (8 << 2);
349	} else
350		loop_max = 1;
351
352	for (i = 0; i < loop_max; i++) {
353		u32 addr = regAddr[i];
354		u32 wrData, rdData;
355
356		regHold[i] = REG_READ(ah, addr);
357		for (j = 0; j < 0x100; j++) {
358			wrData = (j << 16) | j;
359			REG_WRITE(ah, addr, wrData);
360			rdData = REG_READ(ah, addr);
361			if (rdData != wrData) {
362				ath_err(common,
363					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
364					addr, wrData, rdData);
365				return false;
366			}
367		}
368		for (j = 0; j < 4; j++) {
369			wrData = patternData[j];
370			REG_WRITE(ah, addr, wrData);
371			rdData = REG_READ(ah, addr);
372			if (wrData != rdData) {
373				ath_err(common,
374					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
375					addr, wrData, rdData);
376				return false;
377			}
378		}
379		REG_WRITE(ah, regAddr[i], regHold[i]);
380	}
381	udelay(100);
382
383	return true;
384}
385
386static void ath9k_hw_init_config(struct ath_hw *ah)
387{
388	int i;
389
390	ah->config.dma_beacon_response_time = 2;
391	ah->config.sw_beacon_response_time = 10;
392	ah->config.additional_swba_backoff = 0;
393	ah->config.ack_6mb = 0x0;
394	ah->config.cwm_ignore_extcca = 0;
395	ah->config.pcie_clock_req = 0;
396	ah->config.pcie_waen = 0;
397	ah->config.analog_shiftreg = 1;
398	ah->config.enable_ani = true;
399
400	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
401		ah->config.spurchans[i][0] = AR_NO_SPUR;
402		ah->config.spurchans[i][1] = AR_NO_SPUR;
403	}
404
405	/* PAPRD needs some more work to be enabled */
406	ah->config.paprd_disable = 1;
407
408	ah->config.rx_intr_mitigation = true;
409	ah->config.pcieSerDesWrite = true;
410
411	/*
412	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
413	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
414	 * This means we use it for all AR5416 devices, and the few
415	 * minor PCI AR9280 devices out there.
416	 *
417	 * Serialization is required because these devices do not handle
418	 * well the case of two concurrent reads/writes due to the latency
419	 * involved. During one read/write another read/write can be issued
420	 * on another CPU while the previous read/write may still be working
421	 * on our hardware, if we hit this case the hardware poops in a loop.
422	 * We prevent this by serializing reads and writes.
423	 *
424	 * This issue is not present on PCI-Express devices or pre-AR5416
425	 * devices (legacy, 802.11abg).
426	 */
427	if (num_possible_cpus() > 1)
428		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
429}
430
431static void ath9k_hw_init_defaults(struct ath_hw *ah)
432{
433	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
434
435	regulatory->country_code = CTRY_DEFAULT;
436	regulatory->power_limit = MAX_RATE_POWER;
437
438	ah->hw_version.magic = AR5416_MAGIC;
439	ah->hw_version.subvendorid = 0;
440
441	ah->atim_window = 0;
442	ah->sta_id1_defaults =
443		AR_STA_ID1_CRPT_MIC_ENABLE |
444		AR_STA_ID1_MCAST_KSRCH;
445	if (AR_SREV_9100(ah))
446		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
447	ah->enable_32kHz_clock = DONT_USE_32KHZ;
448	ah->slottime = ATH9K_SLOT_TIME_9;
449	ah->globaltxtimeout = (u32) -1;
450	ah->power_mode = ATH9K_PM_UNDEFINED;
451}
452
453static int ath9k_hw_init_macaddr(struct ath_hw *ah)
454{
455	struct ath_common *common = ath9k_hw_common(ah);
456	u32 sum;
457	int i;
458	u16 eeval;
459	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
460
461	sum = 0;
462	for (i = 0; i < 3; i++) {
463		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
464		sum += eeval;
465		common->macaddr[2 * i] = eeval >> 8;
466		common->macaddr[2 * i + 1] = eeval & 0xff;
467	}
468	if (sum == 0 || sum == 0xffff * 3)
469		return -EADDRNOTAVAIL;
470
471	return 0;
472}
473
474static int ath9k_hw_post_init(struct ath_hw *ah)
475{
476	struct ath_common *common = ath9k_hw_common(ah);
477	int ecode;
478
479	if (common->bus_ops->ath_bus_type != ATH_USB) {
480		if (!ath9k_hw_chip_test(ah))
481			return -ENODEV;
482	}
483
484	if (!AR_SREV_9300_20_OR_LATER(ah)) {
485		ecode = ar9002_hw_rf_claim(ah);
486		if (ecode != 0)
487			return ecode;
488	}
489
490	ecode = ath9k_hw_eeprom_init(ah);
491	if (ecode != 0)
492		return ecode;
493
494	ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
495		ah->eep_ops->get_eeprom_ver(ah),
496		ah->eep_ops->get_eeprom_rev(ah));
497
498	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
499	if (ecode) {
500		ath_err(ath9k_hw_common(ah),
501			"Failed allocating banks for external radio\n");
502		ath9k_hw_rf_free_ext_banks(ah);
503		return ecode;
504	}
505
506	if (ah->config.enable_ani) {
507		ath9k_hw_ani_setup(ah);
508		ath9k_hw_ani_init(ah);
509	}
510
511	return 0;
512}
513
514static void ath9k_hw_attach_ops(struct ath_hw *ah)
515{
516	if (AR_SREV_9300_20_OR_LATER(ah))
517		ar9003_hw_attach_ops(ah);
518	else
519		ar9002_hw_attach_ops(ah);
520}
521
522/* Called for all hardware families */
523static int __ath9k_hw_init(struct ath_hw *ah)
524{
525	struct ath_common *common = ath9k_hw_common(ah);
526	int r = 0;
527
528	ath9k_hw_read_revisions(ah);
529
530	/*
531	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
532	 * We need to do this to avoid RMW of this register. We cannot
533	 * read the reg when chip is asleep.
534	 */
535	ah->WARegVal = REG_READ(ah, AR_WA);
536	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
537			 AR_WA_ASPM_TIMER_BASED_DISABLE);
538
539	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
540		ath_err(common, "Couldn't reset chip\n");
541		return -EIO;
542	}
543
544	if (AR_SREV_9462(ah))
545		ah->WARegVal &= ~AR_WA_D3_L1_DISABLE;
546
547	ath9k_hw_init_defaults(ah);
548	ath9k_hw_init_config(ah);
549
550	ath9k_hw_attach_ops(ah);
551
552	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
553		ath_err(common, "Couldn't wakeup chip\n");
554		return -EIO;
555	}
556
557	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
558		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
559		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
560		     !ah->is_pciexpress)) {
561			ah->config.serialize_regmode =
562				SER_REG_MODE_ON;
563		} else {
564			ah->config.serialize_regmode =
565				SER_REG_MODE_OFF;
566		}
567	}
568
569	ath_dbg(common, RESET, "serialize_regmode is %d\n",
570		ah->config.serialize_regmode);
571
572	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
573		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
574	else
575		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
576
577	switch (ah->hw_version.macVersion) {
578	case AR_SREV_VERSION_5416_PCI:
579	case AR_SREV_VERSION_5416_PCIE:
580	case AR_SREV_VERSION_9160:
581	case AR_SREV_VERSION_9100:
582	case AR_SREV_VERSION_9280:
583	case AR_SREV_VERSION_9285:
584	case AR_SREV_VERSION_9287:
585	case AR_SREV_VERSION_9271:
586	case AR_SREV_VERSION_9300:
587	case AR_SREV_VERSION_9330:
588	case AR_SREV_VERSION_9485:
589	case AR_SREV_VERSION_9340:
590	case AR_SREV_VERSION_9462:
591		break;
592	default:
593		ath_err(common,
594			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
595			ah->hw_version.macVersion, ah->hw_version.macRev);
596		return -EOPNOTSUPP;
597	}
598
599	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
600	    AR_SREV_9330(ah))
601		ah->is_pciexpress = false;
602
603	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
604	ath9k_hw_init_cal_settings(ah);
605
606	ah->ani_function = ATH9K_ANI_ALL;
607	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
608		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
609	if (!AR_SREV_9300_20_OR_LATER(ah))
610		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
611
612	/* disable ANI for 9340 */
613	if (AR_SREV_9340(ah))
614		ah->config.enable_ani = false;
615
616	ath9k_hw_init_mode_regs(ah);
617
618	if (!ah->is_pciexpress)
619		ath9k_hw_disablepcie(ah);
620
621	if (!AR_SREV_9300_20_OR_LATER(ah))
622		ar9002_hw_cck_chan14_spread(ah);
623
624	r = ath9k_hw_post_init(ah);
625	if (r)
626		return r;
627
628	ath9k_hw_init_mode_gain_regs(ah);
629	r = ath9k_hw_fill_cap_info(ah);
630	if (r)
631		return r;
632
633	if (ah->is_pciexpress)
634		ath9k_hw_aspm_init(ah);
635
636	r = ath9k_hw_init_macaddr(ah);
637	if (r) {
638		ath_err(common, "Failed to initialize MAC address\n");
639		return r;
640	}
641
642	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
643		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
644	else
645		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
646
647	if (AR_SREV_9330(ah))
648		ah->bb_watchdog_timeout_ms = 85;
649	else
650		ah->bb_watchdog_timeout_ms = 25;
651
652	common->state = ATH_HW_INITIALIZED;
653
654	return 0;
655}
656
657int ath9k_hw_init(struct ath_hw *ah)
658{
659	int ret;
660	struct ath_common *common = ath9k_hw_common(ah);
661
662	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
663	switch (ah->hw_version.devid) {
664	case AR5416_DEVID_PCI:
665	case AR5416_DEVID_PCIE:
666	case AR5416_AR9100_DEVID:
667	case AR9160_DEVID_PCI:
668	case AR9280_DEVID_PCI:
669	case AR9280_DEVID_PCIE:
670	case AR9285_DEVID_PCIE:
671	case AR9287_DEVID_PCI:
672	case AR9287_DEVID_PCIE:
673	case AR2427_DEVID_PCIE:
674	case AR9300_DEVID_PCIE:
675	case AR9300_DEVID_AR9485_PCIE:
676	case AR9300_DEVID_AR9330:
677	case AR9300_DEVID_AR9340:
678	case AR9300_DEVID_AR9580:
679	case AR9300_DEVID_AR9462:
680		break;
681	default:
682		if (common->bus_ops->ath_bus_type == ATH_USB)
683			break;
684		ath_err(common, "Hardware device ID 0x%04x not supported\n",
685			ah->hw_version.devid);
686		return -EOPNOTSUPP;
687	}
688
689	ret = __ath9k_hw_init(ah);
690	if (ret) {
691		ath_err(common,
692			"Unable to initialize hardware; initialization status: %d\n",
693			ret);
694		return ret;
695	}
696
697	return 0;
698}
699EXPORT_SYMBOL(ath9k_hw_init);
700
701static void ath9k_hw_init_qos(struct ath_hw *ah)
702{
703	ENABLE_REGWRITE_BUFFER(ah);
704
705	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
706	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
707
708	REG_WRITE(ah, AR_QOS_NO_ACK,
709		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
710		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
711		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));
712
713	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
714	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
715	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
716	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
717	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
718
719	REGWRITE_BUFFER_FLUSH(ah);
720}
721
722u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
723{
724	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
725	udelay(100);
726	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
727
728	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
729		udelay(100);
730
731	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
732}
733EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
734
735static void ath9k_hw_init_pll(struct ath_hw *ah,
736			      struct ath9k_channel *chan)
737{
738	u32 pll;
739
740	if (AR_SREV_9485(ah)) {
741
742		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
743		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
744			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
745		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
746			      AR_CH0_DPLL2_KD, 0x40);
747		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
748			      AR_CH0_DPLL2_KI, 0x4);
749
750		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
751			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
752		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
753			      AR_CH0_BB_DPLL1_NINI, 0x58);
754		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
755			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
756
757		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
758			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
759		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
760			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
761		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
762			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
763
764		/* program BB PLL phase_shift to 0x6 */
765		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
766			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
767
768		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
769			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
770		udelay(1000);
771	} else if (AR_SREV_9330(ah)) {
772		u32 ddr_dpll2, pll_control2, kd;
773
774		if (ah->is_clk_25mhz) {
775			ddr_dpll2 = 0x18e82f01;
776			pll_control2 = 0xe04a3d;
777			kd = 0x1d;
778		} else {
779			ddr_dpll2 = 0x19e82f01;
780			pll_control2 = 0x886666;
781			kd = 0x3d;
782		}
783
784		/* program DDR PLL ki and kd value */
785		REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
786
787		/* program DDR PLL phase_shift */
788		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
789			      AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
790
791		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
792		udelay(1000);
793
794		/* program refdiv, nint, frac to RTC register */
795		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
796
797		/* program BB PLL kd and ki value */
798		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
799		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
800
801		/* program BB PLL phase_shift */
802		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
803			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
804	} else if (AR_SREV_9340(ah)) {
805		u32 regval, pll2_divint, pll2_divfrac, refdiv;
806
807		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
808		udelay(1000);
809
810		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
811		udelay(100);
812
813		if (ah->is_clk_25mhz) {
814			pll2_divint = 0x54;
815			pll2_divfrac = 0x1eb85;
816			refdiv = 3;
817		} else {
818			pll2_divint = 88;
819			pll2_divfrac = 0;
820			refdiv = 5;
821		}
822
823		regval = REG_READ(ah, AR_PHY_PLL_MODE);
824		regval |= (0x1 << 16);
825		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
826		udelay(100);
827
828		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
829			  (pll2_divint << 18) | pll2_divfrac);
830		udelay(100);
831
832		regval = REG_READ(ah, AR_PHY_PLL_MODE);
833		regval = (regval & 0x80071fff) | (0x1 << 30) | (0x1 << 13) |
834			 (0x4 << 26) | (0x18 << 19);
835		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
836		REG_WRITE(ah, AR_PHY_PLL_MODE,
837			  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
838		udelay(1000);
839	}
840
841	pll = ath9k_hw_compute_pll_control(ah, chan);
842
843	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
844
845	if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah))
846		udelay(1000);
847
848	/* Switch the core clock for ar9271 to 117Mhz */
849	if (AR_SREV_9271(ah)) {
850		udelay(500);
851		REG_WRITE(ah, 0x50040, 0x304);
852	}
853
854	udelay(RTC_PLL_SETTLE_DELAY);
855
856	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
857
858	if (AR_SREV_9340(ah)) {
859		if (ah->is_clk_25mhz) {
860			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
861			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
862			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e7ae);
863		} else {
864			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
865			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
866			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e800);
867		}
868		udelay(100);
869	}
870}
871
872static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
873					  enum nl80211_iftype opmode)
874{
875	u32 sync_default = AR_INTR_SYNC_DEFAULT;
876	u32 imr_reg = AR_IMR_TXERR |
877		AR_IMR_TXURN |
878		AR_IMR_RXERR |
879		AR_IMR_RXORN |
880		AR_IMR_BCNMISC;
881
882	if (AR_SREV_9340(ah))
883		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
884
885	if (AR_SREV_9300_20_OR_LATER(ah)) {
886		imr_reg |= AR_IMR_RXOK_HP;
887		if (ah->config.rx_intr_mitigation)
888			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
889		else
890			imr_reg |= AR_IMR_RXOK_LP;
891
892	} else {
893		if (ah->config.rx_intr_mitigation)
894			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
895		else
896			imr_reg |= AR_IMR_RXOK;
897	}
898
899	if (ah->config.tx_intr_mitigation)
900		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
901	else
902		imr_reg |= AR_IMR_TXOK;
903
904	if (opmode == NL80211_IFTYPE_AP)
905		imr_reg |= AR_IMR_MIB;
906
907	ENABLE_REGWRITE_BUFFER(ah);
908
909	REG_WRITE(ah, AR_IMR, imr_reg);
910	ah->imrs2_reg |= AR_IMR_S2_GTT;
911	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
912
913	if (!AR_SREV_9100(ah)) {
914		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
915		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
916		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
917	}
918
919	REGWRITE_BUFFER_FLUSH(ah);
920
921	if (AR_SREV_9300_20_OR_LATER(ah)) {
922		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
923		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
924		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
925		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
926	}
927}
928
929static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
930{
931	u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
932	val = min(val, (u32) 0xFFFF);
933	REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
934}
935
936static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
937{
938	u32 val = ath9k_hw_mac_to_clks(ah, us);
939	val = min(val, (u32) 0xFFFF);
940	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
941}
942
943static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
944{
945	u32 val = ath9k_hw_mac_to_clks(ah, us);
946	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
947	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
948}
949
950static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
951{
952	u32 val = ath9k_hw_mac_to_clks(ah, us);
953	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
954	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
955}
956
957static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
958{
959	if (tu > 0xFFFF) {
960		ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
961			tu);
962		ah->globaltxtimeout = (u32) -1;
963		return false;
964	} else {
965		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
966		ah->globaltxtimeout = tu;
967		return true;
968	}
969}
970
971void ath9k_hw_init_global_settings(struct ath_hw *ah)
972{
973	struct ath_common *common = ath9k_hw_common(ah);
974	struct ieee80211_conf *conf = &common->hw->conf;
975	const struct ath9k_channel *chan = ah->curchan;
976	int acktimeout, ctstimeout;
977	int slottime;
978	int sifstime;
979	int rx_lat = 0, tx_lat = 0, eifs = 0;
980	u32 reg;
981
982	ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
983		ah->misc_mode);
984
985	if (!chan)
986		return;
987
988	if (ah->misc_mode != 0)
989		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
990
991	if (IS_CHAN_A_FAST_CLOCK(ah, chan))
992		rx_lat = 41;
993	else
994		rx_lat = 37;
995	tx_lat = 54;
996
997	if (IS_CHAN_HALF_RATE(chan)) {
998		eifs = 175;
999		rx_lat *= 2;
1000		tx_lat *= 2;
1001		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1002		    tx_lat += 11;
1003
1004		slottime = 13;
1005		sifstime = 32;
1006	} else if (IS_CHAN_QUARTER_RATE(chan)) {
1007		eifs = 340;
1008		rx_lat = (rx_lat * 4) - 1;
1009		tx_lat *= 4;
1010		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1011		    tx_lat += 22;
1012
1013		slottime = 21;
1014		sifstime = 64;
1015	} else {
1016		if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1017			eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1018			reg = AR_USEC_ASYNC_FIFO;
1019		} else {
1020			eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1021				common->clockrate;
1022			reg = REG_READ(ah, AR_USEC);
1023		}
1024		rx_lat = MS(reg, AR_USEC_RX_LAT);
1025		tx_lat = MS(reg, AR_USEC_TX_LAT);
1026
1027		slottime = ah->slottime;
1028		if (IS_CHAN_5GHZ(chan))
1029			sifstime = 16;
1030		else
1031			sifstime = 10;
1032	}
1033
1034	/* As defined by IEEE 802.11-2007 17.3.8.6 */
1035	acktimeout = slottime + sifstime + 3 * ah->coverage_class;
1036	ctstimeout = acktimeout;
1037
1038	/*
1039	 * Workaround for early ACK timeouts, add an offset to match the
1040	 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
1041	 * This was initially only meant to work around an issue with delayed
1042	 * BA frames in some implementations, but it has been found to fix ACK
1043	 * timeout issues in other cases as well.
1044	 */
1045	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ) {
1046		acktimeout += 64 - sifstime - ah->slottime;
1047		ctstimeout += 48 - sifstime - ah->slottime;
1048	}
1049
1050
1051	ath9k_hw_set_sifs_time(ah, sifstime);
1052	ath9k_hw_setslottime(ah, slottime);
1053	ath9k_hw_set_ack_timeout(ah, acktimeout);
1054	ath9k_hw_set_cts_timeout(ah, ctstimeout);
1055	if (ah->globaltxtimeout != (u32) -1)
1056		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
1057
1058	REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1059	REG_RMW(ah, AR_USEC,
1060		(common->clockrate - 1) |
1061		SM(rx_lat, AR_USEC_RX_LAT) |
1062		SM(tx_lat, AR_USEC_TX_LAT),
1063		AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1064
1065}
1066EXPORT_SYMBOL(ath9k_hw_init_global_settings);
1067
1068void ath9k_hw_deinit(struct ath_hw *ah)
1069{
1070	struct ath_common *common = ath9k_hw_common(ah);
1071
1072	if (common->state < ATH_HW_INITIALIZED)
1073		goto free_hw;
1074
1075	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1076
1077free_hw:
1078	ath9k_hw_rf_free_ext_banks(ah);
1079}
1080EXPORT_SYMBOL(ath9k_hw_deinit);
1081
1082/*******/
1083/* INI */
1084/*******/
1085
1086u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1087{
1088	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1089
1090	if (IS_CHAN_B(chan))
1091		ctl |= CTL_11B;
1092	else if (IS_CHAN_G(chan))
1093		ctl |= CTL_11G;
1094	else
1095		ctl |= CTL_11A;
1096
1097	return ctl;
1098}
1099
1100/****************************************/
1101/* Reset and Channel Switching Routines */
1102/****************************************/
1103
1104static inline void ath9k_hw_set_dma(struct ath_hw *ah)
1105{
1106	struct ath_common *common = ath9k_hw_common(ah);
1107
1108	ENABLE_REGWRITE_BUFFER(ah);
1109
1110	/*
1111	 * set AHB_MODE not to do cacheline prefetches
1112	*/
1113	if (!AR_SREV_9300_20_OR_LATER(ah))
1114		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
1115
1116	/*
1117	 * let mac dma reads be in 128 byte chunks
1118	 */
1119	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
1120
1121	REGWRITE_BUFFER_FLUSH(ah);
1122
1123	/*
1124	 * Restore TX Trigger Level to its pre-reset value.
1125	 * The initial value depends on whether aggregation is enabled, and is
1126	 * adjusted whenever underruns are detected.
1127	 */
1128	if (!AR_SREV_9300_20_OR_LATER(ah))
1129		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
1130
1131	ENABLE_REGWRITE_BUFFER(ah);
1132
1133	/*
1134	 * let mac dma writes be in 128 byte chunks
1135	 */
1136	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
1137
1138	/*
1139	 * Setup receive FIFO threshold to hold off TX activities
1140	 */
1141	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1142
1143	if (AR_SREV_9300_20_OR_LATER(ah)) {
1144		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1145		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1146
1147		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1148			ah->caps.rx_status_len);
1149	}
1150
1151	/*
1152	 * reduce the number of usable entries in PCU TXBUF to avoid
1153	 * wrap around issues.
1154	 */
1155	if (AR_SREV_9285(ah)) {
1156		/* For AR9285 the number of Fifos are reduced to half.
1157		 * So set the usable tx buf size also to half to
1158		 * avoid data/delimiter underruns
1159		 */
1160		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1161			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1162	} else if (!AR_SREV_9271(ah)) {
1163		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1164			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1165	}
1166
1167	REGWRITE_BUFFER_FLUSH(ah);
1168
1169	if (AR_SREV_9300_20_OR_LATER(ah))
1170		ath9k_hw_reset_txstatus_ring(ah);
1171}
1172
1173static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
1174{
1175	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1176	u32 set = AR_STA_ID1_KSRCH_MODE;
1177
1178	switch (opmode) {
1179	case NL80211_IFTYPE_ADHOC:
1180	case NL80211_IFTYPE_MESH_POINT:
1181		set |= AR_STA_ID1_ADHOC;
1182		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1183		break;
1184	case NL80211_IFTYPE_AP:
1185		set |= AR_STA_ID1_STA_AP;
1186		/* fall through */
1187	case NL80211_IFTYPE_STATION:
1188		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1189		break;
1190	default:
1191		if (!ah->is_monitoring)
1192			set = 0;
1193		break;
1194	}
1195	REG_RMW(ah, AR_STA_ID1, set, mask);
1196}
1197
1198void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1199				   u32 *coef_mantissa, u32 *coef_exponent)
1200{
1201	u32 coef_exp, coef_man;
1202
1203	for (coef_exp = 31; coef_exp > 0; coef_exp--)
1204		if ((coef_scaled >> coef_exp) & 0x1)
1205			break;
1206
1207	coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1208
1209	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1210
1211	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1212	*coef_exponent = coef_exp - 16;
1213}
1214
1215static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
1216{
1217	u32 rst_flags;
1218	u32 tmpReg;
1219
1220	if (AR_SREV_9100(ah)) {
1221		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1222			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1223		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1224	}
1225
1226	ENABLE_REGWRITE_BUFFER(ah);
1227
1228	if (AR_SREV_9300_20_OR_LATER(ah)) {
1229		REG_WRITE(ah, AR_WA, ah->WARegVal);
1230		udelay(10);
1231	}
1232
1233	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1234		  AR_RTC_FORCE_WAKE_ON_INT);
1235
1236	if (AR_SREV_9100(ah)) {
1237		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1238			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1239	} else {
1240		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1241		if (tmpReg &
1242		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
1243		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1244			u32 val;
1245			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1246
1247			val = AR_RC_HOSTIF;
1248			if (!AR_SREV_9300_20_OR_LATER(ah))
1249				val |= AR_RC_AHB;
1250			REG_WRITE(ah, AR_RC, val);
1251
1252		} else if (!AR_SREV_9300_20_OR_LATER(ah))
1253			REG_WRITE(ah, AR_RC, AR_RC_AHB);
1254
1255		rst_flags = AR_RTC_RC_MAC_WARM;
1256		if (type == ATH9K_RESET_COLD)
1257			rst_flags |= AR_RTC_RC_MAC_COLD;
1258	}
1259
1260	if (AR_SREV_9330(ah)) {
1261		int npend = 0;
1262		int i;
1263
1264		/* AR9330 WAR:
1265		 * call external reset function to reset WMAC if:
1266		 * - doing a cold reset
1267		 * - we have pending frames in the TX queues
1268		 */
1269
1270		for (i = 0; i < AR_NUM_QCU; i++) {
1271			npend = ath9k_hw_numtxpending(ah, i);
1272			if (npend)
1273				break;
1274		}
1275
1276		if (ah->external_reset &&
1277		    (npend || type == ATH9K_RESET_COLD)) {
1278			int reset_err = 0;
1279
1280			ath_dbg(ath9k_hw_common(ah), RESET,
1281				"reset MAC via external reset\n");
1282
1283			reset_err = ah->external_reset();
1284			if (reset_err) {
1285				ath_err(ath9k_hw_common(ah),
1286					"External reset failed, err=%d\n",
1287					reset_err);
1288				return false;
1289			}
1290
1291			REG_WRITE(ah, AR_RTC_RESET, 1);
1292		}
1293	}
1294
1295	REG_WRITE(ah, AR_RTC_RC, rst_flags);
1296
1297	REGWRITE_BUFFER_FLUSH(ah);
1298
1299	udelay(50);
1300
1301	REG_WRITE(ah, AR_RTC_RC, 0);
1302	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1303		ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
1304		return false;
1305	}
1306
1307	if (!AR_SREV_9100(ah))
1308		REG_WRITE(ah, AR_RC, 0);
1309
1310	if (AR_SREV_9100(ah))
1311		udelay(50);
1312
1313	return true;
1314}
1315
1316static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
1317{
1318	ENABLE_REGWRITE_BUFFER(ah);
1319
1320	if (AR_SREV_9300_20_OR_LATER(ah)) {
1321		REG_WRITE(ah, AR_WA, ah->WARegVal);
1322		udelay(10);
1323	}
1324
1325	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1326		  AR_RTC_FORCE_WAKE_ON_INT);
1327
1328	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1329		REG_WRITE(ah, AR_RC, AR_RC_AHB);
1330
1331	REG_WRITE(ah, AR_RTC_RESET, 0);
1332
1333	REGWRITE_BUFFER_FLUSH(ah);
1334
1335	if (!AR_SREV_9300_20_OR_LATER(ah))
1336		udelay(2);
1337
1338	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1339		REG_WRITE(ah, AR_RC, 0);
1340
1341	REG_WRITE(ah, AR_RTC_RESET, 1);
1342
1343	if (!ath9k_hw_wait(ah,
1344			   AR_RTC_STATUS,
1345			   AR_RTC_STATUS_M,
1346			   AR_RTC_STATUS_ON,
1347			   AH_WAIT_TIMEOUT)) {
1348		ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
1349		return false;
1350	}
1351
1352	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1353}
1354
1355static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
1356{
1357	bool ret = false;
1358
1359	if (AR_SREV_9300_20_OR_LATER(ah)) {
1360		REG_WRITE(ah, AR_WA, ah->WARegVal);
1361		udelay(10);
1362	}
1363
1364	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1365		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1366
1367	switch (type) {
1368	case ATH9K_RESET_POWER_ON:
1369		ret = ath9k_hw_set_reset_power_on(ah);
1370		break;
1371	case ATH9K_RESET_WARM:
1372	case ATH9K_RESET_COLD:
1373		ret = ath9k_hw_set_reset(ah, type);
1374		break;
1375	default:
1376		break;
1377	}
1378
1379	if (ah->caps.hw_caps & ATH9K_HW_CAP_MCI)
1380		REG_WRITE(ah, AR_RTC_KEEP_AWAKE, 0x2);
1381
1382	return ret;
1383}
1384
1385static bool ath9k_hw_chip_reset(struct ath_hw *ah,
1386				struct ath9k_channel *chan)
1387{
1388	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1389		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1390			return false;
1391	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
1392		return false;
1393
1394	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1395		return false;
1396
1397	ah->chip_fullsleep = false;
1398	ath9k_hw_init_pll(ah, chan);
1399	ath9k_hw_set_rfmode(ah, chan);
1400
1401	return true;
1402}
1403
1404static bool ath9k_hw_channel_change(struct ath_hw *ah,
1405				    struct ath9k_channel *chan)
1406{
1407	struct ath_common *common = ath9k_hw_common(ah);
1408	u32 qnum;
1409	int r;
1410	bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
1411	bool band_switch, mode_diff;
1412	u8 ini_reloaded;
1413
1414	band_switch = (chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ)) !=
1415		      (ah->curchan->channelFlags & (CHANNEL_2GHZ |
1416						    CHANNEL_5GHZ));
1417	mode_diff = (chan->chanmode != ah->curchan->chanmode);
1418
1419	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1420		if (ath9k_hw_numtxpending(ah, qnum)) {
1421			ath_dbg(common, QUEUE,
1422				"Transmit frames pending on queue %d\n", qnum);
1423			return false;
1424		}
1425	}
1426
1427	if (!ath9k_hw_rfbus_req(ah)) {
1428		ath_err(common, "Could not kill baseband RX\n");
1429		return false;
1430	}
1431
1432	if (edma && (band_switch || mode_diff)) {
1433		ath9k_hw_mark_phy_inactive(ah);
1434		udelay(5);
1435
1436		ath9k_hw_init_pll(ah, NULL);
1437
1438		if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1439			ath_err(common, "Failed to do fast channel change\n");
1440			return false;
1441		}
1442	}
1443
1444	ath9k_hw_set_channel_regs(ah, chan);
1445
1446	r = ath9k_hw_rf_set_freq(ah, chan);
1447	if (r) {
1448		ath_err(common, "Failed to set channel\n");
1449		return false;
1450	}
1451	ath9k_hw_set_clockrate(ah);
1452	ath9k_hw_apply_txpower(ah, chan);
1453	ath9k_hw_rfbus_done(ah);
1454
1455	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1456		ath9k_hw_set_delta_slope(ah, chan);
1457
1458	ath9k_hw_spur_mitigate_freq(ah, chan);
1459
1460	if (edma && (band_switch || mode_diff)) {
1461		ah->ah_flags |= AH_FASTCC;
1462		if (band_switch || ini_reloaded)
1463			ah->eep_ops->set_board_values(ah, chan);
1464
1465		ath9k_hw_init_bb(ah, chan);
1466
1467		if (band_switch || ini_reloaded)
1468			ath9k_hw_init_cal(ah, chan);
1469		ah->ah_flags &= ~AH_FASTCC;
1470	}
1471
1472	return true;
1473}
1474
1475static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1476{
1477	u32 gpio_mask = ah->gpio_mask;
1478	int i;
1479
1480	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1481		if (!(gpio_mask & 1))
1482			continue;
1483
1484		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1485		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1486	}
1487}
1488
1489bool ath9k_hw_check_alive(struct ath_hw *ah)
1490{
1491	int count = 50;
1492	u32 reg;
1493
1494	if (AR_SREV_9285_12_OR_LATER(ah))
1495		return true;
1496
1497	do {
1498		reg = REG_READ(ah, AR_OBS_BUS_1);
1499
1500		if ((reg & 0x7E7FFFEF) == 0x00702400)
1501			continue;
1502
1503		switch (reg & 0x7E000B00) {
1504		case 0x1E000000:
1505		case 0x52000B00:
1506		case 0x18000B00:
1507			continue;
1508		default:
1509			return true;
1510		}
1511	} while (count-- > 0);
1512
1513	return false;
1514}
1515EXPORT_SYMBOL(ath9k_hw_check_alive);
1516
1517int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1518		   struct ath9k_hw_cal_data *caldata, bool bChannelChange)
1519{
1520	struct ath_common *common = ath9k_hw_common(ah);
1521	u32 saveLedState;
1522	struct ath9k_channel *curchan = ah->curchan;
1523	u32 saveDefAntenna;
1524	u32 macStaId1;
1525	u64 tsf = 0;
1526	int i, r;
1527	bool allow_fbs = false, start_mci_reset = false;
1528	bool mci = !!(ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
1529	bool save_fullsleep = ah->chip_fullsleep;
1530
1531	if (mci) {
1532		start_mci_reset = ar9003_mci_start_reset(ah, chan);
1533		if (start_mci_reset)
1534			return 0;
1535	}
1536
1537	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1538		return -EIO;
1539
1540	if (curchan && !ah->chip_fullsleep)
1541		ath9k_hw_getnf(ah, curchan);
1542
1543	ah->caldata = caldata;
1544	if (caldata &&
1545	    (chan->channel != caldata->channel ||
1546	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
1547	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1548		/* Operating channel changed, reset channel calibration data */
1549		memset(caldata, 0, sizeof(*caldata));
1550		ath9k_init_nfcal_hist_buffer(ah, chan);
1551	}
1552	ah->noise = ath9k_hw_getchan_noise(ah, chan);
1553
1554	if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1555		bChannelChange = false;
1556
1557	if (caldata &&
1558	    caldata->done_txiqcal_once &&
1559	    caldata->done_txclcal_once &&
1560	    caldata->rtt_hist.num_readings)
1561		allow_fbs = true;
1562
1563	if (bChannelChange &&
1564	    (ah->chip_fullsleep != true) &&
1565	    (ah->curchan != NULL) &&
1566	    (chan->channel != ah->curchan->channel) &&
1567	    (allow_fbs ||
1568	     ((chan->channelFlags & CHANNEL_ALL) ==
1569	      (ah->curchan->channelFlags & CHANNEL_ALL)))) {
1570		if (ath9k_hw_channel_change(ah, chan)) {
1571			ath9k_hw_loadnf(ah, ah->curchan);
1572			ath9k_hw_start_nfcal(ah, true);
1573			if (mci && ar9003_mci_is_ready(ah))
1574				ar9003_mci_2g5g_switch(ah, true);
1575
1576			if (AR_SREV_9271(ah))
1577				ar9002_hw_load_ani_reg(ah, chan);
1578			return 0;
1579		}
1580	}
1581
1582	if (mci)
1583		ar9003_mci_stop_bt(ah, save_fullsleep);
1584
1585	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1586	if (saveDefAntenna == 0)
1587		saveDefAntenna = 1;
1588
1589	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1590
1591	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1592	if (AR_SREV_9100(ah) ||
1593	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
1594		tsf = ath9k_hw_gettsf64(ah);
1595
1596	saveLedState = REG_READ(ah, AR_CFG_LED) &
1597		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1598		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1599
1600	ath9k_hw_mark_phy_inactive(ah);
1601
1602	ah->paprd_table_write_done = false;
1603
1604	/* Only required on the first reset */
1605	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1606		REG_WRITE(ah,
1607			  AR9271_RESET_POWER_DOWN_CONTROL,
1608			  AR9271_RADIO_RF_RST);
1609		udelay(50);
1610	}
1611
1612	if (!ath9k_hw_chip_reset(ah, chan)) {
1613		ath_err(common, "Chip reset failed\n");
1614		return -EINVAL;
1615	}
1616
1617	/* Only required on the first reset */
1618	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1619		ah->htc_reset_init = false;
1620		REG_WRITE(ah,
1621			  AR9271_RESET_POWER_DOWN_CONTROL,
1622			  AR9271_GATE_MAC_CTL);
1623		udelay(50);
1624	}
1625
1626	/* Restore TSF */
1627	if (tsf)
1628		ath9k_hw_settsf64(ah, tsf);
1629
1630	if (AR_SREV_9280_20_OR_LATER(ah))
1631		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1632
1633	if (!AR_SREV_9300_20_OR_LATER(ah))
1634		ar9002_hw_enable_async_fifo(ah);
1635
1636	r = ath9k_hw_process_ini(ah, chan);
1637	if (r)
1638		return r;
1639
1640	if (mci)
1641		ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1642
1643	/*
1644	 * Some AR91xx SoC devices frequently fail to accept TSF writes
1645	 * right after the chip reset. When that happens, write a new
1646	 * value after the initvals have been applied, with an offset
1647	 * based on measured time difference
1648	 */
1649	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1650		tsf += 1500;
1651		ath9k_hw_settsf64(ah, tsf);
1652	}
1653
1654	/* Setup MFP options for CCMP */
1655	if (AR_SREV_9280_20_OR_LATER(ah)) {
1656		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1657		 * frames when constructing CCMP AAD. */
1658		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1659			      0xc7ff);
1660		ah->sw_mgmt_crypto = false;
1661	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
1662		/* Disable hardware crypto for management frames */
1663		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1664			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1665		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1666			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1667		ah->sw_mgmt_crypto = true;
1668	} else
1669		ah->sw_mgmt_crypto = true;
1670
1671	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1672		ath9k_hw_set_delta_slope(ah, chan);
1673
1674	ath9k_hw_spur_mitigate_freq(ah, chan);
1675	ah->eep_ops->set_board_values(ah, chan);
1676
1677	ENABLE_REGWRITE_BUFFER(ah);
1678
1679	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1680	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1681		  | macStaId1
1682		  | AR_STA_ID1_RTS_USE_DEF
1683		  | (ah->config.
1684		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1685		  | ah->sta_id1_defaults);
1686	ath_hw_setbssidmask(common);
1687	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1688	ath9k_hw_write_associd(ah);
1689	REG_WRITE(ah, AR_ISR, ~0);
1690	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1691
1692	REGWRITE_BUFFER_FLUSH(ah);
1693
1694	ath9k_hw_set_operating_mode(ah, ah->opmode);
1695
1696	r = ath9k_hw_rf_set_freq(ah, chan);
1697	if (r)
1698		return r;
1699
1700	ath9k_hw_set_clockrate(ah);
1701
1702	ENABLE_REGWRITE_BUFFER(ah);
1703
1704	for (i = 0; i < AR_NUM_DCU; i++)
1705		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1706
1707	REGWRITE_BUFFER_FLUSH(ah);
1708
1709	ah->intr_txqs = 0;
1710	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1711		ath9k_hw_resettxqueue(ah, i);
1712
1713	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1714	ath9k_hw_ani_cache_ini_regs(ah);
1715	ath9k_hw_init_qos(ah);
1716
1717	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1718		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
1719
1720	ath9k_hw_init_global_settings(ah);
1721
1722	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1723		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1724			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1725		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1726			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1727		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1728			    AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
1729	}
1730
1731	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1732
1733	ath9k_hw_set_dma(ah);
1734
1735	REG_WRITE(ah, AR_OBS, 8);
1736
1737	if (ah->config.rx_intr_mitigation) {
1738		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1739		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1740	}
1741
1742	if (ah->config.tx_intr_mitigation) {
1743		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1744		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1745	}
1746
1747	ath9k_hw_init_bb(ah, chan);
1748
1749	if (caldata) {
1750		caldata->done_txiqcal_once = false;
1751		caldata->done_txclcal_once = false;
1752		caldata->rtt_hist.num_readings = 0;
1753	}
1754	if (!ath9k_hw_init_cal(ah, chan))
1755		return -EIO;
1756
1757	ath9k_hw_loadnf(ah, chan);
1758	ath9k_hw_start_nfcal(ah, true);
1759
1760	if (mci && ar9003_mci_end_reset(ah, chan, caldata))
1761		return -EIO;
1762
1763	ENABLE_REGWRITE_BUFFER(ah);
1764
1765	ath9k_hw_restore_chainmask(ah);
1766	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1767
1768	REGWRITE_BUFFER_FLUSH(ah);
1769
1770	/*
1771	 * For big endian systems turn on swapping for descriptors
1772	 */
1773	if (AR_SREV_9100(ah)) {
1774		u32 mask;
1775		mask = REG_READ(ah, AR_CFG);
1776		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1777			ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1778				mask);
1779		} else {
1780			mask =
1781				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1782			REG_WRITE(ah, AR_CFG, mask);
1783			ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1784				REG_READ(ah, AR_CFG));
1785		}
1786	} else {
1787		if (common->bus_ops->ath_bus_type == ATH_USB) {
1788			/* Configure AR9271 target WLAN */
1789			if (AR_SREV_9271(ah))
1790				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1791			else
1792				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1793		}
1794#ifdef __BIG_ENDIAN
1795		else if (AR_SREV_9330(ah) || AR_SREV_9340(ah))
1796			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1797		else
1798			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1799#endif
1800	}
1801
1802	if (ah->btcoex_hw.enabled &&
1803	    ath9k_hw_get_btcoex_scheme(ah) != ATH_BTCOEX_CFG_NONE)
1804		ath9k_hw_btcoex_enable(ah);
1805
1806	if (mci)
1807		ar9003_mci_check_bt(ah);
1808
1809	if (AR_SREV_9300_20_OR_LATER(ah)) {
1810		ar9003_hw_bb_watchdog_config(ah);
1811
1812		ar9003_hw_disable_phy_restart(ah);
1813	}
1814
1815	ath9k_hw_apply_gpio_override(ah);
1816
1817	return 0;
1818}
1819EXPORT_SYMBOL(ath9k_hw_reset);
1820
1821/******************************/
1822/* Power Management (Chipset) */
1823/******************************/
1824
1825/*
1826 * Notify Power Mgt is disabled in self-generated frames.
1827 * If requested, force chip to sleep.
1828 */
1829static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1830{
1831	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1832	if (setChip) {
1833		if (AR_SREV_9462(ah)) {
1834			REG_WRITE(ah, AR_TIMER_MODE,
1835				  REG_READ(ah, AR_TIMER_MODE) & 0xFFFFFF00);
1836			REG_WRITE(ah, AR_NDP2_TIMER_MODE, REG_READ(ah,
1837				  AR_NDP2_TIMER_MODE) & 0xFFFFFF00);
1838			REG_WRITE(ah, AR_SLP32_INC,
1839				  REG_READ(ah, AR_SLP32_INC) & 0xFFF00000);
1840			/* xxx Required for WLAN only case ? */
1841			REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
1842			udelay(100);
1843		}
1844
1845		/*
1846		 * Clear the RTC force wake bit to allow the
1847		 * mac to go to sleep.
1848		 */
1849		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
1850
1851		if (AR_SREV_9462(ah))
1852			udelay(100);
1853
1854		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1855			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1856
1857		/* Shutdown chip. Active low */
1858		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
1859			REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
1860			udelay(2);
1861		}
1862	}
1863
1864	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1865	if (AR_SREV_9300_20_OR_LATER(ah))
1866		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1867}
1868
1869/*
1870 * Notify Power Management is enabled in self-generating
1871 * frames. If request, set power mode of chip to
1872 * auto/normal.  Duration in units of 128us (1/8 TU).
1873 */
1874static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1875{
1876	u32 val;
1877
1878	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1879	if (setChip) {
1880		struct ath9k_hw_capabilities *pCap = &ah->caps;
1881
1882		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1883			/* Set WakeOnInterrupt bit; clear ForceWake bit */
1884			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1885				  AR_RTC_FORCE_WAKE_ON_INT);
1886		} else {
1887
1888			/* When chip goes into network sleep, it could be waken
1889			 * up by MCI_INT interrupt caused by BT's HW messages
1890			 * (LNA_xxx, CONT_xxx) which chould be in a very fast
1891			 * rate (~100us). This will cause chip to leave and
1892			 * re-enter network sleep mode frequently, which in
1893			 * consequence will have WLAN MCI HW to generate lots of
1894			 * SYS_WAKING and SYS_SLEEPING messages which will make
1895			 * BT CPU to busy to process.
1896			 */
1897			if (AR_SREV_9462(ah)) {
1898				val = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_EN) &
1899					~AR_MCI_INTERRUPT_RX_HW_MSG_MASK;
1900				REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, val);
1901			}
1902			/*
1903			 * Clear the RTC force wake bit to allow the
1904			 * mac to go to sleep.
1905			 */
1906			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1907				    AR_RTC_FORCE_WAKE_EN);
1908
1909			if (AR_SREV_9462(ah))
1910				udelay(30);
1911		}
1912	}
1913
1914	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
1915	if (AR_SREV_9300_20_OR_LATER(ah))
1916		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1917}
1918
1919static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1920{
1921	u32 val;
1922	int i;
1923
1924	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
1925	if (AR_SREV_9300_20_OR_LATER(ah)) {
1926		REG_WRITE(ah, AR_WA, ah->WARegVal);
1927		udelay(10);
1928	}
1929
1930	if (setChip) {
1931		if ((REG_READ(ah, AR_RTC_STATUS) &
1932		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
1933			if (ath9k_hw_set_reset_reg(ah,
1934					   ATH9K_RESET_POWER_ON) != true) {
1935				return false;
1936			}
1937			if (!AR_SREV_9300_20_OR_LATER(ah))
1938				ath9k_hw_init_pll(ah, NULL);
1939		}
1940		if (AR_SREV_9100(ah))
1941			REG_SET_BIT(ah, AR_RTC_RESET,
1942				    AR_RTC_RESET_EN);
1943
1944		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1945			    AR_RTC_FORCE_WAKE_EN);
1946		udelay(50);
1947
1948		for (i = POWER_UP_TIME / 50; i > 0; i--) {
1949			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1950			if (val == AR_RTC_STATUS_ON)
1951				break;
1952			udelay(50);
1953			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1954				    AR_RTC_FORCE_WAKE_EN);
1955		}
1956		if (i == 0) {
1957			ath_err(ath9k_hw_common(ah),
1958				"Failed to wakeup in %uus\n",
1959				POWER_UP_TIME / 20);
1960			return false;
1961		}
1962	}
1963
1964	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1965
1966	return true;
1967}
1968
1969bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1970{
1971	struct ath_common *common = ath9k_hw_common(ah);
1972	int status = true, setChip = true;
1973	static const char *modes[] = {
1974		"AWAKE",
1975		"FULL-SLEEP",
1976		"NETWORK SLEEP",
1977		"UNDEFINED"
1978	};
1979
1980	if (ah->power_mode == mode)
1981		return status;
1982
1983	ath_dbg(common, RESET, "%s -> %s\n",
1984		modes[ah->power_mode], modes[mode]);
1985
1986	switch (mode) {
1987	case ATH9K_PM_AWAKE:
1988		status = ath9k_hw_set_power_awake(ah, setChip);
1989
1990		if (ah->caps.hw_caps & ATH9K_HW_CAP_MCI)
1991			REG_WRITE(ah, AR_RTC_KEEP_AWAKE, 0x2);
1992
1993		break;
1994	case ATH9K_PM_FULL_SLEEP:
1995		if (ah->caps.hw_caps & ATH9K_HW_CAP_MCI)
1996			ar9003_mci_set_full_sleep(ah);
1997
1998		ath9k_set_power_sleep(ah, setChip);
1999		ah->chip_fullsleep = true;
2000		break;
2001	case ATH9K_PM_NETWORK_SLEEP:
2002
2003		if (ah->caps.hw_caps & ATH9K_HW_CAP_MCI)
2004			REG_WRITE(ah, AR_RTC_KEEP_AWAKE, 0x2);
2005
2006		ath9k_set_power_network_sleep(ah, setChip);
2007		break;
2008	default:
2009		ath_err(common, "Unknown power mode %u\n", mode);
2010		return false;
2011	}
2012	ah->power_mode = mode;
2013
2014	/*
2015	 * XXX: If this warning never comes up after a while then
2016	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2017	 * ath9k_hw_setpower() return type void.
2018	 */
2019
2020	if (!(ah->ah_flags & AH_UNPLUGGED))
2021		ATH_DBG_WARN_ON_ONCE(!status);
2022
2023	return status;
2024}
2025EXPORT_SYMBOL(ath9k_hw_setpower);
2026
2027/*******************/
2028/* Beacon Handling */
2029/*******************/
2030
2031void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2032{
2033	int flags = 0;
2034
2035	ENABLE_REGWRITE_BUFFER(ah);
2036
2037	switch (ah->opmode) {
2038	case NL80211_IFTYPE_ADHOC:
2039	case NL80211_IFTYPE_MESH_POINT:
2040		REG_SET_BIT(ah, AR_TXCFG,
2041			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
2042		REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
2043			  TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
2044		flags |= AR_NDP_TIMER_EN;
2045	case NL80211_IFTYPE_AP:
2046		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2047		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2048			  TU_TO_USEC(ah->config.dma_beacon_response_time));
2049		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2050			  TU_TO_USEC(ah->config.sw_beacon_response_time));
2051		flags |=
2052			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2053		break;
2054	default:
2055		ath_dbg(ath9k_hw_common(ah), BEACON,
2056			"%s: unsupported opmode: %d\n", __func__, ah->opmode);
2057		return;
2058		break;
2059	}
2060
2061	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2062	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2063	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2064	REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
2065
2066	REGWRITE_BUFFER_FLUSH(ah);
2067
2068	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2069}
2070EXPORT_SYMBOL(ath9k_hw_beaconinit);
2071
2072void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
2073				    const struct ath9k_beacon_state *bs)
2074{
2075	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2076	struct ath9k_hw_capabilities *pCap = &ah->caps;
2077	struct ath_common *common = ath9k_hw_common(ah);
2078
2079	ENABLE_REGWRITE_BUFFER(ah);
2080
2081	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
2082
2083	REG_WRITE(ah, AR_BEACON_PERIOD,
2084		  TU_TO_USEC(bs->bs_intval));
2085	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
2086		  TU_TO_USEC(bs->bs_intval));
2087
2088	REGWRITE_BUFFER_FLUSH(ah);
2089
2090	REG_RMW_FIELD(ah, AR_RSSI_THR,
2091		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2092
2093	beaconintval = bs->bs_intval;
2094
2095	if (bs->bs_sleepduration > beaconintval)
2096		beaconintval = bs->bs_sleepduration;
2097
2098	dtimperiod = bs->bs_dtimperiod;
2099	if (bs->bs_sleepduration > dtimperiod)
2100		dtimperiod = bs->bs_sleepduration;
2101
2102	if (beaconintval == dtimperiod)
2103		nextTbtt = bs->bs_nextdtim;
2104	else
2105		nextTbtt = bs->bs_nexttbtt;
2106
2107	ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2108	ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2109	ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2110	ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
2111
2112	ENABLE_REGWRITE_BUFFER(ah);
2113
2114	REG_WRITE(ah, AR_NEXT_DTIM,
2115		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
2116	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2117
2118	REG_WRITE(ah, AR_SLEEP1,
2119		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2120		  | AR_SLEEP1_ASSUME_DTIM);
2121
2122	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
2123		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2124	else
2125		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2126
2127	REG_WRITE(ah, AR_SLEEP2,
2128		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2129
2130	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
2131	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2132
2133	REGWRITE_BUFFER_FLUSH(ah);
2134
2135	REG_SET_BIT(ah, AR_TIMER_MODE,
2136		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2137		    AR_DTIM_TIMER_EN);
2138
2139	/* TSF Out of Range Threshold */
2140	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2141}
2142EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2143
2144/*******************/
2145/* HW Capabilities */
2146/*******************/
2147
2148static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2149{
2150	eeprom_chainmask &= chip_chainmask;
2151	if (eeprom_chainmask)
2152		return eeprom_chainmask;
2153	else
2154		return chip_chainmask;
2155}
2156
2157/**
2158 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2159 * @ah: the atheros hardware data structure
2160 *
2161 * We enable DFS support upstream on chipsets which have passed a series
2162 * of tests. The testing requirements are going to be documented. Desired
2163 * test requirements are documented at:
2164 *
2165 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2166 *
2167 * Once a new chipset gets properly tested an individual commit can be used
2168 * to document the testing for DFS for that chipset.
2169 */
2170static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2171{
2172
2173	switch (ah->hw_version.macVersion) {
2174	/* AR9580 will likely be our first target to get testing on */
2175	case AR_SREV_VERSION_9580:
2176	default:
2177		return false;
2178	}
2179}
2180
2181int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2182{
2183	struct ath9k_hw_capabilities *pCap = &ah->caps;
2184	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2185	struct ath_common *common = ath9k_hw_common(ah);
2186	unsigned int chip_chainmask;
2187
2188	u16 eeval;
2189	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
2190
2191	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2192	regulatory->current_rd = eeval;
2193
2194	if (ah->opmode != NL80211_IFTYPE_AP &&
2195	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2196		if (regulatory->current_rd == 0x64 ||
2197		    regulatory->current_rd == 0x65)
2198			regulatory->current_rd += 5;
2199		else if (regulatory->current_rd == 0x41)
2200			regulatory->current_rd = 0x43;
2201		ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2202			regulatory->current_rd);
2203	}
2204
2205	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2206	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
2207		ath_err(common,
2208			"no band has been marked as supported in EEPROM\n");
2209		return -EINVAL;
2210	}
2211
2212	if (eeval & AR5416_OPFLAGS_11A)
2213		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
2214
2215	if (eeval & AR5416_OPFLAGS_11G)
2216		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
2217
2218	if (AR_SREV_9485(ah) || AR_SREV_9285(ah) || AR_SREV_9330(ah))
2219		chip_chainmask = 1;
2220	else if (AR_SREV_9462(ah))
2221		chip_chainmask = 3;
2222	else if (!AR_SREV_9280_20_OR_LATER(ah))
2223		chip_chainmask = 7;
2224	else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2225		chip_chainmask = 3;
2226	else
2227		chip_chainmask = 7;
2228
2229	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2230	/*
2231	 * For AR9271 we will temporarilly uses the rx chainmax as read from
2232	 * the EEPROM.
2233	 */
2234	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2235	    !(eeval & AR5416_OPFLAGS_11A) &&
2236	    !(AR_SREV_9271(ah)))
2237		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2238		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2239	else if (AR_SREV_9100(ah))
2240		pCap->rx_chainmask = 0x7;
2241	else
2242		/* Use rx_chainmask from EEPROM. */
2243		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2244
2245	pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2246	pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
2247	ah->txchainmask = pCap->tx_chainmask;
2248	ah->rxchainmask = pCap->rx_chainmask;
2249
2250	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2251
2252	/* enable key search for every frame in an aggregate */
2253	if (AR_SREV_9300_20_OR_LATER(ah))
2254		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2255
2256	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2257
2258	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
2259		pCap->hw_caps |= ATH9K_HW_CAP_HT;
2260	else
2261		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2262
2263	if (AR_SREV_9271(ah))
2264		pCap->num_gpio_pins = AR9271_NUM_GPIO;
2265	else if (AR_DEVID_7010(ah))
2266		pCap->num_gpio_pins = AR7010_NUM_GPIO;
2267	else if (AR_SREV_9300_20_OR_LATER(ah))
2268		pCap->num_gpio_pins = AR9300_NUM_GPIO;
2269	else if (AR_SREV_9287_11_OR_LATER(ah))
2270		pCap->num_gpio_pins = AR9287_NUM_GPIO;
2271	else if (AR_SREV_9285_12_OR_LATER(ah))
2272		pCap->num_gpio_pins = AR9285_NUM_GPIO;
2273	else if (AR_SREV_9280_20_OR_LATER(ah))
2274		pCap->num_gpio_pins = AR928X_NUM_GPIO;
2275	else
2276		pCap->num_gpio_pins = AR_NUM_GPIO;
2277
2278	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
2279		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2280	else
2281		pCap->rts_aggr_limit = (8 * 1024);
2282
2283#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2284	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2285	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2286		ah->rfkill_gpio =
2287			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2288		ah->rfkill_polarity =
2289			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
2290
2291		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2292	}
2293#endif
2294	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2295		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2296	else
2297		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2298
2299	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
2300		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2301	else
2302		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2303
2304	if (AR_SREV_9300_20_OR_LATER(ah)) {
2305		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
2306		if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah))
2307			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2308
2309		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2310		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2311		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2312		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2313		pCap->txs_len = sizeof(struct ar9003_txs);
2314		if (!ah->config.paprd_disable &&
2315		    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2316			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2317	} else {
2318		pCap->tx_desc_len = sizeof(struct ath_desc);
2319		if (AR_SREV_9280_20(ah))
2320			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2321	}
2322
2323	if (AR_SREV_9300_20_OR_LATER(ah))
2324		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2325
2326	if (AR_SREV_9300_20_OR_LATER(ah))
2327		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2328
2329	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2330		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2331
2332	if (AR_SREV_9285(ah))
2333		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2334			ant_div_ctl1 =
2335				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2336			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
2337				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2338		}
2339	if (AR_SREV_9300_20_OR_LATER(ah)) {
2340		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2341			pCap->hw_caps |= ATH9K_HW_CAP_APM;
2342	}
2343
2344
2345	if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
2346		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2347		/*
2348		 * enable the diversity-combining algorithm only when
2349		 * both enable_lna_div and enable_fast_div are set
2350		 *		Table for Diversity
2351		 * ant_div_alt_lnaconf		bit 0-1
2352		 * ant_div_main_lnaconf		bit 2-3
2353		 * ant_div_alt_gaintb		bit 4
2354		 * ant_div_main_gaintb		bit 5
2355		 * enable_ant_div_lnadiv	bit 6
2356		 * enable_ant_fast_div		bit 7
2357		 */
2358		if ((ant_div_ctl1 >> 0x6) == 0x3)
2359			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2360	}
2361
2362	if (AR_SREV_9485_10(ah)) {
2363		pCap->pcie_lcr_extsync_en = true;
2364		pCap->pcie_lcr_offset = 0x80;
2365	}
2366
2367	if (ath9k_hw_dfs_tested(ah))
2368		pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2369
2370	tx_chainmask = pCap->tx_chainmask;
2371	rx_chainmask = pCap->rx_chainmask;
2372	while (tx_chainmask || rx_chainmask) {
2373		if (tx_chainmask & BIT(0))
2374			pCap->max_txchains++;
2375		if (rx_chainmask & BIT(0))
2376			pCap->max_rxchains++;
2377
2378		tx_chainmask >>= 1;
2379		rx_chainmask >>= 1;
2380	}
2381
2382	if (AR_SREV_9300_20_OR_LATER(ah)) {
2383		ah->enabled_cals |= TX_IQ_CAL;
2384		if (AR_SREV_9485_OR_LATER(ah))
2385			ah->enabled_cals |= TX_IQ_ON_AGC_CAL;
2386	}
2387	if (AR_SREV_9462(ah))
2388		pCap->hw_caps |= ATH9K_HW_CAP_RTT | ATH9K_HW_CAP_MCI;
2389
2390	return 0;
2391}
2392
2393/****************************/
2394/* GPIO / RFKILL / Antennae */
2395/****************************/
2396
2397static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
2398					 u32 gpio, u32 type)
2399{
2400	int addr;
2401	u32 gpio_shift, tmp;
2402
2403	if (gpio > 11)
2404		addr = AR_GPIO_OUTPUT_MUX3;
2405	else if (gpio > 5)
2406		addr = AR_GPIO_OUTPUT_MUX2;
2407	else
2408		addr = AR_GPIO_OUTPUT_MUX1;
2409
2410	gpio_shift = (gpio % 6) * 5;
2411
2412	if (AR_SREV_9280_20_OR_LATER(ah)
2413	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
2414		REG_RMW(ah, addr, (type << gpio_shift),
2415			(0x1f << gpio_shift));
2416	} else {
2417		tmp = REG_READ(ah, addr);
2418		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2419		tmp &= ~(0x1f << gpio_shift);
2420		tmp |= (type << gpio_shift);
2421		REG_WRITE(ah, addr, tmp);
2422	}
2423}
2424
2425void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2426{
2427	u32 gpio_shift;
2428
2429	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2430
2431	if (AR_DEVID_7010(ah)) {
2432		gpio_shift = gpio;
2433		REG_RMW(ah, AR7010_GPIO_OE,
2434			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2435			(AR7010_GPIO_OE_MASK << gpio_shift));
2436		return;
2437	}
2438
2439	gpio_shift = gpio << 1;
2440	REG_RMW(ah,
2441		AR_GPIO_OE_OUT,
2442		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2443		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2444}
2445EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2446
2447u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2448{
2449#define MS_REG_READ(x, y) \
2450	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2451
2452	if (gpio >= ah->caps.num_gpio_pins)
2453		return 0xffffffff;
2454
2455	if (AR_DEVID_7010(ah)) {
2456		u32 val;
2457		val = REG_READ(ah, AR7010_GPIO_IN);
2458		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2459	} else if (AR_SREV_9300_20_OR_LATER(ah))
2460		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2461			AR_GPIO_BIT(gpio)) != 0;
2462	else if (AR_SREV_9271(ah))
2463		return MS_REG_READ(AR9271, gpio) != 0;
2464	else if (AR_SREV_9287_11_OR_LATER(ah))
2465		return MS_REG_READ(AR9287, gpio) != 0;
2466	else if (AR_SREV_9285_12_OR_LATER(ah))
2467		return MS_REG_READ(AR9285, gpio) != 0;
2468	else if (AR_SREV_9280_20_OR_LATER(ah))
2469		return MS_REG_READ(AR928X, gpio) != 0;
2470	else
2471		return MS_REG_READ(AR, gpio) != 0;
2472}
2473EXPORT_SYMBOL(ath9k_hw_gpio_get);
2474
2475void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
2476			 u32 ah_signal_type)
2477{
2478	u32 gpio_shift;
2479
2480	if (AR_DEVID_7010(ah)) {
2481		gpio_shift = gpio;
2482		REG_RMW(ah, AR7010_GPIO_OE,
2483			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2484			(AR7010_GPIO_OE_MASK << gpio_shift));
2485		return;
2486	}
2487
2488	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
2489	gpio_shift = 2 * gpio;
2490	REG_RMW(ah,
2491		AR_GPIO_OE_OUT,
2492		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2493		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2494}
2495EXPORT_SYMBOL(ath9k_hw_cfg_output);
2496
2497void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2498{
2499	if (AR_DEVID_7010(ah)) {
2500		val = val ? 0 : 1;
2501		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2502			AR_GPIO_BIT(gpio));
2503		return;
2504	}
2505
2506	if (AR_SREV_9271(ah))
2507		val = ~val;
2508
2509	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2510		AR_GPIO_BIT(gpio));
2511}
2512EXPORT_SYMBOL(ath9k_hw_set_gpio);
2513
2514u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2515{
2516	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2517}
2518EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2519
2520void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2521{
2522	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2523}
2524EXPORT_SYMBOL(ath9k_hw_setantenna);
2525
2526/*********************/
2527/* General Operation */
2528/*********************/
2529
2530u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2531{
2532	u32 bits = REG_READ(ah, AR_RX_FILTER);
2533	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2534
2535	if (phybits & AR_PHY_ERR_RADAR)
2536		bits |= ATH9K_RX_FILTER_PHYRADAR;
2537	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2538		bits |= ATH9K_RX_FILTER_PHYERR;
2539
2540	return bits;
2541}
2542EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2543
2544void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2545{
2546	u32 phybits;
2547
2548	ENABLE_REGWRITE_BUFFER(ah);
2549
2550	if (AR_SREV_9462(ah))
2551		bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2552
2553	REG_WRITE(ah, AR_RX_FILTER, bits);
2554
2555	phybits = 0;
2556	if (bits & ATH9K_RX_FILTER_PHYRADAR)
2557		phybits |= AR_PHY_ERR_RADAR;
2558	if (bits & ATH9K_RX_FILTER_PHYERR)
2559		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2560	REG_WRITE(ah, AR_PHY_ERR, phybits);
2561
2562	if (phybits)
2563		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
2564	else
2565		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
2566
2567	REGWRITE_BUFFER_FLUSH(ah);
2568}
2569EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2570
2571bool ath9k_hw_phy_disable(struct ath_hw *ah)
2572{
2573	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2574		return false;
2575
2576	ath9k_hw_init_pll(ah, NULL);
2577	return true;
2578}
2579EXPORT_SYMBOL(ath9k_hw_phy_disable);
2580
2581bool ath9k_hw_disable(struct ath_hw *ah)
2582{
2583	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
2584		return false;
2585
2586	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2587		return false;
2588
2589	ath9k_hw_init_pll(ah, NULL);
2590	return true;
2591}
2592EXPORT_SYMBOL(ath9k_hw_disable);
2593
2594static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
2595{
2596	enum eeprom_param gain_param;
2597
2598	if (IS_CHAN_2GHZ(chan))
2599		gain_param = EEP_ANTENNA_GAIN_2G;
2600	else
2601		gain_param = EEP_ANTENNA_GAIN_5G;
2602
2603	return ah->eep_ops->get_eeprom(ah, gain_param);
2604}
2605
2606void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan)
2607{
2608	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2609	struct ieee80211_channel *channel;
2610	int chan_pwr, new_pwr, max_gain;
2611	int ant_gain, ant_reduction = 0;
2612
2613	if (!chan)
2614		return;
2615
2616	channel = chan->chan;
2617	chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2618	new_pwr = min_t(int, chan_pwr, reg->power_limit);
2619	max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2620
2621	ant_gain = get_antenna_gain(ah, chan);
2622	if (ant_gain > max_gain)
2623		ant_reduction = ant_gain - max_gain;
2624
2625	ah->eep_ops->set_txpower(ah, chan,
2626				 ath9k_regd_get_ctl(reg, chan),
2627				 ant_reduction, new_pwr, false);
2628}
2629
2630void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2631{
2632	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2633	struct ath9k_channel *chan = ah->curchan;
2634	struct ieee80211_channel *channel = chan->chan;
2635
2636	reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
2637	if (test)
2638		channel->max_power = MAX_RATE_POWER / 2;
2639
2640	ath9k_hw_apply_txpower(ah, chan);
2641
2642	if (test)
2643		channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
2644}
2645EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2646
2647void ath9k_hw_setopmode(struct ath_hw *ah)
2648{
2649	ath9k_hw_set_operating_mode(ah, ah->opmode);
2650}
2651EXPORT_SYMBOL(ath9k_hw_setopmode);
2652
2653void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2654{
2655	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2656	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2657}
2658EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2659
2660void ath9k_hw_write_associd(struct ath_hw *ah)
2661{
2662	struct ath_common *common = ath9k_hw_common(ah);
2663
2664	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2665	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2666		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2667}
2668EXPORT_SYMBOL(ath9k_hw_write_associd);
2669
2670#define ATH9K_MAX_TSF_READ 10
2671
2672u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2673{
2674	u32 tsf_lower, tsf_upper1, tsf_upper2;
2675	int i;
2676
2677	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2678	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2679		tsf_lower = REG_READ(ah, AR_TSF_L32);
2680		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2681		if (tsf_upper2 == tsf_upper1)
2682			break;
2683		tsf_upper1 = tsf_upper2;
2684	}
2685
2686	WARN_ON( i == ATH9K_MAX_TSF_READ );
2687
2688	return (((u64)tsf_upper1 << 32) | tsf_lower);
2689}
2690EXPORT_SYMBOL(ath9k_hw_gettsf64);
2691
2692void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2693{
2694	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
2695	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2696}
2697EXPORT_SYMBOL(ath9k_hw_settsf64);
2698
2699void ath9k_hw_reset_tsf(struct ath_hw *ah)
2700{
2701	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2702			   AH_TSF_WRITE_TIMEOUT))
2703		ath_dbg(ath9k_hw_common(ah), RESET,
2704			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2705
2706	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
2707}
2708EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2709
2710void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
2711{
2712	if (setting)
2713		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
2714	else
2715		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
2716}
2717EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2718
2719void ath9k_hw_set11nmac2040(struct ath_hw *ah)
2720{
2721	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
2722	u32 macmode;
2723
2724	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
2725		macmode = AR_2040_JOINED_RX_CLEAR;
2726	else
2727		macmode = 0;
2728
2729	REG_WRITE(ah, AR_2040_MODE, macmode);
2730}
2731
2732/* HW Generic timers configuration */
2733
2734static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2735{
2736	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2737	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2738	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2739	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2740	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2741	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2742	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2743	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2744	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2745	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2746				AR_NDP2_TIMER_MODE, 0x0002},
2747	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2748				AR_NDP2_TIMER_MODE, 0x0004},
2749	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2750				AR_NDP2_TIMER_MODE, 0x0008},
2751	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2752				AR_NDP2_TIMER_MODE, 0x0010},
2753	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2754				AR_NDP2_TIMER_MODE, 0x0020},
2755	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2756				AR_NDP2_TIMER_MODE, 0x0040},
2757	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2758				AR_NDP2_TIMER_MODE, 0x0080}
2759};
2760
2761/* HW generic timer primitives */
2762
2763/* compute and clear index of rightmost 1 */
2764static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2765{
2766	u32 b;
2767
2768	b = *mask;
2769	b &= (0-b);
2770	*mask &= ~b;
2771	b *= debruijn32;
2772	b >>= 27;
2773
2774	return timer_table->gen_timer_index[b];
2775}
2776
2777u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2778{
2779	return REG_READ(ah, AR_TSF_L32);
2780}
2781EXPORT_SYMBOL(ath9k_hw_gettsf32);
2782
2783struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2784					  void (*trigger)(void *),
2785					  void (*overflow)(void *),
2786					  void *arg,
2787					  u8 timer_index)
2788{
2789	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2790	struct ath_gen_timer *timer;
2791
2792	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2793
2794	if (timer == NULL) {
2795		ath_err(ath9k_hw_common(ah),
2796			"Failed to allocate memory for hw timer[%d]\n",
2797			timer_index);
2798		return NULL;
2799	}
2800
2801	/* allocate a hardware generic timer slot */
2802	timer_table->timers[timer_index] = timer;
2803	timer->index = timer_index;
2804	timer->trigger = trigger;
2805	timer->overflow = overflow;
2806	timer->arg = arg;
2807
2808	return timer;
2809}
2810EXPORT_SYMBOL(ath_gen_timer_alloc);
2811
2812void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2813			      struct ath_gen_timer *timer,
2814			      u32 trig_timeout,
2815			      u32 timer_period)
2816{
2817	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2818	u32 tsf, timer_next;
2819
2820	BUG_ON(!timer_period);
2821
2822	set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2823
2824	tsf = ath9k_hw_gettsf32(ah);
2825
2826	timer_next = tsf + trig_timeout;
2827
2828	ath_dbg(ath9k_hw_common(ah), HWTIMER,
2829		"current tsf %x period %x timer_next %x\n",
2830		tsf, timer_period, timer_next);
2831
2832	/*
2833	 * Program generic timer registers
2834	 */
2835	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2836		 timer_next);
2837	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2838		  timer_period);
2839	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2840		    gen_tmr_configuration[timer->index].mode_mask);
2841
2842	if (AR_SREV_9462(ah)) {
2843		/*
2844		 * Starting from AR9462, each generic timer can select which tsf
2845		 * to use. But we still follow the old rule, 0 - 7 use tsf and
2846		 * 8 - 15  use tsf2.
2847		 */
2848		if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
2849			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2850				       (1 << timer->index));
2851		else
2852			REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2853				       (1 << timer->index));
2854	}
2855
2856	/* Enable both trigger and thresh interrupt masks */
2857	REG_SET_BIT(ah, AR_IMR_S5,
2858		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2859		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2860}
2861EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2862
2863void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2864{
2865	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2866
2867	if ((timer->index < AR_FIRST_NDP_TIMER) ||
2868		(timer->index >= ATH_MAX_GEN_TIMER)) {
2869		return;
2870	}
2871
2872	/* Clear generic timer enable bits. */
2873	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2874			gen_tmr_configuration[timer->index].mode_mask);
2875
2876	/* Disable both trigger and thresh interrupt masks */
2877	REG_CLR_BIT(ah, AR_IMR_S5,
2878		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2879		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2880
2881	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
2882}
2883EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2884
2885void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2886{
2887	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2888
2889	/* free the hardware generic timer slot */
2890	timer_table->timers[timer->index] = NULL;
2891	kfree(timer);
2892}
2893EXPORT_SYMBOL(ath_gen_timer_free);
2894
2895/*
2896 * Generic Timer Interrupts handling
2897 */
2898void ath_gen_timer_isr(struct ath_hw *ah)
2899{
2900	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2901	struct ath_gen_timer *timer;
2902	struct ath_common *common = ath9k_hw_common(ah);
2903	u32 trigger_mask, thresh_mask, index;
2904
2905	/* get hardware generic timer interrupt status */
2906	trigger_mask = ah->intr_gen_timer_trigger;
2907	thresh_mask = ah->intr_gen_timer_thresh;
2908	trigger_mask &= timer_table->timer_mask.val;
2909	thresh_mask &= timer_table->timer_mask.val;
2910
2911	trigger_mask &= ~thresh_mask;
2912
2913	while (thresh_mask) {
2914		index = rightmost_index(timer_table, &thresh_mask);
2915		timer = timer_table->timers[index];
2916		BUG_ON(!timer);
2917		ath_dbg(common, HWTIMER, "TSF overflow for Gen timer %d\n",
2918			index);
2919		timer->overflow(timer->arg);
2920	}
2921
2922	while (trigger_mask) {
2923		index = rightmost_index(timer_table, &trigger_mask);
2924		timer = timer_table->timers[index];
2925		BUG_ON(!timer);
2926		ath_dbg(common, HWTIMER,
2927			"Gen timer[%d] trigger\n", index);
2928		timer->trigger(timer->arg);
2929	}
2930}
2931EXPORT_SYMBOL(ath_gen_timer_isr);
2932
2933/********/
2934/* HTC  */
2935/********/
2936
2937void ath9k_hw_htc_resetinit(struct ath_hw *ah)
2938{
2939	ah->htc_reset_init = true;
2940}
2941EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
2942
2943static struct {
2944	u32 version;
2945	const char * name;
2946} ath_mac_bb_names[] = {
2947	/* Devices with external radios */
2948	{ AR_SREV_VERSION_5416_PCI,	"5416" },
2949	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
2950	{ AR_SREV_VERSION_9100,		"9100" },
2951	{ AR_SREV_VERSION_9160,		"9160" },
2952	/* Single-chip solutions */
2953	{ AR_SREV_VERSION_9280,		"9280" },
2954	{ AR_SREV_VERSION_9285,		"9285" },
2955	{ AR_SREV_VERSION_9287,         "9287" },
2956	{ AR_SREV_VERSION_9271,         "9271" },
2957	{ AR_SREV_VERSION_9300,         "9300" },
2958	{ AR_SREV_VERSION_9330,         "9330" },
2959	{ AR_SREV_VERSION_9340,		"9340" },
2960	{ AR_SREV_VERSION_9485,         "9485" },
2961	{ AR_SREV_VERSION_9462,         "9462" },
2962};
2963
2964/* For devices with external radios */
2965static struct {
2966	u16 version;
2967	const char * name;
2968} ath_rf_names[] = {
2969	{ 0,				"5133" },
2970	{ AR_RAD5133_SREV_MAJOR,	"5133" },
2971	{ AR_RAD5122_SREV_MAJOR,	"5122" },
2972	{ AR_RAD2133_SREV_MAJOR,	"2133" },
2973	{ AR_RAD2122_SREV_MAJOR,	"2122" }
2974};
2975
2976/*
2977 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2978 */
2979static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2980{
2981	int i;
2982
2983	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2984		if (ath_mac_bb_names[i].version == mac_bb_version) {
2985			return ath_mac_bb_names[i].name;
2986		}
2987	}
2988
2989	return "????";
2990}
2991
2992/*
2993 * Return the RF name. "????" is returned if the RF is unknown.
2994 * Used for devices with external radios.
2995 */
2996static const char *ath9k_hw_rf_name(u16 rf_version)
2997{
2998	int i;
2999
3000	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3001		if (ath_rf_names[i].version == rf_version) {
3002			return ath_rf_names[i].name;
3003		}
3004	}
3005
3006	return "????";
3007}
3008
3009void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3010{
3011	int used;
3012
3013	/* chipsets >= AR9280 are single-chip */
3014	if (AR_SREV_9280_20_OR_LATER(ah)) {
3015		used = snprintf(hw_name, len,
3016			       "Atheros AR%s Rev:%x",
3017			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3018			       ah->hw_version.macRev);
3019	}
3020	else {
3021		used = snprintf(hw_name, len,
3022			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3023			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3024			       ah->hw_version.macRev,
3025			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
3026						AR_RADIO_SREV_MAJOR)),
3027			       ah->hw_version.phyRev);
3028	}
3029
3030	hw_name[used] = '\0';
3031}
3032EXPORT_SYMBOL(ath9k_hw_name);
3033