iwl-5000.c revision 4e30cb691b9ba62642cc1594ef08f7439deb5a02
1/******************************************************************************
2 *
3 * Copyright(c) 2007 - 2009 Intel Corporation. All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
23 *
24 *****************************************************************************/
25
26#include <linux/kernel.h>
27#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/pci.h>
30#include <linux/dma-mapping.h>
31#include <linux/delay.h>
32#include <linux/skbuff.h>
33#include <linux/netdevice.h>
34#include <linux/wireless.h>
35#include <net/mac80211.h>
36#include <linux/etherdevice.h>
37#include <asm/unaligned.h>
38
39#include "iwl-eeprom.h"
40#include "iwl-dev.h"
41#include "iwl-core.h"
42#include "iwl-io.h"
43#include "iwl-sta.h"
44#include "iwl-helpers.h"
45#include "iwl-5000-hw.h"
46#include "iwl-6000-hw.h"
47
48/* Highest firmware API version supported */
49#define IWL5000_UCODE_API_MAX 2
50#define IWL5150_UCODE_API_MAX 2
51
52/* Lowest firmware API version supported */
53#define IWL5000_UCODE_API_MIN 1
54#define IWL5150_UCODE_API_MIN 1
55
56#define IWL5000_FW_PRE "iwlwifi-5000-"
57#define _IWL5000_MODULE_FIRMWARE(api) IWL5000_FW_PRE #api ".ucode"
58#define IWL5000_MODULE_FIRMWARE(api) _IWL5000_MODULE_FIRMWARE(api)
59
60#define IWL5150_FW_PRE "iwlwifi-5150-"
61#define _IWL5150_MODULE_FIRMWARE(api) IWL5150_FW_PRE #api ".ucode"
62#define IWL5150_MODULE_FIRMWARE(api) _IWL5150_MODULE_FIRMWARE(api)
63
64static const u16 iwl5000_default_queue_to_tx_fifo[] = {
65	IWL_TX_FIFO_AC3,
66	IWL_TX_FIFO_AC2,
67	IWL_TX_FIFO_AC1,
68	IWL_TX_FIFO_AC0,
69	IWL50_CMD_FIFO_NUM,
70	IWL_TX_FIFO_HCCA_1,
71	IWL_TX_FIFO_HCCA_2
72};
73
74/* FIXME: same implementation as 4965 */
75static int iwl5000_apm_stop_master(struct iwl_priv *priv)
76{
77	unsigned long flags;
78
79	spin_lock_irqsave(&priv->lock, flags);
80
81	/* set stop master bit */
82	iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
83
84	iwl_poll_direct_bit(priv, CSR_RESET,
85				  CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
86
87	spin_unlock_irqrestore(&priv->lock, flags);
88	IWL_DEBUG_INFO(priv, "stop master\n");
89
90	return 0;
91}
92
93
94int iwl5000_apm_init(struct iwl_priv *priv)
95{
96	int ret = 0;
97
98	iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
99		    CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
100
101	/* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
102	iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
103		    CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
104
105	/* Set FH wait threshold to maximum (HW error during stress W/A) */
106	iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
107
108	/* enable HAP INTA to move device L1a -> L0s */
109	iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
110		    CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
111
112	if (priv->cfg->need_pll_cfg)
113		iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
114
115	/* set "initialization complete" bit to move adapter
116	 * D0U* --> D0A* state */
117	iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
118
119	/* wait for clock stabilization */
120	ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
121			CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
122	if (ret < 0) {
123		IWL_DEBUG_INFO(priv, "Failed to init the card\n");
124		return ret;
125	}
126
127	/* enable DMA */
128	iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
129
130	udelay(20);
131
132	/* disable L1-Active */
133	iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
134			  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
135
136	return ret;
137}
138
139/* FIXME: this is identical to 4965 */
140void iwl5000_apm_stop(struct iwl_priv *priv)
141{
142	unsigned long flags;
143
144	iwl5000_apm_stop_master(priv);
145
146	spin_lock_irqsave(&priv->lock, flags);
147
148	iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
149
150	udelay(10);
151
152	/* clear "init complete"  move adapter D0A* --> D0U state */
153	iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
154
155	spin_unlock_irqrestore(&priv->lock, flags);
156}
157
158
159int iwl5000_apm_reset(struct iwl_priv *priv)
160{
161	int ret = 0;
162
163	iwl5000_apm_stop_master(priv);
164
165	iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
166
167	udelay(10);
168
169
170	/* FIXME: put here L1A -L0S w/a */
171
172	if (priv->cfg->need_pll_cfg)
173		iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
174
175	/* set "initialization complete" bit to move adapter
176	 * D0U* --> D0A* state */
177	iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
178
179	/* wait for clock stabilization */
180	ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
181			CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
182	if (ret < 0) {
183		IWL_DEBUG_INFO(priv, "Failed to init the card\n");
184		goto out;
185	}
186
187	/* enable DMA */
188	iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
189
190	udelay(20);
191
192	/* disable L1-Active */
193	iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
194			  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
195out:
196
197	return ret;
198}
199
200
201/* NIC configuration for 5000 series */
202void iwl5000_nic_config(struct iwl_priv *priv)
203{
204	unsigned long flags;
205	u16 radio_cfg;
206	u16 lctl;
207
208	spin_lock_irqsave(&priv->lock, flags);
209
210	lctl = iwl_pcie_link_ctl(priv);
211
212	/* HW bug W/A */
213	/* L1-ASPM is enabled by BIOS */
214	if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
215		/* L1-APSM enabled: disable L0S  */
216		iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
217	else
218		/* L1-ASPM disabled: enable L0S */
219		iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
220
221	radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
222
223	/* write radio config values to register */
224	if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) < EEPROM_RF_CONFIG_TYPE_MAX)
225		iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
226			    EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
227			    EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
228			    EEPROM_RF_CFG_DASH_MSK(radio_cfg));
229
230	/* set CSR_HW_CONFIG_REG for uCode use */
231	iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
232		    CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
233		    CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
234
235	/* W/A : NIC is stuck in a reset state after Early PCIe power off
236	 * (PCIe power is lost before PERST# is asserted),
237	 * causing ME FW to lose ownership and not being able to obtain it back.
238	 */
239	iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
240				APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS,
241				~APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS);
242
243
244	spin_unlock_irqrestore(&priv->lock, flags);
245}
246
247
248/*
249 * EEPROM
250 */
251static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
252{
253	u16 offset = 0;
254
255	if ((address & INDIRECT_ADDRESS) == 0)
256		return address;
257
258	switch (address & INDIRECT_TYPE_MSK) {
259	case INDIRECT_HOST:
260		offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_HOST);
261		break;
262	case INDIRECT_GENERAL:
263		offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_GENERAL);
264		break;
265	case INDIRECT_REGULATORY:
266		offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_REGULATORY);
267		break;
268	case INDIRECT_CALIBRATION:
269		offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_CALIBRATION);
270		break;
271	case INDIRECT_PROCESS_ADJST:
272		offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_PROCESS_ADJST);
273		break;
274	case INDIRECT_OTHERS:
275		offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_OTHERS);
276		break;
277	default:
278		IWL_ERR(priv, "illegal indirect type: 0x%X\n",
279		address & INDIRECT_TYPE_MSK);
280		break;
281	}
282
283	/* translate the offset from words to byte */
284	return (address & ADDRESS_MSK) + (offset << 1);
285}
286
287u16 iwl5000_eeprom_calib_version(struct iwl_priv *priv)
288{
289	struct iwl_eeprom_calib_hdr {
290		u8 version;
291		u8 pa_type;
292		u16 voltage;
293	} *hdr;
294
295	hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
296							EEPROM_5000_CALIB_ALL);
297	return hdr->version;
298
299}
300
301static void iwl5000_gain_computation(struct iwl_priv *priv,
302		u32 average_noise[NUM_RX_CHAINS],
303		u16 min_average_noise_antenna_i,
304		u32 min_average_noise)
305{
306	int i;
307	s32 delta_g;
308	struct iwl_chain_noise_data *data = &priv->chain_noise_data;
309
310	/* Find Gain Code for the antennas B and C */
311	for (i = 1; i < NUM_RX_CHAINS; i++) {
312		if ((data->disconn_array[i])) {
313			data->delta_gain_code[i] = 0;
314			continue;
315		}
316		delta_g = (1000 * ((s32)average_noise[0] -
317			(s32)average_noise[i])) / 1500;
318		/* bound gain by 2 bits value max, 3rd bit is sign */
319		data->delta_gain_code[i] =
320			min(abs(delta_g), CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
321
322		if (delta_g < 0)
323			/* set negative sign */
324			data->delta_gain_code[i] |= (1 << 2);
325	}
326
327	IWL_DEBUG_CALIB(priv, "Delta gains: ANT_B = %d  ANT_C = %d\n",
328			data->delta_gain_code[1], data->delta_gain_code[2]);
329
330	if (!data->radio_write) {
331		struct iwl_calib_chain_noise_gain_cmd cmd;
332
333		memset(&cmd, 0, sizeof(cmd));
334
335		cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_GAIN_CMD;
336		cmd.hdr.first_group = 0;
337		cmd.hdr.groups_num = 1;
338		cmd.hdr.data_valid = 1;
339		cmd.delta_gain_1 = data->delta_gain_code[1];
340		cmd.delta_gain_2 = data->delta_gain_code[2];
341		iwl_send_cmd_pdu_async(priv, REPLY_PHY_CALIBRATION_CMD,
342			sizeof(cmd), &cmd, NULL);
343
344		data->radio_write = 1;
345		data->state = IWL_CHAIN_NOISE_CALIBRATED;
346	}
347
348	data->chain_noise_a = 0;
349	data->chain_noise_b = 0;
350	data->chain_noise_c = 0;
351	data->chain_signal_a = 0;
352	data->chain_signal_b = 0;
353	data->chain_signal_c = 0;
354	data->beacon_count = 0;
355}
356
357static void iwl5000_chain_noise_reset(struct iwl_priv *priv)
358{
359	struct iwl_chain_noise_data *data = &priv->chain_noise_data;
360	int ret;
361
362	if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
363		struct iwl_calib_chain_noise_reset_cmd cmd;
364		memset(&cmd, 0, sizeof(cmd));
365
366		cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_RESET_CMD;
367		cmd.hdr.first_group = 0;
368		cmd.hdr.groups_num = 1;
369		cmd.hdr.data_valid = 1;
370		ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
371					sizeof(cmd), &cmd);
372		if (ret)
373			IWL_ERR(priv,
374				"Could not send REPLY_PHY_CALIBRATION_CMD\n");
375		data->state = IWL_CHAIN_NOISE_ACCUMULATE;
376		IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
377	}
378}
379
380void iwl5000_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
381			__le32 *tx_flags)
382{
383	if ((info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) ||
384	    (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT))
385		*tx_flags |= TX_CMD_FLG_RTS_CTS_MSK;
386	else
387		*tx_flags &= ~TX_CMD_FLG_RTS_CTS_MSK;
388}
389
390static struct iwl_sensitivity_ranges iwl5000_sensitivity = {
391	.min_nrg_cck = 95,
392	.max_nrg_cck = 0, /* not used, set to 0 */
393	.auto_corr_min_ofdm = 90,
394	.auto_corr_min_ofdm_mrc = 170,
395	.auto_corr_min_ofdm_x1 = 120,
396	.auto_corr_min_ofdm_mrc_x1 = 240,
397
398	.auto_corr_max_ofdm = 120,
399	.auto_corr_max_ofdm_mrc = 210,
400	.auto_corr_max_ofdm_x1 = 155,
401	.auto_corr_max_ofdm_mrc_x1 = 290,
402
403	.auto_corr_min_cck = 125,
404	.auto_corr_max_cck = 200,
405	.auto_corr_min_cck_mrc = 170,
406	.auto_corr_max_cck_mrc = 400,
407	.nrg_th_cck = 95,
408	.nrg_th_ofdm = 95,
409};
410
411static struct iwl_sensitivity_ranges iwl5150_sensitivity = {
412	.min_nrg_cck = 95,
413	.max_nrg_cck = 0, /* not used, set to 0 */
414	.auto_corr_min_ofdm = 90,
415	.auto_corr_min_ofdm_mrc = 170,
416	.auto_corr_min_ofdm_x1 = 105,
417	.auto_corr_min_ofdm_mrc_x1 = 220,
418
419	.auto_corr_max_ofdm = 120,
420	.auto_corr_max_ofdm_mrc = 210,
421	/* max = min for performance bug in 5150 DSP */
422	.auto_corr_max_ofdm_x1 = 105,
423	.auto_corr_max_ofdm_mrc_x1 = 220,
424
425	.auto_corr_min_cck = 125,
426	.auto_corr_max_cck = 200,
427	.auto_corr_min_cck_mrc = 170,
428	.auto_corr_max_cck_mrc = 400,
429	.nrg_th_cck = 95,
430	.nrg_th_ofdm = 95,
431};
432
433const u8 *iwl5000_eeprom_query_addr(const struct iwl_priv *priv,
434					   size_t offset)
435{
436	u32 address = eeprom_indirect_address(priv, offset);
437	BUG_ON(address >= priv->cfg->eeprom_size);
438	return &priv->eeprom[address];
439}
440
441static void iwl5150_set_ct_threshold(struct iwl_priv *priv)
442{
443	const s32 volt2temp_coef = IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF;
444	s32 threshold = (s32)CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY) -
445			iwl_temp_calib_to_offset(priv);
446
447	priv->hw_params.ct_kill_threshold = threshold * volt2temp_coef;
448}
449
450static void iwl5000_set_ct_threshold(struct iwl_priv *priv)
451{
452	/* want Celsius */
453	priv->hw_params.ct_kill_threshold = CT_KILL_THRESHOLD_LEGACY;
454}
455
456/*
457 *  Calibration
458 */
459static int iwl5000_set_Xtal_calib(struct iwl_priv *priv)
460{
461	struct iwl_calib_xtal_freq_cmd cmd;
462	u16 *xtal_calib = (u16 *)iwl_eeprom_query_addr(priv, EEPROM_5000_XTAL);
463
464	cmd.hdr.op_code = IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD;
465	cmd.hdr.first_group = 0;
466	cmd.hdr.groups_num = 1;
467	cmd.hdr.data_valid = 1;
468	cmd.cap_pin1 = (u8)xtal_calib[0];
469	cmd.cap_pin2 = (u8)xtal_calib[1];
470	return iwl_calib_set(&priv->calib_results[IWL_CALIB_XTAL],
471			     (u8 *)&cmd, sizeof(cmd));
472}
473
474static int iwl5000_send_calib_cfg(struct iwl_priv *priv)
475{
476	struct iwl_calib_cfg_cmd calib_cfg_cmd;
477	struct iwl_host_cmd cmd = {
478		.id = CALIBRATION_CFG_CMD,
479		.len = sizeof(struct iwl_calib_cfg_cmd),
480		.data = &calib_cfg_cmd,
481	};
482
483	memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
484	calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
485	calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
486	calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
487	calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL;
488
489	return iwl_send_cmd(priv, &cmd);
490}
491
492static void iwl5000_rx_calib_result(struct iwl_priv *priv,
493			     struct iwl_rx_mem_buffer *rxb)
494{
495	struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
496	struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw;
497	int len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
498	int index;
499
500	/* reduce the size of the length field itself */
501	len -= 4;
502
503	/* Define the order in which the results will be sent to the runtime
504	 * uCode. iwl_send_calib_results sends them in a row according to their
505	 * index. We sort them here */
506	switch (hdr->op_code) {
507	case IWL_PHY_CALIBRATE_DC_CMD:
508		index = IWL_CALIB_DC;
509		break;
510	case IWL_PHY_CALIBRATE_LO_CMD:
511		index = IWL_CALIB_LO;
512		break;
513	case IWL_PHY_CALIBRATE_TX_IQ_CMD:
514		index = IWL_CALIB_TX_IQ;
515		break;
516	case IWL_PHY_CALIBRATE_TX_IQ_PERD_CMD:
517		index = IWL_CALIB_TX_IQ_PERD;
518		break;
519	case IWL_PHY_CALIBRATE_BASE_BAND_CMD:
520		index = IWL_CALIB_BASE_BAND;
521		break;
522	default:
523		IWL_ERR(priv, "Unknown calibration notification %d\n",
524			  hdr->op_code);
525		return;
526	}
527	iwl_calib_set(&priv->calib_results[index], pkt->u.raw, len);
528}
529
530static void iwl5000_rx_calib_complete(struct iwl_priv *priv,
531			       struct iwl_rx_mem_buffer *rxb)
532{
533	IWL_DEBUG_INFO(priv, "Init. calibration is completed, restarting fw.\n");
534	queue_work(priv->workqueue, &priv->restart);
535}
536
537/*
538 * ucode
539 */
540static int iwl5000_load_section(struct iwl_priv *priv,
541				struct fw_desc *image,
542				u32 dst_addr)
543{
544	dma_addr_t phy_addr = image->p_addr;
545	u32 byte_cnt = image->len;
546
547	iwl_write_direct32(priv,
548		FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
549		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
550
551	iwl_write_direct32(priv,
552		FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
553
554	iwl_write_direct32(priv,
555		FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
556		phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
557
558	iwl_write_direct32(priv,
559		FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
560		(iwl_get_dma_hi_addr(phy_addr)
561			<< FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
562
563	iwl_write_direct32(priv,
564		FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
565		1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
566		1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
567		FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
568
569	iwl_write_direct32(priv,
570		FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
571		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE	|
572		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE	|
573		FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
574
575	return 0;
576}
577
578static int iwl5000_load_given_ucode(struct iwl_priv *priv,
579		struct fw_desc *inst_image,
580		struct fw_desc *data_image)
581{
582	int ret = 0;
583
584	ret = iwl5000_load_section(priv, inst_image,
585				   IWL50_RTC_INST_LOWER_BOUND);
586	if (ret)
587		return ret;
588
589	IWL_DEBUG_INFO(priv, "INST uCode section being loaded...\n");
590	ret = wait_event_interruptible_timeout(priv->wait_command_queue,
591					priv->ucode_write_complete, 5 * HZ);
592	if (ret == -ERESTARTSYS) {
593		IWL_ERR(priv, "Could not load the INST uCode section due "
594			"to interrupt\n");
595		return ret;
596	}
597	if (!ret) {
598		IWL_ERR(priv, "Could not load the INST uCode section\n");
599		return -ETIMEDOUT;
600	}
601
602	priv->ucode_write_complete = 0;
603
604	ret = iwl5000_load_section(
605		priv, data_image, IWL50_RTC_DATA_LOWER_BOUND);
606	if (ret)
607		return ret;
608
609	IWL_DEBUG_INFO(priv, "DATA uCode section being loaded...\n");
610
611	ret = wait_event_interruptible_timeout(priv->wait_command_queue,
612				priv->ucode_write_complete, 5 * HZ);
613	if (ret == -ERESTARTSYS) {
614		IWL_ERR(priv, "Could not load the INST uCode section due "
615			"to interrupt\n");
616		return ret;
617	} else if (!ret) {
618		IWL_ERR(priv, "Could not load the DATA uCode section\n");
619		return -ETIMEDOUT;
620	} else
621		ret = 0;
622
623	priv->ucode_write_complete = 0;
624
625	return ret;
626}
627
628int iwl5000_load_ucode(struct iwl_priv *priv)
629{
630	int ret = 0;
631
632	/* check whether init ucode should be loaded, or rather runtime ucode */
633	if (priv->ucode_init.len && (priv->ucode_type == UCODE_NONE)) {
634		IWL_DEBUG_INFO(priv, "Init ucode found. Loading init ucode...\n");
635		ret = iwl5000_load_given_ucode(priv,
636			&priv->ucode_init, &priv->ucode_init_data);
637		if (!ret) {
638			IWL_DEBUG_INFO(priv, "Init ucode load complete.\n");
639			priv->ucode_type = UCODE_INIT;
640		}
641	} else {
642		IWL_DEBUG_INFO(priv, "Init ucode not found, or already loaded. "
643			"Loading runtime ucode...\n");
644		ret = iwl5000_load_given_ucode(priv,
645			&priv->ucode_code, &priv->ucode_data);
646		if (!ret) {
647			IWL_DEBUG_INFO(priv, "Runtime ucode load complete.\n");
648			priv->ucode_type = UCODE_RT;
649		}
650	}
651
652	return ret;
653}
654
655void iwl5000_init_alive_start(struct iwl_priv *priv)
656{
657	int ret = 0;
658
659	/* Check alive response for "valid" sign from uCode */
660	if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
661		/* We had an error bringing up the hardware, so take it
662		 * all the way back down so we can try again */
663		IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
664		goto restart;
665	}
666
667	/* initialize uCode was loaded... verify inst image.
668	 * This is a paranoid check, because we would not have gotten the
669	 * "initialize" alive if code weren't properly loaded.  */
670	if (iwl_verify_ucode(priv)) {
671		/* Runtime instruction load was bad;
672		 * take it all the way back down so we can try again */
673		IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
674		goto restart;
675	}
676
677	iwl_clear_stations_table(priv);
678	ret = priv->cfg->ops->lib->alive_notify(priv);
679	if (ret) {
680		IWL_WARN(priv,
681			"Could not complete ALIVE transition: %d\n", ret);
682		goto restart;
683	}
684
685	iwl5000_send_calib_cfg(priv);
686	return;
687
688restart:
689	/* real restart (first load init_ucode) */
690	queue_work(priv->workqueue, &priv->restart);
691}
692
693static void iwl5000_set_wr_ptrs(struct iwl_priv *priv,
694				int txq_id, u32 index)
695{
696	iwl_write_direct32(priv, HBUS_TARG_WRPTR,
697			(index & 0xff) | (txq_id << 8));
698	iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(txq_id), index);
699}
700
701static void iwl5000_tx_queue_set_status(struct iwl_priv *priv,
702					struct iwl_tx_queue *txq,
703					int tx_fifo_id, int scd_retry)
704{
705	int txq_id = txq->q.id;
706	int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
707
708	iwl_write_prph(priv, IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
709			(active << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
710			(tx_fifo_id << IWL50_SCD_QUEUE_STTS_REG_POS_TXF) |
711			(1 << IWL50_SCD_QUEUE_STTS_REG_POS_WSL) |
712			IWL50_SCD_QUEUE_STTS_REG_MSK);
713
714	txq->sched_retry = scd_retry;
715
716	IWL_DEBUG_INFO(priv, "%s %s Queue %d on AC %d\n",
717		       active ? "Activate" : "Deactivate",
718		       scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
719}
720
721static int iwl5000_send_wimax_coex(struct iwl_priv *priv)
722{
723	struct iwl_wimax_coex_cmd coex_cmd;
724
725	memset(&coex_cmd, 0, sizeof(coex_cmd));
726
727	return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
728				sizeof(coex_cmd), &coex_cmd);
729}
730
731int iwl5000_alive_notify(struct iwl_priv *priv)
732{
733	u32 a;
734	unsigned long flags;
735	int i, chan;
736	u32 reg_val;
737
738	spin_lock_irqsave(&priv->lock, flags);
739
740	priv->scd_base_addr = iwl_read_prph(priv, IWL50_SCD_SRAM_BASE_ADDR);
741	a = priv->scd_base_addr + IWL50_SCD_CONTEXT_DATA_OFFSET;
742	for (; a < priv->scd_base_addr + IWL50_SCD_TX_STTS_BITMAP_OFFSET;
743		a += 4)
744		iwl_write_targ_mem(priv, a, 0);
745	for (; a < priv->scd_base_addr + IWL50_SCD_TRANSLATE_TBL_OFFSET;
746		a += 4)
747		iwl_write_targ_mem(priv, a, 0);
748	for (; a < sizeof(u16) * priv->hw_params.max_txq_num; a += 4)
749		iwl_write_targ_mem(priv, a, 0);
750
751	iwl_write_prph(priv, IWL50_SCD_DRAM_BASE_ADDR,
752		       priv->scd_bc_tbls.dma >> 10);
753
754	/* Enable DMA channel */
755	for (chan = 0; chan < FH50_TCSR_CHNL_NUM ; chan++)
756		iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
757				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
758				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
759
760	/* Update FH chicken bits */
761	reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
762	iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
763			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
764
765	iwl_write_prph(priv, IWL50_SCD_QUEUECHAIN_SEL,
766		IWL50_SCD_QUEUECHAIN_SEL_ALL(priv->hw_params.max_txq_num));
767	iwl_write_prph(priv, IWL50_SCD_AGGR_SEL, 0);
768
769	/* initiate the queues */
770	for (i = 0; i < priv->hw_params.max_txq_num; i++) {
771		iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(i), 0);
772		iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
773		iwl_write_targ_mem(priv, priv->scd_base_addr +
774				IWL50_SCD_CONTEXT_QUEUE_OFFSET(i), 0);
775		iwl_write_targ_mem(priv, priv->scd_base_addr +
776				IWL50_SCD_CONTEXT_QUEUE_OFFSET(i) +
777				sizeof(u32),
778				((SCD_WIN_SIZE <<
779				IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
780				IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
781				((SCD_FRAME_LIMIT <<
782				IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
783				IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
784	}
785
786	iwl_write_prph(priv, IWL50_SCD_INTERRUPT_MASK,
787			IWL_MASK(0, priv->hw_params.max_txq_num));
788
789	/* Activate all Tx DMA/FIFO channels */
790	priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
791
792	iwl5000_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
793
794	/* map qos queues to fifos one-to-one */
795	for (i = 0; i < ARRAY_SIZE(iwl5000_default_queue_to_tx_fifo); i++) {
796		int ac = iwl5000_default_queue_to_tx_fifo[i];
797		iwl_txq_ctx_activate(priv, i);
798		iwl5000_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
799	}
800	/* TODO - need to initialize those FIFOs inside the loop above,
801	 * not only mark them as active */
802	iwl_txq_ctx_activate(priv, 4);
803	iwl_txq_ctx_activate(priv, 7);
804	iwl_txq_ctx_activate(priv, 8);
805	iwl_txq_ctx_activate(priv, 9);
806
807	spin_unlock_irqrestore(&priv->lock, flags);
808
809
810	iwl5000_send_wimax_coex(priv);
811
812	iwl5000_set_Xtal_calib(priv);
813	iwl_send_calib_results(priv);
814
815	return 0;
816}
817
818int iwl5000_hw_set_hw_params(struct iwl_priv *priv)
819{
820	if ((priv->cfg->mod_params->num_of_queues > IWL50_NUM_QUEUES) ||
821	    (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
822		IWL_ERR(priv,
823			"invalid queues_num, should be between %d and %d\n",
824			IWL_MIN_NUM_QUEUES, IWL50_NUM_QUEUES);
825		return -EINVAL;
826	}
827
828	priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
829	priv->hw_params.dma_chnl_num = FH50_TCSR_CHNL_NUM;
830	priv->hw_params.scd_bc_tbls_size =
831			IWL50_NUM_QUEUES * sizeof(struct iwl5000_scd_bc_tbl);
832	priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
833	priv->hw_params.max_stations = IWL5000_STATION_COUNT;
834	priv->hw_params.bcast_sta_id = IWL5000_BROADCAST_ID;
835
836	priv->hw_params.max_data_size = IWL50_RTC_DATA_SIZE;
837	priv->hw_params.max_inst_size = IWL50_RTC_INST_SIZE;
838
839	priv->hw_params.max_bsm_size = 0;
840	priv->hw_params.ht40_channel =  BIT(IEEE80211_BAND_2GHZ) |
841					BIT(IEEE80211_BAND_5GHZ);
842	priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;
843
844	priv->hw_params.tx_chains_num = num_of_ant(priv->cfg->valid_tx_ant);
845	priv->hw_params.rx_chains_num = num_of_ant(priv->cfg->valid_rx_ant);
846	priv->hw_params.valid_tx_ant = priv->cfg->valid_tx_ant;
847	priv->hw_params.valid_rx_ant = priv->cfg->valid_rx_ant;
848
849	if (priv->cfg->ops->lib->temp_ops.set_ct_kill)
850		priv->cfg->ops->lib->temp_ops.set_ct_kill(priv);
851
852	/* Set initial sensitivity parameters */
853	/* Set initial calibration set */
854	switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
855	case CSR_HW_REV_TYPE_5150:
856		priv->hw_params.sens = &iwl5150_sensitivity;
857		priv->hw_params.calib_init_cfg =
858			BIT(IWL_CALIB_DC)		|
859			BIT(IWL_CALIB_LO)		|
860			BIT(IWL_CALIB_TX_IQ) 		|
861			BIT(IWL_CALIB_BASE_BAND);
862
863		break;
864	default:
865		priv->hw_params.sens = &iwl5000_sensitivity;
866		priv->hw_params.calib_init_cfg =
867			BIT(IWL_CALIB_XTAL)		|
868			BIT(IWL_CALIB_LO)		|
869			BIT(IWL_CALIB_TX_IQ) 		|
870			BIT(IWL_CALIB_TX_IQ_PERD)	|
871			BIT(IWL_CALIB_BASE_BAND);
872		break;
873	}
874
875	return 0;
876}
877
878/**
879 * iwl5000_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
880 */
881void iwl5000_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
882					    struct iwl_tx_queue *txq,
883					    u16 byte_cnt)
884{
885	struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
886	int write_ptr = txq->q.write_ptr;
887	int txq_id = txq->q.id;
888	u8 sec_ctl = 0;
889	u8 sta_id = 0;
890	u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
891	__le16 bc_ent;
892
893	WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
894
895	if (txq_id != IWL_CMD_QUEUE_NUM) {
896		sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
897		sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
898
899		switch (sec_ctl & TX_CMD_SEC_MSK) {
900		case TX_CMD_SEC_CCM:
901			len += CCMP_MIC_LEN;
902			break;
903		case TX_CMD_SEC_TKIP:
904			len += TKIP_ICV_LEN;
905			break;
906		case TX_CMD_SEC_WEP:
907			len += WEP_IV_LEN + WEP_ICV_LEN;
908			break;
909		}
910	}
911
912	bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
913
914	scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
915
916	if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
917		scd_bc_tbl[txq_id].
918			tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
919}
920
921void iwl5000_txq_inval_byte_cnt_tbl(struct iwl_priv *priv,
922					   struct iwl_tx_queue *txq)
923{
924	struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
925	int txq_id = txq->q.id;
926	int read_ptr = txq->q.read_ptr;
927	u8 sta_id = 0;
928	__le16 bc_ent;
929
930	WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
931
932	if (txq_id != IWL_CMD_QUEUE_NUM)
933		sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
934
935	bc_ent =  cpu_to_le16(1 | (sta_id << 12));
936	scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
937
938	if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
939		scd_bc_tbl[txq_id].
940			tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] =  bc_ent;
941}
942
943static int iwl5000_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
944					u16 txq_id)
945{
946	u32 tbl_dw_addr;
947	u32 tbl_dw;
948	u16 scd_q2ratid;
949
950	scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
951
952	tbl_dw_addr = priv->scd_base_addr +
953			IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
954
955	tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
956
957	if (txq_id & 0x1)
958		tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
959	else
960		tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
961
962	iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
963
964	return 0;
965}
966static void iwl5000_tx_queue_stop_scheduler(struct iwl_priv *priv, u16 txq_id)
967{
968	/* Simply stop the queue, but don't change any configuration;
969	 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
970	iwl_write_prph(priv,
971		IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
972		(0 << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
973		(1 << IWL50_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
974}
975
976int iwl5000_txq_agg_enable(struct iwl_priv *priv, int txq_id,
977				  int tx_fifo, int sta_id, int tid, u16 ssn_idx)
978{
979	unsigned long flags;
980	u16 ra_tid;
981
982	if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
983	    (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
984		IWL_WARN(priv,
985			"queue number out of range: %d, must be %d to %d\n",
986			txq_id, IWL50_FIRST_AMPDU_QUEUE,
987			IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
988		return -EINVAL;
989	}
990
991	ra_tid = BUILD_RAxTID(sta_id, tid);
992
993	/* Modify device's station table to Tx this TID */
994	iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
995
996	spin_lock_irqsave(&priv->lock, flags);
997
998	/* Stop this Tx queue before configuring it */
999	iwl5000_tx_queue_stop_scheduler(priv, txq_id);
1000
1001	/* Map receiver-address / traffic-ID to this queue */
1002	iwl5000_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
1003
1004	/* Set this queue as a chain-building queue */
1005	iwl_set_bits_prph(priv, IWL50_SCD_QUEUECHAIN_SEL, (1<<txq_id));
1006
1007	/* enable aggregations for the queue */
1008	iwl_set_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1<<txq_id));
1009
1010	/* Place first TFD at index corresponding to start sequence number.
1011	 * Assumes that ssn_idx is valid (!= 0xFFF) */
1012	priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1013	priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1014	iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
1015
1016	/* Set up Tx window size and frame limit for this queue */
1017	iwl_write_targ_mem(priv, priv->scd_base_addr +
1018			IWL50_SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
1019			sizeof(u32),
1020			((SCD_WIN_SIZE <<
1021			IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1022			IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1023			((SCD_FRAME_LIMIT <<
1024			IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1025			IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1026
1027	iwl_set_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
1028
1029	/* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
1030	iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
1031
1032	spin_unlock_irqrestore(&priv->lock, flags);
1033
1034	return 0;
1035}
1036
1037int iwl5000_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
1038				   u16 ssn_idx, u8 tx_fifo)
1039{
1040	if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
1041	    (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
1042		IWL_ERR(priv,
1043			"queue number out of range: %d, must be %d to %d\n",
1044			txq_id, IWL50_FIRST_AMPDU_QUEUE,
1045			IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
1046		return -EINVAL;
1047	}
1048
1049	iwl5000_tx_queue_stop_scheduler(priv, txq_id);
1050
1051	iwl_clear_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1 << txq_id));
1052
1053	priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1054	priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1055	/* supposes that ssn_idx is valid (!= 0xFFF) */
1056	iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
1057
1058	iwl_clear_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
1059	iwl_txq_ctx_deactivate(priv, txq_id);
1060	iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
1061
1062	return 0;
1063}
1064
1065u16 iwl5000_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
1066{
1067	u16 size = (u16)sizeof(struct iwl_addsta_cmd);
1068	struct iwl_addsta_cmd *addsta = (struct iwl_addsta_cmd *)data;
1069	memcpy(addsta, cmd, size);
1070	/* resrved in 5000 */
1071	addsta->rate_n_flags = cpu_to_le16(0);
1072	return size;
1073}
1074
1075
1076/*
1077 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
1078 * must be called under priv->lock and mac access
1079 */
1080void iwl5000_txq_set_sched(struct iwl_priv *priv, u32 mask)
1081{
1082	iwl_write_prph(priv, IWL50_SCD_TXFACT, mask);
1083}
1084
1085
1086static inline u32 iwl5000_get_scd_ssn(struct iwl5000_tx_resp *tx_resp)
1087{
1088	return le32_to_cpup((__le32 *)&tx_resp->status +
1089			    tx_resp->frame_count) & MAX_SN;
1090}
1091
1092static int iwl5000_tx_status_reply_tx(struct iwl_priv *priv,
1093				      struct iwl_ht_agg *agg,
1094				      struct iwl5000_tx_resp *tx_resp,
1095				      int txq_id, u16 start_idx)
1096{
1097	u16 status;
1098	struct agg_tx_status *frame_status = &tx_resp->status;
1099	struct ieee80211_tx_info *info = NULL;
1100	struct ieee80211_hdr *hdr = NULL;
1101	u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
1102	int i, sh, idx;
1103	u16 seq;
1104
1105	if (agg->wait_for_ba)
1106		IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
1107
1108	agg->frame_count = tx_resp->frame_count;
1109	agg->start_idx = start_idx;
1110	agg->rate_n_flags = rate_n_flags;
1111	agg->bitmap = 0;
1112
1113	/* # frames attempted by Tx command */
1114	if (agg->frame_count == 1) {
1115		/* Only one frame was attempted; no block-ack will arrive */
1116		status = le16_to_cpu(frame_status[0].status);
1117		idx = start_idx;
1118
1119		/* FIXME: code repetition */
1120		IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
1121				   agg->frame_count, agg->start_idx, idx);
1122
1123		info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
1124		info->status.rates[0].count = tx_resp->failure_frame + 1;
1125		info->flags &= ~IEEE80211_TX_CTL_AMPDU;
1126		info->flags |= iwl_is_tx_success(status) ?
1127					IEEE80211_TX_STAT_ACK : 0;
1128		iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
1129
1130		/* FIXME: code repetition end */
1131
1132		IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
1133				    status & 0xff, tx_resp->failure_frame);
1134		IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
1135
1136		agg->wait_for_ba = 0;
1137	} else {
1138		/* Two or more frames were attempted; expect block-ack */
1139		u64 bitmap = 0;
1140		int start = agg->start_idx;
1141
1142		/* Construct bit-map of pending frames within Tx window */
1143		for (i = 0; i < agg->frame_count; i++) {
1144			u16 sc;
1145			status = le16_to_cpu(frame_status[i].status);
1146			seq  = le16_to_cpu(frame_status[i].sequence);
1147			idx = SEQ_TO_INDEX(seq);
1148			txq_id = SEQ_TO_QUEUE(seq);
1149
1150			if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
1151				      AGG_TX_STATE_ABORT_MSK))
1152				continue;
1153
1154			IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
1155					   agg->frame_count, txq_id, idx);
1156
1157			hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
1158			if (!hdr) {
1159				IWL_ERR(priv,
1160					"BUG_ON idx doesn't point to valid skb"
1161					" idx=%d, txq_id=%d\n", idx, txq_id);
1162				return -1;
1163			}
1164
1165			sc = le16_to_cpu(hdr->seq_ctrl);
1166			if (idx != (SEQ_TO_SN(sc) & 0xff)) {
1167				IWL_ERR(priv,
1168					"BUG_ON idx doesn't match seq control"
1169					" idx=%d, seq_idx=%d, seq=%d\n",
1170					  idx, SEQ_TO_SN(sc),
1171					  hdr->seq_ctrl);
1172				return -1;
1173			}
1174
1175			IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
1176					   i, idx, SEQ_TO_SN(sc));
1177
1178			sh = idx - start;
1179			if (sh > 64) {
1180				sh = (start - idx) + 0xff;
1181				bitmap = bitmap << sh;
1182				sh = 0;
1183				start = idx;
1184			} else if (sh < -64)
1185				sh  = 0xff - (start - idx);
1186			else if (sh < 0) {
1187				sh = start - idx;
1188				start = idx;
1189				bitmap = bitmap << sh;
1190				sh = 0;
1191			}
1192			bitmap |= 1ULL << sh;
1193			IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
1194					   start, (unsigned long long)bitmap);
1195		}
1196
1197		agg->bitmap = bitmap;
1198		agg->start_idx = start;
1199		IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
1200				   agg->frame_count, agg->start_idx,
1201				   (unsigned long long)agg->bitmap);
1202
1203		if (bitmap)
1204			agg->wait_for_ba = 1;
1205	}
1206	return 0;
1207}
1208
1209static void iwl5000_rx_reply_tx(struct iwl_priv *priv,
1210				struct iwl_rx_mem_buffer *rxb)
1211{
1212	struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1213	u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1214	int txq_id = SEQ_TO_QUEUE(sequence);
1215	int index = SEQ_TO_INDEX(sequence);
1216	struct iwl_tx_queue *txq = &priv->txq[txq_id];
1217	struct ieee80211_tx_info *info;
1218	struct iwl5000_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
1219	u32  status = le16_to_cpu(tx_resp->status.status);
1220	int tid;
1221	int sta_id;
1222	int freed;
1223
1224	if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
1225		IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
1226			  "is out of range [0-%d] %d %d\n", txq_id,
1227			  index, txq->q.n_bd, txq->q.write_ptr,
1228			  txq->q.read_ptr);
1229		return;
1230	}
1231
1232	info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
1233	memset(&info->status, 0, sizeof(info->status));
1234
1235	tid = (tx_resp->ra_tid & IWL50_TX_RES_TID_MSK) >> IWL50_TX_RES_TID_POS;
1236	sta_id = (tx_resp->ra_tid & IWL50_TX_RES_RA_MSK) >> IWL50_TX_RES_RA_POS;
1237
1238	if (txq->sched_retry) {
1239		const u32 scd_ssn = iwl5000_get_scd_ssn(tx_resp);
1240		struct iwl_ht_agg *agg = NULL;
1241
1242		agg = &priv->stations[sta_id].tid[tid].agg;
1243
1244		iwl5000_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
1245
1246		/* check if BAR is needed */
1247		if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
1248			info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
1249
1250		if (txq->q.read_ptr != (scd_ssn & 0xff)) {
1251			index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
1252			IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
1253					"scd_ssn=%d idx=%d txq=%d swq=%d\n",
1254					scd_ssn , index, txq_id, txq->swq_id);
1255
1256			freed = iwl_tx_queue_reclaim(priv, txq_id, index);
1257			priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1258
1259			if (priv->mac80211_registered &&
1260			    (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
1261			    (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
1262				if (agg->state == IWL_AGG_OFF)
1263					iwl_wake_queue(priv, txq_id);
1264				else
1265					iwl_wake_queue(priv, txq->swq_id);
1266			}
1267		}
1268	} else {
1269		BUG_ON(txq_id != txq->swq_id);
1270
1271		info->status.rates[0].count = tx_resp->failure_frame + 1;
1272		info->flags |= iwl_is_tx_success(status) ?
1273					IEEE80211_TX_STAT_ACK : 0;
1274		iwl_hwrate_to_tx_control(priv,
1275					le32_to_cpu(tx_resp->rate_n_flags),
1276					info);
1277
1278		IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
1279				   "0x%x retries %d\n",
1280				   txq_id,
1281				   iwl_get_tx_fail_reason(status), status,
1282				   le32_to_cpu(tx_resp->rate_n_flags),
1283				   tx_resp->failure_frame);
1284
1285		freed = iwl_tx_queue_reclaim(priv, txq_id, index);
1286		if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
1287			priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1288
1289		if (priv->mac80211_registered &&
1290		    (iwl_queue_space(&txq->q) > txq->q.low_mark))
1291			iwl_wake_queue(priv, txq_id);
1292	}
1293
1294	if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
1295		iwl_txq_check_empty(priv, sta_id, tid, txq_id);
1296
1297	if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
1298		IWL_ERR(priv, "TODO:  Implement Tx ABORT REQUIRED!!!\n");
1299}
1300
1301/* Currently 5000 is the superset of everything */
1302u16 iwl5000_get_hcmd_size(u8 cmd_id, u16 len)
1303{
1304	return len;
1305}
1306
1307void iwl5000_setup_deferred_work(struct iwl_priv *priv)
1308{
1309	/* in 5000 the tx power calibration is done in uCode */
1310	priv->disable_tx_power_cal = 1;
1311}
1312
1313void iwl5000_rx_handler_setup(struct iwl_priv *priv)
1314{
1315	/* init calibration handlers */
1316	priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
1317					iwl5000_rx_calib_result;
1318	priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
1319					iwl5000_rx_calib_complete;
1320	priv->rx_handlers[REPLY_TX] = iwl5000_rx_reply_tx;
1321}
1322
1323
1324int iwl5000_hw_valid_rtc_data_addr(u32 addr)
1325{
1326	return (addr >= IWL50_RTC_DATA_LOWER_BOUND) &&
1327		(addr < IWL50_RTC_DATA_UPPER_BOUND);
1328}
1329
1330static int iwl5000_send_rxon_assoc(struct iwl_priv *priv)
1331{
1332	int ret = 0;
1333	struct iwl5000_rxon_assoc_cmd rxon_assoc;
1334	const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1335	const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
1336
1337	if ((rxon1->flags == rxon2->flags) &&
1338	    (rxon1->filter_flags == rxon2->filter_flags) &&
1339	    (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1340	    (rxon1->ofdm_ht_single_stream_basic_rates ==
1341	     rxon2->ofdm_ht_single_stream_basic_rates) &&
1342	    (rxon1->ofdm_ht_dual_stream_basic_rates ==
1343	     rxon2->ofdm_ht_dual_stream_basic_rates) &&
1344	    (rxon1->ofdm_ht_triple_stream_basic_rates ==
1345	     rxon2->ofdm_ht_triple_stream_basic_rates) &&
1346	    (rxon1->acquisition_data == rxon2->acquisition_data) &&
1347	    (rxon1->rx_chain == rxon2->rx_chain) &&
1348	    (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
1349		IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC.  Not resending.\n");
1350		return 0;
1351	}
1352
1353	rxon_assoc.flags = priv->staging_rxon.flags;
1354	rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1355	rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1356	rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1357	rxon_assoc.reserved1 = 0;
1358	rxon_assoc.reserved2 = 0;
1359	rxon_assoc.reserved3 = 0;
1360	rxon_assoc.ofdm_ht_single_stream_basic_rates =
1361	    priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
1362	rxon_assoc.ofdm_ht_dual_stream_basic_rates =
1363	    priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
1364	rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
1365	rxon_assoc.ofdm_ht_triple_stream_basic_rates =
1366		 priv->staging_rxon.ofdm_ht_triple_stream_basic_rates;
1367	rxon_assoc.acquisition_data = priv->staging_rxon.acquisition_data;
1368
1369	ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
1370				     sizeof(rxon_assoc), &rxon_assoc, NULL);
1371	if (ret)
1372		return ret;
1373
1374	return ret;
1375}
1376int  iwl5000_send_tx_power(struct iwl_priv *priv)
1377{
1378	struct iwl5000_tx_power_dbm_cmd tx_power_cmd;
1379	u8 tx_ant_cfg_cmd;
1380
1381	/* half dBm need to multiply */
1382	tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
1383	tx_power_cmd.flags = IWL50_TX_POWER_NO_CLOSED;
1384	tx_power_cmd.srv_chan_lmt = IWL50_TX_POWER_AUTO;
1385
1386	if (IWL_UCODE_API(priv->ucode_ver) == 1)
1387		tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
1388	else
1389		tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
1390
1391	return  iwl_send_cmd_pdu_async(priv, tx_ant_cfg_cmd,
1392				       sizeof(tx_power_cmd), &tx_power_cmd,
1393				       NULL);
1394}
1395
1396void iwl5000_temperature(struct iwl_priv *priv)
1397{
1398	/* store temperature from statistics (in Celsius) */
1399	priv->temperature = le32_to_cpu(priv->statistics.general.temperature);
1400	iwl_tt_handler(priv);
1401}
1402
1403static void iwl5150_temperature(struct iwl_priv *priv)
1404{
1405	u32 vt = 0;
1406	s32 offset =  iwl_temp_calib_to_offset(priv);
1407
1408	vt = le32_to_cpu(priv->statistics.general.temperature);
1409	vt = vt / IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF + offset;
1410	/* now vt hold the temperature in Kelvin */
1411	priv->temperature = KELVIN_TO_CELSIUS(vt);
1412	iwl_tt_handler(priv);
1413}
1414
1415/* Calc max signal level (dBm) among 3 possible receivers */
1416int iwl5000_calc_rssi(struct iwl_priv *priv,
1417			     struct iwl_rx_phy_res *rx_resp)
1418{
1419	/* data from PHY/DSP regarding signal strength, etc.,
1420	 *   contents are always there, not configurable by host
1421	 */
1422	struct iwl5000_non_cfg_phy *ncphy =
1423		(struct iwl5000_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
1424	u32 val, rssi_a, rssi_b, rssi_c, max_rssi;
1425	u8 agc;
1426
1427	val  = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_AGC_IDX]);
1428	agc = (val & IWL50_OFDM_AGC_MSK) >> IWL50_OFDM_AGC_BIT_POS;
1429
1430	/* Find max rssi among 3 possible receivers.
1431	 * These values are measured by the digital signal processor (DSP).
1432	 * They should stay fairly constant even as the signal strength varies,
1433	 *   if the radio's automatic gain control (AGC) is working right.
1434	 * AGC value (see below) will provide the "interesting" info.
1435	 */
1436	val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_AB_IDX]);
1437	rssi_a = (val & IWL50_OFDM_RSSI_A_MSK) >> IWL50_OFDM_RSSI_A_BIT_POS;
1438	rssi_b = (val & IWL50_OFDM_RSSI_B_MSK) >> IWL50_OFDM_RSSI_B_BIT_POS;
1439	val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_C_IDX]);
1440	rssi_c = (val & IWL50_OFDM_RSSI_C_MSK) >> IWL50_OFDM_RSSI_C_BIT_POS;
1441
1442	max_rssi = max_t(u32, rssi_a, rssi_b);
1443	max_rssi = max_t(u32, max_rssi, rssi_c);
1444
1445	IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
1446		rssi_a, rssi_b, rssi_c, max_rssi, agc);
1447
1448	/* dBm = max_rssi dB - agc dB - constant.
1449	 * Higher AGC (higher radio gain) means lower signal. */
1450	return max_rssi - agc - IWL49_RSSI_OFFSET;
1451}
1452
1453#define IWL5000_UCODE_GET(item)						\
1454static u32 iwl5000_ucode_get_##item(const struct iwl_ucode_header *ucode,\
1455				    u32 api_ver)			\
1456{									\
1457	if (api_ver <= 2)						\
1458		return le32_to_cpu(ucode->u.v1.item);			\
1459	return le32_to_cpu(ucode->u.v2.item);				\
1460}
1461
1462static u32 iwl5000_ucode_get_header_size(u32 api_ver)
1463{
1464	if (api_ver <= 2)
1465		return UCODE_HEADER_SIZE(1);
1466	return UCODE_HEADER_SIZE(2);
1467}
1468
1469static u32 iwl5000_ucode_get_build(const struct iwl_ucode_header *ucode,
1470				   u32 api_ver)
1471{
1472	if (api_ver <= 2)
1473		return 0;
1474	return le32_to_cpu(ucode->u.v2.build);
1475}
1476
1477static u8 *iwl5000_ucode_get_data(const struct iwl_ucode_header *ucode,
1478				  u32 api_ver)
1479{
1480	if (api_ver <= 2)
1481		return (u8 *) ucode->u.v1.data;
1482	return (u8 *) ucode->u.v2.data;
1483}
1484
1485IWL5000_UCODE_GET(inst_size);
1486IWL5000_UCODE_GET(data_size);
1487IWL5000_UCODE_GET(init_size);
1488IWL5000_UCODE_GET(init_data_size);
1489IWL5000_UCODE_GET(boot_size);
1490
1491struct iwl_hcmd_ops iwl5000_hcmd = {
1492	.rxon_assoc = iwl5000_send_rxon_assoc,
1493	.commit_rxon = iwl_commit_rxon,
1494	.set_rxon_chain = iwl_set_rxon_chain,
1495};
1496
1497struct iwl_hcmd_utils_ops iwl5000_hcmd_utils = {
1498	.get_hcmd_size = iwl5000_get_hcmd_size,
1499	.build_addsta_hcmd = iwl5000_build_addsta_hcmd,
1500	.gain_computation = iwl5000_gain_computation,
1501	.chain_noise_reset = iwl5000_chain_noise_reset,
1502	.rts_tx_cmd_flag = iwl5000_rts_tx_cmd_flag,
1503	.calc_rssi = iwl5000_calc_rssi,
1504};
1505
1506struct iwl_ucode_ops iwl5000_ucode = {
1507	.get_header_size = iwl5000_ucode_get_header_size,
1508	.get_build = iwl5000_ucode_get_build,
1509	.get_inst_size = iwl5000_ucode_get_inst_size,
1510	.get_data_size = iwl5000_ucode_get_data_size,
1511	.get_init_size = iwl5000_ucode_get_init_size,
1512	.get_init_data_size = iwl5000_ucode_get_init_data_size,
1513	.get_boot_size = iwl5000_ucode_get_boot_size,
1514	.get_data = iwl5000_ucode_get_data,
1515};
1516
1517struct iwl_lib_ops iwl5000_lib = {
1518	.set_hw_params = iwl5000_hw_set_hw_params,
1519	.txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
1520	.txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
1521	.txq_set_sched = iwl5000_txq_set_sched,
1522	.txq_agg_enable = iwl5000_txq_agg_enable,
1523	.txq_agg_disable = iwl5000_txq_agg_disable,
1524	.txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
1525	.txq_free_tfd = iwl_hw_txq_free_tfd,
1526	.txq_init = iwl_hw_tx_queue_init,
1527	.rx_handler_setup = iwl5000_rx_handler_setup,
1528	.setup_deferred_work = iwl5000_setup_deferred_work,
1529	.is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
1530	.dump_nic_event_log = iwl_dump_nic_event_log,
1531	.dump_nic_error_log = iwl_dump_nic_error_log,
1532	.load_ucode = iwl5000_load_ucode,
1533	.init_alive_start = iwl5000_init_alive_start,
1534	.alive_notify = iwl5000_alive_notify,
1535	.send_tx_power = iwl5000_send_tx_power,
1536	.update_chain_flags = iwl_update_chain_flags,
1537	.apm_ops = {
1538		.init =	iwl5000_apm_init,
1539		.reset = iwl5000_apm_reset,
1540		.stop = iwl5000_apm_stop,
1541		.config = iwl5000_nic_config,
1542		.set_pwr_src = iwl_set_pwr_src,
1543	},
1544	.eeprom_ops = {
1545		.regulatory_bands = {
1546			EEPROM_5000_REG_BAND_1_CHANNELS,
1547			EEPROM_5000_REG_BAND_2_CHANNELS,
1548			EEPROM_5000_REG_BAND_3_CHANNELS,
1549			EEPROM_5000_REG_BAND_4_CHANNELS,
1550			EEPROM_5000_REG_BAND_5_CHANNELS,
1551			EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
1552			EEPROM_5000_REG_BAND_52_HT40_CHANNELS
1553		},
1554		.verify_signature  = iwlcore_eeprom_verify_signature,
1555		.acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1556		.release_semaphore = iwlcore_eeprom_release_semaphore,
1557		.calib_version	= iwl5000_eeprom_calib_version,
1558		.query_addr = iwl5000_eeprom_query_addr,
1559	},
1560	.post_associate = iwl_post_associate,
1561	.isr = iwl_isr_ict,
1562	.config_ap = iwl_config_ap,
1563	.temp_ops = {
1564		.temperature = iwl5000_temperature,
1565		.set_ct_kill = iwl5000_set_ct_threshold,
1566	 },
1567};
1568
1569static struct iwl_lib_ops iwl5150_lib = {
1570	.set_hw_params = iwl5000_hw_set_hw_params,
1571	.txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
1572	.txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
1573	.txq_set_sched = iwl5000_txq_set_sched,
1574	.txq_agg_enable = iwl5000_txq_agg_enable,
1575	.txq_agg_disable = iwl5000_txq_agg_disable,
1576	.txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
1577	.txq_free_tfd = iwl_hw_txq_free_tfd,
1578	.txq_init = iwl_hw_tx_queue_init,
1579	.rx_handler_setup = iwl5000_rx_handler_setup,
1580	.setup_deferred_work = iwl5000_setup_deferred_work,
1581	.is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
1582	.dump_nic_event_log = iwl_dump_nic_event_log,
1583	.dump_nic_error_log = iwl_dump_nic_error_log,
1584	.load_ucode = iwl5000_load_ucode,
1585	.init_alive_start = iwl5000_init_alive_start,
1586	.alive_notify = iwl5000_alive_notify,
1587	.send_tx_power = iwl5000_send_tx_power,
1588	.update_chain_flags = iwl_update_chain_flags,
1589	.apm_ops = {
1590		.init =	iwl5000_apm_init,
1591		.reset = iwl5000_apm_reset,
1592		.stop = iwl5000_apm_stop,
1593		.config = iwl5000_nic_config,
1594		.set_pwr_src = iwl_set_pwr_src,
1595	},
1596	.eeprom_ops = {
1597		.regulatory_bands = {
1598			EEPROM_5000_REG_BAND_1_CHANNELS,
1599			EEPROM_5000_REG_BAND_2_CHANNELS,
1600			EEPROM_5000_REG_BAND_3_CHANNELS,
1601			EEPROM_5000_REG_BAND_4_CHANNELS,
1602			EEPROM_5000_REG_BAND_5_CHANNELS,
1603			EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
1604			EEPROM_5000_REG_BAND_52_HT40_CHANNELS
1605		},
1606		.verify_signature  = iwlcore_eeprom_verify_signature,
1607		.acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1608		.release_semaphore = iwlcore_eeprom_release_semaphore,
1609		.calib_version	= iwl5000_eeprom_calib_version,
1610		.query_addr = iwl5000_eeprom_query_addr,
1611	},
1612	.post_associate = iwl_post_associate,
1613	.isr = iwl_isr_ict,
1614	.config_ap = iwl_config_ap,
1615	.temp_ops = {
1616		.temperature = iwl5150_temperature,
1617		.set_ct_kill = iwl5150_set_ct_threshold,
1618	 },
1619};
1620
1621struct iwl_ops iwl5000_ops = {
1622	.ucode = &iwl5000_ucode,
1623	.lib = &iwl5000_lib,
1624	.hcmd = &iwl5000_hcmd,
1625	.utils = &iwl5000_hcmd_utils,
1626};
1627
1628static struct iwl_ops iwl5150_ops = {
1629	.ucode = &iwl5000_ucode,
1630	.lib = &iwl5150_lib,
1631	.hcmd = &iwl5000_hcmd,
1632	.utils = &iwl5000_hcmd_utils,
1633};
1634
1635struct iwl_mod_params iwl50_mod_params = {
1636	.num_of_queues = IWL50_NUM_QUEUES,
1637	.num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
1638	.amsdu_size_8K = 1,
1639	.restart_fw = 1,
1640	/* the rest are 0 by default */
1641};
1642
1643
1644struct iwl_cfg iwl5300_agn_cfg = {
1645	.name = "5300AGN",
1646	.fw_name_pre = IWL5000_FW_PRE,
1647	.ucode_api_max = IWL5000_UCODE_API_MAX,
1648	.ucode_api_min = IWL5000_UCODE_API_MIN,
1649	.sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
1650	.ops = &iwl5000_ops,
1651	.eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1652	.eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1653	.eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
1654	.mod_params = &iwl50_mod_params,
1655	.valid_tx_ant = ANT_ABC,
1656	.valid_rx_ant = ANT_ABC,
1657	.need_pll_cfg = true,
1658	.ht_greenfield_support = true,
1659	.led_compensation = 51,
1660};
1661
1662struct iwl_cfg iwl5100_bg_cfg = {
1663	.name = "5100BG",
1664	.fw_name_pre = IWL5000_FW_PRE,
1665	.ucode_api_max = IWL5000_UCODE_API_MAX,
1666	.ucode_api_min = IWL5000_UCODE_API_MIN,
1667	.sku = IWL_SKU_G,
1668	.ops = &iwl5000_ops,
1669	.eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1670	.eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1671	.eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
1672	.mod_params = &iwl50_mod_params,
1673	.valid_tx_ant = ANT_B,
1674	.valid_rx_ant = ANT_AB,
1675	.need_pll_cfg = true,
1676	.ht_greenfield_support = true,
1677	.led_compensation = 51,
1678};
1679
1680struct iwl_cfg iwl5100_abg_cfg = {
1681	.name = "5100ABG",
1682	.fw_name_pre = IWL5000_FW_PRE,
1683	.ucode_api_max = IWL5000_UCODE_API_MAX,
1684	.ucode_api_min = IWL5000_UCODE_API_MIN,
1685	.sku = IWL_SKU_A|IWL_SKU_G,
1686	.ops = &iwl5000_ops,
1687	.eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1688	.eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1689	.eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
1690	.mod_params = &iwl50_mod_params,
1691	.valid_tx_ant = ANT_B,
1692	.valid_rx_ant = ANT_AB,
1693	.need_pll_cfg = true,
1694	.ht_greenfield_support = true,
1695	.led_compensation = 51,
1696};
1697
1698struct iwl_cfg iwl5100_agn_cfg = {
1699	.name = "5100AGN",
1700	.fw_name_pre = IWL5000_FW_PRE,
1701	.ucode_api_max = IWL5000_UCODE_API_MAX,
1702	.ucode_api_min = IWL5000_UCODE_API_MIN,
1703	.sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
1704	.ops = &iwl5000_ops,
1705	.eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1706	.eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1707	.eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
1708	.mod_params = &iwl50_mod_params,
1709	.valid_tx_ant = ANT_B,
1710	.valid_rx_ant = ANT_AB,
1711	.need_pll_cfg = true,
1712	.ht_greenfield_support = true,
1713	.led_compensation = 51,
1714};
1715
1716struct iwl_cfg iwl5350_agn_cfg = {
1717	.name = "5350AGN",
1718	.fw_name_pre = IWL5000_FW_PRE,
1719	.ucode_api_max = IWL5000_UCODE_API_MAX,
1720	.ucode_api_min = IWL5000_UCODE_API_MIN,
1721	.sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
1722	.ops = &iwl5000_ops,
1723	.eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1724	.eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1725	.eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
1726	.mod_params = &iwl50_mod_params,
1727	.valid_tx_ant = ANT_ABC,
1728	.valid_rx_ant = ANT_ABC,
1729	.need_pll_cfg = true,
1730	.ht_greenfield_support = true,
1731	.led_compensation = 51,
1732};
1733
1734struct iwl_cfg iwl5150_agn_cfg = {
1735	.name = "5150AGN",
1736	.fw_name_pre = IWL5150_FW_PRE,
1737	.ucode_api_max = IWL5150_UCODE_API_MAX,
1738	.ucode_api_min = IWL5150_UCODE_API_MIN,
1739	.sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
1740	.ops = &iwl5150_ops,
1741	.eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1742	.eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1743	.eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
1744	.mod_params = &iwl50_mod_params,
1745	.valid_tx_ant = ANT_A,
1746	.valid_rx_ant = ANT_AB,
1747	.need_pll_cfg = true,
1748	.ht_greenfield_support = true,
1749	.led_compensation = 51,
1750};
1751
1752MODULE_FIRMWARE(IWL5000_MODULE_FIRMWARE(IWL5000_UCODE_API_MAX));
1753MODULE_FIRMWARE(IWL5150_MODULE_FIRMWARE(IWL5150_UCODE_API_MAX));
1754
1755module_param_named(swcrypto50, iwl50_mod_params.sw_crypto, bool, S_IRUGO);
1756MODULE_PARM_DESC(swcrypto50,
1757		  "using software crypto engine (default 0 [hardware])\n");
1758module_param_named(queues_num50, iwl50_mod_params.num_of_queues, int, S_IRUGO);
1759MODULE_PARM_DESC(queues_num50, "number of hw queues in 50xx series");
1760module_param_named(11n_disable50, iwl50_mod_params.disable_11n, int, S_IRUGO);
1761MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality");
1762module_param_named(amsdu_size_8K50, iwl50_mod_params.amsdu_size_8K,
1763		   int, S_IRUGO);
1764MODULE_PARM_DESC(amsdu_size_8K50, "enable 8K amsdu size in 50XX series");
1765module_param_named(fw_restart50, iwl50_mod_params.restart_fw, int, S_IRUGO);
1766MODULE_PARM_DESC(fw_restart50, "restart firmware in case of error");
1767