1771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse/*
2771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse * Copyright 2005 Nicolai Haehnle et al.
3771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse * Copyright 2008 Advanced Micro Devices, Inc.
4771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse * Copyright 2009 Jerome Glisse.
5771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse *
6771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse * copy of this software and associated documentation files (the "Software"),
8771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse * to deal in the Software without restriction, including without limitation
9771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse * Software is furnished to do so, subject to the following conditions:
12771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse *
13771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse * The above copyright notice and this permission notice shall be included in
14771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse * all copies or substantial portions of the Software.
15771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse *
16771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse *
24771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse * Authors: Nicolai Haehnle
25771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse *          Jerome Glisse
26771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse */
27771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse#ifndef _R300_REG_H_
28771fe6b912fca54f03e8a72eb63058b582775362Jerome Glisse#define _R300_REG_H_
29414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
30e024e11070a0a0dc7163ce1ec2da354a638bdbedDave Airlie#define R300_SURF_TILE_MACRO (1<<16)
31e024e11070a0a0dc7163ce1ec2da354a638bdbedDave Airlie#define R300_SURF_TILE_MICRO (2<<16)
32e024e11070a0a0dc7163ce1ec2da354a638bdbedDave Airlie#define R300_SURF_TILE_BOTH (3<<16)
33414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
34414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
35414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_MC_INIT_MISC_LAT_TIMER	0x180
36414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_MC_MISC__MC_CPR_INIT_LAT_SHIFT	0
37414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_MC_MISC__MC_VF_INIT_LAT_SHIFT	4
38414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_MC_MISC__MC_DISP0R_INIT_LAT_SHIFT	8
39414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_MC_MISC__MC_DISP1R_INIT_LAT_SHIFT	12
40414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_MC_MISC__MC_FIXED_INIT_LAT_SHIFT	16
41414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_MC_MISC__MC_E2R_INIT_LAT_SHIFT	20
42414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_MC_MISC__MC_SAME_PAGE_PRIO_SHIFT	24
43414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_MC_MISC__MC_GLOBW_INIT_LAT_SHIFT	28
44414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
45414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_MC_INIT_GFX_LAT_TIMER	0x154
46414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_MC_MISC__MC_G3D0R_INIT_LAT_SHIFT	0
47414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_MC_MISC__MC_G3D1R_INIT_LAT_SHIFT	4
48414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_MC_MISC__MC_G3D2R_INIT_LAT_SHIFT	8
49414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_MC_MISC__MC_G3D3R_INIT_LAT_SHIFT	12
50414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_MC_MISC__MC_TX0R_INIT_LAT_SHIFT	16
51414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_MC_MISC__MC_TX1R_INIT_LAT_SHIFT	20
52414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_MC_MISC__MC_GLOBR_INIT_LAT_SHIFT	24
53414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_MC_MISC__MC_GLOBW_FULL_LAT_SHIFT	28
54414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
55414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/*
56c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * This file contains registers and constants for the R300. They have been
57c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * found mostly by examining command buffers captured using glxtest, as well
58c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * as by extrapolating some known registers and constants from the R200.
59c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * I am fairly certain that they are correct unless stated otherwise
60c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * in comments.
61c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
62414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
63414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_SE_VPORT_XSCALE                0x1D98
64414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_SE_VPORT_XOFFSET               0x1D9C
65414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_SE_VPORT_YSCALE                0x1DA0
66414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_SE_VPORT_YOFFSET               0x1DA4
67414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_SE_VPORT_ZSCALE                0x1DA8
68414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_SE_VPORT_ZOFFSET               0x1DAC
69414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
70414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
71c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/*
72c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Vertex Array Processing (VAP) Control
73c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Stolen from r200 code from Christoph Brill (It's a guess!)
74c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
75c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_VAP_CNTL	0x2080
76c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
77c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* This register is written directly and also starts data section
78c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * in many 3d CP_PACKET3's
79c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
80c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_VAP_VF_CNTL	0x2084
81c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define	R300_VAP_VF_CNTL__PRIM_TYPE__SHIFT              0
82c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define  R300_VAP_VF_CNTL__PRIM_NONE                     (0<<0)
83c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define  R300_VAP_VF_CNTL__PRIM_POINTS                   (1<<0)
84c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define  R300_VAP_VF_CNTL__PRIM_LINES                    (2<<0)
85c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define  R300_VAP_VF_CNTL__PRIM_LINE_STRIP               (3<<0)
86c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define  R300_VAP_VF_CNTL__PRIM_TRIANGLES                (4<<0)
87c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define  R300_VAP_VF_CNTL__PRIM_TRIANGLE_FAN             (5<<0)
88c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define  R300_VAP_VF_CNTL__PRIM_TRIANGLE_STRIP           (6<<0)
89c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define  R300_VAP_VF_CNTL__PRIM_LINE_LOOP                (12<<0)
90c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define  R300_VAP_VF_CNTL__PRIM_QUADS                    (13<<0)
91c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define  R300_VAP_VF_CNTL__PRIM_QUAD_STRIP               (14<<0)
92c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define  R300_VAP_VF_CNTL__PRIM_POLYGON                  (15<<0)
93c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
94c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define	R300_VAP_VF_CNTL__PRIM_WALK__SHIFT              4
95c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* State based - direct writes to registers trigger vertex
96c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden           generation */
97c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define	R300_VAP_VF_CNTL__PRIM_WALK_STATE_BASED         (0<<4)
98c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define	R300_VAP_VF_CNTL__PRIM_WALK_INDICES             (1<<4)
99c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define	R300_VAP_VF_CNTL__PRIM_WALK_VERTEX_LIST         (2<<4)
100c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define	R300_VAP_VF_CNTL__PRIM_WALK_VERTEX_EMBEDDED     (3<<4)
101c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
102c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* I don't think I saw these three used.. */
103c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define	R300_VAP_VF_CNTL__COLOR_ORDER__SHIFT            6
104c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define	R300_VAP_VF_CNTL__TCL_OUTPUT_CTL_ENA__SHIFT     9
105c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define	R300_VAP_VF_CNTL__PROG_STREAM_ENA__SHIFT        10
106c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
107c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* index size - when not set the indices are assumed to be 16 bit */
108c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define	R300_VAP_VF_CNTL__INDEX_SIZE_32bit              (1<<11)
109c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* number of vertices */
110c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define	R300_VAP_VF_CNTL__NUM_VERTICES__SHIFT           16
111414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
112414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* BEGIN: Wild guesses */
113414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_OUTPUT_VTX_FMT_0           0x2090
114414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_VAP_OUTPUT_VTX_FMT_0__POS_PRESENT     (1<<0)
115414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_PRESENT   (1<<1)
116c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_1_PRESENT (1<<2)  /* GUESS */
117c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_2_PRESENT (1<<3)  /* GUESS */
118c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_3_PRESENT (1<<4)  /* GUESS */
119c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_VAP_OUTPUT_VTX_FMT_0__PT_SIZE_PRESENT (1<<16) /* GUESS */
120414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
121414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_OUTPUT_VTX_FMT_1           0x2094
122c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* each of the following is 3 bits wide, specifies number
123c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	   of components */
124414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_0_COMP_CNT_SHIFT 0
125414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_1_COMP_CNT_SHIFT 3
126414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_2_COMP_CNT_SHIFT 6
127414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_3_COMP_CNT_SHIFT 9
128414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_4_COMP_CNT_SHIFT 12
129414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_5_COMP_CNT_SHIFT 15
130414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_6_COMP_CNT_SHIFT 18
131414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_7_COMP_CNT_SHIFT 21
132c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* END: Wild guesses */
133414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
134414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_SE_VTE_CNTL                  0x20b0
135414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define     R300_VPORT_X_SCALE_ENA                0x00000001
136414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define     R300_VPORT_X_OFFSET_ENA               0x00000002
137414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define     R300_VPORT_Y_SCALE_ENA                0x00000004
138414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define     R300_VPORT_Y_OFFSET_ENA               0x00000008
139414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define     R300_VPORT_Z_SCALE_ENA                0x00000010
140414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define     R300_VPORT_Z_OFFSET_ENA               0x00000020
141414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define     R300_VTX_XY_FMT                       0x00000100
142414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define     R300_VTX_Z_FMT                        0x00000200
143414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define     R300_VTX_W0_FMT                       0x00000400
144414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define     R300_VTX_W0_NORMALIZE                 0x00000800
145414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define     R300_VTX_ST_DENORMALIZED              0x00001000
146414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
147414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* BEGIN: Vertex data assembly - lots of uncertainties */
148c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
149c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* gap */
150c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
151c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_VAP_CNTL_STATUS              0x2140
152c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_VC_NO_SWAP                  (0 << 0)
153c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_VC_16BIT_SWAP               (1 << 0)
154c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_VC_32BIT_SWAP               (2 << 0)
155c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_VAP_TCL_BYPASS		(1 << 8)
156c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
157414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* gap */
158c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
159414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* Where do we get our vertex data?
160c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
161c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Vertex data either comes either from immediate mode registers or from
162c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * vertex arrays.
163c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * There appears to be no mixed mode (though we can force the pitch of
164c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * vertex arrays to 0, effectively reusing the same element over and over
165c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * again).
166c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
167c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Immediate mode is controlled by the INPUT_CNTL registers. I am not sure
168c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * if these registers influence vertex array processing.
169c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
170c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Vertex arrays are controlled via the 3D_LOAD_VBPNTR packet3.
171c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
172c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * In both cases, vertex attributes are then passed through INPUT_ROUTE.
173c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
174c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Beginning with INPUT_ROUTE_0_0 is a list of WORDs that route vertex data
175c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * into the vertex processor's input registers.
176c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * The first word routes the first input, the second word the second, etc.
177c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * The corresponding input is routed into the register with the given index.
178c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * The list is ended by a word with INPUT_ROUTE_END set.
179c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
180c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Always set COMPONENTS_4 in immediate mode.
181c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
182414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
183414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_INPUT_ROUTE_0_0            0x2150
184414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_INPUT_ROUTE_COMPONENTS_1     (0 << 0)
185414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_INPUT_ROUTE_COMPONENTS_2     (1 << 0)
186414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_INPUT_ROUTE_COMPONENTS_3     (2 << 0)
187414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_INPUT_ROUTE_COMPONENTS_4     (3 << 0)
188c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_INPUT_ROUTE_COMPONENTS_RGBA  (4 << 0) /* GUESS */
189414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_VAP_INPUT_ROUTE_IDX_SHIFT    8
190c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_VAP_INPUT_ROUTE_IDX_MASK     (31 << 8) /* GUESS */
191414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_VAP_INPUT_ROUTE_END          (1 << 13)
192c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_INPUT_ROUTE_IMMEDIATE_MODE   (0 << 14) /* GUESS */
193c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_INPUT_ROUTE_FLOAT            (1 << 14) /* GUESS */
194c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_INPUT_ROUTE_UNSIGNED_BYTE    (2 << 14) /* GUESS */
195c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_INPUT_ROUTE_FLOAT_COLOR      (3 << 14) /* GUESS */
196414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_INPUT_ROUTE_0_1            0x2154
197414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_INPUT_ROUTE_0_2            0x2158
198414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_INPUT_ROUTE_0_3            0x215C
199414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_INPUT_ROUTE_0_4            0x2160
200414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_INPUT_ROUTE_0_5            0x2164
201414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_INPUT_ROUTE_0_6            0x2168
202414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_INPUT_ROUTE_0_7            0x216C
203414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
204414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* gap */
205c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
206414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* Notes:
207c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - always set up to produce at least two attributes:
208c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *    if vertex program uses only position, fglrx will set normal, too
209c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - INPUT_CNTL_0_COLOR and INPUT_CNTL_COLOR bits are always equal.
210c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
211414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_INPUT_CNTL_0               0x2180
212414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_INPUT_CNTL_0_COLOR           0x00000001
213414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_INPUT_CNTL_1               0x2184
214414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_INPUT_CNTL_POS               0x00000001
215414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_INPUT_CNTL_NORMAL            0x00000002
216414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_INPUT_CNTL_COLOR             0x00000004
217414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_INPUT_CNTL_TC0               0x00000400
218414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_INPUT_CNTL_TC1               0x00000800
219c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_INPUT_CNTL_TC2               0x00001000 /* GUESS */
220c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_INPUT_CNTL_TC3               0x00002000 /* GUESS */
221c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_INPUT_CNTL_TC4               0x00004000 /* GUESS */
222c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_INPUT_CNTL_TC5               0x00008000 /* GUESS */
223c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_INPUT_CNTL_TC6               0x00010000 /* GUESS */
224c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_INPUT_CNTL_TC7               0x00020000 /* GUESS */
225414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
226414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* gap */
227c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
228414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* Words parallel to INPUT_ROUTE_0; All words that are active in INPUT_ROUTE_0
229c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * are set to a swizzling bit pattern, other words are 0.
230c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
231c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * In immediate mode, the pattern is always set to xyzw. In vertex array
232c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * mode, the swizzling pattern is e.g. used to set zw components in texture
233c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * coordinates with only tweo components.
234c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
235414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_INPUT_ROUTE_1_0            0x21E0
236414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_INPUT_ROUTE_SELECT_X    0
237414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_INPUT_ROUTE_SELECT_Y    1
238414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_INPUT_ROUTE_SELECT_Z    2
239414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_INPUT_ROUTE_SELECT_W    3
240414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_INPUT_ROUTE_SELECT_ZERO 4
241414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_INPUT_ROUTE_SELECT_ONE  5
242414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_INPUT_ROUTE_SELECT_MASK 7
243c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_INPUT_ROUTE_X_SHIFT     0
244c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_INPUT_ROUTE_Y_SHIFT     3
245c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_INPUT_ROUTE_Z_SHIFT     6
246c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_INPUT_ROUTE_W_SHIFT     9
247c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_INPUT_ROUTE_ENABLE      (15 << 12)
248414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_INPUT_ROUTE_1_1            0x21E4
249414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_INPUT_ROUTE_1_2            0x21E8
250414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_INPUT_ROUTE_1_3            0x21EC
251414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_INPUT_ROUTE_1_4            0x21F0
252414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_INPUT_ROUTE_1_5            0x21F4
253414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_INPUT_ROUTE_1_6            0x21F8
254414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_INPUT_ROUTE_1_7            0x21FC
255414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
256c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* END: Vertex data assembly */
257414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
258414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* gap */
259c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
260c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* BEGIN: Upload vertex program and data */
261c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
262c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/*
263c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * The programmable vertex shader unit has a memory bank of unknown size
264c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * that can be written to in 16 byte units by writing the address into
265c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * UPLOAD_ADDRESS, followed by data in UPLOAD_DATA (multiples of 4 DWORDs).
266c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
267c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Pointers into the memory bank are always in multiples of 16 bytes.
268c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
269c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * The memory bank is divided into areas with fixed meaning.
270c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
271c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Starting at address UPLOAD_PROGRAM: Vertex program instructions.
272c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Native limits reported by drivers from ATI suggest size 256 (i.e. 4KB),
273c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * whereas the difference between known addresses suggests size 512.
274c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
275c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Starting at address UPLOAD_PARAMETERS: Vertex program parameters.
276c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Native reported limits and the VPI layout suggest size 256, whereas
277c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * difference between known addresses suggests size 512.
278c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
279c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * At address UPLOAD_POINTSIZE is a vector (0, 0, ps, 0), where ps is the
280c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * floating point pointsize. The exact purpose of this state is uncertain,
281c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * as there is also the R300_RE_POINTSIZE register.
282c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
283c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Multiple vertex programs and parameter sets can be loaded at once,
284c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * which could explain the size discrepancy.
285c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
286414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_PVS_UPLOAD_ADDRESS         0x2200
287414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PVS_UPLOAD_PROGRAM           0x00000000
288414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PVS_UPLOAD_PARAMETERS        0x00000200
289414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PVS_UPLOAD_POINTSIZE         0x00000406
290c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
291414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* gap */
292c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
293414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_PVS_UPLOAD_DATA            0x2208
294c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
295c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* END: Upload vertex program and data */
296414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
297414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* gap */
298c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
299414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* I do not know the purpose of this register. However, I do know that
300c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * it is set to 221C_CLEAR for clear operations and to 221C_NORMAL
301c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * for normal rendering.
302c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
303414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_UNKNOWN_221C               0x221C
304414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_221C_NORMAL                  0x00000000
305414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_221C_CLEAR                   0x0001C000
306414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
307c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* These seem to be per-pixel and per-vertex X and Y clipping planes. The first
308c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * plane is per-pixel and the second plane is per-vertex.
309c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
310c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * This was determined by experimentation alone but I believe it is correct.
311c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
312c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * These registers are called X_QUAD0_1_FL to X_QUAD0_4_FL by glxtest.
313c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
314c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_VAP_CLIP_X_0                   0x2220
315c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_VAP_CLIP_X_1                   0x2224
316c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_VAP_CLIP_Y_0                   0x2228
317c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_VAP_CLIP_Y_1                   0x2230
318c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
319414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* gap */
320c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
321414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* Sometimes, END_OF_PKT and 0x2284=0 are the only commands sent between
322c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * rendering commands and overwriting vertex program parameters.
323c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Therefore, I suspect writing zero to 0x2284 synchronizes the engine and
324c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * avoids bugs caused by still running shaders reading bad data from memory.
325c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
32654f961a628b737f66710eca0b0d95346645dd33eJerome Glisse#define R300_VAP_PVS_STATE_FLUSH_REG        0x2284
327414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
328414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* Absolutely no clue what this register is about. */
329414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_UNKNOWN_2288               0x2288
330c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_2288_R300                    0x00750000 /* -- nh */
331c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_2288_RV350                   0x0000FFFF /* -- Vladimir */
332414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
333414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* gap */
334c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
335414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* Addresses are relative to the vertex program instruction area of the
336c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * memory bank. PROGRAM_END points to the last instruction of the active
337c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * program
338c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
339c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * The meaning of the two UNKNOWN fields is obviously not known. However,
340c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * experiments so far have shown that both *must* point to an instruction
341c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * inside the vertex program, otherwise the GPU locks up.
342c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
343c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * fglrx usually sets CNTL_3_UNKNOWN to the end of the program and
344c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * R300_PVS_CNTL_1_POS_END_SHIFT points to instruction where last write to
345c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * position takes place.
346c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
347c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Most likely this is used to ignore rest of the program in cases
348c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * where group of verts arent visible. For some reason this "section"
349c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * is sometimes accepted other instruction that have no relationship with
350c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * position calculations.
351c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
352414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_PVS_CNTL_1                 0x22D0
353414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PVS_CNTL_1_PROGRAM_START_SHIFT   0
354414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PVS_CNTL_1_POS_END_SHIFT         10
355414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PVS_CNTL_1_PROGRAM_END_SHIFT     20
356c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* Addresses are relative the the vertex program parameters area. */
357414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_PVS_CNTL_2                 0x22D4
358414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PVS_CNTL_2_PARAM_OFFSET_SHIFT 0
359414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PVS_CNTL_2_PARAM_COUNT_SHIFT  16
360414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_PVS_CNTL_3	           0x22D8
361414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PVS_CNTL_3_PROGRAM_UNKNOWN_SHIFT 10
362414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PVS_CNTL_3_PROGRAM_UNKNOWN2_SHIFT 0
363414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
364414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* The entire range from 0x2300 to 0x2AC inclusive seems to be used for
365c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * immediate vertices
366c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
367414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_VTX_COLOR_R                0x2464
368414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_VTX_COLOR_G                0x2468
369414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_VTX_COLOR_B                0x246C
370c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_VAP_VTX_POS_0_X_1              0x2490 /* used for glVertex2*() */
371414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_VTX_POS_0_Y_1              0x2494
372c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_VAP_VTX_COLOR_PKD              0x249C /* RGBA */
373c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_VAP_VTX_POS_0_X_2              0x24A0 /* used for glVertex3*() */
374414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_VTX_POS_0_Y_2              0x24A4
375414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VAP_VTX_POS_0_Z_2              0x24A8
376c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* write 0 to indicate end of packet? */
377c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_VAP_VTX_END_OF_PKT             0x24AC
378414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
379414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* gap */
380414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
381414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* These are values from r300_reg/r300_reg.h - they are known to be correct
382c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * and are here so we can use one register file instead of several
383c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * - Vladimir
384c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
385414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_GB_VAP_RASTER_VTX_FMT_0	0x4000
386414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_VAP_RASTER_VTX_FMT_0__POS_PRESENT	(1<<0)
387414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_0_PRESENT	(1<<1)
388414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_1_PRESENT	(1<<2)
389414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_2_PRESENT	(1<<3)
390414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_3_PRESENT	(1<<4)
391414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_SPACE	(0xf<<5)
392414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_VAP_RASTER_VTX_FMT_0__PT_SIZE_PRESENT	(0x1<<16)
393414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
394414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_GB_VAP_RASTER_VTX_FMT_1	0x4004
395414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	/* each of the following is 3 bits wide, specifies number
396414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	   of components */
397414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_0_COMP_CNT_SHIFT	0
398414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_1_COMP_CNT_SHIFT	3
399414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_2_COMP_CNT_SHIFT	6
400414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_3_COMP_CNT_SHIFT	9
401414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_4_COMP_CNT_SHIFT	12
402414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_5_COMP_CNT_SHIFT	15
403414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_6_COMP_CNT_SHIFT	18
404414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_7_COMP_CNT_SHIFT	21
405414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
406414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* UNK30 seems to enables point to quad transformation on textures
407c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * (or something closely related to that).
408c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * This bit is rather fatal at the time being due to lackings at pixel
409c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * shader side
410c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
411414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_GB_ENABLE	0x4008
412414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_POINT_STUFF_ENABLE	(1<<0)
413414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_LINE_STUFF_ENABLE	(1<<1)
414414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_TRIANGLE_STUFF_ENABLE	(1<<2)
415414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_STENCIL_AUTO_ENABLE	(1<<4)
416c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_GB_UNK31			(1<<31)
417414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	/* each of the following is 2 bits wide */
418414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_GB_TEX_REPLICATE	0
419414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_GB_TEX_ST		1
420414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_GB_TEX_STR		2
421414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_TEX0_SOURCE_SHIFT	16
422414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_TEX1_SOURCE_SHIFT	18
423414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_TEX2_SOURCE_SHIFT	20
424414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_TEX3_SOURCE_SHIFT	22
425414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_TEX4_SOURCE_SHIFT	24
426414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_TEX5_SOURCE_SHIFT	26
427414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_TEX6_SOURCE_SHIFT	28
428414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_TEX7_SOURCE_SHIFT	30
429414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
430414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* MSPOS - positions for multisample antialiasing (?) */
431414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_GB_MSPOS0	0x4010
432414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	/* shifts - each of the fields is 4 bits */
433414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_MSPOS0__MS_X0_SHIFT	0
434414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_MSPOS0__MS_Y0_SHIFT	4
435414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_MSPOS0__MS_X1_SHIFT	8
436414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_MSPOS0__MS_Y1_SHIFT	12
437414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_MSPOS0__MS_X2_SHIFT	16
438414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_MSPOS0__MS_Y2_SHIFT	20
439414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_MSPOS0__MSBD0_Y		24
440414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_MSPOS0__MSBD0_X		28
441414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
442414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_GB_MSPOS1	0x4014
443414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_MSPOS1__MS_X3_SHIFT	0
444414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_MSPOS1__MS_Y3_SHIFT	4
445414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_MSPOS1__MS_X4_SHIFT	8
446414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_MSPOS1__MS_Y4_SHIFT	12
447414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_MSPOS1__MS_X5_SHIFT	16
448414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_MSPOS1__MS_Y5_SHIFT	20
449414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_MSPOS1__MSBD1		24
450414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
451c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
452414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_GB_TILE_CONFIG	0x4018
453414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_TILE_ENABLE	(1<<0)
454414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_TILE_PIPE_COUNT_RV300	0
455414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_TILE_PIPE_COUNT_R300	(3<<1)
456414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_TILE_PIPE_COUNT_R420	(7<<1)
457c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_GB_TILE_PIPE_COUNT_RV410	(3<<1)
458414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_TILE_SIZE_8		0
459414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_TILE_SIZE_16		(1<<4)
460414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_TILE_SIZE_32		(2<<4)
461414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_SUPER_SIZE_1		(0<<6)
462414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_SUPER_SIZE_2		(1<<6)
463414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_SUPER_SIZE_4		(2<<6)
464414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_SUPER_SIZE_8		(3<<6)
465414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_SUPER_SIZE_16		(4<<6)
466414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_SUPER_SIZE_32		(5<<6)
467414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_SUPER_SIZE_64		(6<<6)
468414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_SUPER_SIZE_128		(7<<6)
469414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_SUPER_X_SHIFT		9	/* 3 bits wide */
470414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_SUPER_Y_SHIFT		12	/* 3 bits wide */
471414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_SUPER_TILE_A		0
472414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_SUPER_TILE_B		(1<<15)
473414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_SUBPIXEL_1_12		0
474414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_SUBPIXEL_1_16		(1<<16)
475414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
476414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_GB_FIFO_SIZE	0x4024
477414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	/* each of the following is 2 bits wide */
478414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_GB_FIFO_SIZE_32	0
479414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_GB_FIFO_SIZE_64	1
480414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_GB_FIFO_SIZE_128	2
481414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_GB_FIFO_SIZE_256	3
482414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_SC_IFIFO_SIZE_SHIFT	0
483414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_SC_TZFIFO_SIZE_SHIFT	2
484414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_SC_BFIFO_SIZE_SHIFT	4
485414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
486414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_US_OFIFO_SIZE_SHIFT	12
487414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_US_WFIFO_SIZE_SHIFT	14
488414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	/* the following use the same constants as above, but meaning is
489414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	   is times 2 (i.e. instead of 32 words it means 64 */
490414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_RS_TFIFO_SIZE_SHIFT	6
491414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_RS_CFIFO_SIZE_SHIFT	8
492414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_US_RAM_SIZE_SHIFT		10
493414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	/* watermarks, 3 bits wide */
494414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_RS_HIGHWATER_COL_SHIFT	16
495414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_RS_HIGHWATER_TEX_SHIFT	19
496414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_OFIFO_HIGHWATER_SHIFT	22	/* two bits only */
497414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_CUBE_FIFO_HIGHWATER_COL_SHIFT	24
498414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
499414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_GB_SELECT	0x401C
500414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_FOG_SELECT_C0A		0
501414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_FOG_SELECT_C1A		1
502414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_FOG_SELECT_C2A		2
503414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_FOG_SELECT_C3A		3
504414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_FOG_SELECT_1_1_W	4
505414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_FOG_SELECT_Z		5
506414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_DEPTH_SELECT_Z		0
507414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_DEPTH_SELECT_1_1_W	(1<<3)
508414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_W_SELECT_1_W		0
509414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_GB_W_SELECT_1		(1<<4)
510414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
511414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_GB_AA_CONFIG		0x4020
512c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_AA_DISABLE			0x00
513414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_AA_ENABLE			0x01
514414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_AA_SUBSAMPLES_2		0
515414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_AA_SUBSAMPLES_3		(1<<1)
516414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_AA_SUBSAMPLES_4		(2<<1)
517414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_AA_SUBSAMPLES_6		(3<<1)
518414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
519414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* gap */
520c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
5214e5e2e2560aa1d1d01f7af97af2f72706f61da27Dave Airlie/* Zero to flush caches. */
52254f961a628b737f66710eca0b0d95346645dd33eJerome Glisse#define R300_TX_INVALTAGS                   0x4100
523c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_TX_FLUSH                       0x0
5244e5e2e2560aa1d1d01f7af97af2f72706f61da27Dave Airlie
525414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* The upper enable bits are guessed, based on fglrx reported limits. */
526414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_TX_ENABLE                      0x4104
527414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_ENABLE_0                  (1 << 0)
528414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_ENABLE_1                  (1 << 1)
529414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_ENABLE_2                  (1 << 2)
530414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_ENABLE_3                  (1 << 3)
531414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_ENABLE_4                  (1 << 4)
532414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_ENABLE_5                  (1 << 5)
533414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_ENABLE_6                  (1 << 6)
534414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_ENABLE_7                  (1 << 7)
535414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_ENABLE_8                  (1 << 8)
536414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_ENABLE_9                  (1 << 9)
537414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_ENABLE_10                 (1 << 10)
538414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_ENABLE_11                 (1 << 11)
539414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_ENABLE_12                 (1 << 12)
540414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_ENABLE_13                 (1 << 13)
541414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_ENABLE_14                 (1 << 14)
542414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_ENABLE_15                 (1 << 15)
543414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
544414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* The pointsize is given in multiples of 6. The pointsize can be
545c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * enormous: Clear() renders a single point that fills the entire
546c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * framebuffer.
547c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
548414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_POINTSIZE                   0x421C
549414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_POINTSIZE_Y_SHIFT            0
550c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_POINTSIZE_Y_MASK             (0xFFFF << 0) /* GUESS */
551414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_POINTSIZE_X_SHIFT            16
552c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_POINTSIZE_X_MASK             (0xFFFF << 16) /* GUESS */
553414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_POINTSIZE_MAX             (R300_POINTSIZE_Y_MASK / 6)
554414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
555414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* The line width is given in multiples of 6.
556c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * In default mode lines are classified as vertical lines.
557c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * HO: horizontal
558c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * VE: vertical or horizontal
559c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * HO & VE: no classification
560c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
561414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_LINE_CNT                      0x4234
562414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_LINESIZE_SHIFT            0
563c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_LINESIZE_MASK             (0xFFFF << 0) /* GUESS */
564414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_LINESIZE_MAX             (R300_LINESIZE_MASK / 6)
565414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_LINE_CNT_HO               (1 << 16)
566414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_LINE_CNT_VE               (1 << 17)
567414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
568414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* Some sort of scale or clamp value for texcoordless textures. */
569414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_UNK4238                       0x4238
570414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
571c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* Something shade related */
572c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_RE_SHADE                         0x4274
573c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
574414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_SHADE_MODEL                   0x4278
575414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_RE_SHADE_MODEL_SMOOTH     0x3aaaa
576414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_RE_SHADE_MODEL_FLAT       0x39595
577414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
578414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* Dangerous */
579414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_POLYGON_MODE                  0x4288
580414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_PM_ENABLED                (1 << 0)
581414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_PM_FRONT_POINT            (0 << 0)
582414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_PM_BACK_POINT             (0 << 0)
583414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_PM_FRONT_LINE             (1 << 4)
584414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_PM_FRONT_FILL             (1 << 5)
585414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_PM_BACK_LINE              (1 << 7)
586414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_PM_BACK_FILL              (1 << 8)
587414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
588c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* Fog parameters */
589c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_RE_FOG_SCALE                     0x4294
590c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_RE_FOG_START                     0x4298
591c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
592b5e89ed53ed8d24f83ba1941c07382af00ed238eDave Airlie/* Not sure why there are duplicate of factor and constant values.
5938dfba4d71b77bca83a6f9943fc8e53439310cffdJoe Perches * My best guess so far is that there are separate zbiases for test and write.
594c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Ordering might be wrong.
595c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Some of the tests indicate that fgl has a fallback implementation of zbias
596c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * via pixel shaders.
597c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
598c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_RE_ZBIAS_CNTL                    0x42A0 /* GUESS */
599414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_ZBIAS_T_FACTOR                0x42A4
600414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_ZBIAS_T_CONSTANT              0x42A8
601414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_ZBIAS_W_FACTOR                0x42AC
602414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_ZBIAS_W_CONSTANT              0x42B0
603414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
604414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* This register needs to be set to (1<<1) for RV350 to correctly
605c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * perform depth test (see --vb-triangles in r300_demo)
606c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Don't know about other chips. - Vladimir
607c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * This is set to 3 when GL_POLYGON_OFFSET_FILL is on.
608c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * My guess is that there are two bits for each zbias primitive
609c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * (FILL, LINE, POINT).
610c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  One to enable depth test and one for depth write.
61125985edcedea6396277003854657b5f3cb31a628Lucas De Marchi * Yet this doesn't explain why depth writes work ...
612c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
613414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_OCCLUSION_CNTL		    0x42B4
614414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_OCCLUSION_ON		(1<<1)
615414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
616414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_CULL_CNTL                   0x42B8
617414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CULL_FRONT                   (1 << 0)
618414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CULL_BACK                    (1 << 1)
619414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FRONT_FACE_CCW               (0 << 2)
620414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FRONT_FACE_CW                (1 << 2)
621414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
622c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
623c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* BEGIN: Rasterization / Interpolators - many guesses */
624c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
625c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* 0_UNKNOWN_18 has always been set except for clear operations.
626c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * TC_CNT is the number of incoming texture coordinate sets (i.e. it depends
627c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * on the vertex program, *not* the fragment program)
628c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
629414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RS_CNTL_0                      0x4300
630414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_RS_CNTL_TC_CNT_SHIFT         2
631414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_RS_CNTL_TC_CNT_MASK          (7 << 2)
632c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* number of color interpolators used */
633c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_RS_CNTL_CI_CNT_SHIFT         7
634414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_RS_CNTL_0_UNKNOWN_18         (1 << 18)
635c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* Guess: RS_CNTL_1 holds the index of the highest used RS_ROUTE_n
636c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	   register. */
637414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RS_CNTL_1                      0x4304
638414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
639414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* gap */
640c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
641414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* Only used for texture coordinates.
642c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Use the source field to route texture coordinate input from the
643c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * vertex program to the desired interpolator. Note that the source
644c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * field is relative to the outputs the vertex program *actually*
645c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * writes. If a vertex program only writes texcoord[1], this will
646c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * be source index 0.
647c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Set INTERP_USED on all interpolators that produce data used by
648c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * the fragment program. INTERP_USED looks like a swizzling mask,
649c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * but I haven't seen it used that way.
650c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
651c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Note: The _UNKNOWN constants are always set in their respective
652c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * register. I don't know if this is necessary.
653c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
654414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RS_INTERP_0                    0x4310
655414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RS_INTERP_1                    0x4314
656414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_RS_INTERP_1_UNKNOWN          0x40
657414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RS_INTERP_2                    0x4318
658414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_RS_INTERP_2_UNKNOWN          0x80
659414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RS_INTERP_3                    0x431C
660414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_RS_INTERP_3_UNKNOWN          0xC0
661414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RS_INTERP_4                    0x4320
662414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RS_INTERP_5                    0x4324
663414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RS_INTERP_6                    0x4328
664414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RS_INTERP_7                    0x432C
665414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_RS_INTERP_SRC_SHIFT          2
666414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_RS_INTERP_SRC_MASK           (7 << 2)
667414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_RS_INTERP_USED               0x00D10000
668414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
669414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* These DWORDs control how vertex data is routed into fragment program
670c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * registers, after interpolators.
671c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
672414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RS_ROUTE_0                     0x4330
673414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RS_ROUTE_1                     0x4334
674414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RS_ROUTE_2                     0x4338
675c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_RS_ROUTE_3                     0x433C /* GUESS */
676c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_RS_ROUTE_4                     0x4340 /* GUESS */
677c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_RS_ROUTE_5                     0x4344 /* GUESS */
678c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_RS_ROUTE_6                     0x4348 /* GUESS */
679c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_RS_ROUTE_7                     0x434C /* GUESS */
680414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_RS_ROUTE_SOURCE_INTERP_0     0
681414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_RS_ROUTE_SOURCE_INTERP_1     1
682414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_RS_ROUTE_SOURCE_INTERP_2     2
683414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_RS_ROUTE_SOURCE_INTERP_3     3
684414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_RS_ROUTE_SOURCE_INTERP_4     4
685c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_RS_ROUTE_SOURCE_INTERP_5     5 /* GUESS */
686c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_RS_ROUTE_SOURCE_INTERP_6     6 /* GUESS */
687c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_RS_ROUTE_SOURCE_INTERP_7     7 /* GUESS */
688c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_RS_ROUTE_ENABLE              (1 << 3) /* GUESS */
689414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_RS_ROUTE_DEST_SHIFT          6
690c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_RS_ROUTE_DEST_MASK           (31 << 6) /* GUESS */
691414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
692414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* Special handling for color: When the fragment program uses color,
693c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * the ROUTE_0_COLOR bit is set and ROUTE_0_COLOR_DEST contains the
694c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * color register index.
695c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
696c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Apperently you may set the R300_RS_ROUTE_0_COLOR bit, but not provide any
697c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * R300_RS_ROUTE_0_COLOR_DEST value; this setup is used for clearing the state.
698c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * See r300_ioctl.c:r300EmitClearState. I'm not sure if this setup is strictly
699c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * correct or not. - Oliver.
700c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
701414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_RS_ROUTE_0_COLOR             (1 << 14)
702414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_RS_ROUTE_0_COLOR_DEST_SHIFT  17
703c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_RS_ROUTE_0_COLOR_DEST_MASK   (31 << 17) /* GUESS */
704414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* As above, but for secondary color */
705414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#		define R300_RS_ROUTE_1_COLOR1            (1 << 14)
706414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#		define R300_RS_ROUTE_1_COLOR1_DEST_SHIFT 17
707414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#		define R300_RS_ROUTE_1_COLOR1_DEST_MASK  (31 << 17)
708414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#		define R300_RS_ROUTE_1_UNKNOWN11         (1 << 11)
709c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* END: Rasterization / Interpolators - many guesses */
710c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
71121efa2bac91b8d12064617c5a35492ec982544ebDave Airlie/* Hierarchical Z Enable */
71221efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_SC_HYPERZ                   0x43a4
71321efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_SC_HYPERZ_DISABLE     (0 << 0)
71421efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_SC_HYPERZ_ENABLE      (1 << 0)
71521efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_SC_HYPERZ_MIN         (0 << 1)
71621efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_SC_HYPERZ_MAX         (1 << 1)
71721efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_SC_HYPERZ_ADJ_256     (0 << 2)
71821efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_SC_HYPERZ_ADJ_128     (1 << 2)
71921efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_SC_HYPERZ_ADJ_64      (2 << 2)
72021efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_SC_HYPERZ_ADJ_32      (3 << 2)
72121efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_SC_HYPERZ_ADJ_16      (4 << 2)
72221efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_SC_HYPERZ_ADJ_8       (5 << 2)
72321efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_SC_HYPERZ_ADJ_4       (6 << 2)
72421efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_SC_HYPERZ_ADJ_2       (7 << 2)
72521efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_SC_HYPERZ_HZ_Z0MIN_NO (0 << 5)
72621efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_SC_HYPERZ_HZ_Z0MIN    (1 << 5)
72721efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_SC_HYPERZ_HZ_Z0MAX_NO (0 << 6)
72821efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_SC_HYPERZ_HZ_Z0MAX    (1 << 6)
72921efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
73021efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_SC_EDGERULE                 0x43a8
73121efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
732c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* BEGIN: Scissors and cliprects */
733c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
734c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* There are four clipping rectangles. Their corner coordinates are inclusive.
735c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Every pixel is assigned a number from 0 and 15 by setting bits 0-3 depending
736c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * on whether the pixel is inside cliprects 0-3, respectively. For example,
737c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * if a pixel is inside cliprects 0 and 1, but outside 2 and 3, it is assigned
738c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * the number 3 (binary 0011).
739c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Iff the bit corresponding to the pixel's number in RE_CLIPRECT_CNTL is set,
740c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * the pixel is rasterized.
741c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
742c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * In addition to this, there is a scissors rectangle. Only pixels inside the
743c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * scissors rectangle are drawn. (coordinates are inclusive)
744c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
745c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * For some reason, the top-left corner of the framebuffer is at (1440, 1440)
746c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * for the purpose of clipping and scissors.
747c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
748414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_CLIPRECT_TL_0               0x43B0
749414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_CLIPRECT_BR_0               0x43B4
750414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_CLIPRECT_TL_1               0x43B8
751414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_CLIPRECT_BR_1               0x43BC
752414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_CLIPRECT_TL_2               0x43C0
753414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_CLIPRECT_BR_2               0x43C4
754414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_CLIPRECT_TL_3               0x43C8
755414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_CLIPRECT_BR_3               0x43CC
756414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIPRECT_OFFSET              1440
757414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIPRECT_MASK                0x1FFF
758414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIPRECT_X_SHIFT             0
759414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIPRECT_X_MASK              (0x1FFF << 0)
760414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIPRECT_Y_SHIFT             13
761414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIPRECT_Y_MASK              (0x1FFF << 13)
762414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_CLIPRECT_CNTL               0x43D0
763414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIP_OUT                     (1 << 0)
764414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIP_0                       (1 << 1)
765414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIP_1                       (1 << 2)
766414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIP_10                      (1 << 3)
767414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIP_2                       (1 << 4)
768414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIP_20                      (1 << 5)
769414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIP_21                      (1 << 6)
770414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIP_210                     (1 << 7)
771414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIP_3                       (1 << 8)
772414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIP_30                      (1 << 9)
773414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIP_31                      (1 << 10)
774414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIP_310                     (1 << 11)
775414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIP_32                      (1 << 12)
776414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIP_320                     (1 << 13)
777414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIP_321                     (1 << 14)
778414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_CLIP_3210                    (1 << 15)
779414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
780414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* gap */
781c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
782414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_SCISSORS_TL                 0x43E0
783414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RE_SCISSORS_BR                 0x43E4
784414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_SCISSORS_OFFSET              1440
785414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_SCISSORS_X_SHIFT             0
786414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_SCISSORS_X_MASK              (0x1FFF << 0)
787414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_SCISSORS_Y_SHIFT             13
788414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_SCISSORS_Y_MASK              (0x1FFF << 13)
789c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* END: Scissors and cliprects */
790414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
791c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* BEGIN: Texture specification */
792c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
793c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/*
794c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * The texture specification dwords are grouped by meaning and not by texture
795c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * unit. This means that e.g. the offset for texture image unit N is found in
796c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * register TX_OFFSET_0 + (4*N)
797c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
798414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_TX_FILTER_0                    0x4400
799414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_REPEAT                    0
800414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_MIRRORED                  1
801414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_CLAMP                     4
802414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_CLAMP_TO_EDGE             2
803414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_CLAMP_TO_BORDER           6
804414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_WRAP_S_SHIFT              0
805414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_WRAP_S_MASK               (7 << 0)
806414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_WRAP_T_SHIFT              3
807414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_WRAP_T_MASK               (7 << 3)
808414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_WRAP_Q_SHIFT              6
809414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_WRAP_Q_MASK               (7 << 6)
810414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_MAG_FILTER_NEAREST        (1 << 9)
811414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_MAG_FILTER_LINEAR         (2 << 9)
812414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_MAG_FILTER_MASK           (3 << 9)
813414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_MIN_FILTER_NEAREST        (1 << 11)
814414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_MIN_FILTER_LINEAR         (2 << 11)
815414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_MIN_FILTER_NEAREST_MIP_NEAREST       (5  <<  11)
816414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_MIN_FILTER_NEAREST_MIP_LINEAR        (9  <<  11)
817414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_MIN_FILTER_LINEAR_MIP_NEAREST        (6  <<  11)
818414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_MIN_FILTER_LINEAR_MIP_LINEAR         (10 <<  11)
819414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
82025985edcedea6396277003854657b5f3cb31a628Lucas De Marchi/* NOTE: NEAREST doesn't seem to exist.
821c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Im not seting MAG_FILTER_MASK and (3 << 11) on for all
822c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * anisotropy modes because that would void selected mag filter
823c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
824c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_TX_MIN_FILTER_ANISO_NEAREST             (0 << 13)
825c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_TX_MIN_FILTER_ANISO_LINEAR              (0 << 13)
826c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_TX_MIN_FILTER_ANISO_NEAREST_MIP_NEAREST (1 << 13)
827c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_TX_MIN_FILTER_ANISO_NEAREST_MIP_LINEAR  (2 << 13)
828c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_TX_MIN_FILTER_MASK   ( (15 << 11) | (3 << 13) )
829414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_MAX_ANISO_1_TO_1  (0 << 21)
830414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_MAX_ANISO_2_TO_1  (2 << 21)
831414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_MAX_ANISO_4_TO_1  (4 << 21)
832414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_MAX_ANISO_8_TO_1  (6 << 21)
833414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_MAX_ANISO_16_TO_1 (8 << 21)
834414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_MAX_ANISO_MASK    (14 << 21)
835414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
83645f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#define R300_TX_FILTER1_0                      0x4440
83745f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#	define R300_CHROMA_KEY_MODE_DISABLE    0
83845f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#	define R300_CHROMA_KEY_FORCE	       1
83945f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#	define R300_CHROMA_KEY_BLEND           2
84045f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#	define R300_MC_ROUND_NORMAL            (0<<2)
84145f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#	define R300_MC_ROUND_MPEG4             (1<<2)
842414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_LOD_BIAS_MASK	    0x1fff
84345f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#	define R300_EDGE_ANISO_EDGE_DIAG       (0<<13)
84445f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#	define R300_EDGE_ANISO_EDGE_ONLY       (1<<13)
84545f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#	define R300_MC_COORD_TRUNCATE_DISABLE  (0<<14)
84645f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#	define R300_MC_COORD_TRUNCATE_MPEG     (1<<14)
84745f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#	define R300_TX_TRI_PERF_0_8            (0<<15)
84845f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#	define R300_TX_TRI_PERF_1_8            (1<<15)
84945f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#	define R300_TX_TRI_PERF_1_4            (2<<15)
85045f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#	define R300_TX_TRI_PERF_3_8            (3<<15)
85145f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#	define R300_ANISO_THRESHOLD_MASK       (7<<17)
852414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
853414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_TX_SIZE_0                      0x4480
854414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_WIDTHMASK_SHIFT           0
855414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_WIDTHMASK_MASK            (2047 << 0)
856414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_HEIGHTMASK_SHIFT          11
857414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_HEIGHTMASK_MASK           (2047 << 11)
858414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TX_UNK23                     (1 << 23)
859c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_TX_MAX_MIP_LEVEL_SHIFT       26
860c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_TX_MAX_MIP_LEVEL_MASK        (0xf << 26)
861c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_TX_SIZE_PROJECTED            (1<<30)
862c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_TX_SIZE_TXPITCH_EN           (1<<31)
863414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_TX_FORMAT_0                    0x44C0
864414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	/* The interpretation of the format word by Wladimir van der Laan */
865414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	/* The X, Y, Z and W refer to the layout of the components.
866414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	   They are given meanings as R, G, B and Alpha by the swizzle
867414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	   specification */
868414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_X8		    0x0
869414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_X16		    0x1
870414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_Y4X4		    0x2
871414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_Y8X8		    0x3
872414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_Y16X16		    0x4
873414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_Z3Y3X2		    0x5
874414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_Z5Y6X5		    0x6
875414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_Z6Y5X5		    0x7
876414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_Z11Y11X10		    0x8
877414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_Z10Y11X11		    0x9
878414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_W4Z4Y4X4		    0xA
879414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_W1Z5Y5X5		    0xB
880414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_W8Z8Y8X8		    0xC
881414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_W2Z10Y10X10	    0xD
882414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_W16Z16Y16X16	    0xE
883bc5f4523f772cc7629c5c5a46cf4f2a07a5500b8Dave Airlie#	define R300_TX_FORMAT_DXT1		    0xF
884bc5f4523f772cc7629c5c5a46cf4f2a07a5500b8Dave Airlie#	define R300_TX_FORMAT_DXT3		    0x10
885bc5f4523f772cc7629c5c5a46cf4f2a07a5500b8Dave Airlie#	define R300_TX_FORMAT_DXT5		    0x11
886c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_TX_FORMAT_D3DMFT_CxV8U8	    0x12     /* no swizzle */
887bc5f4523f772cc7629c5c5a46cf4f2a07a5500b8Dave Airlie#	define R300_TX_FORMAT_A8R8G8B8		    0x13     /* no swizzle */
888bc5f4523f772cc7629c5c5a46cf4f2a07a5500b8Dave Airlie#	define R300_TX_FORMAT_B8G8_B8G8		    0x14     /* no swizzle */
889bc5f4523f772cc7629c5c5a46cf4f2a07a5500b8Dave Airlie#	define R300_TX_FORMAT_G8R8_G8B8		    0x15     /* no swizzle */
890c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* 0x16 - some 16 bit green format.. ?? */
89145f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#	define R300_TX_FORMAT_UNK25		   (1 << 25) /* no swizzle */
89245f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#	define R300_TX_FORMAT_CUBIC_MAP		   (1 << 26)
893414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
894414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	/* gap */
895414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	/* Floating point formats */
896414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	/* Note - hardware supports both 16 and 32 bit floating point */
897bc5f4523f772cc7629c5c5a46cf4f2a07a5500b8Dave Airlie#	define R300_TX_FORMAT_FL_I16		    0x18
898bc5f4523f772cc7629c5c5a46cf4f2a07a5500b8Dave Airlie#	define R300_TX_FORMAT_FL_I16A16		    0x19
899414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_FL_R16G16B16A16	    0x1A
900bc5f4523f772cc7629c5c5a46cf4f2a07a5500b8Dave Airlie#	define R300_TX_FORMAT_FL_I32		    0x1B
901bc5f4523f772cc7629c5c5a46cf4f2a07a5500b8Dave Airlie#	define R300_TX_FORMAT_FL_I32A32		    0x1C
902414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_FL_R32G32B32A32	    0x1D
903512889f450c1851d9e3628f1894b9b64b0701eacMarek Olšák#	define R300_TX_FORMAT_ATI2N		    0x1F
904414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	/* alpha modes, convenience mostly */
905414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	/* if you have alpha, pick constant appropriate to the
906414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	   number of channels (1 for I8, 2 for I8A8, 4 for R8G8B8A8, etc */
907bc5f4523f772cc7629c5c5a46cf4f2a07a5500b8Dave Airlie#	define R300_TX_FORMAT_ALPHA_1CH		    0x000
908bc5f4523f772cc7629c5c5a46cf4f2a07a5500b8Dave Airlie#	define R300_TX_FORMAT_ALPHA_2CH		    0x200
909bc5f4523f772cc7629c5c5a46cf4f2a07a5500b8Dave Airlie#	define R300_TX_FORMAT_ALPHA_4CH		    0x600
910bc5f4523f772cc7629c5c5a46cf4f2a07a5500b8Dave Airlie#	define R300_TX_FORMAT_ALPHA_NONE	    0xA00
911414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	/* Swizzling */
912414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	/* constants */
913414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_X		0
914414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_Y		1
915414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_Z		2
916414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_W		3
917414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_ZERO	4
918414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_ONE	5
919c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* 2.0*Z, everything above 1.0 is set to 0.0 */
920c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_TX_FORMAT_CUT_Z	6
921c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* 2.0*W, everything above 1.0 is set to 0.0 */
922c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_TX_FORMAT_CUT_W	7
923414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
924414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_B_SHIFT	18
925414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_G_SHIFT	15
926414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_R_SHIFT	12
927414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_A_SHIFT	9
928414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie	/* Convenience macro to take care of layout and swizzling */
929c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_EASY_TX_FORMAT(B, G, R, A, FMT)	(		\
930c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden		((R300_TX_FORMAT_##B)<<R300_TX_FORMAT_B_SHIFT)		\
931c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden		| ((R300_TX_FORMAT_##G)<<R300_TX_FORMAT_G_SHIFT)	\
932c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden		| ((R300_TX_FORMAT_##R)<<R300_TX_FORMAT_R_SHIFT)	\
933c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden		| ((R300_TX_FORMAT_##A)<<R300_TX_FORMAT_A_SHIFT)	\
934c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden		| (R300_TX_FORMAT_##FMT)				\
935c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden		)
936c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* These can be ORed with result of R300_EASY_TX_FORMAT()
937c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	   We don't really know what they do. Take values from a
938c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden           constant color ? */
939414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_CONST_X		(1<<5)
940414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_CONST_Y		(2<<5)
941414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_CONST_Z		(4<<5)
942414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_CONST_W		(8<<5)
943414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
944414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_TX_FORMAT_YUV_MODE		0x00800000
945414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
94645f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#define R300_TX_PITCH_0			    0x4500 /* obvious missing in gap */
947414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_TX_OFFSET_0                    0x4540
948c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* BEGIN: Guess from R200 */
949414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TXO_ENDIAN_NO_SWAP           (0 << 0)
950414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TXO_ENDIAN_BYTE_SWAP         (1 << 0)
951414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TXO_ENDIAN_WORD_SWAP         (2 << 0)
952414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TXO_ENDIAN_HALFDW_SWAP       (3 << 0)
95345f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#       define R300_TXO_MACRO_TILE               (1 << 2)
95445f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#       define R300_TXO_MICRO_TILE               (1 << 3)
955939461d59d6ac4e5142f767d24810c9b4b5caa38Marek Olšák#       define R300_TXO_MICRO_TILE_SQUARE        (2 << 3)
956414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TXO_OFFSET_MASK              0xffffffe0
957414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_TXO_OFFSET_SHIFT             5
958c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* END: Guess from R200 */
959c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
960c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* 32 bit chroma key */
961c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_TX_CHROMA_KEY_0                      0x4580
962c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* ff00ff00 == { 0, 1.0, 0, 1.0 } */
963c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_TX_BORDER_COLOR_0              0x45C0
964c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
965c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* END: Texture specification */
966c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
967c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* BEGIN: Fragment program instruction set */
968c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
969c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* Fragment programs are written directly into register space.
970c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * There are separate instruction streams for texture instructions and ALU
971c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * instructions.
972c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * In order to synchronize these streams, the program is divided into up
973c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * to 4 nodes. Each node begins with a number of TEX operations, followed
974c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * by a number of ALU operations.
975c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * The first node can have zero TEX ops, all subsequent nodes must have at
976c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * least
977c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * one TEX ops.
978c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * All nodes must have at least one ALU op.
979c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
980c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * The index of the last node is stored in PFS_CNTL_0: A value of 0 means
981c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * 1 node, a value of 3 means 4 nodes.
982c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * The total amount of instructions is defined in PFS_CNTL_2. The offsets are
983c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * offsets into the respective instruction streams, while *_END points to the
984c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * last instruction relative to this offset.
985c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
986414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PFS_CNTL_0                     0x4600
987414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PFS_CNTL_LAST_NODES_SHIFT    0
988414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PFS_CNTL_LAST_NODES_MASK     (3 << 0)
989414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PFS_CNTL_FIRST_NODE_HAS_TEX  (1 << 3)
990414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PFS_CNTL_1                     0x4604
991414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* There is an unshifted value here which has so far always been equal to the
992c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * index of the highest used temporary register.
993c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
994414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PFS_CNTL_2                     0x4608
995414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PFS_CNTL_ALU_OFFSET_SHIFT    0
996414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PFS_CNTL_ALU_OFFSET_MASK     (63 << 0)
997414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PFS_CNTL_ALU_END_SHIFT       6
998c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_PFS_CNTL_ALU_END_MASK        (63 << 6)
999414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PFS_CNTL_TEX_OFFSET_SHIFT    12
1000c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_PFS_CNTL_TEX_OFFSET_MASK     (31 << 12) /* GUESS */
1001414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PFS_CNTL_TEX_END_SHIFT       18
1002c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_PFS_CNTL_TEX_END_MASK        (31 << 18) /* GUESS */
1003414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1004414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* gap */
1005c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
1006414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* Nodes are stored backwards. The last active node is always stored in
1007c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * PFS_NODE_3.
1008c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Example: In a 2-node program, NODE_0 and NODE_1 are set to 0. The
1009c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * first node is stored in NODE_2, the second node is stored in NODE_3.
1010c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
1011c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Offsets are relative to the master offset from PFS_CNTL_2.
1012c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
1013414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PFS_NODE_0                     0x4610
1014414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PFS_NODE_1                     0x4614
1015414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PFS_NODE_2                     0x4618
1016414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PFS_NODE_3                     0x461C
1017414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PFS_NODE_ALU_OFFSET_SHIFT    0
1018414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PFS_NODE_ALU_OFFSET_MASK     (63 << 0)
1019414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PFS_NODE_ALU_END_SHIFT       6
1020414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PFS_NODE_ALU_END_MASK        (63 << 6)
1021414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PFS_NODE_TEX_OFFSET_SHIFT    12
1022414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PFS_NODE_TEX_OFFSET_MASK     (31 << 12)
1023414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PFS_NODE_TEX_END_SHIFT       17
1024414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_PFS_NODE_TEX_END_MASK        (31 << 17)
102545f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#		define R300_PFS_NODE_OUTPUT_COLOR        (1 << 22)
102645f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#		define R300_PFS_NODE_OUTPUT_DEPTH        (1 << 23)
1027414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1028414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* TEX
1029c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * As far as I can tell, texture instructions cannot write into output
1030c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * registers directly. A subsequent ALU instruction is always necessary,
1031c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * even if it's just MAD o0, r0, 1, 0
1032c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
1033414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PFS_TEXI_0                     0x4620
1034c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_FPITX_SRC_SHIFT              0
1035c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_FPITX_SRC_MASK               (31 << 0)
1036c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* GUESS */
1037c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_FPITX_SRC_CONST              (1 << 5)
1038c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_FPITX_DST_SHIFT              6
1039c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_FPITX_DST_MASK               (31 << 6)
1040c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_FPITX_IMAGE_SHIFT            11
1041c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* GUESS based on layout and native limits */
1042c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_FPITX_IMAGE_MASK             (15 << 11)
1043414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* Unsure if these are opcodes, or some kind of bitfield, but this is how
1044414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie * they were set when I checked
1045414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie */
1046c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_FPITX_OPCODE_SHIFT		15
1047c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#		define R300_FPITX_OP_TEX	1
1048c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#		define R300_FPITX_OP_KIL	2
1049c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#		define R300_FPITX_OP_TXP	3
1050c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#		define R300_FPITX_OP_TXB	4
1051c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_FPITX_OPCODE_MASK           (7 << 15)
1052414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1053414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* ALU
1054c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * The ALU instructions register blocks are enumerated according to the order
1055c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * in which fglrx. I assume there is space for 64 instructions, since
1056c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * each block has space for a maximum of 64 DWORDs, and this matches reported
1057c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * native limits.
1058c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
1059c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * The basic functional block seems to be one MAD for each color and alpha,
1060c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * and an adder that adds all components after the MUL.
1061c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - ADD, MUL, MAD etc.: use MAD with appropriate neutral operands
1062c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - DP4: Use OUTC_DP4, OUTA_DP4
1063c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - DP3: Use OUTC_DP3, OUTA_DP4, appropriate alpha operands
1064c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - DPH: Use OUTC_DP4, OUTA_DP4, appropriate alpha operands
1065c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - CMPH: If ARG2 > 0.5, return ARG0, else return ARG1
1066c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - CMP: If ARG2 < 0, return ARG1, else return ARG0
1067c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - FLR: use FRC+MAD
1068c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - XPD: use MAD+MAD
1069c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - SGE, SLT: use MAD+CMP
1070c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - RSQ: use ABS modifier for argument
1071c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - Use OUTC_REPL_ALPHA to write results of an alpha-only operation
1072c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *    (e.g. RCP) into color register
1073c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - apparently, there's no quick DST operation
1074c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - fglrx set FPI2_UNKNOWN_31 on a "MAD fragment.color, tmp0, tmp1, tmp2"
1075c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - fglrx set FPI2_UNKNOWN_31 on a "MAX r2, r1, c0"
1076c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - fglrx once set FPI0_UNKNOWN_31 on a "FRC r1, r1"
1077c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
1078c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Operand selection
1079c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * First stage selects three sources from the available registers and
1080c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * constant parameters. This is defined in INSTR1 (color) and INSTR3 (alpha).
1081c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * fglrx sorts the three source fields: Registers before constants,
1082c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * lower indices before higher indices; I do not know whether this is
1083c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * necessary.
1084c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
1085c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * fglrx fills unused sources with "read constant 0"
1086c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * According to specs, you cannot select more than two different constants.
1087c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
1088c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Second stage selects the operands from the sources. This is defined in
1089c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * INSTR0 (color) and INSTR2 (alpha). You can also select the special constants
1090c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * zero and one.
1091c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Swizzling and negation happens in this stage, as well.
1092c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
1093c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Important: Color and alpha seem to be mostly separate, i.e. their sources
1094c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * selection appears to be fully independent (the register storage is probably
1095c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * physically split into a color and an alpha section).
1096c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * However (because of the apparent physical split), there is some interaction
1097c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * WRT swizzling. If, for example, you want to load an R component into an
1098c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Alpha operand, this R component is taken from a *color* source, not from
1099c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * an alpha source. The corresponding register doesn't even have to appear in
1100c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * the alpha sources list. (I hope this all makes sense to you)
1101c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
1102c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Destination selection
1103c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * The destination register index is in FPI1 (color) and FPI3 (alpha)
1104c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * together with enable bits.
1105c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * There are separate enable bits for writing into temporary registers
1106c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * (DSTC_REG_* /DSTA_REG) and and program output registers (DSTC_OUTPUT_*
1107c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * /DSTA_OUTPUT). You can write to both at once, or not write at all (the
1108c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * same index must be used for both).
1109c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
1110c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Note: There is a special form for LRP
1111c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - Argument order is the same as in ARB_fragment_program.
1112c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - Operation is MAD
1113c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - ARG1 is set to ARGC_SRC1C_LRP/ARGC_SRC1A_LRP
1114c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - Set FPI0/FPI2_SPECIAL_LRP
1115c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Arbitrary LRP (including support for swizzling) requires vanilla MAD+MAD
1116c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
1117414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PFS_INSTR1_0                   0x46C0
1118414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI1_SRC0C_SHIFT             0
1119414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI1_SRC0C_MASK              (31 << 0)
1120414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI1_SRC0C_CONST             (1 << 5)
1121414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI1_SRC1C_SHIFT             6
1122414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI1_SRC1C_MASK              (31 << 6)
1123414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI1_SRC1C_CONST             (1 << 11)
1124414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI1_SRC2C_SHIFT             12
1125414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI1_SRC2C_MASK              (31 << 12)
1126414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI1_SRC2C_CONST             (1 << 17)
1127c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_FPI1_SRC_MASK                0x0003ffff
1128414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI1_DSTC_SHIFT              18
1129414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI1_DSTC_MASK               (31 << 18)
113045f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#		define R300_FPI1_DSTC_REG_MASK_SHIFT     23
1131414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI1_DSTC_REG_X              (1 << 23)
1132414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI1_DSTC_REG_Y              (1 << 24)
1133414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI1_DSTC_REG_Z              (1 << 25)
113445f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#		define R300_FPI1_DSTC_OUTPUT_MASK_SHIFT  26
1135414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI1_DSTC_OUTPUT_X           (1 << 26)
1136414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI1_DSTC_OUTPUT_Y           (1 << 27)
1137414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI1_DSTC_OUTPUT_Z           (1 << 28)
1138414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1139414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PFS_INSTR3_0                   0x47C0
1140414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI3_SRC0A_SHIFT             0
1141414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI3_SRC0A_MASK              (31 << 0)
1142414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI3_SRC0A_CONST             (1 << 5)
1143414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI3_SRC1A_SHIFT             6
1144414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI3_SRC1A_MASK              (31 << 6)
1145414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI3_SRC1A_CONST             (1 << 11)
1146414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI3_SRC2A_SHIFT             12
1147414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI3_SRC2A_MASK              (31 << 12)
1148414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI3_SRC2A_CONST             (1 << 17)
1149c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_FPI3_SRC_MASK                0x0003ffff
1150414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI3_DSTA_SHIFT              18
1151414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI3_DSTA_MASK               (31 << 18)
1152414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI3_DSTA_REG                (1 << 23)
1153414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI3_DSTA_OUTPUT             (1 << 24)
115445f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#		define R300_FPI3_DSTA_DEPTH              (1 << 27)
1155414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1156414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PFS_INSTR0_0                   0x48C0
1157414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC0C_XYZ          0
1158414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC0C_XXX          1
1159414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC0C_YYY          2
1160414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC0C_ZZZ          3
1161414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC1C_XYZ          4
1162414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC1C_XXX          5
1163414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC1C_YYY          6
1164414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC1C_ZZZ          7
1165414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC2C_XYZ          8
1166414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC2C_XXX          9
1167414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC2C_YYY          10
1168414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC2C_ZZZ          11
1169414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC0A              12
1170414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC1A              13
1171414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC2A              14
1172414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC1C_LRP          15
1173414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_ZERO               20
1174414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_ONE                21
1175c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* GUESS */
1176c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_FPI0_ARGC_HALF               22
1177414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC0C_YZX          23
1178414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC1C_YZX          24
1179414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC2C_YZX          25
1180414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC0C_ZXY          26
1181414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC1C_ZXY          27
1182414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC2C_ZXY          28
1183414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC0CA_WZY         29
1184414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC1CA_WZY         30
1185414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARGC_SRC2CA_WZY         31
1186414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1187414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARG0C_SHIFT             0
1188414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARG0C_MASK              (31 << 0)
1189414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARG0C_NEG               (1 << 5)
1190414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARG0C_ABS               (1 << 6)
1191414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARG1C_SHIFT             7
1192414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARG1C_MASK              (31 << 7)
1193414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARG1C_NEG               (1 << 12)
1194414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARG1C_ABS               (1 << 13)
1195414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARG2C_SHIFT             14
1196414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARG2C_MASK              (31 << 14)
1197414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARG2C_NEG               (1 << 19)
1198414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_ARG2C_ABS               (1 << 20)
1199414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_SPECIAL_LRP             (1 << 21)
1200414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_OUTC_MAD                (0 << 23)
1201414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_OUTC_DP3                (1 << 23)
1202414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_OUTC_DP4                (2 << 23)
1203414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_OUTC_MIN                (4 << 23)
1204414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_OUTC_MAX                (5 << 23)
1205c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_FPI0_OUTC_CMPH               (7 << 23)
1206414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_OUTC_CMP                (8 << 23)
1207414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_OUTC_FRC                (9 << 23)
1208414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_OUTC_REPL_ALPHA         (10 << 23)
1209414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI0_OUTC_SAT                (1 << 30)
121045f17100bfd18c99d6479e94598f4e533bbe30d8Dave Airlie#       define R300_FPI0_INSERT_NOP              (1 << 31)
1211414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1212414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PFS_INSTR2_0                   0x49C0
1213414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARGA_SRC0C_X            0
1214414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARGA_SRC0C_Y            1
1215414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARGA_SRC0C_Z            2
1216414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARGA_SRC1C_X            3
1217414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARGA_SRC1C_Y            4
1218414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARGA_SRC1C_Z            5
1219414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARGA_SRC2C_X            6
1220414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARGA_SRC2C_Y            7
1221414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARGA_SRC2C_Z            8
1222414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARGA_SRC0A              9
1223414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARGA_SRC1A              10
1224414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARGA_SRC2A              11
1225414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARGA_SRC1A_LRP          15
1226414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARGA_ZERO               16
1227414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARGA_ONE                17
1228c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* GUESS */
1229c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_FPI2_ARGA_HALF               18
1230414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARG0A_SHIFT             0
1231414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARG0A_MASK              (31 << 0)
1232414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARG0A_NEG               (1 << 5)
1233c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* GUESS */
1234c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_FPI2_ARG0A_ABS		 (1 << 6)
1235414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARG1A_SHIFT             7
1236414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARG1A_MASK              (31 << 7)
1237414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARG1A_NEG               (1 << 12)
1238c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* GUESS */
1239c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_FPI2_ARG1A_ABS		 (1 << 13)
1240414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARG2A_SHIFT             14
1241414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARG2A_MASK              (31 << 14)
1242414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_ARG2A_NEG               (1 << 19)
1243c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* GUESS */
1244c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_FPI2_ARG2A_ABS		 (1 << 20)
1245414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_SPECIAL_LRP             (1 << 21)
1246414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_OUTA_MAD                (0 << 23)
1247414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_OUTA_DP4                (1 << 23)
1248414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_OUTA_MIN                (2 << 23)
1249414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_OUTA_MAX                (3 << 23)
1250414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_OUTA_CMP                (6 << 23)
1251414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_OUTA_FRC                (7 << 23)
1252414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_OUTA_EX2                (8 << 23)
1253414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_OUTA_LG2                (9 << 23)
1254414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_OUTA_RCP                (10 << 23)
1255414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_OUTA_RSQ                (11 << 23)
1256414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_OUTA_SAT                (1 << 30)
1257414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FPI2_UNKNOWN_31              (1 << 31)
1258c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* END: Fragment program instruction set */
1259c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
1260c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* Fog state and color */
1261c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_RE_FOG_STATE                   0x4BC0
1262c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_FOG_ENABLE                   (1 << 0)
1263c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_FOG_MODE_LINEAR              (0 << 1)
1264c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_FOG_MODE_EXP                 (1 << 1)
1265c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_FOG_MODE_EXP2                (2 << 1)
1266c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#	define R300_FOG_MODE_MASK                (3 << 1)
1267c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_FOG_COLOR_R                    0x4BC8
1268c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_FOG_COLOR_G                    0x4BCC
1269c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_FOG_COLOR_B                    0x4BD0
1270414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1271414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PP_ALPHA_TEST                  0x4BD4
1272414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_REF_ALPHA_MASK               0x000000ff
1273414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_ALPHA_TEST_FAIL              (0 << 8)
1274414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_ALPHA_TEST_LESS              (1 << 8)
1275414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_ALPHA_TEST_LEQUAL            (3 << 8)
1276414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_ALPHA_TEST_EQUAL             (2 << 8)
1277414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_ALPHA_TEST_GEQUAL            (6 << 8)
1278414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_ALPHA_TEST_GREATER           (4 << 8)
1279414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_ALPHA_TEST_NEQUAL            (5 << 8)
1280414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_ALPHA_TEST_PASS              (7 << 8)
1281414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_ALPHA_TEST_OP_MASK           (7 << 8)
1282414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_ALPHA_TEST_ENABLE            (1 << 11)
1283414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1284414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* gap */
1285c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
1286414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* Fragment program parameters in 7.16 floating point */
1287414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PFS_PARAM_0_X                  0x4C00
1288414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PFS_PARAM_0_Y                  0x4C04
1289414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PFS_PARAM_0_Z                  0x4C08
1290414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PFS_PARAM_0_W                  0x4C0C
1291414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* GUESS: PARAM_31 is last, based on native limits reported by fglrx */
1292414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PFS_PARAM_31_X                 0x4DF0
1293414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PFS_PARAM_31_Y                 0x4DF4
1294414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PFS_PARAM_31_Z                 0x4DF8
1295414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PFS_PARAM_31_W                 0x4DFC
1296414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1297414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* Notes:
1298c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * - AFAIK fglrx always sets BLEND_UNKNOWN when blending is used in
1299c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *   the application
1300c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * - AFAIK fglrx always sets BLEND_NO_SEPARATE when CBLEND and ABLEND
1301c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *    are set to the same
1302c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *   function (both registers are always set up completely in any case)
1303c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * - Most blend flags are simply copied from R200 and not tested yet
1304c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
1305414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RB3D_CBLEND                    0x4E04
1306414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RB3D_ABLEND                    0x4E08
1307c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* the following only appear in CBLEND */
1308414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_BLEND_ENABLE                     (1 << 0)
1309414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_BLEND_UNKNOWN                    (3 << 1)
1310414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_BLEND_NO_SEPARATE                (1 << 3)
1311c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* the following are shared between CBLEND and ABLEND */
1312414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_FCN_MASK                         (3  << 12)
1313414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_COMB_FCN_ADD_CLAMP               (0  << 12)
1314414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_COMB_FCN_ADD_NOCLAMP             (1  << 12)
1315414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_COMB_FCN_SUB_CLAMP               (2  << 12)
1316414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_COMB_FCN_SUB_NOCLAMP             (3  << 12)
1317c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_COMB_FCN_MIN                     (4  << 12)
1318c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_COMB_FCN_MAX                     (5  << 12)
1319c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_COMB_FCN_RSUB_CLAMP              (6  << 12)
1320c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_COMB_FCN_RSUB_NOCLAMP            (7  << 12)
1321c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_BLEND_GL_ZERO                    (32)
1322c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_BLEND_GL_ONE                     (33)
1323c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_BLEND_GL_SRC_COLOR               (34)
1324c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_BLEND_GL_ONE_MINUS_SRC_COLOR     (35)
1325c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_BLEND_GL_DST_COLOR               (36)
1326c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_BLEND_GL_ONE_MINUS_DST_COLOR     (37)
1327c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_BLEND_GL_SRC_ALPHA               (38)
1328c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_BLEND_GL_ONE_MINUS_SRC_ALPHA     (39)
1329c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_BLEND_GL_DST_ALPHA               (40)
1330c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_BLEND_GL_ONE_MINUS_DST_ALPHA     (41)
1331c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_BLEND_GL_SRC_ALPHA_SATURATE      (42)
1332c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_BLEND_GL_CONST_COLOR             (43)
1333c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_BLEND_GL_ONE_MINUS_CONST_COLOR   (44)
1334c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_BLEND_GL_CONST_ALPHA             (45)
1335c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_BLEND_GL_ONE_MINUS_CONST_ALPHA   (46)
1336c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_BLEND_MASK                       (63)
1337c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_SRC_BLEND_SHIFT                  (16)
1338c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_DST_BLEND_SHIFT                  (24)
1339c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_RB3D_BLEND_COLOR               0x4E10
1340414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RB3D_COLORMASK                 0x4E0C
1341414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_COLORMASK0_B                 (1<<0)
1342414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_COLORMASK0_G                 (1<<1)
1343414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_COLORMASK0_R                 (1<<2)
1344414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_COLORMASK0_A                 (1<<3)
1345414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1346414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* gap */
1347c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
1348414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RB3D_COLOROFFSET0              0x4E28
1349c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_COLOROFFSET_MASK             0xFFFFFFF0 /* GUESS */
1350c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_RB3D_COLOROFFSET1              0x4E2C /* GUESS */
1351c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_RB3D_COLOROFFSET2              0x4E30 /* GUESS */
1352c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_RB3D_COLOROFFSET3              0x4E34 /* GUESS */
1353c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
1354414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* gap */
1355c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
1356414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* Bit 16: Larger tiles
1357c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Bit 17: 4x2 tiles
1358c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Bit 18: Extremely weird tile like, but some pixels duplicated?
1359c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
1360414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_RB3D_COLORPITCH0               0x4E38
1361c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_COLORPITCH_MASK              0x00001FF8 /* GUESS */
1362c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_COLOR_TILE_ENABLE            (1 << 16) /* GUESS */
1363c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_COLOR_MICROTILE_ENABLE       (1 << 17) /* GUESS */
1364939461d59d6ac4e5142f767d24810c9b4b5caa38Marek Olšák#       define R300_COLOR_MICROTILE_SQUARE_ENABLE (2 << 17)
1365c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_COLOR_ENDIAN_NO_SWAP         (0 << 18) /* GUESS */
1366c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_COLOR_ENDIAN_WORD_SWAP       (1 << 18) /* GUESS */
1367c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_COLOR_ENDIAN_DWORD_SWAP      (2 << 18) /* GUESS */
1368414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_COLOR_FORMAT_RGB565          (2 << 22)
1369414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_COLOR_FORMAT_ARGB8888        (3 << 22)
1370c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_RB3D_COLORPITCH1               0x4E3C /* GUESS */
1371c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_RB3D_COLORPITCH2               0x4E40 /* GUESS */
1372c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_RB3D_COLORPITCH3               0x4E44 /* GUESS */
1373414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1374fff1ce4dc6113b6fdc4e3a815ca5fd229408f8efMarek Olšák#define R300_RB3D_AARESOLVE_OFFSET          0x4E80
1375fff1ce4dc6113b6fdc4e3a815ca5fd229408f8efMarek Olšák#define R300_RB3D_AARESOLVE_PITCH           0x4E84
137654f961a628b737f66710eca0b0d95346645dd33eJerome Glisse#define R300_RB3D_AARESOLVE_CTL             0x4E88
1377414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* gap */
1378c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
1379414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* Guess by Vladimir.
1380c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Set to 0A before 3D operations, set to 02 afterwards.
1381c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
1382259434acccbc823ee8bc00b2d2689ccccd25e1fdAlex Deucher/*#define R300_RB3D_DSTCACHE_CTLSTAT          0x4E4C*/
1383c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_RB3D_DSTCACHE_UNKNOWN_02             0x00000002
1384c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#       define R300_RB3D_DSTCACHE_UNKNOWN_0A             0x0000000A
1385414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1386414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* gap */
1387c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* There seems to be no "write only" setting, so use Z-test = ALWAYS
1388c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * for this.
1389c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Bit (1<<8) is the "test" bit. so plain write is 6  - vd
1390c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
139121efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_CNTL                             0x4F00
139221efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_STENCIL_ENABLE		 (1 << 0)
139321efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_Z_ENABLE		         (1 << 1)
139421efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_Z_WRITE_ENABLE		 (1 << 2)
139521efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_Z_SIGNED_COMPARE		 (1 << 3)
139621efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_STENCIL_FRONT_BACK		 (1 << 4)
139721efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
139821efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_ZSTENCILCNTL                   0x4f04
1399c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* functions */
1400414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_ZS_NEVER			0
1401414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_ZS_LESS			1
1402414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_ZS_LEQUAL			2
1403414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_ZS_EQUAL			3
1404414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_ZS_GEQUAL			4
1405414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_ZS_GREATER			5
1406414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_ZS_NOTEQUAL			6
1407414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_ZS_ALWAYS			7
1408414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#       define R300_ZS_MASK                     7
1409c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* operations */
1410414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_ZS_KEEP			0
1411414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_ZS_ZERO			1
1412414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_ZS_REPLACE			2
1413414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_ZS_INCR			3
1414414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_ZS_DECR			4
1415414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_ZS_INVERT			5
1416414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_ZS_INCR_WRAP		6
1417414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#	define R300_ZS_DECR_WRAP		7
141821efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_Z_FUNC_SHIFT		0
1419c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* front and back refer to operations done for front
1420c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	   and back faces, i.e. separate stencil function support */
142121efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_S_FRONT_FUNC_SHIFT	        3
142221efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_S_FRONT_SFAIL_OP_SHIFT	6
142321efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_S_FRONT_ZPASS_OP_SHIFT	9
142421efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_S_FRONT_ZFAIL_OP_SHIFT      12
142521efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_S_BACK_FUNC_SHIFT           15
142621efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_S_BACK_SFAIL_OP_SHIFT       18
142721efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_S_BACK_ZPASS_OP_SHIFT       21
142821efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_S_BACK_ZFAIL_OP_SHIFT       24
142921efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
143021efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_STENCILREFMASK                        0x4f08
143121efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_STENCILREF_SHIFT       0
143221efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_STENCILREF_MASK        0x000000ff
143321efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_STENCILMASK_SHIFT      8
143421efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_STENCILMASK_MASK       0x0000ff00
143521efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_STENCILWRITEMASK_SHIFT 16
143621efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_STENCILWRITEMASK_MASK  0x00ff0000
1437414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1438414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* gap */
1439414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
144021efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_FORMAT                             0x4f10
144121efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_DEPTHFORMAT_16BIT_INT_Z   (0 << 0)
144221efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_DEPTHFORMAT_16BIT_13E3    (1 << 0)
144321efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_DEPTHFORMAT_24BIT_INT_Z_8BIT_STENCIL   (2 << 0)
144421efa2bac91b8d12064617c5a35492ec982544ebDave Airlie/* reserved up to (15 << 0) */
144521efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_INVERT_13E3_LEADING_ONES  (0 << 4)
144621efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_INVERT_13E3_LEADING_ZEROS (1 << 4)
1447c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
144821efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_ZTOP                             0x4F14
144921efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_ZTOP_DISABLE                 (0 << 0)
145021efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_ZTOP_ENABLE                  (1 << 0)
1451c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
1452c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* gap */
1453c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
145421efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_ZCACHE_CTLSTAT            0x4f18
145521efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#       define R300_ZB_ZCACHE_CTLSTAT_ZC_FLUSH_NO_EFFECT      (0 << 0)
145621efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#       define R300_ZB_ZCACHE_CTLSTAT_ZC_FLUSH_FLUSH_AND_FREE (1 << 0)
145721efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#       define R300_ZB_ZCACHE_CTLSTAT_ZC_FREE_NO_EFFECT       (0 << 1)
145821efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#       define R300_ZB_ZCACHE_CTLSTAT_ZC_FREE_FREE            (1 << 1)
145921efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#       define R300_ZB_ZCACHE_CTLSTAT_ZC_BUSY_IDLE            (0 << 31)
146021efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#       define R300_ZB_ZCACHE_CTLSTAT_ZC_BUSY_BUSY            (1 << 31)
146121efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
146221efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_BW_CNTL                     0x4f1c
146321efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_HIZ_DISABLE                              (0 << 0)
146421efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_HIZ_ENABLE                               (1 << 0)
146521efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_HIZ_MIN                                  (0 << 1)
146621efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_HIZ_MAX                                  (1 << 1)
146721efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_FAST_FILL_DISABLE                        (0 << 2)
146821efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_FAST_FILL_ENABLE                         (1 << 2)
146921efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_RD_COMP_DISABLE                          (0 << 3)
147021efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_RD_COMP_ENABLE                           (1 << 3)
147121efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_WR_COMP_DISABLE                          (0 << 4)
147221efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_WR_COMP_ENABLE                           (1 << 4)
147321efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_ZB_CB_CLEAR_RMW                          (0 << 5)
147421efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_ZB_CB_CLEAR_CACHE_LINEAR                 (1 << 5)
147521efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_FORCE_COMPRESSED_STENCIL_VALUE_DISABLE   (0 << 6)
147621efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_FORCE_COMPRESSED_STENCIL_VALUE_ENABLE    (1 << 6)
147721efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
147821efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_ZEQUAL_OPTIMIZE_ENABLE                   (0 << 7)
147921efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_ZEQUAL_OPTIMIZE_DISABLE                  (1 << 7)
148021efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_SEQUAL_OPTIMIZE_ENABLE                   (0 << 8)
148121efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_SEQUAL_OPTIMIZE_DISABLE                  (1 << 8)
148221efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
148321efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_BMASK_ENABLE                             (0 << 10)
148421efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_BMASK_DISABLE                            (1 << 10)
148521efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_HIZ_EQUAL_REJECT_DISABLE                 (0 << 11)
148621efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_HIZ_EQUAL_REJECT_ENABLE                  (1 << 11)
148721efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_HIZ_FP_EXP_BITS_DISABLE                  (0 << 12)
148821efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_HIZ_FP_EXP_BITS_1                        (1 << 12)
148921efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_HIZ_FP_EXP_BITS_2                        (2 << 12)
149021efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_HIZ_FP_EXP_BITS_3                        (3 << 12)
149121efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_HIZ_FP_EXP_BITS_4                        (4 << 12)
149221efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_HIZ_FP_EXP_BITS_5                        (5 << 12)
149321efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_HIZ_FP_INVERT_LEADING_ONES               (0 << 15)
149421efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_HIZ_FP_INVERT_LEADING_ZEROS              (1 << 15)
149521efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_TILE_OVERWRITE_RECOMPRESSION_ENABLE      (0 << 16)
149621efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_TILE_OVERWRITE_RECOMPRESSION_DISABLE     (1 << 16)
149721efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_CONTIGUOUS_6XAA_SAMPLES_ENABLE           (0 << 17)
149821efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_CONTIGUOUS_6XAA_SAMPLES_DISABLE          (1 << 17)
149921efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_PEQ_PACKING_DISABLE                      (0 << 18)
150021efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_PEQ_PACKING_ENABLE                       (1 << 18)
150121efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_COVERED_PTR_MASKING_DISABLE              (0 << 18)
150221efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_COVERED_PTR_MASKING_ENABLE               (1 << 18)
150321efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
1504414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1505414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* gap */
1506c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
150721efa2bac91b8d12064617c5a35492ec982544ebDave Airlie/* Z Buffer Address Offset.
150821efa2bac91b8d12064617c5a35492ec982544ebDave Airlie * Bits 31 to 5 are used for aligned Z buffer address offset for macro tiles.
150921efa2bac91b8d12064617c5a35492ec982544ebDave Airlie */
151021efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_DEPTHOFFSET               0x4f20
151121efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
151221efa2bac91b8d12064617c5a35492ec982544ebDave Airlie/* Z Buffer Pitch and Endian Control */
151321efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_DEPTHPITCH                0x4f24
151421efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#       define R300_DEPTHPITCH_MASK              0x00003FFC
151521efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#       define R300_DEPTHMACROTILE_DISABLE      (0 << 16)
151621efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#       define R300_DEPTHMACROTILE_ENABLE       (1 << 16)
151721efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#       define R300_DEPTHMICROTILE_LINEAR       (0 << 17)
151821efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#       define R300_DEPTHMICROTILE_TILED        (1 << 17)
151921efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#       define R300_DEPTHMICROTILE_TILED_SQUARE (2 << 17)
152021efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#       define R300_DEPTHENDIAN_NO_SWAP         (0 << 18)
152121efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#       define R300_DEPTHENDIAN_WORD_SWAP       (1 << 18)
152221efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#       define R300_DEPTHENDIAN_DWORD_SWAP      (2 << 18)
152321efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#       define R300_DEPTHENDIAN_HALF_DWORD_SWAP (3 << 18)
152421efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
152521efa2bac91b8d12064617c5a35492ec982544ebDave Airlie/* Z Buffer Clear Value */
152621efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_DEPTHCLEARVALUE                  0x4f28
152721efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
152821efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_ZMASK_OFFSET			 0x4f30
152921efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_ZMASK_PITCH			 0x4f34
153021efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_ZMASK_WRINDEX			 0x4f38
153121efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_ZMASK_DWORD			 0x4f3c
153221efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_ZMASK_RDINDEX			 0x4f40
153321efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
153421efa2bac91b8d12064617c5a35492ec982544ebDave Airlie/* Hierarchical Z Memory Offset */
153521efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_HIZ_OFFSET                       0x4f44
153621efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
153721efa2bac91b8d12064617c5a35492ec982544ebDave Airlie/* Hierarchical Z Write Index */
153821efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_HIZ_WRINDEX                      0x4f48
153921efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
154021efa2bac91b8d12064617c5a35492ec982544ebDave Airlie/* Hierarchical Z Data */
154121efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_HIZ_DWORD                        0x4f4c
154221efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
154321efa2bac91b8d12064617c5a35492ec982544ebDave Airlie/* Hierarchical Z Read Index */
154421efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_HIZ_RDINDEX                      0x4f50
154521efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
154621efa2bac91b8d12064617c5a35492ec982544ebDave Airlie/* Hierarchical Z Pitch */
154721efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_HIZ_PITCH                        0x4f54
154821efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
154921efa2bac91b8d12064617c5a35492ec982544ebDave Airlie/* Z Buffer Z Pass Counter Data */
155021efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_ZPASS_DATA                       0x4f58
155121efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
155221efa2bac91b8d12064617c5a35492ec982544ebDave Airlie/* Z Buffer Z Pass Counter Address */
155321efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_ZPASS_ADDR                       0x4f5c
155421efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
155521efa2bac91b8d12064617c5a35492ec982544ebDave Airlie/* Depth buffer X and Y coordinate offset */
155621efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R300_ZB_DEPTHXY_OFFSET                   0x4f60
155721efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_DEPTHX_OFFSET_SHIFT  1
155821efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_DEPTHX_OFFSET_MASK   0x000007FE
155921efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_DEPTHY_OFFSET_SHIFT  17
156021efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R300_DEPTHY_OFFSET_MASK   0x07FE0000
156121efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
156221efa2bac91b8d12064617c5a35492ec982544ebDave Airlie/* Sets the fifo sizes */
156321efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R500_ZB_FIFO_SIZE                        0x4fd0
156421efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_OP_FIFO_SIZE_FULL   (0 << 0)
156521efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_OP_FIFO_SIZE_HALF   (1 << 0)
156621efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_OP_FIFO_SIZE_QUATER (2 << 0)
156721efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_OP_FIFO_SIZE_EIGTHS (4 << 0)
156821efa2bac91b8d12064617c5a35492ec982544ebDave Airlie
156921efa2bac91b8d12064617c5a35492ec982544ebDave Airlie/* Stencil Reference Value and Mask for backfacing quads */
157021efa2bac91b8d12064617c5a35492ec982544ebDave Airlie/* R300_ZB_STENCILREFMASK handles front face */
157121efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#define R500_ZB_STENCILREFMASK_BF                0x4fd4
157221efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_STENCILREF_SHIFT       0
157321efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_STENCILREF_MASK        0x000000ff
157421efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_STENCILMASK_SHIFT      8
157521efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_STENCILMASK_MASK       0x0000ff00
157621efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_STENCILWRITEMASK_SHIFT 16
157721efa2bac91b8d12064617c5a35492ec982544ebDave Airlie#	define R500_STENCILWRITEMASK_MASK  0x00ff0000
1578c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
1579c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* BEGIN: Vertex program instruction set */
1580c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
1581c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* Every instruction is four dwords long:
1582c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  DWORD 0: output and opcode
1583c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  DWORD 1: first argument
1584c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  DWORD 2: second argument
1585c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  DWORD 3: third argument
1586c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
1587c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Notes:
1588c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - ABS r, a is implemented as MAX r, a, -a
1589c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - MOV is implemented as ADD to zero
1590c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - XPD is implemented as MUL + MAD
1591c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - FLR is implemented as FRC + ADD
1592c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - apparently, fglrx tries to schedule instructions so that there is at
1593c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *    least one instruction between the write to a temporary and the first
1594c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *    read from said temporary; however, violations of this scheduling are
1595c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *    allowed
1596c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - register indices seem to be unrelated with OpenGL aliasing to
1597c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *    conventional state
1598c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - only one attribute and one parameter can be loaded at a time; however,
1599c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *    the same attribute/parameter can be used for more than one argument
1600c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - the second software argument for POW is the third hardware argument
1601c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *    (no idea why)
1602c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *  - MAD with only temporaries as input seems to use VPI_OUT_SELECT_MAD_2
1603c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *
1604c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * There is some magic surrounding LIT:
1605c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *   The single argument is replicated across all three inputs, but swizzled:
1606c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *     First argument: xyzy
1607c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *     Second argument: xyzx
1608c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *     Third argument: xyzw
1609c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *   Whenever the result is used later in the fragment program, fglrx forces
1610c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *   x and w to be 1.0 in the input selection; I don't know whether this is
1611c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden *   strictly necessary
1612c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
1613414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_OP_DOT                     (1 << 0)
1614414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_OP_MUL                     (2 << 0)
1615414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_OP_ADD                     (3 << 0)
1616414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_OP_MAD                     (4 << 0)
1617414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_OP_DST                     (5 << 0)
1618414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_OP_FRC                     (6 << 0)
1619414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_OP_MAX                     (7 << 0)
1620414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_OP_MIN                     (8 << 0)
1621414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_OP_SGE                     (9 << 0)
1622414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_OP_SLT                     (10 << 0)
1623c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* Used in GL_POINT_DISTANCE_ATTENUATION_ARB, vector(scalar, vector) */
1624c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_VPI_OUT_OP_UNK12                   (12 << 0)
1625c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_VPI_OUT_OP_ARL                     (13 << 0)
1626414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_OP_EXP                     (65 << 0)
1627414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_OP_LOG                     (66 << 0)
1628c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* Used in fog computations, scalar(scalar) */
1629c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_VPI_OUT_OP_UNK67                   (67 << 0)
1630414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_OP_LIT                     (68 << 0)
1631414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_OP_POW                     (69 << 0)
1632414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_OP_RCP                     (70 << 0)
1633414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_OP_RSQ                     (72 << 0)
1634c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* Used in GL_POINT_DISTANCE_ATTENUATION_ARB, scalar(scalar) */
1635c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_VPI_OUT_OP_UNK73                   (73 << 0)
1636414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_OP_EX2                     (75 << 0)
1637414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_OP_LG2                     (76 << 0)
1638414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_OP_MAD_2                   (128 << 0)
1639c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* all temps, vector(scalar, vector, vector) */
1640c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_VPI_OUT_OP_UNK129                  (129 << 0)
1641414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1642414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_REG_CLASS_TEMPORARY        (0 << 8)
1643c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_VPI_OUT_REG_CLASS_ADDR             (1 << 8)
1644414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_REG_CLASS_RESULT           (2 << 8)
1645414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_REG_CLASS_MASK             (31 << 8)
1646414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1647414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_REG_INDEX_SHIFT            13
1648c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* GUESS based on fglrx native limits */
1649c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_VPI_OUT_REG_INDEX_MASK             (31 << 13)
1650414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1651414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_WRITE_X                    (1 << 20)
1652414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_WRITE_Y                    (1 << 21)
1653414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_WRITE_Z                    (1 << 22)
1654414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_OUT_WRITE_W                    (1 << 23)
1655414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1656414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_IN_REG_CLASS_TEMPORARY         (0 << 0)
1657414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_IN_REG_CLASS_ATTRIBUTE         (1 << 0)
1658414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_IN_REG_CLASS_PARAMETER         (2 << 0)
1659414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_IN_REG_CLASS_NONE              (9 << 0)
1660c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_VPI_IN_REG_CLASS_MASK              (31 << 0)
1661414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1662414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_IN_REG_INDEX_SHIFT             5
1663c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* GUESS based on fglrx native limits */
1664c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_VPI_IN_REG_INDEX_MASK              (255 << 5)
1665414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1666414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie/* The R300 can select components from the input register arbitrarily.
1667c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Use the following constants, shifted by the component shift you
1668c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * want to select
1669c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
1670414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_IN_SELECT_X    0
1671414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_IN_SELECT_Y    1
1672414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_IN_SELECT_Z    2
1673414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_IN_SELECT_W    3
1674414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_IN_SELECT_ZERO 4
1675414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_IN_SELECT_ONE  5
1676414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_IN_SELECT_MASK 7
1677414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1678414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_IN_X_SHIFT                     13
1679414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_IN_Y_SHIFT                     16
1680414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_IN_Z_SHIFT                     19
1681414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_IN_W_SHIFT                     22
1682414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1683414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_IN_NEG_X                       (1 << 25)
1684414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_IN_NEG_Y                       (1 << 26)
1685414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_IN_NEG_Z                       (1 << 27)
1686414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_VPI_IN_NEG_W                       (1 << 28)
1687c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* END: Vertex program instruction set */
1688414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1689c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* BEGIN: Packet 3 commands */
1690414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1691c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* A primitive emission dword. */
1692414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_TYPE_NONE                     (0 << 0)
1693414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_TYPE_POINT                    (1 << 0)
1694414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_TYPE_LINE                     (2 << 0)
1695414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_TYPE_LINE_STRIP               (3 << 0)
1696414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_TYPE_TRI_LIST                 (4 << 0)
1697414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_TYPE_TRI_FAN                  (5 << 0)
1698414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_TYPE_TRI_STRIP                (6 << 0)
1699414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_TYPE_TRI_TYPE2                (7 << 0)
1700414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_TYPE_RECT_LIST                (8 << 0)
1701414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_TYPE_3VRT_POINT_LIST          (9 << 0)
1702414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_TYPE_3VRT_LINE_LIST           (10 << 0)
1703c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* GUESS (based on r200) */
1704c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_PRIM_TYPE_POINT_SPRITES            (11 << 0)
1705414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_TYPE_LINE_LOOP                (12 << 0)
1706414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_TYPE_QUADS                    (13 << 0)
1707414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_TYPE_QUAD_STRIP               (14 << 0)
1708414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_TYPE_POLYGON                  (15 << 0)
1709414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_TYPE_MASK                     0xF
1710414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_WALK_IND                      (1 << 4)
1711414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_WALK_LIST                     (2 << 4)
1712414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_WALK_RING                     (3 << 4)
1713414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_WALK_MASK                     (3 << 4)
1714c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden	/* GUESS (based on r200) */
1715c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_PRIM_COLOR_ORDER_BGRA              (0 << 6)
1716c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_PRIM_COLOR_ORDER_RGBA              (1 << 6)
1717414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PRIM_NUM_VERTICES_SHIFT            16
1718c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_PRIM_NUM_VERTICES_MASK             0xffff
1719414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1720c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* Draw a primitive from vertex data in arrays loaded via 3D_LOAD_VBPNTR.
1721c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Two parameter dwords:
1722c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * 0. The first parameter appears to be always 0
1723c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * 1. The second parameter is a standard primitive emission dword.
1724c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
1725414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PACKET3_3D_DRAW_VBUF           0x00002800
1726414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1727c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* Specify the full set of vertex arrays as (address, stride).
1728c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * The first parameter is the number of vertex arrays specified.
1729c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * The rest of the command is a variable length list of blocks, where
1730c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * each block is three dwords long and specifies two arrays.
1731c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * The first dword of a block is split into two words, the lower significant
1732c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * word refers to the first array, the more significant word to the second
1733c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * array in the block.
1734c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * The low byte of each word contains the size of an array entry in dwords,
1735c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * the high byte contains the stride of the array.
1736c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * The second dword of a block contains the pointer to the first array,
1737c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * the third dword of a block contains the pointer to the second array.
1738c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * Note that if the total number of arrays is odd, the third dword of
1739c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * the last block is omitted.
1740c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
1741414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PACKET3_3D_LOAD_VBPNTR         0x00002F00
1742414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1743414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PACKET3_INDX_BUFFER            0x00003300
1744414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#    define R300_EB_UNK1_SHIFT                      24
1745414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#    define R300_EB_UNK1                    (0x80<<24)
1746414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#    define R300_EB_UNK2                        0x0810
1747c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_PACKET3_3D_DRAW_VBUF_2         0x00003400
1748414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie#define R300_PACKET3_3D_DRAW_INDX_2         0x00003600
1749414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1750c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* END: Packet 3 commands */
1751c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
1752c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
1753c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/* Color formats for 2d packets
1754c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
1755c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_CP_COLOR_FORMAT_CI8	2
1756c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_CP_COLOR_FORMAT_ARGB1555	3
1757c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_CP_COLOR_FORMAT_RGB565	4
1758c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_CP_COLOR_FORMAT_ARGB8888	6
1759c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_CP_COLOR_FORMAT_RGB332	7
1760c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_CP_COLOR_FORMAT_RGB8	9
1761c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_CP_COLOR_FORMAT_ARGB4444	15
1762c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden
1763c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden/*
1764c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden * CP type-3 packets
1765c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden */
1766c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#define R300_CP_CMD_BITBLT_MULTI	0xC0009B00
1767414ed537995617f4cbcab65e193f26a2b2dcfa5eDave Airlie
1768c0beb2a723d69934a53f51a9d664c5b1dbbf634bDave Airlie#define R500_VAP_INDEX_OFFSET		0x208c
1769c0beb2a723d69934a53f51a9d664c5b1dbbf634bDave Airlie
1770c0beb2a723d69934a53f51a9d664c5b1dbbf634bDave Airlie#define R500_GA_US_VECTOR_INDEX         0x4250
1771c0beb2a723d69934a53f51a9d664c5b1dbbf634bDave Airlie#define R500_GA_US_VECTOR_DATA          0x4254
1772c0beb2a723d69934a53f51a9d664c5b1dbbf634bDave Airlie
1773c0beb2a723d69934a53f51a9d664c5b1dbbf634bDave Airlie#define R500_RS_IP_0                    0x4074
1774c0beb2a723d69934a53f51a9d664c5b1dbbf634bDave Airlie#define R500_RS_INST_0                  0x4320
1775c0beb2a723d69934a53f51a9d664c5b1dbbf634bDave Airlie
1776c0beb2a723d69934a53f51a9d664c5b1dbbf634bDave Airlie#define R500_US_CONFIG                  0x4600
1777c0beb2a723d69934a53f51a9d664c5b1dbbf634bDave Airlie
1778c0beb2a723d69934a53f51a9d664c5b1dbbf634bDave Airlie#define R500_US_FC_CTRL			0x4624
1779c0beb2a723d69934a53f51a9d664c5b1dbbf634bDave Airlie#define R500_US_CODE_ADDR		0x4630
1780c0beb2a723d69934a53f51a9d664c5b1dbbf634bDave Airlie
1781c0beb2a723d69934a53f51a9d664c5b1dbbf634bDave Airlie#define R500_RB3D_COLOR_CLEAR_VALUE_AR  0x46c0
1782c0beb2a723d69934a53f51a9d664c5b1dbbf634bDave Airlie#define R500_RB3D_CONSTANT_COLOR_AR     0x4ef8
1783c0beb2a723d69934a53f51a9d664c5b1dbbf634bDave Airlie
1784af7ae351ad63a137ece86740dbe3f181d09d810fMaciej Cencora#define R300_SU_REG_DEST                0x42c8
1785af7ae351ad63a137ece86740dbe3f181d09d810fMaciej Cencora#define RV530_FG_ZBREG_DEST             0x4be8
1786af7ae351ad63a137ece86740dbe3f181d09d810fMaciej Cencora#define R300_ZB_ZPASS_DATA              0x4f58
1787af7ae351ad63a137ece86740dbe3f181d09d810fMaciej Cencora#define R300_ZB_ZPASS_ADDR              0x4f5c
1788af7ae351ad63a137ece86740dbe3f181d09d810fMaciej Cencora
1789c6c656b4b6ddfc964f1a43394bf86bc76c5e8119Oliver McFadden#endif /* _R300_REG_H */
1790