irqs.h revision 999304be1177d42d16bc59c546228c6ac5a3e76a
1ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks/* linux/arch/arm/mach-s3c64xx/include/mach/irqs.h
2d521f87e9c642dbc820cb839039e25a05cb02151Ben Dooks *
3d521f87e9c642dbc820cb839039e25a05cb02151Ben Dooks * Copyright 2008 Openmoko, Inc.
4d521f87e9c642dbc820cb839039e25a05cb02151Ben Dooks * Copyright 2008 Simtec Electronics
5d521f87e9c642dbc820cb839039e25a05cb02151Ben Dooks *      Ben Dooks <ben@simtec.co.uk>
6d521f87e9c642dbc820cb839039e25a05cb02151Ben Dooks *      http://armlinux.simtec.co.uk/
7d521f87e9c642dbc820cb839039e25a05cb02151Ben Dooks *
8ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks * S3C64XX - IRQ support
9d521f87e9c642dbc820cb839039e25a05cb02151Ben Dooks */
10d521f87e9c642dbc820cb839039e25a05cb02151Ben Dooks
11ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#ifndef __ASM_MACH_S3C64XX_IRQS_H
12ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define __ASM_MACH_S3C64XX_IRQS_H __FILE__
13d521f87e9c642dbc820cb839039e25a05cb02151Ben Dooks
14ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks/* we keep the first set of CPU IRQs out of the range of
15ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks * the ISA space, so that the PC104 has them to itself
16ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks * and we don't end up having to do horrible things to the
17ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks * standard ISA drivers....
18ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks *
19ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks * note, since we're using the VICs, our start must be a
20ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks * mulitple of 32 to allow the common code to work
21ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks */
22ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
23ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define S3C_IRQ_OFFSET	(32)
24ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
25ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define S3C_IRQ(x)	((x) + S3C_IRQ_OFFSET)
26ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
27ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_VIC0_BASE	S3C_IRQ(0)
28ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_VIC1_BASE	S3C_IRQ(32)
29ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
30ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks/* UART interrupts, each UART has 4 intterupts per channel so
31ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks * use the space between the ISA and S3C main interrupts. Note, these
32ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks * are not in the same order as the S3C24XX series! */
33ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
34ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3CUART_BASE0	(16)
35ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3CUART_BASE1	(20)
36ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3CUART_BASE2	(24)
37ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3CUART_BASE3	(28)
38ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
39ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define UART_IRQ_RXD		(0)
40ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define UART_IRQ_ERR		(1)
41ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define UART_IRQ_TXD		(2)
42ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define UART_IRQ_MODEM		(3)
43ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
44ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3CUART_RX0		(IRQ_S3CUART_BASE0 + UART_IRQ_RXD)
45ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3CUART_TX0		(IRQ_S3CUART_BASE0 + UART_IRQ_TXD)
46ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3CUART_ERR0	(IRQ_S3CUART_BASE0 + UART_IRQ_ERR)
47ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
48ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3CUART_RX1		(IRQ_S3CUART_BASE1 + UART_IRQ_RXD)
49ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3CUART_TX1		(IRQ_S3CUART_BASE1 + UART_IRQ_TXD)
50ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3CUART_ERR1	(IRQ_S3CUART_BASE1 + UART_IRQ_ERR)
51ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
52ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3CUART_RX2		(IRQ_S3CUART_BASE2 + UART_IRQ_RXD)
53ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3CUART_TX2		(IRQ_S3CUART_BASE2 + UART_IRQ_TXD)
54ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3CUART_ERR2	(IRQ_S3CUART_BASE2 + UART_IRQ_ERR)
55ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
56ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3CUART_RX3		(IRQ_S3CUART_BASE3 + UART_IRQ_RXD)
57ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3CUART_TX3		(IRQ_S3CUART_BASE3 + UART_IRQ_TXD)
58ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3CUART_ERR3	(IRQ_S3CUART_BASE3 + UART_IRQ_ERR)
59ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
60ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks/* VIC based IRQs */
61ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
62ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define S3C64XX_IRQ_VIC0(x)	(IRQ_VIC0_BASE + (x))
63ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define S3C64XX_IRQ_VIC1(x)	(IRQ_VIC1_BASE + (x))
64ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
65ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks/* VIC0 */
66ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
67ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT0_3		S3C64XX_IRQ_VIC0(0)
68ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT4_11		S3C64XX_IRQ_VIC0(1)
69ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_RTC_TIC		S3C64XX_IRQ_VIC0(2)
70ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_CAMIF_C		S3C64XX_IRQ_VIC0(3)
71ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_CAMIF_P		S3C64XX_IRQ_VIC0(4)
72ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_CAMIF_MC		S3C64XX_IRQ_VIC0(5)
73ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3C6410_IIC1	S3C64XX_IRQ_VIC0(5)
74ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3C6410_IIS		S3C64XX_IRQ_VIC0(6)
75ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3C6400_CAMIF_MP	S3C64XX_IRQ_VIC0(6)
76ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_CAMIF_WE_C		S3C64XX_IRQ_VIC0(7)
77ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3C6410_G3D		S3C64XX_IRQ_VIC0(8)
78ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_S3C6400_CAMIF_WE_P	S3C64XX_IRQ_VIC0(8)
79ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_POST0		S3C64XX_IRQ_VIC0(9)
80ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_ROTATOR		S3C64XX_IRQ_VIC0(10)
81ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_2D			S3C64XX_IRQ_VIC0(11)
82ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_TVENC		S3C64XX_IRQ_VIC0(12)
83ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_SCALER		S3C64XX_IRQ_VIC0(13)
84ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_BATF		S3C64XX_IRQ_VIC0(14)
85ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_JPEG		S3C64XX_IRQ_VIC0(15)
86ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_MFC			S3C64XX_IRQ_VIC0(16)
87ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_SDMA0		S3C64XX_IRQ_VIC0(17)
88ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_SDMA1		S3C64XX_IRQ_VIC0(18)
89ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_ARM_DMAERR		S3C64XX_IRQ_VIC0(19)
90ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_ARM_DMA		S3C64XX_IRQ_VIC0(20)
91ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_ARM_DMAS		S3C64XX_IRQ_VIC0(21)
92ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_KEYPAD		S3C64XX_IRQ_VIC0(22)
93ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_TIMER0_VIC		S3C64XX_IRQ_VIC0(23)
94ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_TIMER1_VIC		S3C64XX_IRQ_VIC0(24)
95ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_TIMER2_VIC		S3C64XX_IRQ_VIC0(25)
96ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_WDT			S3C64XX_IRQ_VIC0(26)
97ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_TIMER3_VIC		S3C64XX_IRQ_VIC0(27)
98ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_TIMER4_VIC		S3C64XX_IRQ_VIC0(28)
99ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_LCD_FIFO		S3C64XX_IRQ_VIC0(29)
100ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_LCD_VSYNC		S3C64XX_IRQ_VIC0(30)
101ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_LCD_SYSTEM		S3C64XX_IRQ_VIC0(31)
102ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
103ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks/* VIC1 */
104ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
105ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT12_19		S3C64XX_IRQ_VIC1(0)
106ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT20_27		S3C64XX_IRQ_VIC1(1)
107ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_PCM0		S3C64XX_IRQ_VIC1(2)
108ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_PCM1		S3C64XX_IRQ_VIC1(3)
109ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_AC97		S3C64XX_IRQ_VIC1(4)
110ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_UART0		S3C64XX_IRQ_VIC1(5)
111ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_UART1		S3C64XX_IRQ_VIC1(6)
112ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_UART2		S3C64XX_IRQ_VIC1(7)
113ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_UART3		S3C64XX_IRQ_VIC1(8)
114ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_DMA0		S3C64XX_IRQ_VIC1(9)
115ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_DMA1		S3C64XX_IRQ_VIC1(10)
116ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_ONENAND0		S3C64XX_IRQ_VIC1(11)
117ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_ONENAND1		S3C64XX_IRQ_VIC1(12)
118ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_NFC			S3C64XX_IRQ_VIC1(13)
119ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_CFCON		S3C64XX_IRQ_VIC1(14)
120ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_USBH		S3C64XX_IRQ_VIC1(15)
121ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_SPI0		S3C64XX_IRQ_VIC1(16)
122ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_SPI1		S3C64XX_IRQ_VIC1(17)
123ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_IIC			S3C64XX_IRQ_VIC1(18)
124ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_HSItx		S3C64XX_IRQ_VIC1(19)
125ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_HSIrx		S3C64XX_IRQ_VIC1(20)
126ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_RESERVED		S3C64XX_IRQ_VIC1(21)
127ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_MSM			S3C64XX_IRQ_VIC1(22)
128ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_HOSTIF		S3C64XX_IRQ_VIC1(23)
129ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_HSMMC0		S3C64XX_IRQ_VIC1(24)
130ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_HSMMC1		S3C64XX_IRQ_VIC1(25)
131ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_HSMMC2		IRQ_SPI1	/* shared with SPI1 */
132ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_OTG			S3C64XX_IRQ_VIC1(26)
133ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_IRDA		S3C64XX_IRQ_VIC1(27)
134ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_RTC_ALARM		S3C64XX_IRQ_VIC1(28)
135ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_SEC			S3C64XX_IRQ_VIC1(29)
136ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_PENDN		S3C64XX_IRQ_VIC1(30)
137ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_TC			IRQ_PENDN
138ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_ADC			S3C64XX_IRQ_VIC1(31)
139ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
140ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define S3C64XX_TIMER_IRQ(x)	S3C_IRQ(64 + (x))
141ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
142ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_TIMER0		S3C64XX_TIMER_IRQ(0)
143ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_TIMER1		S3C64XX_TIMER_IRQ(1)
144ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_TIMER2		S3C64XX_TIMER_IRQ(2)
145ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_TIMER3		S3C64XX_TIMER_IRQ(3)
146ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_TIMER4		S3C64XX_TIMER_IRQ(4)
147ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
148ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks/* compatibility for device defines */
149ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
150ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_IIC1		IRQ_S3C6410_IIC1
151ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
152ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks/* Since the IRQ_EINT(x) are a linear mapping on current s3c64xx series
153ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks * we just defined them as an IRQ_EINT(x) macro from S3C_IRQ_EINT_BASE
154ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks * which we place after the pair of VICs. */
155ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
156ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define S3C_IRQ_EINT_BASE	S3C_IRQ(64+5)
157ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
158ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define S3C_EINT(x)		((x) + S3C_IRQ_EINT_BASE)
159ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT(x)		S3C_EINT(x)
160ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_BIT(x)		((x) - S3C_EINT(0))
161ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
162ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks/* Next the external interrupt groups. These are similar to the IRQ_EINT(x)
163ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks * that they are sourced from the GPIO pins but with a different scheme for
164ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks * priority and source indication.
165ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks *
166ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks * The IRQ_EINT(x) can be thought of as 'group 0' of the available GPIO
167ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks * interrupts, but for historical reasons they are kept apart from these
168ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks * next interrupts.
169ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks *
170ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks * Use IRQ_EINT_GROUP(group, offset) to get the number for use in the
171ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks * machine specific support files.
172ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks */
173ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
174ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_GROUP1_NR	(15)
175ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_GROUP2_NR	(8)
176ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_GROUP3_NR	(5)
177ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_GROUP4_NR	(14)
178ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_GROUP5_NR	(7)
179ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_GROUP6_NR	(10)
180ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_GROUP7_NR	(16)
181ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_GROUP8_NR	(15)
182ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_GROUP9_NR	(9)
183ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
184ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_GROUP_BASE	S3C_EINT(28)
185ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_GROUP1_BASE	(IRQ_EINT_GROUP_BASE + 0x00)
186ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_GROUP2_BASE	(IRQ_EINT_GROUP1_BASE + IRQ_EINT_GROUP1_NR)
187ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_GROUP3_BASE	(IRQ_EINT_GROUP2_BASE + IRQ_EINT_GROUP2_NR)
188ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_GROUP4_BASE	(IRQ_EINT_GROUP3_BASE + IRQ_EINT_GROUP3_NR)
189ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_GROUP5_BASE	(IRQ_EINT_GROUP4_BASE + IRQ_EINT_GROUP4_NR)
190ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_GROUP6_BASE	(IRQ_EINT_GROUP5_BASE + IRQ_EINT_GROUP5_NR)
191ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_GROUP7_BASE	(IRQ_EINT_GROUP6_BASE + IRQ_EINT_GROUP6_NR)
192ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_GROUP8_BASE	(IRQ_EINT_GROUP7_BASE + IRQ_EINT_GROUP7_NR)
193ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_GROUP9_BASE	(IRQ_EINT_GROUP8_BASE + IRQ_EINT_GROUP8_NR)
194ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
195ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_EINT_GROUP(group, no)	(IRQ_EINT_GROUP##group##_BASE + (no))
196ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
197ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks/* Define a group of interrupts for board-specific use (eg, for MFD
198ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks * interrupt controllers). */
199ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_BOARD_START (IRQ_EINT_GROUP9_BASE + IRQ_EINT_GROUP9_NR + 1)
200ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
201ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#ifdef CONFIG_SMDK6410_WM1190_EV1
202ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_BOARD_NR 64
20360f9101a8881797fecd89450b8a8d17a440e6281Mark Brown#elif defined(CONFIG_SMDK6410_WM1192_EV1)
20460f9101a8881797fecd89450b8a8d17a440e6281Mark Brown#define IRQ_BOARD_NR 64
205ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#else
206ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_BOARD_NR 16
207ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#endif
208ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
209ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define IRQ_BOARD_END (IRQ_BOARD_START + IRQ_BOARD_NR)
210ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
211ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks/* Set the default NR_IRQS */
212ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
213ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#define NR_IRQS	(IRQ_BOARD_END + 1)
214ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks
215999304be1177d42d16bc59c546228c6ac5a3e76aMarek Szyprowski/* Compatibility */
216999304be1177d42d16bc59c546228c6ac5a3e76aMarek Szyprowski
217999304be1177d42d16bc59c546228c6ac5a3e76aMarek Szyprowski#define IRQ_ONENAND	IRQ_ONENAND0
218999304be1177d42d16bc59c546228c6ac5a3e76aMarek Szyprowski
219ed618aff8a952f712caf1d475e0947a32a8b6606Ben Dooks#endif /* __ASM_MACH_S3C64XX_IRQS_H */
220d521f87e9c642dbc820cb839039e25a05cb02151Ben Dooks
221