pata_hpt366.c revision f08048e94564d009b19038cfbdd800aa83e79c7f
1669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik/*
2669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik * Libata driver for the highpoint 366 and 368 UDMA66 ATA controllers.
3669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
4669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik * This driver is heavily based upon:
5669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
6669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik * linux/drivers/ide/pci/hpt366.c		Version 0.36	April 25, 2003
7669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
8669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik * Copyright (C) 1999-2003		Andre Hedrick <andre@linux-ide.org>
9669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik * Portions Copyright (C) 2001	        Sun Microsystems, Inc.
10669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik * Portions Copyright (C) 2003		Red Hat Inc
11669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
12669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
13669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik * TODO
14669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	Maybe PLL mode
15669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	Look into engine reset on timeout errors. Should not be
16669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *		required.
17669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik */
18669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
19669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
20669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik#include <linux/kernel.h>
21669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik#include <linux/module.h>
22669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik#include <linux/pci.h>
23669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik#include <linux/init.h>
24669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik#include <linux/blkdev.h>
25669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik#include <linux/delay.h>
26669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik#include <scsi/scsi_host.h>
27669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik#include <linux/libata.h>
28669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
29669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik#define DRV_NAME	"pata_hpt366"
306ddd68615ae9b21096545d7d6ab0f04113ae8b42Alan Cox#define DRV_VERSION	"0.6.2"
31669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
32669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstruct hpt_clock {
33669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	u8	xfer_speed;
34669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	u32	timing;
35669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik};
36669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
37669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik/* key for bus clock timings
38669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik * bit
39669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik * 0:3    data_high_time. inactive time of DIOW_/DIOR_ for PIO and MW
40669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *        DMA. cycles = value + 1
41669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik * 4:8    data_low_time. active time of DIOW_/DIOR_ for PIO and MW
42669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *        DMA. cycles = value + 1
43669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik * 9:12   cmd_high_time. inactive time of DIOW_/DIOR_ during task file
44669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *        register access.
45669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik * 13:17  cmd_low_time. active time of DIOW_/DIOR_ during task file
46669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *        register access.
47669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik * 18:21  udma_cycle_time. clock freq and clock cycles for UDMA xfer.
48669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *        during task file register access.
49669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik * 22:24  pre_high_time. time to initialize 1st cycle for PIO and MW DMA
50669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *        xfer.
51669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik * 25:27  cmd_pre_high_time. time to initialize 1st PIO cycle for task
52669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *        register access.
53669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik * 28     UDMA enable
54669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik * 29     DMA enable
55669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik * 30     PIO_MST enable. if set, the chip is in bus master mode during
56669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *        PIO.
57669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik * 31     FIFO enable.
58669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik */
59669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
60669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic const struct hpt_clock hpt366_40[] = {
61669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_UDMA_4,	0x900fd943	},
62669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_UDMA_3,	0x900ad943	},
63669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_UDMA_2,	0x900bd943	},
64669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_UDMA_1,	0x9008d943	},
65669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_UDMA_0,	0x9008d943	},
66669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
67669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_MW_DMA_2,	0xa008d943	},
68669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_MW_DMA_1,	0xa010d955	},
69669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_MW_DMA_0,	0xa010d9fc	},
70669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
71669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_PIO_4,	0xc008d963	},
72669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_PIO_3,	0xc010d974	},
73669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_PIO_2,	0xc010d997	},
74669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_PIO_1,	0xc010d9c7	},
75669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_PIO_0,	0xc018d9d9	},
76669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	0,		0x0120d9d9	}
77669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik};
78669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
79669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic const struct hpt_clock hpt366_33[] = {
80669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_UDMA_4,	0x90c9a731	},
81669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_UDMA_3,	0x90cfa731	},
82669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_UDMA_2,	0x90caa731	},
83669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_UDMA_1,	0x90cba731	},
84669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_UDMA_0,	0x90c8a731	},
85669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
86669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_MW_DMA_2,	0xa0c8a731	},
87669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_MW_DMA_1,	0xa0c8a732	},	/* 0xa0c8a733 */
88669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_MW_DMA_0,	0xa0c8a797	},
89669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
90669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_PIO_4,	0xc0c8a731	},
91669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_PIO_3,	0xc0c8a742	},
92669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_PIO_2,	0xc0d0a753	},
93669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_PIO_1,	0xc0d0a7a3	},	/* 0xc0d0a793 */
94669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_PIO_0,	0xc0d0a7aa	},	/* 0xc0d0a7a7 */
95669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	0,		0x0120a7a7	}
96669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik};
97669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
98669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic const struct hpt_clock hpt366_25[] = {
99669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_UDMA_4,	0x90c98521	},
100669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_UDMA_3,	0x90cf8521	},
101669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_UDMA_2,	0x90cf8521	},
102669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_UDMA_1,	0x90cb8521	},
103669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_UDMA_0,	0x90cb8521	},
104669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
105669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_MW_DMA_2,	0xa0ca8521	},
106669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_MW_DMA_1,	0xa0ca8532	},
107669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_MW_DMA_0,	0xa0ca8575	},
108669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
109669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_PIO_4,	0xc0ca8521	},
110669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_PIO_3,	0xc0ca8532	},
111669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_PIO_2,	0xc0ca8542	},
112669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_PIO_1,	0xc0d08572	},
113669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	XFER_PIO_0,	0xc0d08585	},
114669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	{	0,		0x01208585	}
115669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik};
116669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
117669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic const char *bad_ata33[] = {
118669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
119669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
120669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
121669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"Maxtor 90510D4",
122669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
123669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
124669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
125669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	NULL
126669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik};
127669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
128669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic const char *bad_ata66_4[] = {
129669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"IBM-DTLA-307075",
130669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"IBM-DTLA-307060",
131669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"IBM-DTLA-307045",
132669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"IBM-DTLA-307030",
133669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"IBM-DTLA-307020",
134669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"IBM-DTLA-307015",
135669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"IBM-DTLA-305040",
136669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"IBM-DTLA-305030",
137669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"IBM-DTLA-305020",
138669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"IC35L010AVER07-0",
139669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"IC35L020AVER07-0",
140669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"IC35L030AVER07-0",
141669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"IC35L040AVER07-0",
142669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"IC35L060AVER07-0",
143669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"WDC AC310200R",
144669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	NULL
145669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik};
146669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
147669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic const char *bad_ata66_3[] = {
148669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	"WDC AC310200R",
149669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	NULL
150669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik};
151669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
152669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic int hpt_dma_blacklisted(const struct ata_device *dev, char *modestr, const char *list[])
153669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
1548bfa79fcb81d2bdb043f60ab4171704467808b55Tejun Heo	unsigned char model_num[ATA_ID_PROD_LEN + 1];
155669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	int i = 0;
156669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
1578bfa79fcb81d2bdb043f60ab4171704467808b55Tejun Heo	ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
158669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
1598bfa79fcb81d2bdb043f60ab4171704467808b55Tejun Heo	while (list[i] != NULL) {
1608bfa79fcb81d2bdb043f60ab4171704467808b55Tejun Heo		if (!strcmp(list[i], model_num)) {
16185cd7251b9112e3dabeac9fd3b175601ca607241Jeff Garzik			printk(KERN_WARNING DRV_NAME ": %s is not supported for %s.\n",
162669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik				modestr, list[i]);
163669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik			return 1;
164669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		}
165669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		i++;
166669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	}
167669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	return 0;
168669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
169669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
170669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik/**
171669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	hpt366_filter	-	mode selection filter
172669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@adev: ATA device
173669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
174669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	Block UDMA on devices that cause trouble with this controller.
175669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik */
17685cd7251b9112e3dabeac9fd3b175601ca607241Jeff Garzik
177a76b62ca70662cd0ca98edf366c6637009a95f7dAlan Coxstatic unsigned long hpt366_filter(struct ata_device *adev, unsigned long mask)
178669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
179669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	if (adev->class == ATA_DEV_ATA) {
180669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		if (hpt_dma_blacklisted(adev, "UDMA",  bad_ata33))
181669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik			mask &= ~ATA_MASK_UDMA;
182669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		if (hpt_dma_blacklisted(adev, "UDMA3", bad_ata66_3))
1836ddd68615ae9b21096545d7d6ab0f04113ae8b42Alan Cox			mask &= ~(0xF8 << ATA_SHIFT_UDMA);
184669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		if (hpt_dma_blacklisted(adev, "UDMA4", bad_ata66_4))
1856ddd68615ae9b21096545d7d6ab0f04113ae8b42Alan Cox			mask &= ~(0xF0 << ATA_SHIFT_UDMA);
186669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	}
187a76b62ca70662cd0ca98edf366c6637009a95f7dAlan Cox	return ata_pci_default_filter(adev, mask);
188669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
189669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
190669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik/**
191669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	hpt36x_find_mode	-	reset the hpt36x bus
192669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@ap: ATA port
193669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@speed: transfer mode
194669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
195669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	Return the 32bit register programming information for this channel
196669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	that matches the speed provided.
197669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik */
19885cd7251b9112e3dabeac9fd3b175601ca607241Jeff Garzik
199669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic u32 hpt36x_find_mode(struct ata_port *ap, int speed)
200669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
201669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	struct hpt_clock *clocks = ap->host->private_data;
20285cd7251b9112e3dabeac9fd3b175601ca607241Jeff Garzik
203669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	while(clocks->xfer_speed) {
204669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		if (clocks->xfer_speed == speed)
205669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik			return clocks->timing;
206669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		clocks++;
207669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	}
208669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	BUG();
209669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	return 0xffffffffU;	/* silence compiler warning */
210669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
21185cd7251b9112e3dabeac9fd3b175601ca607241Jeff Garzik
212fecfda5d88dcc3775f72d6f3a55d11b77c67f878Alan Coxstatic int hpt36x_cable_detect(struct ata_port *ap)
213fecfda5d88dcc3775f72d6f3a55d11b77c67f878Alan Cox{
214fecfda5d88dcc3775f72d6f3a55d11b77c67f878Alan Cox	u8 ata66;
215fecfda5d88dcc3775f72d6f3a55d11b77c67f878Alan Cox	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
216fecfda5d88dcc3775f72d6f3a55d11b77c67f878Alan Cox
217fecfda5d88dcc3775f72d6f3a55d11b77c67f878Alan Cox	pci_read_config_byte(pdev, 0x5A, &ata66);
218fecfda5d88dcc3775f72d6f3a55d11b77c67f878Alan Cox	if (ata66 & (1 << ap->port_no))
219fecfda5d88dcc3775f72d6f3a55d11b77c67f878Alan Cox		return ATA_CBL_PATA40;
220fecfda5d88dcc3775f72d6f3a55d11b77c67f878Alan Cox	return ATA_CBL_PATA80;
221fecfda5d88dcc3775f72d6f3a55d11b77c67f878Alan Cox}
222fecfda5d88dcc3775f72d6f3a55d11b77c67f878Alan Cox
223669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik/**
224669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	hpt366_set_piomode		-	PIO setup
225669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@ap: ATA interface
226669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@adev: device on the interface
227669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
22885cd7251b9112e3dabeac9fd3b175601ca607241Jeff Garzik *	Perform PIO mode setup.
229669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik */
23085cd7251b9112e3dabeac9fd3b175601ca607241Jeff Garzik
231669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic void hpt366_set_piomode(struct ata_port *ap, struct ata_device *adev)
232669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
233669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
234669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	u32 addr1, addr2;
235669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	u32 reg;
236669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	u32 mode;
237669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	u8 fast;
238669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
239669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
240669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	addr2 = 0x51 + 4 * ap->port_no;
24185cd7251b9112e3dabeac9fd3b175601ca607241Jeff Garzik
242669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	/* Fast interrupt prediction disable, hold off interrupt disable */
243669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	pci_read_config_byte(pdev, addr2, &fast);
244669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	if (fast & 0x80) {
245669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		fast &= ~0x80;
246669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		pci_write_config_byte(pdev, addr2, fast);
247669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	}
24885cd7251b9112e3dabeac9fd3b175601ca607241Jeff Garzik
249669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	pci_read_config_dword(pdev, addr1, &reg);
250669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	mode = hpt36x_find_mode(ap, adev->pio_mode);
251669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	mode &= ~0x8000000;	/* No FIFO in PIO */
252669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	mode &= ~0x30070000;	/* Leave config bits alone */
253669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	reg &= 0x30070000;	/* Strip timing bits */
254669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	pci_write_config_dword(pdev, addr1, reg | mode);
255669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
256669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
257669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik/**
258669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	hpt366_set_dmamode		-	DMA timing setup
259669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@ap: ATA interface
260669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@adev: Device being configured
261669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
262669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	Set up the channel for MWDMA or UDMA modes. Much the same as with
263669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	PIO, load the mode number and then set MWDMA or UDMA flag.
264669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik */
26585cd7251b9112e3dabeac9fd3b175601ca607241Jeff Garzik
266669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic void hpt366_set_dmamode(struct ata_port *ap, struct ata_device *adev)
267669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
268669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
269669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	u32 addr1, addr2;
270669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	u32 reg;
271669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	u32 mode;
272669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	u8 fast;
273669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
274669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
275669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	addr2 = 0x51 + 4 * ap->port_no;
27685cd7251b9112e3dabeac9fd3b175601ca607241Jeff Garzik
277669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	/* Fast interrupt prediction disable, hold off interrupt disable */
278669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	pci_read_config_byte(pdev, addr2, &fast);
279669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	if (fast & 0x80) {
280669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		fast &= ~0x80;
281669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		pci_write_config_byte(pdev, addr2, fast);
282669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	}
28385cd7251b9112e3dabeac9fd3b175601ca607241Jeff Garzik
284669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	pci_read_config_dword(pdev, addr1, &reg);
285669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	mode = hpt36x_find_mode(ap, adev->dma_mode);
286669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	mode |= 0x8000000;	/* FIFO in MWDMA or UDMA */
287669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	mode &= ~0xC0000000;	/* Leave config bits alone */
288669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	reg &= 0xC0000000;	/* Strip timing bits */
289669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	pci_write_config_dword(pdev, addr1, reg | mode);
290669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
291669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
292669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic struct scsi_host_template hpt36x_sht = {
293669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.module			= THIS_MODULE,
294669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.name			= DRV_NAME,
295669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.ioctl			= ata_scsi_ioctl,
296669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.queuecommand		= ata_scsi_queuecmd,
297669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.can_queue		= ATA_DEF_QUEUE,
298669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.this_id		= ATA_SHT_THIS_ID,
299669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.sg_tablesize		= LIBATA_MAX_PRD,
300669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
301669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.emulated		= ATA_SHT_EMULATED,
302669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.use_clustering		= ATA_SHT_USE_CLUSTERING,
303669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.proc_name		= DRV_NAME,
304669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.dma_boundary		= ATA_DMA_BOUNDARY,
305669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.slave_configure	= ata_scsi_slave_config,
306afdfe899e6420eac6c5eb3bc8c89456dff38d40eTejun Heo	.slave_destroy		= ata_scsi_slave_destroy,
307669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.bios_param		= ata_std_bios_param,
308669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik};
309669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
310669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik/*
311669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	Configuration for HPT366/68
312669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik */
31385cd7251b9112e3dabeac9fd3b175601ca607241Jeff Garzik
314669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic struct ata_port_operations hpt366_port_ops = {
315669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.set_piomode	= hpt366_set_piomode,
316669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.set_dmamode	= hpt366_set_dmamode,
317669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.mode_filter	= hpt366_filter,
31885cd7251b9112e3dabeac9fd3b175601ca607241Jeff Garzik
319669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.tf_load	= ata_tf_load,
320669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.tf_read	= ata_tf_read,
321669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.check_status 	= ata_check_status,
322669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.exec_command	= ata_exec_command,
323669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.dev_select 	= ata_std_dev_select,
324669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
325669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.freeze		= ata_bmdma_freeze,
326669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.thaw		= ata_bmdma_thaw,
3274349eebf67b2b06eab36f3dad651ac36619ae986Alan Cox	.error_handler	= ata_bmdma_error_handler,
328669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.post_internal_cmd = ata_bmdma_post_internal_cmd,
329fecfda5d88dcc3775f72d6f3a55d11b77c67f878Alan Cox	.cable_detect	= hpt36x_cable_detect,
330669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
331669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.bmdma_setup 	= ata_bmdma_setup,
332669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.bmdma_start 	= ata_bmdma_start,
333669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.bmdma_stop	= ata_bmdma_stop,
334669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.bmdma_status 	= ata_bmdma_status,
335669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
336669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.qc_prep 	= ata_qc_prep,
337669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.qc_issue	= ata_qc_issue_prot,
338bda3028813bd07f34f30288a492fbf6f7b8712ddJeff Garzik
3390d5ff566779f894ca9937231a181eb31e4adff0eTejun Heo	.data_xfer	= ata_data_xfer,
340669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
341669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.irq_handler	= ata_interrupt,
342669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.irq_clear	= ata_bmdma_irq_clear,
343246ce3b675843e0369643cceb4faeb6cf6d19a30Akira Iguchi	.irq_on		= ata_irq_on,
344669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
34581ad1837b590775336f68eafcae8dab13a975b3aAlan Cox	.port_start	= ata_sff_port_start,
34685cd7251b9112e3dabeac9fd3b175601ca607241Jeff Garzik};
347669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
348669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik/**
349aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox *	hpt36x_init_chipset	-	common chip setup
350aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox *	@dev: PCI device
351aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox *
352aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox *	Perform the chip setup work that must be done at both init and
353aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox *	resume time
354aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox */
355aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox
356aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Coxstatic void hpt36x_init_chipset(struct pci_dev *dev)
357aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox{
358aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox	u8 drive_fast;
359aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox	pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
360aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox	pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
361aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox	pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
362aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox	pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
363aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox
364aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox	pci_read_config_byte(dev, 0x51, &drive_fast);
365aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox	if (drive_fast & 0x80)
366aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox		pci_write_config_byte(dev, 0x51, drive_fast & ~0x80);
367aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox}
368aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox
369aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox/**
370669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	hpt36x_init_one		-	Initialise an HPT366/368
371669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@dev: PCI device
372669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	@id: Entry in match table
373669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
374669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	Initialise an HPT36x device. There are some interesting complications
375669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	here. Firstly the chip may report 366 and be one of several variants.
376669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	Secondly all the timings depend on the clock for the chip which we must
377669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	detect and look up
378669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
379669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	This is the known chip mappings. It may be missing a couple of later
380669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	releases.
381669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
382669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	Chip version		PCI		Rev	Notes
383669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	HPT366			4 (HPT366)	0	UDMA66
384669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	HPT366			4 (HPT366)	1	UDMA66
385669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	HPT368			4 (HPT366)	2	UDMA66
386669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *	HPT37x/30x		4 (HPT366)	3+	Other driver
387669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik *
388669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik */
38985cd7251b9112e3dabeac9fd3b175601ca607241Jeff Garzik
390669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic int hpt36x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
391669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
3921626aeb881236c8cb022b5e4ca594146a951d669Tejun Heo	static const struct ata_port_info info_hpt366 = {
393669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		.sht = &hpt36x_sht,
3941d2808fd3d2d5d2c0483796a0f443d1cb3f11367Jeff Garzik		.flags = ATA_FLAG_SLAVE_POSS,
395669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		.pio_mask = 0x1f,
396669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		.mwdma_mask = 0x07,
397bf6263a853c9c143bf03f0a6fdcc68ab714fb5f5Jeff Garzik		.udma_mask = ATA_UDMA4,
398669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		.port_ops = &hpt366_port_ops
399669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	};
4001626aeb881236c8cb022b5e4ca594146a951d669Tejun Heo	struct ata_port_info info = info_hpt366;
4011626aeb881236c8cb022b5e4ca594146a951d669Tejun Heo	const struct ata_port_info *ppi[] = { &info, NULL };
402669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
403669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	u32 class_rev;
404669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	u32 reg1;
405f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo	int rc;
406f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo
407f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo	rc = pcim_enable_device(dev);
408f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo	if (rc)
409f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo		return rc;
410669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
411669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
412669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	class_rev &= 0xFF;
41385cd7251b9112e3dabeac9fd3b175601ca607241Jeff Garzik
414669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	/* May be a later chip in disguise. Check */
415669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	/* Newer chips are not in the HPT36x driver. Ignore them */
416669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	if (class_rev > 2)
417669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik			return -ENODEV;
418669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
419aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox	hpt36x_init_chipset(dev);
420669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
421669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	pci_read_config_dword(dev, 0x40,  &reg1);
42285cd7251b9112e3dabeac9fd3b175601ca607241Jeff Garzik
423669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	/* PCI clocking determines the ATA timing values to use */
424669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	/* info_hpt366 is safe against re-entry so we can scribble on it */
4252c136efcf6f58d07512c4df83eb494597fe0d229OGAWA Hirofumi	switch((reg1 & 0x700) >> 8) {
426669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		case 5:
4271626aeb881236c8cb022b5e4ca594146a951d669Tejun Heo			info.private_data = &hpt366_40;
428669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik			break;
429669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		case 9:
4301626aeb881236c8cb022b5e4ca594146a951d669Tejun Heo			info.private_data = &hpt366_25;
431669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik			break;
432669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik		default:
4331626aeb881236c8cb022b5e4ca594146a951d669Tejun Heo			info.private_data = &hpt366_33;
434669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik			break;
435669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	}
436669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	/* Now kick off ATA set up */
4371626aeb881236c8cb022b5e4ca594146a951d669Tejun Heo	return ata_pci_init_one(dev, ppi);
438669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
439669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
440438ac6d5e3f8106a6bd1a5682c508d660294a85dTejun Heo#ifdef CONFIG_PM
441aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Coxstatic int hpt36x_reinit_one(struct pci_dev *dev)
442aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox{
443f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo	struct ata_host *host = dev_get_drvdata(&dev->dev);
444f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo	int rc;
445f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo
446f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo	rc = ata_pci_device_do_resume(dev);
447f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo	if (rc)
448f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo		return rc;
449aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox	hpt36x_init_chipset(dev);
450f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo	ata_host_resume(host);
451f08048e94564d009b19038cfbdd800aa83e79c7fTejun Heo	return 0;
452aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox}
453438ac6d5e3f8106a6bd1a5682c508d660294a85dTejun Heo#endif
454aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox
4552d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzikstatic const struct pci_device_id hpt36x[] = {
4562d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
4572d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	{ },
458669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik};
459669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
460669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic struct pci_driver hpt36x_pci_driver = {
4612d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik	.name 		= DRV_NAME,
462669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.id_table	= hpt36x,
463669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	.probe 		= hpt36x_init_one,
464aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox	.remove		= ata_pci_remove_one,
465438ac6d5e3f8106a6bd1a5682c508d660294a85dTejun Heo#ifdef CONFIG_PM
466aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox	.suspend	= ata_pci_device_suspend,
467aa54ab1eff30f1e5859acf4e15f0730288373ee5Alan Cox	.resume		= hpt36x_reinit_one,
468438ac6d5e3f8106a6bd1a5682c508d660294a85dTejun Heo#endif
469669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik};
470669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
471669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic int __init hpt36x_init(void)
472669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
473669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	return pci_register_driver(&hpt36x_pci_driver);
474669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
475669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
476669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikstatic void __exit hpt36x_exit(void)
477669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik{
478669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik	pci_unregister_driver(&hpt36x_pci_driver);
479669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik}
480669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
481669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff GarzikMODULE_AUTHOR("Alan Cox");
482669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff GarzikMODULE_DESCRIPTION("low-level driver for the Highpoint HPT366/368");
483669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff GarzikMODULE_LICENSE("GPL");
484669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff GarzikMODULE_DEVICE_TABLE(pci, hpt36x);
485669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff GarzikMODULE_VERSION(DRV_VERSION);
486669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzik
487669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikmodule_init(hpt36x_init);
488669a5db411d85a14f86cd92bc16bf7ab5b8aa235Jeff Garzikmodule_exit(hpt36x_exit);
489