sata_mv.c revision 3e4a139107e497a741c26f8a377a10f214d63ec1
120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ/* 220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * sata_mv.c - Marvell SATA support 320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * 4e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord * Copyright 2008: Marvell Corporation, all rights reserved. 58b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik * Copyright 2005: EMC Corporation, all rights reserved. 6e2b1be56c5656902744c2b52e8304126a40bb609Jeff Garzik * Copyright 2005 Red Hat, Inc. All rights reserved. 720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * 820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * Please ALWAYS copy linux-ide@vger.kernel.org on emails. 920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * 1020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * This program is free software; you can redistribute it and/or modify 1120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * it under the terms of the GNU General Public License as published by 1220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * the Free Software Foundation; version 2 of the License. 1320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * 1420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * This program is distributed in the hope that it will be useful, 1520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * but WITHOUT ANY WARRANTY; without even the implied warranty of 1620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * GNU General Public License for more details. 1820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * 1920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * You should have received a copy of the GNU General Public License 2020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * along with this program; if not, write to the Free Software 2120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 2220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * 2320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ */ 2420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 254a05e2091709dbb22b86a1b3343cd3fa3c0d7a6bJeff Garzik/* 2685afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * sata_mv TODO list: 2785afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * 2885afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * --> Errata workaround for NCQ device errors. 2985afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * 3085afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * --> More errata workarounds for PCI-X. 3185afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * 3285afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * --> Complete a full errata audit for all chipsets to identify others. 3385afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * 3485afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it). 3585afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * 3685afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * --> Investigate problems with PCI Message Signalled Interrupts (MSI). 3785afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * 3885afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * --> Cache frequently-accessed registers in mv_port_priv to reduce overhead. 3985afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * 4085afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * --> Develop a low-power-consumption strategy, and implement it. 4185afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * 4285afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * --> [Experiment, low priority] Investigate interrupt coalescing. 4385afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * Quite often, especially with PCI Message Signalled Interrupts (MSI), 4485afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * the overhead reduced by interrupt mitigation is quite often not 4585afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * worth the latency cost. 4685afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * 4785afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * --> [Experiment, Marvell value added] Is it possible to use target 4885afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * mode to cross-connect two Linux boxes with Marvell cards? If so, 4985afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * creating LibATA target mode support would be very interesting. 5085afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * 5185afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * Target mode, for those without docs, is the ability to directly 5285afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * connect two SATA ports. 5385afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord */ 544a05e2091709dbb22b86a1b3343cd3fa3c0d7a6bJeff Garzik 5520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#include <linux/kernel.h> 5620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#include <linux/module.h> 5720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#include <linux/pci.h> 5820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#include <linux/init.h> 5920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#include <linux/blkdev.h> 6020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#include <linux/delay.h> 6120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#include <linux/interrupt.h> 628d8b60046d6a2328ca4b9031b4948084f775f607Andrew Morton#include <linux/dmapool.h> 6320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#include <linux/dma-mapping.h> 64a9524a76f70f3343e4be27f95a7e92a8ba5f9009Jeff Garzik#include <linux/device.h> 65f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara#include <linux/platform_device.h> 66f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara#include <linux/ata_platform.h> 6715a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek#include <linux/mbus.h> 6820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#include <scsi/scsi_host.h> 69193515d51ccb363165d6b09e9ba5c21089e34badJeff Garzik#include <scsi/scsi_cmnd.h> 706c08772e49622e90d39903e7ff0be1a0f463ac86Jeff Garzik#include <scsi/scsi_device.h> 7120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#include <linux/libata.h> 7220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 7320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#define DRV_NAME "sata_mv" 741fd2e1c242acb4a589d59c77853897bdbb599186Mark Lord#define DRV_VERSION "1.20" 7520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 7620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russenum { 7720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ /* BAR's are enumerated in terms of pci_resource_start() terms */ 7820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */ 7920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_IO_BAR = 2, /* offset 0x18: IO space */ 8020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */ 8120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 8220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */ 8320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */ 8420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 8520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_PCI_REG_BASE = 0, 8620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */ 87615ab95342f6245026d8974b9724f7ea57d9a184Mark Lord MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08), 88615ab95342f6245026d8974b9724f7ea57d9a184Mark Lord MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88), 89615ab95342f6245026d8974b9724f7ea57d9a184Mark Lord MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c), 90615ab95342f6245026d8974b9724f7ea57d9a184Mark Lord MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc), 91615ab95342f6245026d8974b9724f7ea57d9a184Mark Lord MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0), 92615ab95342f6245026d8974b9724f7ea57d9a184Mark Lord 9320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_SATAHC0_REG_BASE = 0x20000, 948e7decdb8b132ee970a2636931b7653dec6af472Mark Lord MV_FLASH_CTL_OFS = 0x1046c, 958e7decdb8b132ee970a2636931b7653dec6af472Mark Lord MV_GPIO_PORT_CTL_OFS = 0x104f0, 968e7decdb8b132ee970a2636931b7653dec6af472Mark Lord MV_RESET_CFG_OFS = 0x180d8, 9720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 9820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ, 9920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ, 10020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */ 10120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ, 10220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 10331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ MV_MAX_Q_DEPTH = 32, 10431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1, 10531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 10631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* CRQB needs alignment on a 1KB boundary. Size == 1KB 10731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * CRPB needs alignment on a 256B boundary. Size == 256B 10831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B 10931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ */ 11031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH), 11131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH), 112da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord MV_MAX_SG_CT = 256, 11331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT), 11431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 115352fab701ca4753dd005b67ce5e512be944eb591Mark Lord /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */ 11620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_PORT_HC_SHIFT = 2, 117352fab701ca4753dd005b67ce5e512be944eb591Mark Lord MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */ 118352fab701ca4753dd005b67ce5e512be944eb591Mark Lord /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */ 119352fab701ca4753dd005b67ce5e512be944eb591Mark Lord MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */ 12020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 12120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ /* Host Flags */ 12220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */ 12320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */ 1247bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara /* SoC integrated controllers, no PCI interface */ 125e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord MV_FLAG_SOC = (1 << 28), 1267bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara 127c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | 128bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI | 129bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ATA_FLAG_PIO_POLLING, 13047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE, 13120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 13231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ CRQB_FLAG_READ = (1 << 0), 13331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ CRQB_TAG_SHIFT = 1, 134c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */ 135e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */ 136c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */ 13731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ CRQB_CMD_ADDR_SHIFT = 8, 13831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ CRQB_CMD_CS = (0x2 << 11), 13931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ CRQB_CMD_LAST = (1 << 15), 14031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 14131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ CRPB_FLAG_STATUS_SHIFT = 8, 142c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */ 143c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */ 14431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 14531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ EPRD_FLAG_END_OF_TBL = (1 << 31), 14631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 14720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ /* PCI interface registers */ 14820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 14931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ PCI_COMMAND_OFS = 0xc00, 1508e7decdb8b132ee970a2636931b7653dec6af472Mark Lord PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */ 15131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 15220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ PCI_MAIN_CMD_STS_OFS = 0xd30, 15320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ STOP_PCI_MASTER = (1 << 2), 15420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ PCI_MASTER_EMPTY = (1 << 3), 15520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ GLOB_SFT_RST = (1 << 4), 15620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 1578e7decdb8b132ee970a2636931b7653dec6af472Mark Lord MV_PCI_MODE_OFS = 0xd00, 1588e7decdb8b132ee970a2636931b7653dec6af472Mark Lord MV_PCI_MODE_MASK = 0x30, 1598e7decdb8b132ee970a2636931b7653dec6af472Mark Lord 160522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik MV_PCI_EXP_ROM_BAR_CTL = 0xd2c, 161522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik MV_PCI_DISC_TIMER = 0xd04, 162522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik MV_PCI_MSI_TRIGGER = 0xc38, 163522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik MV_PCI_SERR_MASK = 0xc28, 1648e7decdb8b132ee970a2636931b7653dec6af472Mark Lord MV_PCI_XBAR_TMOUT_OFS = 0x1d04, 165522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik MV_PCI_ERR_LOW_ADDRESS = 0x1d40, 166522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik MV_PCI_ERR_HIGH_ADDRESS = 0x1d44, 167522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik MV_PCI_ERR_ATTRIBUTE = 0x1d48, 168522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik MV_PCI_ERR_COMMAND = 0x1d50, 169522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik 17002a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord PCI_IRQ_CAUSE_OFS = 0x1d58, 17102a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord PCI_IRQ_MASK_OFS = 0x1d5c, 17220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */ 17320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 17402a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord PCIE_IRQ_CAUSE_OFS = 0x1900, 17502a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord PCIE_IRQ_MASK_OFS = 0x1910, 176646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */ 17702a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord 1787368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */ 1797368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60, 1807368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord PCI_HC_MAIN_IRQ_MASK_OFS = 0x1d64, 1817368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020, 1827368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord SOC_HC_MAIN_IRQ_MASK_OFS = 0x20024, 183352fab701ca4753dd005b67ce5e512be944eb591Mark Lord ERR_IRQ = (1 << 0), /* shift by port # */ 184352fab701ca4753dd005b67ce5e512be944eb591Mark Lord DONE_IRQ = (1 << 1), /* shift by port # */ 18520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */ 18620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ HC_SHIFT = 9, /* bits 9-17 = HC1's ports */ 18720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ PCI_ERR = (1 << 18), 18820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */ 18920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */ 190fb621e2fde735abab854586d52c96c5624bcb5b8Jeff Garzik PORTS_0_3_COAL_DONE = (1 << 8), 191fb621e2fde735abab854586d52c96c5624bcb5b8Jeff Garzik PORTS_4_7_COAL_DONE = (1 << 17), 19220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */ 19320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ GPIO_INT = (1 << 22), 19420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ SELF_INT = (1 << 23), 19520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ TWSI_INT = (1 << 24), 19620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */ 197fb621e2fde735abab854586d52c96c5624bcb5b8Jeff Garzik HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */ 198e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */ 1998b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE | 200f9f7fe014fc7197a5f36f9d9859cbb27c3bdd2abMark Lord PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE | 20120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT | 20220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ HC_MAIN_RSVD), 203fb621e2fde735abab854586d52c96c5624bcb5b8Jeff Garzik HC_MAIN_MASKED_IRQS_5 = (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE | 204fb621e2fde735abab854586d52c96c5624bcb5b8Jeff Garzik HC_MAIN_RSVD_5), 205f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara HC_MAIN_MASKED_IRQS_SOC = (PORTS_0_3_COAL_DONE | HC_MAIN_RSVD_SOC), 20620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 20720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ /* SATAHC registers */ 20820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ HC_CFG_OFS = 0, 20920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 21020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ HC_IRQ_CAUSE_OFS = 0x14, 211352fab701ca4753dd005b67ce5e512be944eb591Mark Lord DMA_IRQ = (1 << 0), /* shift by port # */ 212352fab701ca4753dd005b67ce5e512be944eb591Mark Lord HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */ 21320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ DEV_IRQ = (1 << 8), /* shift by port # */ 21420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 21520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ /* Shadow block registers */ 21631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ SHD_BLK_OFS = 0x100, 21731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */ 21820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 21920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ /* SATA registers */ 22020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */ 22120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ SATA_ACTIVE_OFS = 0x350, 2220c58912e192fc3a4835d772aafa40b72552b819fMark Lord SATA_FIS_IRQ_CAUSE_OFS = 0x364, 22317c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord 224e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord LTMODE_OFS = 0x30c, 22517c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */ 22617c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord 22747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik PHY_MODE3 = 0x310, 228bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik PHY_MODE4 = 0x314, 229bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik PHY_MODE2 = 0x330, 230e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord SATA_IFCTL_OFS = 0x344, 2318e7decdb8b132ee970a2636931b7653dec6af472Mark Lord SATA_TESTCTL_OFS = 0x348, 232e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord SATA_IFSTAT_OFS = 0x34c, 233e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord VENDOR_UNIQUE_FIS_OFS = 0x35c, 23417c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord 2358e7decdb8b132ee970a2636931b7653dec6af472Mark Lord FISCFG_OFS = 0x360, 2368e7decdb8b132ee970a2636931b7653dec6af472Mark Lord FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */ 2378e7decdb8b132ee970a2636931b7653dec6af472Mark Lord FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */ 23817c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord 239c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik MV5_PHY_MODE = 0x74, 2408e7decdb8b132ee970a2636931b7653dec6af472Mark Lord MV5_LTMODE_OFS = 0x30, 2418e7decdb8b132ee970a2636931b7653dec6af472Mark Lord MV5_PHY_CTL_OFS = 0x0C, 2428e7decdb8b132ee970a2636931b7653dec6af472Mark Lord SATA_INTERFACE_CFG_OFS = 0x050, 243bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 244bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik MV_M2_PREAMP_MASK = 0x7e0, 24520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 24620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ /* Port registers */ 24720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ EDMA_CFG_OFS = 0, 2480c58912e192fc3a4835d772aafa40b72552b819fMark Lord EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */ 2490c58912e192fc3a4835d772aafa40b72552b819fMark Lord EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */ 2500c58912e192fc3a4835d772aafa40b72552b819fMark Lord EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */ 2510c58912e192fc3a4835d772aafa40b72552b819fMark Lord EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */ 2520c58912e192fc3a4835d772aafa40b72552b819fMark Lord EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */ 253e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */ 254e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */ 25520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 25620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ EDMA_ERR_IRQ_CAUSE_OFS = 0x8, 25720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ EDMA_ERR_IRQ_MASK_OFS = 0xc, 2586c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */ 2596c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */ 2606c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_DEV = (1 << 2), /* device error */ 2616c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */ 2626c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_DEV_CON = (1 << 4), /* device connected */ 2636c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */ 264c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */ 265c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */ 2666c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */ 267c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */ 2686c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */ 2696c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */ 2706c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */ 2716c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */ 272646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord 2736c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */ 274646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */ 275646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */ 276646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */ 277646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */ 278646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord 2796c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */ 280646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord 2816c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */ 282646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */ 283646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */ 284646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */ 285646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */ 286646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */ 287646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord 2886c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */ 289646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord 2906c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */ 291c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik EDMA_ERR_OVERRUN_5 = (1 << 5), 292c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik EDMA_ERR_UNDERRUN_5 = (1 << 6), 293646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord 294646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 | 295646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_RX_1 | 296646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_RX_3 | 29785afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord EDMA_ERR_LNK_CTRL_TX, 298646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord 299bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_EH_FREEZE = EDMA_ERR_D_PAR | 300bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_PRD_PAR | 301bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_DEV_DCON | 302bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_DEV_CON | 303bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_SERR | 304bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_SELF_DIS | 3056c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_CRQB_PAR | 306bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_CRPB_PAR | 307bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_INTRL_PAR | 308bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_IORDY | 309bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_LNK_CTRL_RX_2 | 310bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_LNK_DATA_RX | 311bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_LNK_DATA_TX | 312bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_TRANS_PROTO, 313e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord 314bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR | 315bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_PRD_PAR | 316bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_DEV_DCON | 317bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_DEV_CON | 318bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_OVERRUN_5 | 319bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_UNDERRUN_5 | 320bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_SELF_DIS_5 | 3216c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_CRQB_PAR | 322bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_CRPB_PAR | 323bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_INTRL_PAR | 324bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_IORDY, 32520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 32631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ EDMA_REQ_Q_BASE_HI_OFS = 0x10, 32731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */ 32831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 32931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ EDMA_REQ_Q_OUT_PTR_OFS = 0x18, 33031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ EDMA_REQ_Q_PTR_SHIFT = 5, 33131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 33231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ EDMA_RSP_Q_BASE_HI_OFS = 0x1c, 33331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ EDMA_RSP_Q_IN_PTR_OFS = 0x20, 33431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */ 33531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ EDMA_RSP_Q_PTR_SHIFT = 3, 33631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 3370ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik EDMA_CMD_OFS = 0x28, /* EDMA command register */ 3380ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik EDMA_EN = (1 << 0), /* enable EDMA */ 3390ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik EDMA_DS = (1 << 1), /* disable EDMA; self-negated */ 3408e7decdb8b132ee970a2636931b7653dec6af472Mark Lord EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */ 3418e7decdb8b132ee970a2636931b7653dec6af472Mark Lord 3428e7decdb8b132ee970a2636931b7653dec6af472Mark Lord EDMA_STATUS_OFS = 0x30, /* EDMA engine status */ 3438e7decdb8b132ee970a2636931b7653dec6af472Mark Lord EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */ 3448e7decdb8b132ee970a2636931b7653dec6af472Mark Lord EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */ 34520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 3468e7decdb8b132ee970a2636931b7653dec6af472Mark Lord EDMA_IORDY_TMOUT_OFS = 0x34, 3478e7decdb8b132ee970a2636931b7653dec6af472Mark Lord EDMA_ARB_CFG_OFS = 0x38, 3488e7decdb8b132ee970a2636931b7653dec6af472Mark Lord 3498e7decdb8b132ee970a2636931b7653dec6af472Mark Lord EDMA_HALTCOND_OFS = 0x60, /* GenIIe halt conditions */ 350bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 351352fab701ca4753dd005b67ce5e512be944eb591Mark Lord GEN_II_NCQ_MAX_SECTORS = 256, /* max sects/io on Gen2 w/NCQ */ 352352fab701ca4753dd005b67ce5e512be944eb591Mark Lord 35331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* Host private flags (hp_flags) */ 35431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ MV_HP_FLAG_MSI = (1 << 0), 35547c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik MV_HP_ERRATA_50XXB0 = (1 << 1), 35647c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik MV_HP_ERRATA_50XXB2 = (1 << 2), 35747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik MV_HP_ERRATA_60X1B2 = (1 << 3), 35847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik MV_HP_ERRATA_60X1C0 = (1 << 4), 359e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik MV_HP_ERRATA_XX42A0 = (1 << 5), 3600ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */ 3610ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */ 3620ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */ 36302a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */ 364616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */ 36520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 36631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* Port private flags (pp_flags) */ 3670ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */ 368721091685f853ba4e6c49f26f989db0b1a811250Mark Lord MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */ 36920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ}; 37020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 371ee9ccdf70163ca6408f6965e0fbc65baeac7312cJeff Garzik#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I) 372ee9ccdf70163ca6408f6965e0fbc65baeac7312cJeff Garzik#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II) 373e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE) 3748e7decdb8b132ee970a2636931b7653dec6af472Mark Lord#define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE) 3757bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#define HAS_PCI(host) (!((host)->ports[0]->flags & MV_FLAG_SOC)) 376bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 37715a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek#define WINDOW_CTRL(i) (0x20030 + ((i) << 4)) 37815a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek#define WINDOW_BASE(i) (0x20034 + ((i) << 4)) 37915a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek 380095fec887eaa1c38d17c0c929a6733c744a9fa1fJeff Garzikenum { 381baf14aa14efcfdb5a74d5cf804691086c6bec743Jeff Garzik /* DMA boundary 0xffff is required by the s/g splitting 382baf14aa14efcfdb5a74d5cf804691086c6bec743Jeff Garzik * we need on /length/ in mv_fill-sg(). 383baf14aa14efcfdb5a74d5cf804691086c6bec743Jeff Garzik */ 384baf14aa14efcfdb5a74d5cf804691086c6bec743Jeff Garzik MV_DMA_BOUNDARY = 0xffffU, 385095fec887eaa1c38d17c0c929a6733c744a9fa1fJeff Garzik 3860ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik /* mask of register bits containing lower 32 bits 3870ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik * of EDMA request queue DMA address 3880ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik */ 389095fec887eaa1c38d17c0c929a6733c744a9fa1fJeff Garzik EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U, 390095fec887eaa1c38d17c0c929a6733c744a9fa1fJeff Garzik 3910ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik /* ditto, for response queue */ 392095fec887eaa1c38d17c0c929a6733c744a9fa1fJeff Garzik EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U, 393095fec887eaa1c38d17c0c929a6733c744a9fa1fJeff Garzik}; 394095fec887eaa1c38d17c0c929a6733c744a9fa1fJeff Garzik 395522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzikenum chip_type { 396522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik chip_504x, 397522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik chip_508x, 398522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik chip_5080, 399522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik chip_604x, 400522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik chip_608x, 401e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik chip_6042, 402e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik chip_7042, 403f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara chip_soc, 404522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik}; 405522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik 40631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ/* Command ReQuest Block: 32B */ 40731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstruct mv_crqb { 408e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 sg_addr; 409e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 sg_addr_hi; 410e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le16 ctrl_flags; 411e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le16 ata_cmd[11]; 41231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ}; 41320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 414e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzikstruct mv_crqb_iie { 415e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 addr; 416e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 addr_hi; 417e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 flags; 418e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 len; 419e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 ata_cmd[4]; 420e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik}; 421e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 42231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ/* Command ResPonse Block: 8B */ 42331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstruct mv_crpb { 424e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le16 id; 425e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le16 flags; 426e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 tmstmp; 42720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ}; 42820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 42931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */ 43031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstruct mv_sg { 431e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 addr; 432e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 flags_size; 433e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 addr_hi; 434e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 reserved; 43531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ}; 43620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 43731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstruct mv_port_priv { 43831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ struct mv_crqb *crqb; 43931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ dma_addr_t crqb_dma; 44031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ struct mv_crpb *crpb; 44131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ dma_addr_t crpb_dma; 442eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH]; 443eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH]; 444bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 445bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik unsigned int req_idx; 446bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik unsigned int resp_idx; 447bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 44831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ u32 pp_flags; 44931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ}; 45031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 451bca1c4eb9411533d613123618c0d127fae532595Jeff Garzikstruct mv_port_signal { 452bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik u32 amps; 453bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik u32 pre; 454bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik}; 455bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 45602a121da5a53d415b6596bc19cc6999d295d32a4Mark Lordstruct mv_host_priv { 45702a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord u32 hp_flags; 45802a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord struct mv_port_signal signal[8]; 45902a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord const struct mv_hw_ops *ops; 460f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara int n_ports; 461f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *base; 4627368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord void __iomem *main_irq_cause_addr; 4637368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord void __iomem *main_irq_mask_addr; 46402a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord u32 irq_cause_ofs; 46502a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord u32 irq_mask_ofs; 46602a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord u32 unmask_all_irqs; 467da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord /* 468da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord * These consistent DMA memory pools give us guaranteed 469da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord * alignment for hardware-accessed data structures, 470da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord * and less memory waste in accomplishing the alignment. 471da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord */ 472da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord struct dma_pool *crqb_pool; 473da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord struct dma_pool *crpb_pool; 474da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord struct dma_pool *sg_tbl_pool; 47502a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord}; 47602a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord 47747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstruct mv_hw_ops { 4782a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzik void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio, 4792a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzik unsigned int port); 48047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio); 48147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik void (*read_preamp)(struct mv_host_priv *hpriv, int idx, 48247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik void __iomem *mmio); 483c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio, 484c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int n_hc); 485522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio); 4867bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara void (*reset_bus)(struct ata_host *host, void __iomem *mmio); 48747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik}; 48847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 489da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heostatic int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val); 490da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heostatic int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 491da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heostatic int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val); 492da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heostatic int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 49331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstatic int mv_port_start(struct ata_port *ap); 49431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstatic void mv_port_stop(struct ata_port *ap); 4953e4a139107e497a741c26f8a377a10f214d63ec1Mark Lordstatic int mv_qc_defer(struct ata_queued_cmd *qc); 49631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstatic void mv_qc_prep(struct ata_queued_cmd *qc); 497e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzikstatic void mv_qc_prep_iie(struct ata_queued_cmd *qc); 4989a3d9eb0177eb10500d49cd283b35576082a522dTejun Heostatic unsigned int mv_qc_issue(struct ata_queued_cmd *qc); 499a1efdaba2dbd6fb89e23a87b66d3f4dd92c9f5afTejun Heostatic int mv_hardreset(struct ata_link *link, unsigned int *class, 500a1efdaba2dbd6fb89e23a87b66d3f4dd92c9f5afTejun Heo unsigned long deadline); 501bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzikstatic void mv_eh_freeze(struct ata_port *ap); 502bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzikstatic void mv_eh_thaw(struct ata_port *ap); 503f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lordstatic void mv6_dev_config(struct ata_device *dev); 50420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 5052a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzikstatic void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 5062a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzik unsigned int port); 50747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstatic void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 50847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstatic void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 50947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik void __iomem *mmio); 510c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 511c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int n_hc); 512522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzikstatic void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 5137bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bisharastatic void mv5_reset_bus(struct ata_host *host, void __iomem *mmio); 51447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 5152a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzikstatic void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 5162a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzik unsigned int port); 51747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstatic void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 51847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstatic void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 51947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik void __iomem *mmio); 520c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 521c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int n_hc); 522522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzikstatic void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 523f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic void mv_soc_enable_leds(struct mv_host_priv *hpriv, 524f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio); 525f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 526f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio); 527f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic int mv_soc_reset_hc(struct mv_host_priv *hpriv, 528f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio, unsigned int n_hc); 529f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic void mv_soc_reset_flash(struct mv_host_priv *hpriv, 530f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio); 531f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio); 5327bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bisharastatic void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio); 533e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lordstatic void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 534c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int port_no); 535e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lordstatic int mv_stop_edma(struct ata_port *ap); 536b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lordstatic int mv_stop_edma_engine(void __iomem *port_mmio); 537e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lordstatic void mv_edma_cfg(struct ata_port *ap, int want_ncq); 53847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 539e49856d82a887ce365637176f9f99ab68076eae8Mark Lordstatic void mv_pmp_select(struct ata_port *ap, int pmp); 540e49856d82a887ce365637176f9f99ab68076eae8Mark Lordstatic int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, 541e49856d82a887ce365637176f9f99ab68076eae8Mark Lord unsigned long deadline); 542e49856d82a887ce365637176f9f99ab68076eae8Mark Lordstatic int mv_softreset(struct ata_link *link, unsigned int *class, 543e49856d82a887ce365637176f9f99ab68076eae8Mark Lord unsigned long deadline); 54447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 545eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below 546eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord * because we have to allow room for worst case splitting of 547eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord * PRDs for 64K boundaries in mv_fill_sg(). 548eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord */ 549c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzikstatic struct scsi_host_template mv5_sht = { 55068d1d07b510bb57a504588adc2bd2758adea0965Tejun Heo ATA_BASE_SHT(DRV_NAME), 551baf14aa14efcfdb5a74d5cf804691086c6bec743Jeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 552c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 553c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik}; 554c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik 555c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzikstatic struct scsi_host_template mv6_sht = { 55668d1d07b510bb57a504588adc2bd2758adea0965Tejun Heo ATA_NCQ_SHT(DRV_NAME), 557138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord .can_queue = MV_MAX_Q_DEPTH - 1, 558baf14aa14efcfdb5a74d5cf804691086c6bec743Jeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 55920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ .dma_boundary = MV_DMA_BOUNDARY, 56020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ}; 56120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 562029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heostatic struct ata_port_operations mv5_ops = { 563029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo .inherits = &ata_sff_port_ops, 564c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 5653e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord .qc_defer = mv_qc_defer, 566c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .qc_prep = mv_qc_prep, 567c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .qc_issue = mv_qc_issue, 568c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 569bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik .freeze = mv_eh_freeze, 570bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik .thaw = mv_eh_thaw, 571a1efdaba2dbd6fb89e23a87b66d3f4dd92c9f5afTejun Heo .hardreset = mv_hardreset, 572a1efdaba2dbd6fb89e23a87b66d3f4dd92c9f5afTejun Heo .error_handler = ata_std_error_handler, /* avoid SFF EH */ 573029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo .post_internal_cmd = ATA_OP_NULL, 574bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 575c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .scr_read = mv5_scr_read, 576c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .scr_write = mv5_scr_write, 577c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 578c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .port_start = mv_port_start, 579c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .port_stop = mv_port_stop, 580c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik}; 581c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 582029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heostatic struct ata_port_operations mv6_ops = { 583029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo .inherits = &mv5_ops, 584f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lord .dev_config = mv6_dev_config, 58520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ .scr_read = mv_scr_read, 58620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ .scr_write = mv_scr_write, 58720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 588e49856d82a887ce365637176f9f99ab68076eae8Mark Lord .pmp_hardreset = mv_pmp_hardreset, 589e49856d82a887ce365637176f9f99ab68076eae8Mark Lord .pmp_softreset = mv_softreset, 590e49856d82a887ce365637176f9f99ab68076eae8Mark Lord .softreset = mv_softreset, 591e49856d82a887ce365637176f9f99ab68076eae8Mark Lord .error_handler = sata_pmp_error_handler, 59220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ}; 59320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 594029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heostatic struct ata_port_operations mv_iie_ops = { 595029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo .inherits = &mv6_ops, 596029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo .dev_config = ATA_OP_NULL, 597e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik .qc_prep = mv_qc_prep_iie, 598e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik}; 599e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 60098ac62defe529d04a192688f40d801a2d8fbcf98Arjan van de Venstatic const struct ata_port_info mv_port_info[] = { 60120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ { /* chip_504x */ 602cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik .flags = MV_COMMON_FLAGS, 60331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ .pio_mask = 0x1f, /* pio0-4 */ 604bf6263a853c9c143bf03f0a6fdcc68ab714fb5f5Jeff Garzik .udma_mask = ATA_UDMA6, 605c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .port_ops = &mv5_ops, 60620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ }, 60720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ { /* chip_508x */ 608c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 60931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ .pio_mask = 0x1f, /* pio0-4 */ 610bf6263a853c9c143bf03f0a6fdcc68ab714fb5f5Jeff Garzik .udma_mask = ATA_UDMA6, 611c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .port_ops = &mv5_ops, 61220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ }, 61347c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik { /* chip_5080 */ 614c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 61547c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 616bf6263a853c9c143bf03f0a6fdcc68ab714fb5f5Jeff Garzik .udma_mask = ATA_UDMA6, 617c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .port_ops = &mv5_ops, 61847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik }, 61920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ { /* chip_604x */ 620138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 621e49856d82a887ce365637176f9f99ab68076eae8Mark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 622138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord ATA_FLAG_NCQ, 62331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ .pio_mask = 0x1f, /* pio0-4 */ 624bf6263a853c9c143bf03f0a6fdcc68ab714fb5f5Jeff Garzik .udma_mask = ATA_UDMA6, 625c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .port_ops = &mv6_ops, 62620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ }, 62720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ { /* chip_608x */ 628c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 629e49856d82a887ce365637176f9f99ab68076eae8Mark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 630138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord ATA_FLAG_NCQ | MV_FLAG_DUAL_HC, 63131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ .pio_mask = 0x1f, /* pio0-4 */ 632bf6263a853c9c143bf03f0a6fdcc68ab714fb5f5Jeff Garzik .udma_mask = ATA_UDMA6, 633c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .port_ops = &mv6_ops, 63420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ }, 635e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik { /* chip_6042 */ 636138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 637e49856d82a887ce365637176f9f99ab68076eae8Mark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 638138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord ATA_FLAG_NCQ, 639e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 640bf6263a853c9c143bf03f0a6fdcc68ab714fb5f5Jeff Garzik .udma_mask = ATA_UDMA6, 641e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik .port_ops = &mv_iie_ops, 642e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik }, 643e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik { /* chip_7042 */ 644138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 645e49856d82a887ce365637176f9f99ab68076eae8Mark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 646138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord ATA_FLAG_NCQ, 647e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 648bf6263a853c9c143bf03f0a6fdcc68ab714fb5f5Jeff Garzik .udma_mask = ATA_UDMA6, 649e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik .port_ops = &mv_iie_ops, 650e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik }, 651f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara { /* chip_soc */ 65202c1f32f1c524d2a389989f2482121f7c7d9b164Mark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 653e49856d82a887ce365637176f9f99ab68076eae8Mark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 65402c1f32f1c524d2a389989f2482121f7c7d9b164Mark Lord ATA_FLAG_NCQ | MV_FLAG_SOC, 65517c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord .pio_mask = 0x1f, /* pio0-4 */ 65617c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord .udma_mask = ATA_UDMA6, 65717c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord .port_ops = &mv_iie_ops, 658f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara }, 65920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ}; 66020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 6613b7d697dfb7d03edb87e50b743a7ecff029618e9Jeff Garzikstatic const struct pci_device_id mv_pci_tbl[] = { 6622d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { PCI_VDEVICE(MARVELL, 0x5040), chip_504x }, 6632d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { PCI_VDEVICE(MARVELL, 0x5041), chip_504x }, 6642d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 }, 6652d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { PCI_VDEVICE(MARVELL, 0x5081), chip_508x }, 666cfbf723eb7928879292ee71fa0d118fc4e37b8c9Alan Cox /* RocketRAID 1740/174x have different identifiers */ 667cfbf723eb7928879292ee71fa0d118fc4e37b8c9Alan Cox { PCI_VDEVICE(TTI, 0x1740), chip_508x }, 668cfbf723eb7928879292ee71fa0d118fc4e37b8c9Alan Cox { PCI_VDEVICE(TTI, 0x1742), chip_508x }, 6692d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik 6702d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { PCI_VDEVICE(MARVELL, 0x6040), chip_604x }, 6712d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { PCI_VDEVICE(MARVELL, 0x6041), chip_604x }, 6722d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 }, 6732d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { PCI_VDEVICE(MARVELL, 0x6080), chip_608x }, 6742d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { PCI_VDEVICE(MARVELL, 0x6081), chip_608x }, 6752d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik 6762d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x }, 6772d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik 678d9f9c6bc91c14f53ffa782ffcd42259ecae1d38cFlorian Attenberger /* Adaptec 1430SA */ 679d9f9c6bc91c14f53ffa782ffcd42259ecae1d38cFlorian Attenberger { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 }, 680d9f9c6bc91c14f53ffa782ffcd42259ecae1d38cFlorian Attenberger 68102a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord /* Marvell 7042 support */ 6826a3d586d8e8a50e4cfd7f8c36d82a53c5614e05bMorrison, Tom { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 }, 6836a3d586d8e8a50e4cfd7f8c36d82a53c5614e05bMorrison, Tom 68402a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord /* Highpoint RocketRAID PCIe series */ 68502a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord { PCI_VDEVICE(TTI, 0x2300), chip_7042 }, 68602a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord { PCI_VDEVICE(TTI, 0x2310), chip_7042 }, 68702a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord 6882d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { } /* terminate list */ 68920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ}; 69020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 69147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstatic const struct mv_hw_ops mv5xxx_ops = { 69247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik .phy_errata = mv5_phy_errata, 69347c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik .enable_leds = mv5_enable_leds, 69447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik .read_preamp = mv5_read_preamp, 69547c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik .reset_hc = mv5_reset_hc, 696522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik .reset_flash = mv5_reset_flash, 697522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik .reset_bus = mv5_reset_bus, 69847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik}; 69947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 70047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstatic const struct mv_hw_ops mv6xxx_ops = { 70147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik .phy_errata = mv6_phy_errata, 70247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik .enable_leds = mv6_enable_leds, 70347c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik .read_preamp = mv6_read_preamp, 70447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik .reset_hc = mv6_reset_hc, 705522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik .reset_flash = mv6_reset_flash, 706522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik .reset_bus = mv_reset_pci_bus, 70747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik}; 70847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 709f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic const struct mv_hw_ops mv_soc_ops = { 710f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .phy_errata = mv6_phy_errata, 711f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .enable_leds = mv_soc_enable_leds, 712f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .read_preamp = mv_soc_read_preamp, 713f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .reset_hc = mv_soc_reset_hc, 714f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .reset_flash = mv_soc_reset_flash, 715f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .reset_bus = mv_soc_reset_bus, 716f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara}; 717f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 71820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ/* 71920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * Functions 72020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ */ 72120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 72220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russstatic inline void writelfl(unsigned long data, void __iomem *addr) 72320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 72420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ writel(data, addr); 72520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ (void) readl(addr); /* flush to avoid PCI posted write */ 72620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 72720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 728c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic inline unsigned int mv_hc_from_port(unsigned int port) 729c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik{ 730c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik return port >> MV_PORT_HC_SHIFT; 731c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik} 732c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 733c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic inline unsigned int mv_hardport_from_port(unsigned int port) 734c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik{ 735c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik return port & MV_PORT_MASK; 736c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik} 737c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 7381cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord/* 7391cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord * Consolidate some rather tricky bit shift calculations. 7401cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord * This is hot-path stuff, so not a function. 7411cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord * Simple code, with two return values, so macro rather than inline. 7421cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord * 7431cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord * port is the sole input, in range 0..7. 7447368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord * shift is one output, for use with main_irq_cause / main_irq_mask registers. 7457368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord * hardport is the other output, in range 0..3. 7461cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord * 7471cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord * Note that port and hardport may be the same variable in some cases. 7481cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord */ 7491cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord#define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \ 7501cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord{ \ 7511cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord shift = mv_hc_from_port(port) * HC_SHIFT; \ 7521cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord hardport = mv_hardport_from_port(port); \ 7531cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord shift += hardport * 2; \ 7541cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord} 7551cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord 756352fab701ca4753dd005b67ce5e512be944eb591Mark Lordstatic inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc) 757352fab701ca4753dd005b67ce5e512be944eb591Mark Lord{ 758352fab701ca4753dd005b67ce5e512be944eb591Mark Lord return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ)); 759352fab701ca4753dd005b67ce5e512be944eb591Mark Lord} 760352fab701ca4753dd005b67ce5e512be944eb591Mark Lord 761c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic inline void __iomem *mv_hc_base_from_port(void __iomem *base, 762c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int port) 763c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik{ 764c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik return mv_hc_base(base, mv_hc_from_port(port)); 765c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik} 766c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 76720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russstatic inline void __iomem *mv_port_base(void __iomem *base, unsigned int port) 76820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 769c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik return mv_hc_base_from_port(base, port) + 7708b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik MV_SATAHC_ARBTR_REG_SZ + 771c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik (mv_hardport_from_port(port) * MV_PORT_REG_SZ); 77220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 77320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 774e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lordstatic void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port) 775e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord{ 776e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port); 777e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL; 778e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord 779e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord return hc_mmio + ofs; 780e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord} 781e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord 782f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic inline void __iomem *mv_host_base(struct ata_host *host) 783f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara{ 784f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 785f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return hpriv->base; 786f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara} 787f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 78820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russstatic inline void __iomem *mv_ap_base(struct ata_port *ap) 78920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 790f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return mv_port_base(mv_host_base(ap->host), ap->port_no); 79120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 79220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 793cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzikstatic inline int mv_get_hc_count(unsigned long port_flags) 79431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 795cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1); 79631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 79731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 798c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzikstatic void mv_set_edma_ptrs(void __iomem *port_mmio, 799c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik struct mv_host_priv *hpriv, 800c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik struct mv_port_priv *pp) 801c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik{ 802bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik u32 index; 803bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 804c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik /* 805c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik * initialize request queue 806c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik */ 807fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ 808fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; 809bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 810c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik WARN_ON(pp->crqb_dma & 0x3ff); 811c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS); 812bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index, 813c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 814c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik 815c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 816bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik writelfl((pp->crqb_dma & 0xffffffff) | index, 817c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 818c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik else 819bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 820c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik 821c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik /* 822c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik * initialize response queue 823c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik */ 824fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ 825fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT; 826bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 827c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik WARN_ON(pp->crpb_dma & 0xff); 828c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS); 829c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik 830c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 831bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik writelfl((pp->crpb_dma & 0xffffffff) | index, 832c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 833c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik else 834bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 835c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik 836bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index, 837c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 838c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik} 839c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik 84005b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 84105b308e1df6d9d673daedb517969241f41278b52Brett Russ * mv_start_dma - Enable eDMA engine 84205b308e1df6d9d673daedb517969241f41278b52Brett Russ * @base: port base address 84305b308e1df6d9d673daedb517969241f41278b52Brett Russ * @pp: port private data 84405b308e1df6d9d673daedb517969241f41278b52Brett Russ * 845beec7dbc6ff003bbc94de62b3323519c878fb2acTejun Heo * Verify the local cache of the eDMA state is accurate with a 846beec7dbc6ff003bbc94de62b3323519c878fb2acTejun Heo * WARN_ON. 84705b308e1df6d9d673daedb517969241f41278b52Brett Russ * 84805b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 84905b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 85005b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 8510c58912e192fc3a4835d772aafa40b72552b819fMark Lordstatic void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio, 852721091685f853ba4e6c49f26f989db0b1a811250Mark Lord struct mv_port_priv *pp, u8 protocol) 85320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 854721091685f853ba4e6c49f26f989db0b1a811250Mark Lord int want_ncq = (protocol == ATA_PROT_NCQ); 855721091685f853ba4e6c49f26f989db0b1a811250Mark Lord 856721091685f853ba4e6c49f26f989db0b1a811250Mark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 857721091685f853ba4e6c49f26f989db0b1a811250Mark Lord int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0); 858721091685f853ba4e6c49f26f989db0b1a811250Mark Lord if (want_ncq != using_ncq) 859b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord mv_stop_edma(ap); 860721091685f853ba4e6c49f26f989db0b1a811250Mark Lord } 861c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) { 8620c58912e192fc3a4835d772aafa40b72552b819fMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 863352fab701ca4753dd005b67ce5e512be944eb591Mark Lord int hardport = mv_hardport_from_port(ap->port_no); 8640c58912e192fc3a4835d772aafa40b72552b819fMark Lord void __iomem *hc_mmio = mv_hc_base_from_port( 865352fab701ca4753dd005b67ce5e512be944eb591Mark Lord mv_host_base(ap->host), hardport); 8660c58912e192fc3a4835d772aafa40b72552b819fMark Lord u32 hc_irq_cause, ipending; 8670c58912e192fc3a4835d772aafa40b72552b819fMark Lord 868bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik /* clear EDMA event indicators, if any */ 869f630d562829fcd8160a118f98c1e5b9cdb4e703eMark Lord writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 870bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 8710c58912e192fc3a4835d772aafa40b72552b819fMark Lord /* clear EDMA interrupt indicator, if any */ 8720c58912e192fc3a4835d772aafa40b72552b819fMark Lord hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 873352fab701ca4753dd005b67ce5e512be944eb591Mark Lord ipending = (DEV_IRQ | DMA_IRQ) << hardport; 8740c58912e192fc3a4835d772aafa40b72552b819fMark Lord if (hc_irq_cause & ipending) { 8750c58912e192fc3a4835d772aafa40b72552b819fMark Lord writelfl(hc_irq_cause & ~ipending, 8760c58912e192fc3a4835d772aafa40b72552b819fMark Lord hc_mmio + HC_IRQ_CAUSE_OFS); 8770c58912e192fc3a4835d772aafa40b72552b819fMark Lord } 8780c58912e192fc3a4835d772aafa40b72552b819fMark Lord 879e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord mv_edma_cfg(ap, want_ncq); 8800c58912e192fc3a4835d772aafa40b72552b819fMark Lord 8810c58912e192fc3a4835d772aafa40b72552b819fMark Lord /* clear FIS IRQ Cause */ 8820c58912e192fc3a4835d772aafa40b72552b819fMark Lord writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS); 8830c58912e192fc3a4835d772aafa40b72552b819fMark Lord 884f630d562829fcd8160a118f98c1e5b9cdb4e703eMark Lord mv_set_edma_ptrs(port_mmio, hpriv, pp); 885bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 886f630d562829fcd8160a118f98c1e5b9cdb4e703eMark Lord writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS); 887afb0edd922c7ed6e73678730921dfcccebec17e8Brett Russ pp->pp_flags |= MV_PP_FLAG_EDMA_EN; 888afb0edd922c7ed6e73678730921dfcccebec17e8Brett Russ } 88920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 89020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 8919b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lordstatic void mv_wait_for_edma_empty_idle(struct ata_port *ap) 8929b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord{ 8939b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord void __iomem *port_mmio = mv_ap_base(ap); 8949b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE); 8959b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord const int per_loop = 5, timeout = (15 * 1000 / per_loop); 8969b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord int i; 8979b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord 8989b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord /* 8999b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord * Wait for the EDMA engine to finish transactions in progress. 9009b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord */ 9019b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord for (i = 0; i < timeout; ++i) { 9029b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS); 9039b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord if ((edma_stat & empty_idle) == empty_idle) 9049b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord break; 9059b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord udelay(per_loop); 9069b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord } 9079b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */ 9089b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord} 9099b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord 91005b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 911e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord * mv_stop_edma_engine - Disable eDMA engine 912b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord * @port_mmio: io base address 91305b308e1df6d9d673daedb517969241f41278b52Brett Russ * 91405b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 91505b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 91605b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 917b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lordstatic int mv_stop_edma_engine(void __iomem *port_mmio) 91820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 919b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord int i; 92031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 921b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord /* Disable eDMA. The disable bit auto clears. */ 922b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS); 9238b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik 924b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord /* Wait for the chip to confirm eDMA is off. */ 925b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord for (i = 10000; i > 0; i--) { 926b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord u32 reg = readl(port_mmio + EDMA_CMD_OFS); 9274537deb5e90b717a725b3d74b58b4bb1d28443d0Jeff Garzik if (!(reg & EDMA_EN)) 928b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord return 0; 929b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord udelay(10); 93031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 931b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord return -EIO; 93220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 93320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 934e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lordstatic int mv_stop_edma(struct ata_port *ap) 9350ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik{ 936b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord void __iomem *port_mmio = mv_ap_base(ap); 937b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord struct mv_port_priv *pp = ap->private_data; 9380ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik 939b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) 940b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord return 0; 941b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 9429b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord mv_wait_for_edma_empty_idle(ap); 943b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord if (mv_stop_edma_engine(port_mmio)) { 944b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n"); 945b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord return -EIO; 946b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord } 947b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord return 0; 9480ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik} 9490ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik 9508a70f8dc08dd40b7f8ac77280eaa99a8c6bc46f4Jeff Garzik#ifdef ATA_DEBUG 95131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstatic void mv_dump_mem(void __iomem *start, unsigned bytes) 95220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 95331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ int b, w; 95431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ for (b = 0; b < bytes; ) { 95531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ DPRINTK("%p: ", start + b); 95631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ for (w = 0; b < bytes && w < 4; w++) { 9572dcb407e61458ded17503d6bd12b8c064965368bJeff Garzik printk("%08x ", readl(start + b)); 95831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ b += sizeof(u32); 95931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 96031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ printk("\n"); 96131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 96231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 9638a70f8dc08dd40b7f8ac77280eaa99a8c6bc46f4Jeff Garzik#endif 9648a70f8dc08dd40b7f8ac77280eaa99a8c6bc46f4Jeff Garzik 96531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstatic void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes) 96631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 96731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ#ifdef ATA_DEBUG 96831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ int b, w; 96931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ u32 dw; 97031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ for (b = 0; b < bytes; ) { 97131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ DPRINTK("%02x: ", b); 97231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ for (w = 0; b < bytes && w < 4; w++) { 9732dcb407e61458ded17503d6bd12b8c064965368bJeff Garzik (void) pci_read_config_dword(pdev, b, &dw); 9742dcb407e61458ded17503d6bd12b8c064965368bJeff Garzik printk("%08x ", dw); 97531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ b += sizeof(u32); 97631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 97731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ printk("\n"); 97831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 97931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ#endif 98031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 98131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstatic void mv_dump_all_regs(void __iomem *mmio_base, int port, 98231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ struct pci_dev *pdev) 98331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 98431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ#ifdef ATA_DEBUG 9858b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik void __iomem *hc_base = mv_hc_base(mmio_base, 98631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port >> MV_PORT_HC_SHIFT); 98731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ void __iomem *port_base; 98831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ int start_port, num_ports, p, start_hc, num_hcs, hc; 98931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 99031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ if (0 > port) { 99131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ start_hc = start_port = 0; 99231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ num_ports = 8; /* shld be benign for 4 port devs */ 99331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ num_hcs = 2; 99431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } else { 99531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ start_hc = port >> MV_PORT_HC_SHIFT; 99631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ start_port = port; 99731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ num_ports = num_hcs = 1; 99831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 9998b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik DPRINTK("All registers for port(s) %u-%u:\n", start_port, 100031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ num_ports > 1 ? num_ports - 1 : start_port); 100131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 100231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ if (NULL != pdev) { 100331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ DPRINTK("PCI config space regs:\n"); 100431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_dump_pci_cfg(pdev, 0x68); 100531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 100631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ DPRINTK("PCI regs:\n"); 100731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_dump_mem(mmio_base+0xc00, 0x3c); 100831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_dump_mem(mmio_base+0xd00, 0x34); 100931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_dump_mem(mmio_base+0xf00, 0x4); 101031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_dump_mem(mmio_base+0x1d00, 0x6c); 101131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ for (hc = start_hc; hc < start_hc + num_hcs; hc++) { 1012d220c37e0a3c9a47ae00e87e044d963b3ea040bcDan Aloni hc_base = mv_hc_base(mmio_base, hc); 101331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ DPRINTK("HC regs (HC %i):\n", hc); 101431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_dump_mem(hc_base, 0x1c); 101531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 101631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ for (p = start_port; p < start_port + num_ports; p++) { 101731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port_base = mv_port_base(mmio_base, p); 10182dcb407e61458ded17503d6bd12b8c064965368bJeff Garzik DPRINTK("EDMA regs (port %i):\n", p); 101931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_dump_mem(port_base, 0x54); 10202dcb407e61458ded17503d6bd12b8c064965368bJeff Garzik DPRINTK("SATA regs (port %i):\n", p); 102131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_dump_mem(port_base+0x300, 0x60); 102231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 102331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ#endif 102420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 102520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 102620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russstatic unsigned int mv_scr_offset(unsigned int sc_reg_in) 102720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 102820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ unsigned int ofs; 102920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 103020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ switch (sc_reg_in) { 103120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ case SCR_STATUS: 103220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ case SCR_CONTROL: 103320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ case SCR_ERROR: 103420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32)); 103520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ break; 103620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ case SCR_ACTIVE: 103720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ ofs = SATA_ACTIVE_OFS; /* active is not with the others */ 103820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ break; 103920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ default: 104020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ ofs = 0xffffffffU; 104120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ break; 104220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ } 104320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ return ofs; 104420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 104520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 1046da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heostatic int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val) 104720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 104820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ unsigned int ofs = mv_scr_offset(sc_reg_in); 104920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 1050da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo if (ofs != 0xffffffffU) { 1051da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo *val = readl(mv_ap_base(ap) + ofs); 1052da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo return 0; 1053da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo } else 1054da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo return -EINVAL; 105520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 105620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 1057da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heostatic int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 105820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 105920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ unsigned int ofs = mv_scr_offset(sc_reg_in); 106020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 1061da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo if (ofs != 0xffffffffU) { 106220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ writelfl(val, mv_ap_base(ap) + ofs); 1063da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo return 0; 1064da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo } else 1065da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo return -EINVAL; 106620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 106720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 1068f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lordstatic void mv6_dev_config(struct ata_device *adev) 1069f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lord{ 1070f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lord /* 1071e49856d82a887ce365637176f9f99ab68076eae8Mark Lord * Deal with Gen-II ("mv6") hardware quirks/restrictions: 1072e49856d82a887ce365637176f9f99ab68076eae8Mark Lord * 1073e49856d82a887ce365637176f9f99ab68076eae8Mark Lord * Gen-II does not support NCQ over a port multiplier 1074e49856d82a887ce365637176f9f99ab68076eae8Mark Lord * (no FIS-based switching). 1075e49856d82a887ce365637176f9f99ab68076eae8Mark Lord * 1076f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lord * We don't have hob_nsect when doing NCQ commands on Gen-II. 1077f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lord * See mv_qc_prep() for more info. 1078f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lord */ 1079e49856d82a887ce365637176f9f99ab68076eae8Mark Lord if (adev->flags & ATA_DFLAG_NCQ) { 1080352fab701ca4753dd005b67ce5e512be944eb591Mark Lord if (sata_pmp_attached(adev->link->ap)) { 1081e49856d82a887ce365637176f9f99ab68076eae8Mark Lord adev->flags &= ~ATA_DFLAG_NCQ; 1082352fab701ca4753dd005b67ce5e512be944eb591Mark Lord ata_dev_printk(adev, KERN_INFO, 1083352fab701ca4753dd005b67ce5e512be944eb591Mark Lord "NCQ disabled for command-based switching\n"); 1084352fab701ca4753dd005b67ce5e512be944eb591Mark Lord } else if (adev->max_sectors > GEN_II_NCQ_MAX_SECTORS) { 1085352fab701ca4753dd005b67ce5e512be944eb591Mark Lord adev->max_sectors = GEN_II_NCQ_MAX_SECTORS; 1086352fab701ca4753dd005b67ce5e512be944eb591Mark Lord ata_dev_printk(adev, KERN_INFO, 1087352fab701ca4753dd005b67ce5e512be944eb591Mark Lord "max_sectors limited to %u for NCQ\n", 1088352fab701ca4753dd005b67ce5e512be944eb591Mark Lord adev->max_sectors); 1089352fab701ca4753dd005b67ce5e512be944eb591Mark Lord } 1090e49856d82a887ce365637176f9f99ab68076eae8Mark Lord } 1091f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lord} 1092f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lord 10933e4a139107e497a741c26f8a377a10f214d63ec1Mark Lordstatic int mv_qc_defer(struct ata_queued_cmd *qc) 10943e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord{ 10953e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord struct ata_link *link = qc->dev->link; 10963e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord struct ata_port *ap = link->ap; 10973e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord struct mv_port_priv *pp = ap->private_data; 10983e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord 10993e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord /* 11003e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord * If the port is completely idle, then allow the new qc. 11013e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord */ 11023e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord if (ap->nr_active_links == 0) 11033e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord return 0; 11043e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord 11053e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 11063e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord /* 11073e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord * The port is operating in host queuing mode (EDMA). 11083e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord * It can accomodate a new qc if the qc protocol 11093e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord * is compatible with the current host queue mode. 11103e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord */ 11113e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) { 11123e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord /* 11133e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord * The host queue (EDMA) is in NCQ mode. 11143e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord * If the new qc is also an NCQ command, 11153e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord * then allow the new qc. 11163e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord */ 11173e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord if (qc->tf.protocol == ATA_PROT_NCQ) 11183e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord return 0; 11193e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord } else { 11203e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord /* 11213e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord * The host queue (EDMA) is in non-NCQ, DMA mode. 11223e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord * If the new qc is also a non-NCQ, DMA command, 11233e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord * then allow the new qc. 11243e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord */ 11253e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord if (qc->tf.protocol == ATA_PROT_DMA) 11263e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord return 0; 11273e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord } 11283e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord } 11293e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord return ATA_DEFER_PORT; 11303e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord} 11313e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord 1132e49856d82a887ce365637176f9f99ab68076eae8Mark Lordstatic void mv_config_fbs(void __iomem *port_mmio, int enable_fbs) 1133e49856d82a887ce365637176f9f99ab68076eae8Mark Lord{ 11348e7decdb8b132ee970a2636931b7653dec6af472Mark Lord u32 old_fiscfg, new_fiscfg, old_ltmode, new_ltmode; 1135e49856d82a887ce365637176f9f99ab68076eae8Mark Lord /* 1136e49856d82a887ce365637176f9f99ab68076eae8Mark Lord * Various bit settings required for operation 1137e49856d82a887ce365637176f9f99ab68076eae8Mark Lord * in FIS-based switching (fbs) mode on GenIIe: 1138e49856d82a887ce365637176f9f99ab68076eae8Mark Lord */ 11398e7decdb8b132ee970a2636931b7653dec6af472Mark Lord old_fiscfg = readl(port_mmio + FISCFG_OFS); 1140e49856d82a887ce365637176f9f99ab68076eae8Mark Lord old_ltmode = readl(port_mmio + LTMODE_OFS); 1141e49856d82a887ce365637176f9f99ab68076eae8Mark Lord if (enable_fbs) { 11428e7decdb8b132ee970a2636931b7653dec6af472Mark Lord new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC; 1143e49856d82a887ce365637176f9f99ab68076eae8Mark Lord new_ltmode = old_ltmode | LTMODE_BIT8; 1144e49856d82a887ce365637176f9f99ab68076eae8Mark Lord } else { /* disable fbs */ 11458e7decdb8b132ee970a2636931b7653dec6af472Mark Lord new_fiscfg = old_fiscfg & ~FISCFG_SINGLE_SYNC; 1146e49856d82a887ce365637176f9f99ab68076eae8Mark Lord new_ltmode = old_ltmode & ~LTMODE_BIT8; 1147e49856d82a887ce365637176f9f99ab68076eae8Mark Lord } 11488e7decdb8b132ee970a2636931b7653dec6af472Mark Lord if (new_fiscfg != old_fiscfg) 11498e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writelfl(new_fiscfg, port_mmio + FISCFG_OFS); 1150e49856d82a887ce365637176f9f99ab68076eae8Mark Lord if (new_ltmode != old_ltmode) 1151e49856d82a887ce365637176f9f99ab68076eae8Mark Lord writelfl(new_ltmode, port_mmio + LTMODE_OFS); 1152f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lord} 1153f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lord 1154e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lordstatic void mv_edma_cfg(struct ata_port *ap, int want_ncq) 1155e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik{ 11560c58912e192fc3a4835d772aafa40b72552b819fMark Lord u32 cfg; 1157e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord struct mv_port_priv *pp = ap->private_data; 1158e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1159e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord void __iomem *port_mmio = mv_ap_base(ap); 1160e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1161e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik /* set up non-NCQ EDMA configuration */ 11620c58912e192fc3a4835d772aafa40b72552b819fMark Lord cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */ 1163e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 11640c58912e192fc3a4835d772aafa40b72552b819fMark Lord if (IS_GEN_I(hpriv)) 1165e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik cfg |= (1 << 8); /* enab config burst size mask */ 1166e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 11670c58912e192fc3a4835d772aafa40b72552b819fMark Lord else if (IS_GEN_II(hpriv)) 1168e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN; 1169e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1170e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik else if (IS_GEN_IIE(hpriv)) { 1171e728eabea110da90e69c05855e3a11174edb77efJeff Garzik cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */ 1172e728eabea110da90e69c05855e3a11174edb77efJeff Garzik cfg |= (1 << 22); /* enab 4-entry host queue cache */ 1173616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord if (HAS_PCI(ap->host)) 1174616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord cfg |= (1 << 18); /* enab early completion */ 1175616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord if (hpriv->hp_flags & MV_HP_CUT_THROUGH) 1176616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */ 1177e49856d82a887ce365637176f9f99ab68076eae8Mark Lord 1178e49856d82a887ce365637176f9f99ab68076eae8Mark Lord if (want_ncq && sata_pmp_attached(ap)) { 1179e49856d82a887ce365637176f9f99ab68076eae8Mark Lord cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */ 1180e49856d82a887ce365637176f9f99ab68076eae8Mark Lord mv_config_fbs(port_mmio, 1); 1181e49856d82a887ce365637176f9f99ab68076eae8Mark Lord } else { 1182e49856d82a887ce365637176f9f99ab68076eae8Mark Lord mv_config_fbs(port_mmio, 0); 1183e49856d82a887ce365637176f9f99ab68076eae8Mark Lord } 1184e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik } 1185e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1186721091685f853ba4e6c49f26f989db0b1a811250Mark Lord if (want_ncq) { 1187721091685f853ba4e6c49f26f989db0b1a811250Mark Lord cfg |= EDMA_CFG_NCQ; 1188721091685f853ba4e6c49f26f989db0b1a811250Mark Lord pp->pp_flags |= MV_PP_FLAG_NCQ_EN; 1189721091685f853ba4e6c49f26f989db0b1a811250Mark Lord } else 1190721091685f853ba4e6c49f26f989db0b1a811250Mark Lord pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN; 1191721091685f853ba4e6c49f26f989db0b1a811250Mark Lord 1192e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik writelfl(cfg, port_mmio + EDMA_CFG_OFS); 1193e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik} 1194e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1195da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lordstatic void mv_port_free_dma_mem(struct ata_port *ap) 1196da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord{ 1197da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1198da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord struct mv_port_priv *pp = ap->private_data; 1199eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord int tag; 1200da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord 1201da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord if (pp->crqb) { 1202da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma); 1203da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord pp->crqb = NULL; 1204da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord } 1205da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord if (pp->crpb) { 1206da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma); 1207da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord pp->crpb = NULL; 1208da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord } 1209eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord /* 1210eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord * For GEN_I, there's no NCQ, so we have only a single sg_tbl. 1211eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord * For later hardware, we have one unique sg_tbl per NCQ tag. 1212eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord */ 1213eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1214eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord if (pp->sg_tbl[tag]) { 1215eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord if (tag == 0 || !IS_GEN_I(hpriv)) 1216eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord dma_pool_free(hpriv->sg_tbl_pool, 1217eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord pp->sg_tbl[tag], 1218eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord pp->sg_tbl_dma[tag]); 1219eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord pp->sg_tbl[tag] = NULL; 1220eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord } 1221da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord } 1222da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord} 1223da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord 122405b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 122505b308e1df6d9d673daedb517969241f41278b52Brett Russ * mv_port_start - Port specific init/start routine. 122605b308e1df6d9d673daedb517969241f41278b52Brett Russ * @ap: ATA channel to manipulate 122705b308e1df6d9d673daedb517969241f41278b52Brett Russ * 122805b308e1df6d9d673daedb517969241f41278b52Brett Russ * Allocate and point to DMA memory, init port private memory, 122905b308e1df6d9d673daedb517969241f41278b52Brett Russ * zero indices. 123005b308e1df6d9d673daedb517969241f41278b52Brett Russ * 123105b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 123205b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 123305b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 123431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstatic int mv_port_start(struct ata_port *ap) 123531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 1236cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik struct device *dev = ap->host->dev; 1237cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 123831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ struct mv_port_priv *pp; 1239dde2020754aeb14e17052d61784dcb37f252aac2James Bottomley int tag; 124031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 124124dc5f33ea4b504cfbd23fa159a4cacba8e4d800Tejun Heo pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); 12426037d6bbdff65eb5a84fe35e140f4da4f7cc103aJeff Garzik if (!pp) 124324dc5f33ea4b504cfbd23fa159a4cacba8e4d800Tejun Heo return -ENOMEM; 1244da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord ap->private_data = pp; 124531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 1246da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma); 1247da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord if (!pp->crqb) 1248da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord return -ENOMEM; 1249da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord memset(pp->crqb, 0, MV_CRQB_Q_SZ); 125031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 1251da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma); 1252da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord if (!pp->crpb) 1253da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord goto out_port_free_dma_mem; 1254da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord memset(pp->crpb, 0, MV_CRPB_Q_SZ); 125531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 1256eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord /* 1257eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl. 1258eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord * For later hardware, we need one unique sg_tbl per NCQ tag. 1259eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord */ 1260eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1261eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord if (tag == 0 || !IS_GEN_I(hpriv)) { 1262eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool, 1263eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord GFP_KERNEL, &pp->sg_tbl_dma[tag]); 1264eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord if (!pp->sg_tbl[tag]) 1265eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord goto out_port_free_dma_mem; 1266eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord } else { 1267eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord pp->sg_tbl[tag] = pp->sg_tbl[0]; 1268eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0]; 1269eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord } 1270eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord } 127131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ return 0; 1272da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord 1273da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lordout_port_free_dma_mem: 1274da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord mv_port_free_dma_mem(ap); 1275da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord return -ENOMEM; 127631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 127731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 127805b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 127905b308e1df6d9d673daedb517969241f41278b52Brett Russ * mv_port_stop - Port specific cleanup/stop routine. 128005b308e1df6d9d673daedb517969241f41278b52Brett Russ * @ap: ATA channel to manipulate 128105b308e1df6d9d673daedb517969241f41278b52Brett Russ * 128205b308e1df6d9d673daedb517969241f41278b52Brett Russ * Stop DMA, cleanup port memory. 128305b308e1df6d9d673daedb517969241f41278b52Brett Russ * 128405b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 1285cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik * This routine uses the host lock to protect the DMA stop. 128605b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 128731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstatic void mv_port_stop(struct ata_port *ap) 128831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 1289e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord mv_stop_edma(ap); 1290da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord mv_port_free_dma_mem(ap); 129131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 129231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 129305b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 129405b308e1df6d9d673daedb517969241f41278b52Brett Russ * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries 129505b308e1df6d9d673daedb517969241f41278b52Brett Russ * @qc: queued command whose SG list to source from 129605b308e1df6d9d673daedb517969241f41278b52Brett Russ * 129705b308e1df6d9d673daedb517969241f41278b52Brett Russ * Populate the SG list and mark the last entry. 129805b308e1df6d9d673daedb517969241f41278b52Brett Russ * 129905b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 130005b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 130105b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 13026c08772e49622e90d39903e7ff0be1a0f463ac86Jeff Garzikstatic void mv_fill_sg(struct ata_queued_cmd *qc) 130331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 130431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ struct mv_port_priv *pp = qc->ap->private_data; 1305972c26bdd6b58e7534473c4f7928584578cf43f4Jeff Garzik struct scatterlist *sg; 13063be6cbd73f74b4a3da82cc7d6e1688a4ae595fc7Jeff Garzik struct mv_sg *mv_sg, *last_sg = NULL; 1307ff2aeb1eb64c8a4770a6304f9addbae9f9828646Tejun Heo unsigned int si; 130831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 1309eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord mv_sg = pp->sg_tbl[qc->tag]; 1310ff2aeb1eb64c8a4770a6304f9addbae9f9828646Tejun Heo for_each_sg(qc->sg, sg, qc->n_elem, si) { 1311d88184fb2348a50f7c34f5d49a901c875b2e0114Jeff Garzik dma_addr_t addr = sg_dma_address(sg); 1312d88184fb2348a50f7c34f5d49a901c875b2e0114Jeff Garzik u32 sg_len = sg_dma_len(sg); 131322374677d18c5eeefd3a283431d312b8c44fef02Jeff Garzik 13144007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson while (sg_len) { 13154007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson u32 offset = addr & 0xffff; 13164007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson u32 len = sg_len; 131722374677d18c5eeefd3a283431d312b8c44fef02Jeff Garzik 13184007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson if ((offset + sg_len > 0x10000)) 13194007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson len = 0x10000 - offset; 13204007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson 13214007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson mv_sg->addr = cpu_to_le32(addr & 0xffffffff); 13224007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16); 13236c08772e49622e90d39903e7ff0be1a0f463ac86Jeff Garzik mv_sg->flags_size = cpu_to_le32(len & 0xffff); 13244007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson 13254007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson sg_len -= len; 13264007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson addr += len; 13274007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson 13283be6cbd73f74b4a3da82cc7d6e1688a4ae595fc7Jeff Garzik last_sg = mv_sg; 13294007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson mv_sg++; 13304007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson } 133131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 13323be6cbd73f74b4a3da82cc7d6e1688a4ae595fc7Jeff Garzik 13333be6cbd73f74b4a3da82cc7d6e1688a4ae595fc7Jeff Garzik if (likely(last_sg)) 13343be6cbd73f74b4a3da82cc7d6e1688a4ae595fc7Jeff Garzik last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL); 133531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 133631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 13375796d1c4c89efff823259fda35b08ea66ebf8b23Jeff Garzikstatic void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last) 133831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 1339559eedad7f7764dacca33980127b4615011230e4Mark Lord u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS | 134031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ (last ? CRQB_CMD_LAST : 0); 1341559eedad7f7764dacca33980127b4615011230e4Mark Lord *cmdw = cpu_to_le16(tmp); 134231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 134331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 134405b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 134505b308e1df6d9d673daedb517969241f41278b52Brett Russ * mv_qc_prep - Host specific command preparation. 134605b308e1df6d9d673daedb517969241f41278b52Brett Russ * @qc: queued command to prepare 134705b308e1df6d9d673daedb517969241f41278b52Brett Russ * 134805b308e1df6d9d673daedb517969241f41278b52Brett Russ * This routine simply redirects to the general purpose routine 134905b308e1df6d9d673daedb517969241f41278b52Brett Russ * if command is not DMA. Else, it handles prep of the CRQB 135005b308e1df6d9d673daedb517969241f41278b52Brett Russ * (command request block), does some sanity checking, and calls 135105b308e1df6d9d673daedb517969241f41278b52Brett Russ * the SG load routine. 135205b308e1df6d9d673daedb517969241f41278b52Brett Russ * 135305b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 135405b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 135505b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 135631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstatic void mv_qc_prep(struct ata_queued_cmd *qc) 135731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 135831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ struct ata_port *ap = qc->ap; 135931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ struct mv_port_priv *pp = ap->private_data; 1360e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le16 *cw; 136131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ struct ata_taskfile *tf; 136231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ u16 flags = 0; 1363a6432436c5e14b416f27c8f87c5bf0bc36771f49Mark Lord unsigned in_index; 136431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 1365138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1366138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) 136731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ return; 136820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 136931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* Fill in command request block 137031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ */ 1371e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 137231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ flags |= CRQB_FLAG_READ; 1373beec7dbc6ff003bbc94de62b3323519c878fb2acTejun Heo WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 137431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ flags |= qc->tag << CRQB_TAG_SHIFT; 1375e49856d82a887ce365637176f9f99ab68076eae8Mark Lord flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; 137631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 1377bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik /* get current queue index from software */ 1378fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord in_index = pp->req_idx; 1379a6432436c5e14b416f27c8f87c5bf0bc36771f49Mark Lord 1380a6432436c5e14b416f27c8f87c5bf0bc36771f49Mark Lord pp->crqb[in_index].sg_addr = 1381eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 1382a6432436c5e14b416f27c8f87c5bf0bc36771f49Mark Lord pp->crqb[in_index].sg_addr_hi = 1383eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 1384a6432436c5e14b416f27c8f87c5bf0bc36771f49Mark Lord pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags); 138531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 1386a6432436c5e14b416f27c8f87c5bf0bc36771f49Mark Lord cw = &pp->crqb[in_index].ata_cmd[0]; 138731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ tf = &qc->tf; 138831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 138931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* Sadly, the CRQB cannot accomodate all registers--there are 139031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * only 11 bytes...so we must pick and choose required 139131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * registers based on the command. So, we drop feature and 139231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * hob_feature for [RW] DMA commands, but they are needed for 139331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * NCQ. NCQ will drop hob_nsect. 139420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ */ 139531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ switch (tf->command) { 139631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ case ATA_CMD_READ: 139731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ case ATA_CMD_READ_EXT: 139831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ case ATA_CMD_WRITE: 139931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ case ATA_CMD_WRITE_EXT: 1400c15d85c8f3f73b5f20aae7928e25b6996f16b328Jens Axboe case ATA_CMD_WRITE_FUA_EXT: 140131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0); 140231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ break; 140331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ case ATA_CMD_FPDMA_READ: 140431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ case ATA_CMD_FPDMA_WRITE: 14058b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0); 140631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0); 140731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ break; 140831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ default: 140931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* The only other commands EDMA supports in non-queued and 141031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none 141131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * of which are defined/used by Linux. If we get here, this 141231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * driver needs work. 141331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * 141431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * FIXME: modify libata to give qc_prep a return value and 141531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * return error here. 141631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ */ 141731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ BUG_ON(tf->command); 141831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ break; 141931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 142031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0); 142131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0); 142231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0); 142331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0); 142431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0); 142531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0); 142631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0); 142731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0); 142831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */ 142931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 1430e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1431e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik return; 1432e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik mv_fill_sg(qc); 1433e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik} 1434e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1435e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik/** 1436e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik * mv_qc_prep_iie - Host specific command preparation. 1437e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik * @qc: queued command to prepare 1438e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik * 1439e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik * This routine simply redirects to the general purpose routine 1440e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1441e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik * (command request block), does some sanity checking, and calls 1442e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik * the SG load routine. 1443e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik * 1444e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik * LOCKING: 1445e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik * Inherited from caller. 1446e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik */ 1447e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzikstatic void mv_qc_prep_iie(struct ata_queued_cmd *qc) 1448e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik{ 1449e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik struct ata_port *ap = qc->ap; 1450e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik struct mv_port_priv *pp = ap->private_data; 1451e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik struct mv_crqb_iie *crqb; 1452e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik struct ata_taskfile *tf; 1453a6432436c5e14b416f27c8f87c5bf0bc36771f49Mark Lord unsigned in_index; 1454e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik u32 flags = 0; 1455e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1456138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1457138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) 1458e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik return; 1459e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1460e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord /* Fill in Gen IIE command request block */ 1461e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1462e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik flags |= CRQB_FLAG_READ; 1463e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1464beec7dbc6ff003bbc94de62b3323519c878fb2acTejun Heo WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1465e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 14668c0aeb4a483334613336ef895f34cecc0ecbbfa6Mark Lord flags |= qc->tag << CRQB_HOSTQ_SHIFT; 1467e49856d82a887ce365637176f9f99ab68076eae8Mark Lord flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; 1468e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1469bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik /* get current queue index from software */ 1470fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord in_index = pp->req_idx; 1471a6432436c5e14b416f27c8f87c5bf0bc36771f49Mark Lord 1472a6432436c5e14b416f27c8f87c5bf0bc36771f49Mark Lord crqb = (struct mv_crqb_iie *) &pp->crqb[in_index]; 1473eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 1474eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 1475e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik crqb->flags = cpu_to_le32(flags); 1476e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1477e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik tf = &qc->tf; 1478e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik crqb->ata_cmd[0] = cpu_to_le32( 1479e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->command << 16) | 1480e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->feature << 24) 1481e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik ); 1482e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik crqb->ata_cmd[1] = cpu_to_le32( 1483e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->lbal << 0) | 1484e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->lbam << 8) | 1485e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->lbah << 16) | 1486e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->device << 24) 1487e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik ); 1488e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik crqb->ata_cmd[2] = cpu_to_le32( 1489e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->hob_lbal << 0) | 1490e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->hob_lbam << 8) | 1491e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->hob_lbah << 16) | 1492e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->hob_feature << 24) 1493e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik ); 1494e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik crqb->ata_cmd[3] = cpu_to_le32( 1495e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->nsect << 0) | 1496e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->hob_nsect << 8) 1497e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik ); 1498e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1499e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 150031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ return; 150131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_fill_sg(qc); 150231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 150331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 150405b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 150505b308e1df6d9d673daedb517969241f41278b52Brett Russ * mv_qc_issue - Initiate a command to the host 150605b308e1df6d9d673daedb517969241f41278b52Brett Russ * @qc: queued command to start 150705b308e1df6d9d673daedb517969241f41278b52Brett Russ * 150805b308e1df6d9d673daedb517969241f41278b52Brett Russ * This routine simply redirects to the general purpose routine 150905b308e1df6d9d673daedb517969241f41278b52Brett Russ * if command is not DMA. Else, it sanity checks our local 151005b308e1df6d9d673daedb517969241f41278b52Brett Russ * caches of the request producer/consumer indices then enables 151105b308e1df6d9d673daedb517969241f41278b52Brett Russ * DMA and bumps the request producer index. 151205b308e1df6d9d673daedb517969241f41278b52Brett Russ * 151305b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 151405b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 151505b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 15169a3d9eb0177eb10500d49cd283b35576082a522dTejun Heostatic unsigned int mv_qc_issue(struct ata_queued_cmd *qc) 151731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 1518c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik struct ata_port *ap = qc->ap; 1519c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1520c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik struct mv_port_priv *pp = ap->private_data; 1521bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik u32 in_index; 152231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 1523138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1524138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) { 152517c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord /* 152617c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord * We're about to send a non-EDMA capable command to the 152731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * port. Turn off EDMA so there won't be problems accessing 152831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * shadow block, etc registers. 152931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ */ 1530b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord mv_stop_edma(ap); 1531e49856d82a887ce365637176f9f99ab68076eae8Mark Lord mv_pmp_select(ap, qc->dev->link->pmp); 15329363c3825ea9ad76561eb48a395349dd29211ed6Tejun Heo return ata_sff_qc_issue(qc); 153331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 153431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 1535721091685f853ba4e6c49f26f989db0b1a811250Mark Lord mv_start_dma(ap, port_mmio, pp, qc->tf.protocol); 1536bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1537fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK; 1538fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; 153931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 154031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* and write the request in pointer to kick the EDMA to life */ 1541bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index, 1542bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 154331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 154431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ return 0; 154531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 154631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 15478f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lordstatic struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap) 15488f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord{ 15498f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord struct mv_port_priv *pp = ap->private_data; 15508f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord struct ata_queued_cmd *qc; 15518f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord 15528f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) 15538f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord return NULL; 15548f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord qc = ata_qc_from_tag(ap, ap->link.active_tag); 15558f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 15568f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord qc = NULL; 15578f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord return qc; 15588f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord} 15598f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord 15608f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lordstatic void mv_unexpected_intr(struct ata_port *ap) 15618f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord{ 15628f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord struct mv_port_priv *pp = ap->private_data; 15638f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord struct ata_eh_info *ehi = &ap->link.eh_info; 15648f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord char *when = ""; 15658f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord 15668f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord /* 15678f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord * We got a device interrupt from something that 15688f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord * was supposed to be using EDMA or polling. 15698f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord */ 15708f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord ata_ehi_clear_desc(ehi); 15718f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 15728f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord when = " while EDMA enabled"; 15738f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord } else { 15748f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag); 15758f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 15768f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord when = " while polling"; 15778f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord } 15788f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord ata_ehi_push_desc(ehi, "unexpected device interrupt%s", when); 15798f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord ehi->err_mask |= AC_ERR_OTHER; 15808f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord ehi->action |= ATA_EH_RESET; 15818f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord ata_port_freeze(ap); 15828f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord} 15838f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord 158405b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 158505b308e1df6d9d673daedb517969241f41278b52Brett Russ * mv_err_intr - Handle error interrupts on the port 158605b308e1df6d9d673daedb517969241f41278b52Brett Russ * @ap: ATA channel to manipulate 15878d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord * @qc: affected command (non-NCQ), or NULL 158805b308e1df6d9d673daedb517969241f41278b52Brett Russ * 15898d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord * Most cases require a full reset of the chip's state machine, 15908d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord * which also performs a COMRESET. 15918d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord * Also, if the port disabled DMA, update our cached copy to match. 159205b308e1df6d9d673daedb517969241f41278b52Brett Russ * 159305b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 159405b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 159505b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 1596bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzikstatic void mv_err_intr(struct ata_port *ap, struct ata_queued_cmd *qc) 159731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 159831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ void __iomem *port_mmio = mv_ap_base(ap); 1599bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik u32 edma_err_cause, eh_freeze_mask, serr = 0; 1600bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik struct mv_port_priv *pp = ap->private_data; 1601bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1602bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik unsigned int action = 0, err_mask = 0; 16039af5c9c97dc9d599281778864c72b385f0c63341Tejun Heo struct ata_eh_info *ehi = &ap->link.eh_info; 160420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 1605bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ata_ehi_clear_desc(ehi); 160620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 16078d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord /* 16088d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord * Read and clear the err_cause bits. This won't actually 16098d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord * clear for some errors (eg. SError), but we will be doing 16108d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord * a hard reset in those cases regardless, which *will* clear it. 16118d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord */ 1612bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 16138d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 1614bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1615352fab701ca4753dd005b67ce5e512be944eb591Mark Lord ata_ehi_push_desc(ehi, "edma_err_cause=%08x", edma_err_cause); 1616bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1617bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik /* 1618352fab701ca4753dd005b67ce5e512be944eb591Mark Lord * All generations share these EDMA error cause bits: 1619bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik */ 1620bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (edma_err_cause & EDMA_ERR_DEV) 1621bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik err_mask |= AC_ERR_DEV; 1622bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR | 16236c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR | 1624bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_INTRL_PAR)) { 1625bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik err_mask |= AC_ERR_ATA_BUS; 1626cf48062658e7ab3bc55e10c65676c3c73c16f8bfTejun Heo action |= ATA_EH_RESET; 1627b64bbc39f2122a2276578e40144af69ef01decd4Tejun Heo ata_ehi_push_desc(ehi, "parity error"); 1628bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 1629bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) { 1630bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ata_ehi_hotplugged(ehi); 1631bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ? 1632b64bbc39f2122a2276578e40144af69ef01decd4Tejun Heo "dev disconnect" : "dev connect"); 1633cf48062658e7ab3bc55e10c65676c3c73c16f8bfTejun Heo action |= ATA_EH_RESET; 1634bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 1635bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1636352fab701ca4753dd005b67ce5e512be944eb591Mark Lord /* 1637352fab701ca4753dd005b67ce5e512be944eb591Mark Lord * Gen-I has a different SELF_DIS bit, 1638352fab701ca4753dd005b67ce5e512be944eb591Mark Lord * different FREEZE bits, and no SERR bit: 1639352fab701ca4753dd005b67ce5e512be944eb591Mark Lord */ 1640ee9ccdf70163ca6408f6965e0fbc65baeac7312cJeff Garzik if (IS_GEN_I(hpriv)) { 1641bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik eh_freeze_mask = EDMA_EH_FREEZE_5; 1642bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS_5) { 1643bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1644b64bbc39f2122a2276578e40144af69ef01decd4Tejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 1645bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 1646bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } else { 1647bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik eh_freeze_mask = EDMA_EH_FREEZE; 1648bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS) { 1649bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1650b64bbc39f2122a2276578e40144af69ef01decd4Tejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 1651bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 1652bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (edma_err_cause & EDMA_ERR_SERR) { 16538d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord /* 16548d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord * Ensure that we read our own SCR, not a pmp link SCR: 16558d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord */ 16568d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord ap->ops->scr_read(ap, SCR_ERROR, &serr); 16578d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord /* 16588d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord * Don't clear SError here; leave it for libata-eh: 16598d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord */ 16608d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord ata_ehi_push_desc(ehi, "SError=%08x", serr); 16618d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord err_mask |= AC_ERR_ATA_BUS; 1662cf48062658e7ab3bc55e10c65676c3c73c16f8bfTejun Heo action |= ATA_EH_RESET; 1663bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 1664afb0edd922c7ed6e73678730921dfcccebec17e8Brett Russ } 166520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 1666bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (!err_mask) { 1667bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik err_mask = AC_ERR_OTHER; 1668cf48062658e7ab3bc55e10c65676c3c73c16f8bfTejun Heo action |= ATA_EH_RESET; 1669bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 1670bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1671bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ehi->serror |= serr; 1672bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ehi->action |= action; 1673bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1674bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (qc) 1675bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik qc->err_mask |= err_mask; 1676bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik else 1677bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ehi->err_mask |= err_mask; 1678bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1679bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (edma_err_cause & eh_freeze_mask) 1680bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ata_port_freeze(ap); 1681bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik else 1682bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ata_port_abort(ap); 1683bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik} 1684bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1685fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lordstatic void mv_process_crpb_response(struct ata_port *ap, 1686fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord struct mv_crpb *response, unsigned int tag, int ncq_enabled) 1687fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord{ 1688fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag); 1689fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord 1690fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord if (qc) { 1691fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord u8 ata_status; 1692fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord u16 edma_status = le16_to_cpu(response->flags); 1693fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord /* 1694fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord * edma_status from a response queue entry: 1695fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord * LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only). 1696fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord * MSB is saved ATA status from command completion. 1697fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord */ 1698fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord if (!ncq_enabled) { 1699fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV; 1700fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord if (err_cause) { 1701fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord /* 1702fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord * Error will be seen/handled by mv_err_intr(). 1703fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord * So do nothing at all here. 1704fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord */ 1705fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord return; 1706fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord } 1707fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord } 1708fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT; 1709fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord qc->err_mask |= ac_err_mask(ata_status); 1710fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord ata_qc_complete(qc); 1711fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord } else { 1712fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n", 1713fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord __func__, tag); 1714fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord } 1715fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord} 1716fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord 1717fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lordstatic void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp) 1718bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik{ 1719bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1720bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1721fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord u32 in_index; 1722bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik bool work_done = false; 1723fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN); 1724bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1725fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord /* Get the hardware queue position index */ 1726bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS) 1727bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 1728bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1729fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord /* Process new responses from since the last time we looked */ 1730fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord while (in_index != pp->resp_idx) { 17316c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik unsigned int tag; 1732fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord struct mv_crpb *response = &pp->crpb[pp->resp_idx]; 1733bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1734fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK; 1735bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1736fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord if (IS_GEN_I(hpriv)) { 1737fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord /* 50xx: no NCQ, only one command active at a time */ 17389af5c9c97dc9d599281778864c72b385f0c63341Tejun Heo tag = ap->link.active_tag; 1739fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord } else { 1740fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord /* Gen II/IIE: get command tag from CRPB entry */ 1741fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord tag = le16_to_cpu(response->id) & 0x1f; 1742bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 1743fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord mv_process_crpb_response(ap, response, tag, ncq_enabled); 1744bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik work_done = true; 1745bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 1746bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1747352fab701ca4753dd005b67ce5e512be944eb591Mark Lord /* Update the software queue position index in hardware */ 1748bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (work_done) 1749bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | 1750fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT), 1751bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 175220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 175320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 175405b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 175505b308e1df6d9d673daedb517969241f41278b52Brett Russ * mv_host_intr - Handle all interrupts on the given host controller 1756cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik * @host: host specific structure 17577368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord * @main_irq_cause: Main interrupt cause register for the chip. 175805b308e1df6d9d673daedb517969241f41278b52Brett Russ * 175905b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 176005b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 176105b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 17627368f91926a2870a8c3f9546d86535ce71ae0757Mark Lordstatic int mv_host_intr(struct ata_host *host, u32 main_irq_cause) 176320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 1764f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 1765a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord void __iomem *mmio = hpriv->base, *hc_mmio = NULL; 1766a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord u32 hc_irq_cause = 0; 1767a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord unsigned int handled = 0, port; 176820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 1769a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord for (port = 0; port < hpriv->n_ports; port++) { 1770cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik struct ata_port *ap = host->ports[port]; 17718f71efe25f8718200027b547a3e749ae3300fe60Yinghai Lu struct mv_port_priv *pp; 1772a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord unsigned int shift, hardport, port_cause; 1773a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord /* 1774a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord * When we move to the second hc, flag our cached 1775a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord * copies of hc_mmio (and hc_irq_cause) as invalid again. 1776a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord */ 1777a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord if (port == MV_PORTS_PER_HC) 1778a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord hc_mmio = NULL; 1779a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord /* 1780a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord * Do nothing if port is not interrupting or is disabled: 1781a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord */ 1782a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 17837368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ); 1784a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord if (!port_cause || !ap || (ap->flags & ATA_FLAG_DISABLED)) 1785a2c91a8819e315e9fd1aef3ff57badb6c1be3f80Jeff Garzik continue; 1786a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord /* 1787a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord * Each hc within the host has its own hc_irq_cause register. 1788a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord * We defer reading it until we know we need it, right now: 1789a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord * 1790a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord * FIXME later: we don't really need to read this register 1791a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord * (some logic changes required below if we go that way), 1792a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord * because it doesn't tell us anything new. But we do need 1793a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord * to write to it, outside the top of this loop, 1794a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord * to reset the interrupt triggers for next time. 1795a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord */ 1796a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord if (!hc_mmio) { 1797a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord hc_mmio = mv_hc_base_from_port(mmio, port); 1798a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 1799a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); 1800a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord handled = 1; 1801a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord } 18028f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord /* 18038f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord * Process completed CRPB response(s) before other events. 18048f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord */ 1805a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord pp = ap->private_data; 18068f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord if (hc_irq_cause & (DMA_IRQ << hardport)) { 18078f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) 1808fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord mv_process_crpb_entries(ap, pp); 18098f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord } 18108f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord /* 18118f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord * Handle chip-reported errors, or continue on to handle PIO. 18128f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord */ 18138f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord if (unlikely(port_cause & ERR_IRQ)) { 18148f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord mv_err_intr(ap, mv_get_active_qc(ap)); 18158f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord } else if (hc_irq_cause & (DEV_IRQ << hardport)) { 18168f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) { 18178f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord struct ata_queued_cmd *qc = mv_get_active_qc(ap); 18188f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord if (qc) { 18198f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord ata_sff_host_intr(ap, qc); 18208f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord continue; 18218f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord } 18228f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord } 18238f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord mv_unexpected_intr(ap); 182420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ } 182520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ } 1826a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord return handled; 182720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 182820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 1829a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lordstatic int mv_pci_error(struct ata_host *host, void __iomem *mmio) 1830bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik{ 183102a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord struct mv_host_priv *hpriv = host->private_data; 1832bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik struct ata_port *ap; 1833bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik struct ata_queued_cmd *qc; 1834bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik struct ata_eh_info *ehi; 1835bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik unsigned int i, err_mask, printed = 0; 1836bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik u32 err_cause; 1837bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 183802a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord err_cause = readl(mmio + hpriv->irq_cause_ofs); 1839bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1840bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", 1841bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik err_cause); 1842bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1843bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik DPRINTK("All regs @ PCI error\n"); 1844bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev)); 1845bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 184602a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord writelfl(0, mmio + hpriv->irq_cause_ofs); 1847bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1848bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik for (i = 0; i < host->n_ports; i++) { 1849bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ap = host->ports[i]; 1850936fd7328657884d5a69a55666c74a55aa83ca27Tejun Heo if (!ata_link_offline(&ap->link)) { 18519af5c9c97dc9d599281778864c72b385f0c63341Tejun Heo ehi = &ap->link.eh_info; 1852bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ata_ehi_clear_desc(ehi); 1853bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (!printed++) 1854bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ata_ehi_push_desc(ehi, 1855bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik "PCI err cause 0x%08x", err_cause); 1856bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik err_mask = AC_ERR_HOST_BUS; 1857cf48062658e7ab3bc55e10c65676c3c73c16f8bfTejun Heo ehi->action = ATA_EH_RESET; 18589af5c9c97dc9d599281778864c72b385f0c63341Tejun Heo qc = ata_qc_from_tag(ap, ap->link.active_tag); 1859bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (qc) 1860bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik qc->err_mask |= err_mask; 1861bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik else 1862bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ehi->err_mask |= err_mask; 1863bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1864bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ata_port_freeze(ap); 1865bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 1866bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 1867a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord return 1; /* handled */ 1868bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik} 1869bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 187005b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 1871c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik * mv_interrupt - Main interrupt event handler 187205b308e1df6d9d673daedb517969241f41278b52Brett Russ * @irq: unused 187305b308e1df6d9d673daedb517969241f41278b52Brett Russ * @dev_instance: private data; in this case the host structure 187405b308e1df6d9d673daedb517969241f41278b52Brett Russ * 187505b308e1df6d9d673daedb517969241f41278b52Brett Russ * Read the read only register to determine if any host 187605b308e1df6d9d673daedb517969241f41278b52Brett Russ * controllers have pending interrupts. If so, call lower level 187705b308e1df6d9d673daedb517969241f41278b52Brett Russ * routine to handle. Also check for PCI errors which are only 187805b308e1df6d9d673daedb517969241f41278b52Brett Russ * reported here. 187905b308e1df6d9d673daedb517969241f41278b52Brett Russ * 18808b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik * LOCKING: 1881cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik * This routine holds the host lock while processing pending 188205b308e1df6d9d673daedb517969241f41278b52Brett Russ * interrupts. 188305b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 18847d12e780e003f93433d49ce78cfedf4b4c52adc5David Howellsstatic irqreturn_t mv_interrupt(int irq, void *dev_instance) 188520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 1886cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik struct ata_host *host = dev_instance; 1887f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 1888a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord unsigned int handled = 0; 18897368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord u32 main_irq_cause, main_irq_mask; 189020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 1891646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord spin_lock(&host->lock); 18927368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord main_irq_cause = readl(hpriv->main_irq_cause_addr); 18937368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord main_irq_mask = readl(hpriv->main_irq_mask_addr); 1894352fab701ca4753dd005b67ce5e512be944eb591Mark Lord /* 1895352fab701ca4753dd005b67ce5e512be944eb591Mark Lord * Deal with cases where we either have nothing pending, or have read 1896352fab701ca4753dd005b67ce5e512be944eb591Mark Lord * a bogus register value which can indicate HW removal or PCI fault. 189720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ */ 18987368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord if ((main_irq_cause & main_irq_mask) && (main_irq_cause != 0xffffffffU)) { 18997368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord if (unlikely((main_irq_cause & PCI_ERR) && HAS_PCI(host))) 1900a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord handled = mv_pci_error(host, hpriv->base); 1901a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord else 19027368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord handled = mv_host_intr(host, main_irq_cause); 1903bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 1904cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik spin_unlock(&host->lock); 190520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ return IRQ_RETVAL(handled); 190620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 190720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 1908c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic unsigned int mv5_scr_offset(unsigned int sc_reg_in) 1909c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik{ 1910c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int ofs; 1911c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 1912c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik switch (sc_reg_in) { 1913c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik case SCR_STATUS: 1914c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik case SCR_ERROR: 1915c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik case SCR_CONTROL: 1916c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ofs = sc_reg_in * sizeof(u32); 1917c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik break; 1918c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik default: 1919c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ofs = 0xffffffffU; 1920c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik break; 1921c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik } 1922c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik return ofs; 1923c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik} 1924c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 1925da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heostatic int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val) 1926c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik{ 1927f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 1928f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio = hpriv->base; 19290d5ff566779f894ca9937231a181eb31e4adff0eTejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 1930c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 1931c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 1932da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo if (ofs != 0xffffffffU) { 1933da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo *val = readl(addr + ofs); 1934da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo return 0; 1935da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo } else 1936da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo return -EINVAL; 1937c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik} 1938c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 1939da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heostatic int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 1940c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik{ 1941f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 1942f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio = hpriv->base; 19430d5ff566779f894ca9937231a181eb31e4adff0eTejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 1944c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 1945c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 1946da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo if (ofs != 0xffffffffU) { 19470d5ff566779f894ca9937231a181eb31e4adff0eTejun Heo writelfl(val, addr + ofs); 1948da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo return 0; 1949da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo } else 1950da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo return -EINVAL; 1951c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik} 1952c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 19537bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bisharastatic void mv5_reset_bus(struct ata_host *host, void __iomem *mmio) 1954522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik{ 19557bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara struct pci_dev *pdev = to_pci_dev(host->dev); 1956522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik int early_5080; 1957522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik 195844c10138fd4bbc4b6d6bff0873c24902f2a9da65Auke Kok early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0); 1959522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik 1960522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik if (!early_5080) { 1961522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 1962522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik tmp |= (1 << 0); 1963522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 1964522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik } 1965522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik 19667bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara mv_reset_pci_bus(host, mmio); 1967522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik} 1968522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik 1969522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzikstatic void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 1970522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik{ 19718e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS); 1972522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik} 1973522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik 197447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstatic void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 1975ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik void __iomem *mmio) 1976ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik{ 1977c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, idx); 1978c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik u32 tmp; 1979c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 1980c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 1981c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 1982c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */ 1983c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */ 1984ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik} 1985ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik 198647c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstatic void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 1987ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik{ 1988522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik u32 tmp; 1989522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik 19908e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writel(0, mmio + MV_GPIO_PORT_CTL_OFS); 1991522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik 1992522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */ 1993522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik 1994522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 1995522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik tmp |= ~(1 << 0); 1996522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 1997ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik} 1998ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik 19992a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzikstatic void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 20002a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzik unsigned int port) 2001bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik{ 2002c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, port); 2003c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5); 2004c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik u32 tmp; 2005c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0); 2006c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2007c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik if (fix_apm_sq) { 20088e7decdb8b132ee970a2636931b7653dec6af472Mark Lord tmp = readl(phy_mmio + MV5_LTMODE_OFS); 2009c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp |= (1 << 19); 20108e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writel(tmp, phy_mmio + MV5_LTMODE_OFS); 2011c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 20128e7decdb8b132ee970a2636931b7653dec6af472Mark Lord tmp = readl(phy_mmio + MV5_PHY_CTL_OFS); 2013c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp &= ~0x3; 2014c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp |= 0x1; 20158e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writel(tmp, phy_mmio + MV5_PHY_CTL_OFS); 2016c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik } 2017c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2018c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 2019c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp &= ~mask; 2020c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp |= hpriv->signal[port].pre; 2021c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp |= hpriv->signal[port].amps; 2022c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik writel(tmp, phy_mmio + MV5_PHY_MODE); 2023bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik} 2024bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2025c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2026c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik#undef ZERO 2027c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik#define ZERO(reg) writel(0, port_mmio + (reg)) 2028c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio, 2029c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int port) 2030c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik{ 2031c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2032c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2033e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord mv_reset_channel(hpriv, mmio, port); 2034c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2035c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x028); /* command */ 2036c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik writel(0x11f, port_mmio + EDMA_CFG_OFS); 2037c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x004); /* timer */ 2038c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x008); /* irq err cause */ 2039c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x00c); /* irq err mask */ 2040c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x010); /* rq bah */ 2041c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x014); /* rq inp */ 2042c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x018); /* rq outp */ 2043c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x01c); /* respq bah */ 2044c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x024); /* respq outp */ 2045c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x020); /* respq inp */ 2046c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x02c); /* test control */ 20478e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS); 2048c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik} 2049c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik#undef ZERO 2050c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2051c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik#define ZERO(reg) writel(0, hc_mmio + (reg)) 2052c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2053c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int hc) 205447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik{ 2055c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 2056c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik u32 tmp; 2057c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2058c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x00c); 2059c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x010); 2060c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x014); 2061c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x018); 2062c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2063c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp = readl(hc_mmio + 0x20); 2064c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp &= 0x1c1c1c1c; 2065c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp |= 0x03030303; 2066c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik writel(tmp, hc_mmio + 0x20); 2067c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik} 2068c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik#undef ZERO 2069c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2070c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2071c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int n_hc) 2072c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik{ 2073c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int hc, port; 2074c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2075c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik for (hc = 0; hc < n_hc; hc++) { 2076c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik for (port = 0; port < MV_PORTS_PER_HC; port++) 2077c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik mv5_reset_hc_port(hpriv, mmio, 2078c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik (hc * MV_PORTS_PER_HC) + port); 2079c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2080c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik mv5_reset_one_hc(hpriv, mmio, hc); 2081c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik } 2082c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2083c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik return 0; 208447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik} 208547c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 2086101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik#undef ZERO 2087101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik#define ZERO(reg) writel(0, mmio + (reg)) 20887bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bisharastatic void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio) 2089101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik{ 209002a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord struct mv_host_priv *hpriv = host->private_data; 2091101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik u32 tmp; 2092101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 20938e7decdb8b132ee970a2636931b7653dec6af472Mark Lord tmp = readl(mmio + MV_PCI_MODE_OFS); 2094101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik tmp &= 0xff00ffff; 20958e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writel(tmp, mmio + MV_PCI_MODE_OFS); 2096101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 2097101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik ZERO(MV_PCI_DISC_TIMER); 2098101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik ZERO(MV_PCI_MSI_TRIGGER); 20998e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS); 21007368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord ZERO(PCI_HC_MAIN_IRQ_MASK_OFS); 2101101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik ZERO(MV_PCI_SERR_MASK); 210202a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord ZERO(hpriv->irq_cause_ofs); 210302a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord ZERO(hpriv->irq_mask_ofs); 2104101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik ZERO(MV_PCI_ERR_LOW_ADDRESS); 2105101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik ZERO(MV_PCI_ERR_HIGH_ADDRESS); 2106101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik ZERO(MV_PCI_ERR_ATTRIBUTE); 2107101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik ZERO(MV_PCI_ERR_COMMAND); 2108101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik} 2109101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik#undef ZERO 2110101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 2111101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzikstatic void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 2112101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik{ 2113101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik u32 tmp; 2114101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 2115101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik mv5_reset_flash(hpriv, mmio); 2116101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 21178e7decdb8b132ee970a2636931b7653dec6af472Mark Lord tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS); 2118101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik tmp &= 0x3; 2119101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik tmp |= (1 << 5) | (1 << 6); 21208e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS); 2121101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik} 2122101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 2123101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik/** 2124101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik * mv6_reset_hc - Perform the 6xxx global soft reset 2125101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik * @mmio: base address of the HBA 2126101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik * 2127101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik * This routine only applies to 6xxx parts. 2128101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik * 2129101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik * LOCKING: 2130101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik * Inherited from caller. 2131101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik */ 2132c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2133c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int n_hc) 2134101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik{ 2135101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS; 2136101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik int i, rc = 0; 2137101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik u32 t; 2138101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 2139101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik /* Following procedure defined in PCI "main command and status 2140101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik * register" table. 2141101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik */ 2142101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik t = readl(reg); 2143101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik writel(t | STOP_PCI_MASTER, reg); 2144101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 2145101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik for (i = 0; i < 1000; i++) { 2146101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik udelay(1); 2147101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik t = readl(reg); 21482dcb407e61458ded17503d6bd12b8c064965368bJeff Garzik if (PCI_MASTER_EMPTY & t) 2149101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik break; 2150101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik } 2151101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik if (!(PCI_MASTER_EMPTY & t)) { 2152101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik printk(KERN_ERR DRV_NAME ": PCI master won't flush\n"); 2153101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik rc = 1; 2154101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik goto done; 2155101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik } 2156101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 2157101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik /* set reset */ 2158101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik i = 5; 2159101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik do { 2160101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik writel(t | GLOB_SFT_RST, reg); 2161101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik t = readl(reg); 2162101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik udelay(1); 2163101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik } while (!(GLOB_SFT_RST & t) && (i-- > 0)); 2164101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 2165101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik if (!(GLOB_SFT_RST & t)) { 2166101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik printk(KERN_ERR DRV_NAME ": can't set global reset\n"); 2167101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik rc = 1; 2168101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik goto done; 2169101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik } 2170101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 2171101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik /* clear reset and *reenable the PCI master* (not mentioned in spec) */ 2172101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik i = 5; 2173101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik do { 2174101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg); 2175101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik t = readl(reg); 2176101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik udelay(1); 2177101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik } while ((GLOB_SFT_RST & t) && (i-- > 0)); 2178101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 2179101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik if (GLOB_SFT_RST & t) { 2180101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik printk(KERN_ERR DRV_NAME ": can't clear global reset\n"); 2181101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik rc = 1; 2182101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik } 2183101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzikdone: 2184101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik return rc; 2185101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik} 2186101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 218747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstatic void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 2188ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik void __iomem *mmio) 2189ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik{ 2190ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik void __iomem *port_mmio; 2191ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik u32 tmp; 2192ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik 21938e7decdb8b132ee970a2636931b7653dec6af472Mark Lord tmp = readl(mmio + MV_RESET_CFG_OFS); 2194ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik if ((tmp & (1 << 0)) == 0) { 219547c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hpriv->signal[idx].amps = 0x7 << 8; 2196ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik hpriv->signal[idx].pre = 0x1 << 5; 2197ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik return; 2198ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik } 2199ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik 2200ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik port_mmio = mv_port_base(mmio, idx); 2201ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik tmp = readl(port_mmio + PHY_MODE2); 2202ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik 2203ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 2204ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 2205ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik} 2206ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik 220747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstatic void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 2208ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik{ 22098e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS); 2210ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik} 2211ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik 2212c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 22132a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzik unsigned int port) 2214bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik{ 2215c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2216c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2217bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik u32 hp_flags = hpriv->hp_flags; 221847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik int fix_phy_mode2 = 221947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2220bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik int fix_phy_mode4 = 222147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 222247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik u32 m2, tmp; 222347c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 222447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik if (fix_phy_mode2) { 222547c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik m2 = readl(port_mmio + PHY_MODE2); 222647c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik m2 &= ~(1 << 16); 222747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik m2 |= (1 << 31); 222847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik writel(m2, port_mmio + PHY_MODE2); 222947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 223047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik udelay(200); 223147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 223247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik m2 = readl(port_mmio + PHY_MODE2); 223347c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik m2 &= ~((1 << 16) | (1 << 31)); 223447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik writel(m2, port_mmio + PHY_MODE2); 223547c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 223647c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik udelay(200); 223747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik } 223847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 223947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik /* who knows what this magic does */ 224047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik tmp = readl(port_mmio + PHY_MODE3); 224147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik tmp &= ~0x7F800000; 224247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik tmp |= 0x2A800000; 224347c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik writel(tmp, port_mmio + PHY_MODE3); 2244bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2245bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik if (fix_phy_mode4) { 224647c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik u32 m4; 2247bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2248bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik m4 = readl(port_mmio + PHY_MODE4); 224947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 225047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2251e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord tmp = readl(port_mmio + PHY_MODE3); 2252bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2253e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord /* workaround for errata FEr SATA#10 (part 1) */ 2254bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik m4 = (m4 & ~(1 << 1)) | (1 << 0); 2255bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2256bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik writel(m4, port_mmio + PHY_MODE4); 225747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 225847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2259e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord writel(tmp, port_mmio + PHY_MODE3); 2260bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik } 2261bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2262bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik /* Revert values of pre-emphasis and signal amps to the saved ones */ 2263bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2264bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2265bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik m2 &= ~MV_M2_PREAMP_MASK; 22662a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzik m2 |= hpriv->signal[port].amps; 22672a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzik m2 |= hpriv->signal[port].pre; 226847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik m2 &= ~(1 << 16); 2269bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2270e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik /* according to mvSata 3.6.1, some IIE values are fixed */ 2271e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik if (IS_GEN_IIE(hpriv)) { 2272e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik m2 &= ~0xC30FF01F; 2273e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik m2 |= 0x0000900F; 2274e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik } 2275e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 2276bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik writel(m2, port_mmio + PHY_MODE2); 2277bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik} 2278bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2279f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara/* TODO: use the generic LED interface to configure the SATA Presence */ 2280f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara/* & Acitivy LEDs on the board */ 2281f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic void mv_soc_enable_leds(struct mv_host_priv *hpriv, 2282f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio) 2283f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara{ 2284f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return; 2285f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara} 2286f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2287f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 2288f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio) 2289f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara{ 2290f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *port_mmio; 2291f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara u32 tmp; 2292f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2293f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara port_mmio = mv_port_base(mmio, idx); 2294f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara tmp = readl(port_mmio + PHY_MODE2); 2295f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2296f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 2297f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 2298f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara} 2299f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2300f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara#undef ZERO 2301f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara#define ZERO(reg) writel(0, port_mmio + (reg)) 2302f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic void mv_soc_reset_hc_port(struct mv_host_priv *hpriv, 2303f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio, unsigned int port) 2304f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara{ 2305f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *port_mmio = mv_port_base(mmio, port); 2306f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2307e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord mv_reset_channel(hpriv, mmio, port); 2308f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2309f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x028); /* command */ 2310f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara writel(0x101f, port_mmio + EDMA_CFG_OFS); 2311f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x004); /* timer */ 2312f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x008); /* irq err cause */ 2313f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x00c); /* irq err mask */ 2314f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x010); /* rq bah */ 2315f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x014); /* rq inp */ 2316f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x018); /* rq outp */ 2317f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x01c); /* respq bah */ 2318f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x024); /* respq outp */ 2319f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x020); /* respq inp */ 2320f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x02c); /* test control */ 23218e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS); 2322f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara} 2323f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2324f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara#undef ZERO 2325f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2326f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara#define ZERO(reg) writel(0, hc_mmio + (reg)) 2327f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic void mv_soc_reset_one_hc(struct mv_host_priv *hpriv, 2328f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio) 2329f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara{ 2330f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *hc_mmio = mv_hc_base(mmio, 0); 2331f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2332f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x00c); 2333f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x010); 2334f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x014); 2335f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2336f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara} 2337f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2338f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara#undef ZERO 2339f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2340f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic int mv_soc_reset_hc(struct mv_host_priv *hpriv, 2341f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio, unsigned int n_hc) 2342f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara{ 2343f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara unsigned int port; 2344f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2345f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara for (port = 0; port < hpriv->n_ports; port++) 2346f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara mv_soc_reset_hc_port(hpriv, mmio, port); 2347f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2348f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara mv_soc_reset_one_hc(hpriv, mmio); 2349f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2350f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return 0; 2351f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara} 2352f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2353f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic void mv_soc_reset_flash(struct mv_host_priv *hpriv, 2354f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio) 2355f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara{ 2356f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return; 2357f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara} 2358f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2359f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio) 2360f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara{ 2361f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return; 2362f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara} 2363f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 23648e7decdb8b132ee970a2636931b7653dec6af472Mark Lordstatic void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i) 2365b67a1064cb1c1d3b43e01e8b43a6a8dcdefed733Mark Lord{ 23668e7decdb8b132ee970a2636931b7653dec6af472Mark Lord u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS); 2367b67a1064cb1c1d3b43e01e8b43a6a8dcdefed733Mark Lord 23688e7decdb8b132ee970a2636931b7653dec6af472Mark Lord ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */ 2369b67a1064cb1c1d3b43e01e8b43a6a8dcdefed733Mark Lord if (want_gen2i) 23708e7decdb8b132ee970a2636931b7653dec6af472Mark Lord ifcfg |= (1 << 7); /* enable gen2i speed */ 23718e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS); 2372b67a1064cb1c1d3b43e01e8b43a6a8dcdefed733Mark Lord} 2373b67a1064cb1c1d3b43e01e8b43a6a8dcdefed733Mark Lord 2374e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lordstatic void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 2375c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int port_no) 2376c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik{ 2377c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port_no); 2378c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 23798e7decdb8b132ee970a2636931b7653dec6af472Mark Lord /* 23808e7decdb8b132ee970a2636931b7653dec6af472Mark Lord * The datasheet warns against setting EDMA_RESET when EDMA is active 23818e7decdb8b132ee970a2636931b7653dec6af472Mark Lord * (but doesn't say what the problem might be). So we first try 23828e7decdb8b132ee970a2636931b7653dec6af472Mark Lord * to disable the EDMA engine before doing the EDMA_RESET operation. 23838e7decdb8b132ee970a2636931b7653dec6af472Mark Lord */ 23840d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord mv_stop_edma_engine(port_mmio); 23858e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS); 2386c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2387b67a1064cb1c1d3b43e01e8b43a6a8dcdefed733Mark Lord if (!IS_GEN_I(hpriv)) { 23888e7decdb8b132ee970a2636931b7653dec6af472Mark Lord /* Enable 3.0gb/s link speed: this survives EDMA_RESET */ 23898e7decdb8b132ee970a2636931b7653dec6af472Mark Lord mv_setup_ifcfg(port_mmio, 1); 2390c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik } 2391b67a1064cb1c1d3b43e01e8b43a6a8dcdefed733Mark Lord /* 23928e7decdb8b132ee970a2636931b7653dec6af472Mark Lord * Strobing EDMA_RESET here causes a hard reset of the SATA transport, 2393b67a1064cb1c1d3b43e01e8b43a6a8dcdefed733Mark Lord * link, and physical layers. It resets all SATA interface registers 2394b67a1064cb1c1d3b43e01e8b43a6a8dcdefed733Mark Lord * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev. 2395c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik */ 23968e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS); 2397b67a1064cb1c1d3b43e01e8b43a6a8dcdefed733Mark Lord udelay(25); /* allow reset propagation */ 2398c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik writelfl(0, port_mmio + EDMA_CMD_OFS); 2399c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2400c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik hpriv->ops->phy_errata(hpriv, mmio, port_no); 2401c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2402ee9ccdf70163ca6408f6965e0fbc65baeac7312cJeff Garzik if (IS_GEN_I(hpriv)) 2403c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik mdelay(1); 2404c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik} 2405c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2406e49856d82a887ce365637176f9f99ab68076eae8Mark Lordstatic void mv_pmp_select(struct ata_port *ap, int pmp) 240720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 2408e49856d82a887ce365637176f9f99ab68076eae8Mark Lord if (sata_pmp_supported(ap)) { 2409e49856d82a887ce365637176f9f99ab68076eae8Mark Lord void __iomem *port_mmio = mv_ap_base(ap); 2410e49856d82a887ce365637176f9f99ab68076eae8Mark Lord u32 reg = readl(port_mmio + SATA_IFCTL_OFS); 2411e49856d82a887ce365637176f9f99ab68076eae8Mark Lord int old = reg & 0xf; 241222374677d18c5eeefd3a283431d312b8c44fef02Jeff Garzik 2413e49856d82a887ce365637176f9f99ab68076eae8Mark Lord if (old != pmp) { 2414e49856d82a887ce365637176f9f99ab68076eae8Mark Lord reg = (reg & ~0xf) | pmp; 2415e49856d82a887ce365637176f9f99ab68076eae8Mark Lord writelfl(reg, port_mmio + SATA_IFCTL_OFS); 2416e49856d82a887ce365637176f9f99ab68076eae8Mark Lord } 241722374677d18c5eeefd3a283431d312b8c44fef02Jeff Garzik } 241820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 241920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 2420e49856d82a887ce365637176f9f99ab68076eae8Mark Lordstatic int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, 2421e49856d82a887ce365637176f9f99ab68076eae8Mark Lord unsigned long deadline) 242222374677d18c5eeefd3a283431d312b8c44fef02Jeff Garzik{ 2423e49856d82a887ce365637176f9f99ab68076eae8Mark Lord mv_pmp_select(link->ap, sata_srst_pmp(link)); 2424e49856d82a887ce365637176f9f99ab68076eae8Mark Lord return sata_std_hardreset(link, class, deadline); 2425e49856d82a887ce365637176f9f99ab68076eae8Mark Lord} 2426bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2427e49856d82a887ce365637176f9f99ab68076eae8Mark Lordstatic int mv_softreset(struct ata_link *link, unsigned int *class, 2428e49856d82a887ce365637176f9f99ab68076eae8Mark Lord unsigned long deadline) 2429e49856d82a887ce365637176f9f99ab68076eae8Mark Lord{ 2430e49856d82a887ce365637176f9f99ab68076eae8Mark Lord mv_pmp_select(link->ap, sata_srst_pmp(link)); 2431e49856d82a887ce365637176f9f99ab68076eae8Mark Lord return ata_sff_softreset(link, class, deadline); 243222374677d18c5eeefd3a283431d312b8c44fef02Jeff Garzik} 243322374677d18c5eeefd3a283431d312b8c44fef02Jeff Garzik 2434cc0680a580b5be81a1ca321b58f8e9b80b5c1052Tejun Heostatic int mv_hardreset(struct ata_link *link, unsigned int *class, 2435bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik unsigned long deadline) 243631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 2437cc0680a580b5be81a1ca321b58f8e9b80b5c1052Tejun Heo struct ata_port *ap = link->ap; 2438bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2439b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord struct mv_port_priv *pp = ap->private_data; 2440f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio = hpriv->base; 24410d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord int rc, attempts = 0, extra = 0; 24420d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord u32 sstatus; 24430d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord bool online; 244431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 2445e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord mv_reset_channel(hpriv, mmio, ap->port_no); 2446b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 2447bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 24480d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord /* Workaround for errata FEr SATA#10 (part 2) */ 24490d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord do { 245017c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord const unsigned long *timing = 245117c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord sata_ehc_deb_timing(&link->eh_context); 2452bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 245317c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord rc = sata_link_hardreset(link, timing, deadline + extra, 245417c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord &online, NULL); 245517c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord if (rc) 24560d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord return rc; 24570d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord sata_scr_read(link, SCR_STATUS, &sstatus); 24580d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) { 24590d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord /* Force 1.5gb/s link speed and try again */ 24608e7decdb8b132ee970a2636931b7653dec6af472Mark Lord mv_setup_ifcfg(mv_ap_base(ap), 0); 24610d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord if (time_after(jiffies + HZ, deadline)) 24620d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord extra = HZ; /* only extend it once, max */ 24630d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord } 24640d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123); 2465bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 246617c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord return rc; 2467bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik} 2468bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2469bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzikstatic void mv_eh_freeze(struct ata_port *ap) 2470bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik{ 2471f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 24721cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord unsigned int shift, hardport, port = ap->port_no; 24737368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord u32 main_irq_mask; 2474bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2475bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik /* FIXME: handle coalescing completion events properly */ 2476bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 24771cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord mv_stop_edma(ap); 24781cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 2479bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2480bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik /* disable assertion of portN err, done events */ 24817368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord main_irq_mask = readl(hpriv->main_irq_mask_addr); 24827368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord main_irq_mask &= ~((DONE_IRQ | ERR_IRQ) << shift); 24837368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord writelfl(main_irq_mask, hpriv->main_irq_mask_addr); 2484bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik} 2485bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2486bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzikstatic void mv_eh_thaw(struct ata_port *ap) 2487bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik{ 2488f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 24891cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord unsigned int shift, hardport, port = ap->port_no; 24901cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port); 2491bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 24927368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord u32 main_irq_mask, hc_irq_cause; 2493bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2494bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik /* FIXME: handle coalescing completion events properly */ 2495bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 24961cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 2497bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2498bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik /* clear EDMA errors on this port */ 2499bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2500bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2501bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik /* clear pending irq events */ 2502bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 25031cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord hc_irq_cause &= ~((DEV_IRQ | DMA_IRQ) << hardport); 25041cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); 2505bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2506bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik /* enable assertion of portN err, done events */ 25077368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord main_irq_mask = readl(hpriv->main_irq_mask_addr); 25087368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord main_irq_mask |= ((DONE_IRQ | ERR_IRQ) << shift); 25097368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord writelfl(main_irq_mask, hpriv->main_irq_mask_addr); 251031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 251131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 251205b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 251305b308e1df6d9d673daedb517969241f41278b52Brett Russ * mv_port_init - Perform some early initialization on a single port. 251405b308e1df6d9d673daedb517969241f41278b52Brett Russ * @port: libata data structure storing shadow register addresses 251505b308e1df6d9d673daedb517969241f41278b52Brett Russ * @port_mmio: base address of the port 251605b308e1df6d9d673daedb517969241f41278b52Brett Russ * 251705b308e1df6d9d673daedb517969241f41278b52Brett Russ * Initialize shadow register mmio addresses, clear outstanding 251805b308e1df6d9d673daedb517969241f41278b52Brett Russ * interrupts on the port, and unmask interrupts for the future 251905b308e1df6d9d673daedb517969241f41278b52Brett Russ * start of the port. 252005b308e1df6d9d673daedb517969241f41278b52Brett Russ * 252105b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 252205b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 252305b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 252431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstatic void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio) 252520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 25260d5ff566779f894ca9937231a181eb31e4adff0eTejun Heo void __iomem *shd_base = port_mmio + SHD_BLK_OFS; 252731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ unsigned serr_ofs; 252831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 25298b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik /* PIO related setup 253031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ */ 253131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA); 25328b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik port->error_addr = 253331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR); 253431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT); 253531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL); 253631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM); 253731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH); 253831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE); 25398b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik port->status_addr = 254031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS); 254131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* special case: control/altstatus doesn't have ATA_REG_ address */ 254231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS; 254331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 254431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* unused: */ 25458d9db2d2fbae9e05022825c32f86e00c8e342860Randy Dunlap port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL; 254620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 254731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* Clear any currently outstanding port interrupt conditions */ 254831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ serr_ofs = mv_scr_offset(SCR_ERROR); 254931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs); 255031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 255131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 2552646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord /* unmask all non-transient EDMA error interrupts */ 2553646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS); 255420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 25558b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n", 255631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ readl(port_mmio + EDMA_CFG_OFS), 255731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS), 255831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS)); 255920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 256020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 2561616d4a98ad8749ebe17a8fcac67df65c321350acMark Lordstatic unsigned int mv_in_pcix_mode(struct ata_host *host) 2562616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord{ 2563616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord struct mv_host_priv *hpriv = host->private_data; 2564616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord void __iomem *mmio = hpriv->base; 2565616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord u32 reg; 2566616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord 2567616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord if (!HAS_PCI(host) || !IS_PCIE(hpriv)) 2568616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord return 0; /* not PCI-X capable */ 2569616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord reg = readl(mmio + MV_PCI_MODE_OFS); 2570616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord if ((reg & MV_PCI_MODE_MASK) == 0) 2571616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord return 0; /* conventional PCI mode */ 2572616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord return 1; /* chip is in PCI-X mode */ 2573616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord} 2574616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord 2575616d4a98ad8749ebe17a8fcac67df65c321350acMark Lordstatic int mv_pci_cut_through_okay(struct ata_host *host) 2576616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord{ 2577616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord struct mv_host_priv *hpriv = host->private_data; 2578616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord void __iomem *mmio = hpriv->base; 2579616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord u32 reg; 2580616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord 2581616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord if (!mv_in_pcix_mode(host)) { 2582616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord reg = readl(mmio + PCI_COMMAND_OFS); 2583616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord if (reg & PCI_COMMAND_MRDTRIG) 2584616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord return 0; /* not okay */ 2585616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord } 2586616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord return 1; /* okay */ 2587616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord} 2588616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord 25894447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heostatic int mv_chip_id(struct ata_host *host, unsigned int board_idx) 2590bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik{ 25914447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 25924447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo struct mv_host_priv *hpriv = host->private_data; 2593bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik u32 hp_flags = hpriv->hp_flags; 2594bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 25955796d1c4c89efff823259fda35b08ea66ebf8b23Jeff Garzik switch (board_idx) { 259647c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik case chip_5080: 259747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hpriv->ops = &mv5xxx_ops; 2598ee9ccdf70163ca6408f6965e0fbc65baeac7312cJeff Garzik hp_flags |= MV_HP_GEN_I; 259947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 260044c10138fd4bbc4b6d6bff0873c24902f2a9da65Auke Kok switch (pdev->revision) { 260147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik case 0x1: 260247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 260347c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik break; 260447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik case 0x3: 260547c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 260647c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik break; 260747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik default: 260847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 260947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik "Applying 50XXB2 workarounds to unknown rev\n"); 261047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 261147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik break; 261247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik } 261347c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik break; 261447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 2615bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik case chip_504x: 2616bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik case chip_508x: 261747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hpriv->ops = &mv5xxx_ops; 2618ee9ccdf70163ca6408f6965e0fbc65baeac7312cJeff Garzik hp_flags |= MV_HP_GEN_I; 2619bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 262044c10138fd4bbc4b6d6bff0873c24902f2a9da65Auke Kok switch (pdev->revision) { 262147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik case 0x0: 262247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 262347c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik break; 262447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik case 0x3: 262547c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 262647c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik break; 262747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik default: 262847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 262947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik "Applying B2 workarounds to unknown rev\n"); 263047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 263147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik break; 2632bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik } 2633bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik break; 2634bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2635bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik case chip_604x: 2636bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik case chip_608x: 263747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hpriv->ops = &mv6xxx_ops; 2638ee9ccdf70163ca6408f6965e0fbc65baeac7312cJeff Garzik hp_flags |= MV_HP_GEN_II; 263947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 264044c10138fd4bbc4b6d6bff0873c24902f2a9da65Auke Kok switch (pdev->revision) { 264147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik case 0x7: 264247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 264347c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik break; 264447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik case 0x9: 264547c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2646bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik break; 2647bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik default: 2648bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 264947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik "Applying B2 workarounds to unknown rev\n"); 265047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 2651bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik break; 2652bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik } 2653bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik break; 2654bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2655e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik case chip_7042: 2656616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH; 2657306b30f74d37f289033c696285e07ce0158a5d7bMark Lord if (pdev->vendor == PCI_VENDOR_ID_TTI && 2658306b30f74d37f289033c696285e07ce0158a5d7bMark Lord (pdev->device == 0x2300 || pdev->device == 0x2310)) 2659306b30f74d37f289033c696285e07ce0158a5d7bMark Lord { 26604e5200334e03e5620aa19d538300c13db270a063Mark Lord /* 26614e5200334e03e5620aa19d538300c13db270a063Mark Lord * Highpoint RocketRAID PCIe 23xx series cards: 26624e5200334e03e5620aa19d538300c13db270a063Mark Lord * 26634e5200334e03e5620aa19d538300c13db270a063Mark Lord * Unconfigured drives are treated as "Legacy" 26644e5200334e03e5620aa19d538300c13db270a063Mark Lord * by the BIOS, and it overwrites sector 8 with 26654e5200334e03e5620aa19d538300c13db270a063Mark Lord * a "Lgcy" metadata block prior to Linux boot. 26664e5200334e03e5620aa19d538300c13db270a063Mark Lord * 26674e5200334e03e5620aa19d538300c13db270a063Mark Lord * Configured drives (RAID or JBOD) leave sector 8 26684e5200334e03e5620aa19d538300c13db270a063Mark Lord * alone, but instead overwrite a high numbered 26694e5200334e03e5620aa19d538300c13db270a063Mark Lord * sector for the RAID metadata. This sector can 26704e5200334e03e5620aa19d538300c13db270a063Mark Lord * be determined exactly, by truncating the physical 26714e5200334e03e5620aa19d538300c13db270a063Mark Lord * drive capacity to a nice even GB value. 26724e5200334e03e5620aa19d538300c13db270a063Mark Lord * 26734e5200334e03e5620aa19d538300c13db270a063Mark Lord * RAID metadata is at: (dev->n_sectors & ~0xfffff) 26744e5200334e03e5620aa19d538300c13db270a063Mark Lord * 26754e5200334e03e5620aa19d538300c13db270a063Mark Lord * Warn the user, lest they think we're just buggy. 26764e5200334e03e5620aa19d538300c13db270a063Mark Lord */ 26774e5200334e03e5620aa19d538300c13db270a063Mark Lord printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID" 26784e5200334e03e5620aa19d538300c13db270a063Mark Lord " BIOS CORRUPTS DATA on all attached drives," 26794e5200334e03e5620aa19d538300c13db270a063Mark Lord " regardless of if/how they are configured." 26804e5200334e03e5620aa19d538300c13db270a063Mark Lord " BEWARE!\n"); 26814e5200334e03e5620aa19d538300c13db270a063Mark Lord printk(KERN_WARNING DRV_NAME ": For data safety, do not" 26824e5200334e03e5620aa19d538300c13db270a063Mark Lord " use sectors 8-9 on \"Legacy\" drives," 26834e5200334e03e5620aa19d538300c13db270a063Mark Lord " and avoid the final two gigabytes on" 26844e5200334e03e5620aa19d538300c13db270a063Mark Lord " all RocketRAID BIOS initialized drives.\n"); 2685306b30f74d37f289033c696285e07ce0158a5d7bMark Lord } 26868e7decdb8b132ee970a2636931b7653dec6af472Mark Lord /* drop through */ 2687e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik case chip_6042: 2688e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik hpriv->ops = &mv6xxx_ops; 2689e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik hp_flags |= MV_HP_GEN_IIE; 2690616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord if (board_idx == chip_6042 && mv_pci_cut_through_okay(host)) 2691616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord hp_flags |= MV_HP_CUT_THROUGH; 2692e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 269344c10138fd4bbc4b6d6bff0873c24902f2a9da65Auke Kok switch (pdev->revision) { 2694e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik case 0x0: 2695e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik hp_flags |= MV_HP_ERRATA_XX42A0; 2696e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik break; 2697e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik case 0x1: 2698e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2699e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik break; 2700e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik default: 2701e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2702e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik "Applying 60X1C0 workarounds to unknown rev\n"); 2703e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2704e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik break; 2705e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik } 2706e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik break; 2707f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara case chip_soc: 2708f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara hpriv->ops = &mv_soc_ops; 2709f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara hp_flags |= MV_HP_ERRATA_60X1C0; 2710f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara break; 2711e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 2712bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik default: 2713f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara dev_printk(KERN_ERR, host->dev, 27145796d1c4c89efff823259fda35b08ea66ebf8b23Jeff Garzik "BUG: invalid board index %u\n", board_idx); 2715bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik return 1; 2716bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik } 2717bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2718bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik hpriv->hp_flags = hp_flags; 271902a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord if (hp_flags & MV_HP_PCIE) { 272002a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS; 272102a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS; 272202a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS; 272302a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord } else { 272402a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS; 272502a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS; 272602a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS; 272702a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord } 2728bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2729bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik return 0; 2730bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik} 2731bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 273205b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 273347c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik * mv_init_host - Perform some early initialization of the host. 27344447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo * @host: ATA host to initialize 27354447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo * @board_idx: controller index 273605b308e1df6d9d673daedb517969241f41278b52Brett Russ * 273705b308e1df6d9d673daedb517969241f41278b52Brett Russ * If possible, do an early global reset of the host. Then do 273805b308e1df6d9d673daedb517969241f41278b52Brett Russ * our port init and clear/unmask all/relevant host interrupts. 273905b308e1df6d9d673daedb517969241f41278b52Brett Russ * 274005b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 274105b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 274205b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 27434447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heostatic int mv_init_host(struct ata_host *host, unsigned int board_idx) 274420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 274520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ int rc = 0, n_hc, port, hc; 27464447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo struct mv_host_priv *hpriv = host->private_data; 2747f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio = hpriv->base; 274847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 27494447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo rc = mv_chip_id(host, board_idx); 2750bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik if (rc) 2751352fab701ca4753dd005b67ce5e512be944eb591Mark Lord goto done; 2752f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2753f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (HAS_PCI(host)) { 27547368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS; 27557368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK_OFS; 2756f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara } else { 27577368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS; 27587368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK_OFS; 2759f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara } 2760352fab701ca4753dd005b67ce5e512be944eb591Mark Lord 2761352fab701ca4753dd005b67ce5e512be944eb591Mark Lord /* global interrupt mask: 0 == mask everything */ 27627368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord writel(0, hpriv->main_irq_mask_addr); 2763bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 27644447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo n_hc = mv_get_hc_count(host->ports[0]->flags); 2765bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 27664447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo for (port = 0; port < host->n_ports; port++) 276747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hpriv->ops->read_preamp(hpriv, port, mmio); 276820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 2769c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc); 277047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik if (rc) 277120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ goto done; 277220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 2773522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik hpriv->ops->reset_flash(hpriv, mmio); 27747bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara hpriv->ops->reset_bus(host, mmio); 277547c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hpriv->ops->enable_leds(hpriv, mmio); 277620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 27774447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo for (port = 0; port < host->n_ports; port++) { 2778cbcdd87593a1d85c5c4b259945a3a09eee12814dTejun Heo struct ata_port *ap = host->ports[port]; 27792a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2780cbcdd87593a1d85c5c4b259945a3a09eee12814dTejun Heo 2781cbcdd87593a1d85c5c4b259945a3a09eee12814dTejun Heo mv_port_init(&ap->ioaddr, port_mmio); 2782cbcdd87593a1d85c5c4b259945a3a09eee12814dTejun Heo 27837bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#ifdef CONFIG_PCI 2784f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (HAS_PCI(host)) { 2785f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara unsigned int offset = port_mmio - mmio; 2786f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio"); 2787f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port"); 2788f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara } 27897bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#endif 279020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ } 279120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 279220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ for (hc = 0; hc < n_hc; hc++) { 279331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ void __iomem *hc_mmio = mv_hc_base(mmio, hc); 279431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 279531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ VPRINTK("HC%i: HC config=0x%08x HC IRQ cause " 279631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ "(before clear)=0x%08x\n", hc, 279731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ readl(hc_mmio + HC_CFG_OFS), 279831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ readl(hc_mmio + HC_IRQ_CAUSE_OFS)); 279931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 280031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* Clear any currently outstanding hc interrupt conditions */ 280131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS); 280220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ } 280320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 2804f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (HAS_PCI(host)) { 2805f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara /* Clear any currently outstanding host interrupt conditions */ 2806f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara writelfl(0, mmio + hpriv->irq_cause_ofs); 280731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 2808f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara /* and unmask interrupt generation for host regs */ 2809f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs); 2810f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (IS_GEN_I(hpriv)) 2811f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara writelfl(~HC_MAIN_MASKED_IRQS_5, 28127368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord hpriv->main_irq_mask_addr); 2813f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara else 2814f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara writelfl(~HC_MAIN_MASKED_IRQS, 28157368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord hpriv->main_irq_mask_addr); 2816f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2817f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x " 2818f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara "PCI int cause/mask=0x%08x/0x%08x\n", 28197368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord readl(hpriv->main_irq_cause_addr), 28207368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord readl(hpriv->main_irq_mask_addr), 2821f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara readl(mmio + hpriv->irq_cause_ofs), 2822f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara readl(mmio + hpriv->irq_mask_ofs)); 2823f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara } else { 2824f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara writelfl(~HC_MAIN_MASKED_IRQS_SOC, 28257368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord hpriv->main_irq_mask_addr); 2826f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x\n", 28277368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord readl(hpriv->main_irq_cause_addr), 28287368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord readl(hpriv->main_irq_mask_addr)); 2829f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara } 2830f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharadone: 2831f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return rc; 2832f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara} 2833fb621e2fde735abab854586d52c96c5624bcb5b8Jeff Garzik 2834fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradleystatic int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev) 2835fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley{ 2836fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ, 2837fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley MV_CRQB_Q_SZ, 0); 2838fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley if (!hpriv->crqb_pool) 2839fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley return -ENOMEM; 2840fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley 2841fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ, 2842fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley MV_CRPB_Q_SZ, 0); 2843fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley if (!hpriv->crpb_pool) 2844fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley return -ENOMEM; 2845fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley 2846fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ, 2847fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley MV_SG_TBL_SZ, 0); 2848fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley if (!hpriv->sg_tbl_pool) 2849fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley return -ENOMEM; 2850fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley 2851fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley return 0; 2852fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley} 2853fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley 285415a32632d94011911497052a96cdbf3b905b325dLennert Buytenhekstatic void mv_conf_mbus_windows(struct mv_host_priv *hpriv, 285515a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek struct mbus_dram_target_info *dram) 285615a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek{ 285715a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek int i; 285815a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek 285915a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek for (i = 0; i < 4; i++) { 286015a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek writel(0, hpriv->base + WINDOW_CTRL(i)); 286115a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek writel(0, hpriv->base + WINDOW_BASE(i)); 286215a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek } 286315a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek 286415a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek for (i = 0; i < dram->num_cs; i++) { 286515a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek struct mbus_dram_window *cs = dram->cs + i; 286615a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek 286715a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek writel(((cs->size - 1) & 0xffff0000) | 286815a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek (cs->mbus_attr << 8) | 286915a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek (dram->mbus_dram_target_id << 4) | 1, 287015a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek hpriv->base + WINDOW_CTRL(i)); 287115a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek writel(cs->base, hpriv->base + WINDOW_BASE(i)); 287215a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek } 287315a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek} 287415a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek 2875f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara/** 2876f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * mv_platform_probe - handle a positive probe of an soc Marvell 2877f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * host 2878f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * @pdev: platform device found 2879f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * 2880f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * LOCKING: 2881f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * Inherited from caller. 2882f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara */ 2883f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic int mv_platform_probe(struct platform_device *pdev) 2884f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara{ 2885f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara static int printed_version; 2886f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara const struct mv_sata_platform_data *mv_platform_data; 2887f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara const struct ata_port_info *ppi[] = 2888f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara { &mv_port_info[chip_soc], NULL }; 2889f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct ata_host *host; 2890f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct mv_host_priv *hpriv; 2891f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct resource *res; 2892f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara int n_ports, rc; 289320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 2894f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (!printed_version++) 2895f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 2896bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2897f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara /* 2898f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * Simple resource validation .. 2899f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara */ 2900f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (unlikely(pdev->num_resources != 2)) { 2901f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara dev_err(&pdev->dev, "invalid number of resources\n"); 2902f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return -EINVAL; 2903f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara } 2904f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2905f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara /* 2906f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * Get the register base first 2907f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara */ 2908f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 2909f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (res == NULL) 2910f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return -EINVAL; 2911f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2912f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara /* allocate host */ 2913f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara mv_platform_data = pdev->dev.platform_data; 2914f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara n_ports = mv_platform_data->n_ports; 2915f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2916f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 2917f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 2918f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2919f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (!host || !hpriv) 2920f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return -ENOMEM; 2921f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara host->private_data = hpriv; 2922f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara hpriv->n_ports = n_ports; 2923f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2924f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara host->iomap = NULL; 2925f1cb0ea12fee23018ad1865bf789cbd463f13747Saeed Bishara hpriv->base = devm_ioremap(&pdev->dev, res->start, 2926f1cb0ea12fee23018ad1865bf789cbd463f13747Saeed Bishara res->end - res->start + 1); 2927f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara hpriv->base -= MV_SATAHC0_REG_BASE; 2928f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 292915a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek /* 293015a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek * (Re-)program MBUS remapping windows if we are asked to. 293115a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek */ 293215a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek if (mv_platform_data->dram != NULL) 293315a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek mv_conf_mbus_windows(hpriv, mv_platform_data->dram); 293415a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek 2935fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley rc = mv_create_dma_pools(hpriv, &pdev->dev); 2936fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley if (rc) 2937fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley return rc; 2938fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley 2939f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara /* initialize adapter */ 2940f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara rc = mv_init_host(host, chip_soc); 2941f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (rc) 2942f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return rc; 2943f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2944f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara dev_printk(KERN_INFO, &pdev->dev, 2945f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH, 2946f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara host->n_ports); 2947f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2948f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt, 2949f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara IRQF_SHARED, &mv6_sht); 2950f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara} 2951f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2952f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara/* 2953f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * 2954f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * mv_platform_remove - unplug a platform interface 2955f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * @pdev: platform device 2956f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * 2957f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * A platform bus SATA device has been unplugged. Perform the needed 2958f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * cleanup. Also called on module unload for any active devices. 2959f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara */ 2960f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic int __devexit mv_platform_remove(struct platform_device *pdev) 2961f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara{ 2962f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct device *dev = &pdev->dev; 2963f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct ata_host *host = dev_get_drvdata(dev); 2964f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2965f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ata_host_detach(host); 2966f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return 0; 296720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 296820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 2969f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic struct platform_driver mv_platform_driver = { 2970f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .probe = mv_platform_probe, 2971f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .remove = __devexit_p(mv_platform_remove), 2972f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .driver = { 2973f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .name = DRV_NAME, 2974f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .owner = THIS_MODULE, 2975f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara }, 2976f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara}; 2977f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2978f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 29797bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#ifdef CONFIG_PCI 2980f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic int mv_pci_init_one(struct pci_dev *pdev, 2981f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara const struct pci_device_id *ent); 2982f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 29837bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara 29847bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bisharastatic struct pci_driver mv_pci_driver = { 29857bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara .name = DRV_NAME, 29867bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara .id_table = mv_pci_tbl, 2987f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .probe = mv_pci_init_one, 29887bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara .remove = ata_pci_remove_one, 29897bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara}; 29907bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara 29917bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara/* 29927bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara * module options 29937bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara */ 29947bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bisharastatic int msi; /* Use PCI msi; either zero (off, default) or non-zero */ 29957bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara 29967bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara 29977bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara/* move to PCI layer or libata core? */ 29987bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bisharastatic int pci_go_64(struct pci_dev *pdev) 29997bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara{ 30007bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara int rc; 30017bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara 30027bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { 30037bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); 30047bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara if (rc) { 30057bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 30067bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara if (rc) { 30077bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara dev_printk(KERN_ERR, &pdev->dev, 30087bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara "64-bit DMA enable failed\n"); 30097bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara return rc; 30107bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara } 30117bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara } 30127bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara } else { 30137bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); 30147bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara if (rc) { 30157bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara dev_printk(KERN_ERR, &pdev->dev, 30167bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara "32-bit DMA enable failed\n"); 30177bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara return rc; 30187bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara } 30197bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 30207bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara if (rc) { 30217bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara dev_printk(KERN_ERR, &pdev->dev, 30227bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara "32-bit consistent DMA enable failed\n"); 30237bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara return rc; 30247bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara } 30257bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara } 30267bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara 30277bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara return rc; 30287bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara} 30297bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara 303005b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 303105b308e1df6d9d673daedb517969241f41278b52Brett Russ * mv_print_info - Dump key info to kernel log for perusal. 30324447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo * @host: ATA host to print info about 303305b308e1df6d9d673daedb517969241f41278b52Brett Russ * 303405b308e1df6d9d673daedb517969241f41278b52Brett Russ * FIXME: complete this. 303505b308e1df6d9d673daedb517969241f41278b52Brett Russ * 303605b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 303705b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 303805b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 30394447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heostatic void mv_print_info(struct ata_host *host) 304031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 30414447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 30424447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo struct mv_host_priv *hpriv = host->private_data; 304344c10138fd4bbc4b6d6bff0873c24902f2a9da65Auke Kok u8 scc; 3044c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik const char *scc_s, *gen; 304531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 304631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* Use this to determine the HW stepping of the chip so we know 304731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * what errata to workaround 304831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ */ 304931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc); 305031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ if (scc == 0) 305131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ scc_s = "SCSI"; 305231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ else if (scc == 0x01) 305331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ scc_s = "RAID"; 305431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ else 3055c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik scc_s = "?"; 3056c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik 3057c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik if (IS_GEN_I(hpriv)) 3058c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik gen = "I"; 3059c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik else if (IS_GEN_II(hpriv)) 3060c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik gen = "II"; 3061c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik else if (IS_GEN_IIE(hpriv)) 3062c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik gen = "IIE"; 3063c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik else 3064c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik gen = "?"; 306531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 3066a9524a76f70f3343e4be27f95a7e92a8ba5f9009Jeff Garzik dev_printk(KERN_INFO, &pdev->dev, 3067c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik "Gen-%s %u slots %u ports %s mode IRQ via %s\n", 3068c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports, 306931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx"); 307031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 307131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 307205b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 3073f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * mv_pci_init_one - handle a positive probe of a PCI Marvell host 307405b308e1df6d9d673daedb517969241f41278b52Brett Russ * @pdev: PCI device found 307505b308e1df6d9d673daedb517969241f41278b52Brett Russ * @ent: PCI device ID entry for the matched host 307605b308e1df6d9d673daedb517969241f41278b52Brett Russ * 307705b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 307805b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 307905b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 3080f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic int mv_pci_init_one(struct pci_dev *pdev, 3081f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara const struct pci_device_id *ent) 308220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 30832dcb407e61458ded17503d6bd12b8c064965368bJeff Garzik static int printed_version; 308420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ unsigned int board_idx = (unsigned int)ent->driver_data; 30854447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL }; 30864447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo struct ata_host *host; 30874447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo struct mv_host_priv *hpriv; 30884447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo int n_ports, rc; 308920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 3090a9524a76f70f3343e4be27f95a7e92a8ba5f9009Jeff Garzik if (!printed_version++) 3091a9524a76f70f3343e4be27f95a7e92a8ba5f9009Jeff Garzik dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 309220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 30934447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo /* allocate host */ 30944447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC; 30954447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo 30964447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 30974447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 30984447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo if (!host || !hpriv) 30994447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo return -ENOMEM; 31004447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo host->private_data = hpriv; 3101f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara hpriv->n_ports = n_ports; 31024447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo 31034447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo /* acquire resources */ 310424dc5f33ea4b504cfbd23fa159a4cacba8e4d800Tejun Heo rc = pcim_enable_device(pdev); 310524dc5f33ea4b504cfbd23fa159a4cacba8e4d800Tejun Heo if (rc) 310620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ return rc; 310720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 31080d5ff566779f894ca9937231a181eb31e4adff0eTejun Heo rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME); 31090d5ff566779f894ca9937231a181eb31e4adff0eTejun Heo if (rc == -EBUSY) 311024dc5f33ea4b504cfbd23fa159a4cacba8e4d800Tejun Heo pcim_pin_device(pdev); 31110d5ff566779f894ca9937231a181eb31e4adff0eTejun Heo if (rc) 311224dc5f33ea4b504cfbd23fa159a4cacba8e4d800Tejun Heo return rc; 31134447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo host->iomap = pcim_iomap_table(pdev); 3114f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara hpriv->base = host->iomap[MV_PRIMARY_BAR]; 311520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 3116d88184fb2348a50f7c34f5d49a901c875b2e0114Jeff Garzik rc = pci_go_64(pdev); 3117d88184fb2348a50f7c34f5d49a901c875b2e0114Jeff Garzik if (rc) 3118d88184fb2348a50f7c34f5d49a901c875b2e0114Jeff Garzik return rc; 3119d88184fb2348a50f7c34f5d49a901c875b2e0114Jeff Garzik 3120da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord rc = mv_create_dma_pools(hpriv, &pdev->dev); 3121da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord if (rc) 3122da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord return rc; 3123da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord 312420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ /* initialize adapter */ 31254447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo rc = mv_init_host(host, board_idx); 312624dc5f33ea4b504cfbd23fa159a4cacba8e4d800Tejun Heo if (rc) 312724dc5f33ea4b504cfbd23fa159a4cacba8e4d800Tejun Heo return rc; 312820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 312931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* Enable interrupts */ 31306a59dcf8678cbc4106a8a6e158d7408a87691358Tejun Heo if (msi && pci_enable_msi(pdev)) 313131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ pci_intx(pdev, 1); 313220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 313331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_dump_pci_cfg(pdev, 0x68); 31344447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo mv_print_info(host); 313520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 31364447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo pci_set_master(pdev); 3137ea8b4db97aa41a66c05daa4055a1974692ccd52dJeff Garzik pci_try_set_mwi(pdev); 31384447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED, 3139c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht); 314020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 31417bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#endif 314220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 3143f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic int mv_platform_probe(struct platform_device *pdev); 3144f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic int __devexit mv_platform_remove(struct platform_device *pdev); 3145f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 314620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russstatic int __init mv_init(void) 314720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 31487bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara int rc = -ENODEV; 31497bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#ifdef CONFIG_PCI 31507bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara rc = pci_register_driver(&mv_pci_driver); 3151f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (rc < 0) 3152f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return rc; 3153f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara#endif 3154f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara rc = platform_driver_register(&mv_platform_driver); 3155f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 3156f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara#ifdef CONFIG_PCI 3157f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (rc < 0) 3158f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara pci_unregister_driver(&mv_pci_driver); 31597bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#endif 31607bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara return rc; 316120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 316220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 316320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russstatic void __exit mv_exit(void) 316420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 31657bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#ifdef CONFIG_PCI 316620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ pci_unregister_driver(&mv_pci_driver); 31677bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#endif 3168f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara platform_driver_unregister(&mv_platform_driver); 316920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 317020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 317120f733e7d75a16bffc34842b7682c9247dd5f954Brett RussMODULE_AUTHOR("Brett Russ"); 317220f733e7d75a16bffc34842b7682c9247dd5f954Brett RussMODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers"); 317320f733e7d75a16bffc34842b7682c9247dd5f954Brett RussMODULE_LICENSE("GPL"); 317420f733e7d75a16bffc34842b7682c9247dd5f954Brett RussMODULE_DEVICE_TABLE(pci, mv_pci_tbl); 317520f733e7d75a16bffc34842b7682c9247dd5f954Brett RussMODULE_VERSION(DRV_VERSION); 317617c5aab5b34e351531466e35b154ca86db7d46a9Mark LordMODULE_ALIAS("platform:" DRV_NAME); 317720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 31787bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#ifdef CONFIG_PCI 3179ddef9bb367b19383df627e388cb4c01c86ddba6cJeff Garzikmodule_param(msi, int, 0444); 3180ddef9bb367b19383df627e388cb4c01c86ddba6cJeff GarzikMODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)"); 31817bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#endif 3182ddef9bb367b19383df627e388cb4c01c86ddba6cJeff Garzik 318320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russmodule_init(mv_init); 318420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russmodule_exit(mv_exit); 3185