sata_mv.c revision 88e675e193159b9891c1c576de4348eaf490f5d0
120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ/* 220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * sata_mv.c - Marvell SATA support 320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * 4e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord * Copyright 2008: Marvell Corporation, all rights reserved. 58b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik * Copyright 2005: EMC Corporation, all rights reserved. 6e2b1be56c5656902744c2b52e8304126a40bb609Jeff Garzik * Copyright 2005 Red Hat, Inc. All rights reserved. 720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * 820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * Please ALWAYS copy linux-ide@vger.kernel.org on emails. 920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * 1020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * This program is free software; you can redistribute it and/or modify 1120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * it under the terms of the GNU General Public License as published by 1220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * the Free Software Foundation; version 2 of the License. 1320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * 1420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * This program is distributed in the hope that it will be useful, 1520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * but WITHOUT ANY WARRANTY; without even the implied warranty of 1620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * GNU General Public License for more details. 1820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * 1920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * You should have received a copy of the GNU General Public License 2020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * along with this program; if not, write to the Free Software 2120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 2220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * 2320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ */ 2420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 254a05e2091709dbb22b86a1b3343cd3fa3c0d7a6bJeff Garzik/* 2685afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * sata_mv TODO list: 2785afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * 2885afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * --> Errata workaround for NCQ device errors. 2985afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * 3085afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * --> More errata workarounds for PCI-X. 3185afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * 3285afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * --> Complete a full errata audit for all chipsets to identify others. 3385afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * 3485afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it). 3585afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * 3685afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * --> Investigate problems with PCI Message Signalled Interrupts (MSI). 3785afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * 3885afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * --> Cache frequently-accessed registers in mv_port_priv to reduce overhead. 3985afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * 4085afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * --> Develop a low-power-consumption strategy, and implement it. 4185afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * 4285afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * --> [Experiment, low priority] Investigate interrupt coalescing. 4385afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * Quite often, especially with PCI Message Signalled Interrupts (MSI), 4485afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * the overhead reduced by interrupt mitigation is quite often not 4585afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * worth the latency cost. 4685afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * 4785afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * --> [Experiment, Marvell value added] Is it possible to use target 4885afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * mode to cross-connect two Linux boxes with Marvell cards? If so, 4985afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * creating LibATA target mode support would be very interesting. 5085afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * 5185afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * Target mode, for those without docs, is the ability to directly 5285afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord * connect two SATA ports. 5385afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord */ 544a05e2091709dbb22b86a1b3343cd3fa3c0d7a6bJeff Garzik 5520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#include <linux/kernel.h> 5620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#include <linux/module.h> 5720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#include <linux/pci.h> 5820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#include <linux/init.h> 5920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#include <linux/blkdev.h> 6020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#include <linux/delay.h> 6120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#include <linux/interrupt.h> 628d8b60046d6a2328ca4b9031b4948084f775f607Andrew Morton#include <linux/dmapool.h> 6320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#include <linux/dma-mapping.h> 64a9524a76f70f3343e4be27f95a7e92a8ba5f9009Jeff Garzik#include <linux/device.h> 65f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara#include <linux/platform_device.h> 66f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara#include <linux/ata_platform.h> 6715a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek#include <linux/mbus.h> 68c46938ccfe35a58a0873715ee4c26fc9eb8d87b3Mark Lord#include <linux/bitops.h> 6920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#include <scsi/scsi_host.h> 70193515d51ccb363165d6b09e9ba5c21089e34badJeff Garzik#include <scsi/scsi_cmnd.h> 716c08772e49622e90d39903e7ff0be1a0f463ac86Jeff Garzik#include <scsi/scsi_device.h> 7220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#include <linux/libata.h> 7320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 7420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ#define DRV_NAME "sata_mv" 751fd2e1c242acb4a589d59c77853897bdbb599186Mark Lord#define DRV_VERSION "1.20" 7620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 7720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russenum { 7820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ /* BAR's are enumerated in terms of pci_resource_start() terms */ 7920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */ 8020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_IO_BAR = 2, /* offset 0x18: IO space */ 8120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */ 8220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 8320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */ 8420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */ 8520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 8620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_PCI_REG_BASE = 0, 8720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */ 88615ab95342f6245026d8974b9724f7ea57d9a184Mark Lord MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08), 89615ab95342f6245026d8974b9724f7ea57d9a184Mark Lord MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88), 90615ab95342f6245026d8974b9724f7ea57d9a184Mark Lord MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c), 91615ab95342f6245026d8974b9724f7ea57d9a184Mark Lord MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc), 92615ab95342f6245026d8974b9724f7ea57d9a184Mark Lord MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0), 93615ab95342f6245026d8974b9724f7ea57d9a184Mark Lord 9420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_SATAHC0_REG_BASE = 0x20000, 958e7decdb8b132ee970a2636931b7653dec6af472Mark Lord MV_FLASH_CTL_OFS = 0x1046c, 968e7decdb8b132ee970a2636931b7653dec6af472Mark Lord MV_GPIO_PORT_CTL_OFS = 0x104f0, 978e7decdb8b132ee970a2636931b7653dec6af472Mark Lord MV_RESET_CFG_OFS = 0x180d8, 9820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 9920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ, 10020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ, 10120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */ 10220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ, 10320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 10431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ MV_MAX_Q_DEPTH = 32, 10531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1, 10631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 10731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* CRQB needs alignment on a 1KB boundary. Size == 1KB 10831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * CRPB needs alignment on a 256B boundary. Size == 256B 10931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B 11031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ */ 11131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH), 11231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH), 113da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord MV_MAX_SG_CT = 256, 11431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT), 11531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 116352fab701ca4753dd005b67ce5e512be944eb591Mark Lord /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */ 11720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_PORT_HC_SHIFT = 2, 118352fab701ca4753dd005b67ce5e512be944eb591Mark Lord MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */ 119352fab701ca4753dd005b67ce5e512be944eb591Mark Lord /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */ 120352fab701ca4753dd005b67ce5e512be944eb591Mark Lord MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */ 12120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 12220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ /* Host Flags */ 12320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */ 12420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */ 1257bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara /* SoC integrated controllers, no PCI interface */ 126e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord MV_FLAG_SOC = (1 << 28), 1277bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara 128c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | 129bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI | 130bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ATA_FLAG_PIO_POLLING, 131ad3aef51e17b9c6a90a9014805f1645e8e441c17Mark Lord 13247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE, 13320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 134ad3aef51e17b9c6a90a9014805f1645e8e441c17Mark Lord MV_GENIIE_FLAGS = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 135ad3aef51e17b9c6a90a9014805f1645e8e441c17Mark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 136c443c5002b24ff5d2f4efcc25a861f0cb835130aMark Lord ATA_FLAG_NCQ | ATA_FLAG_AN, 137ad3aef51e17b9c6a90a9014805f1645e8e441c17Mark Lord 13831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ CRQB_FLAG_READ = (1 << 0), 13931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ CRQB_TAG_SHIFT = 1, 140c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */ 141e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */ 142c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */ 14331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ CRQB_CMD_ADDR_SHIFT = 8, 14431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ CRQB_CMD_CS = (0x2 << 11), 14531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ CRQB_CMD_LAST = (1 << 15), 14631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 14731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ CRPB_FLAG_STATUS_SHIFT = 8, 148c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */ 149c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */ 15031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 15131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ EPRD_FLAG_END_OF_TBL = (1 << 31), 15231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 15320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ /* PCI interface registers */ 15420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 15531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ PCI_COMMAND_OFS = 0xc00, 1568e7decdb8b132ee970a2636931b7653dec6af472Mark Lord PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */ 15731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 15820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ PCI_MAIN_CMD_STS_OFS = 0xd30, 15920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ STOP_PCI_MASTER = (1 << 2), 16020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ PCI_MASTER_EMPTY = (1 << 3), 16120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ GLOB_SFT_RST = (1 << 4), 16220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 1638e7decdb8b132ee970a2636931b7653dec6af472Mark Lord MV_PCI_MODE_OFS = 0xd00, 1648e7decdb8b132ee970a2636931b7653dec6af472Mark Lord MV_PCI_MODE_MASK = 0x30, 1658e7decdb8b132ee970a2636931b7653dec6af472Mark Lord 166522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik MV_PCI_EXP_ROM_BAR_CTL = 0xd2c, 167522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik MV_PCI_DISC_TIMER = 0xd04, 168522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik MV_PCI_MSI_TRIGGER = 0xc38, 169522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik MV_PCI_SERR_MASK = 0xc28, 1708e7decdb8b132ee970a2636931b7653dec6af472Mark Lord MV_PCI_XBAR_TMOUT_OFS = 0x1d04, 171522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik MV_PCI_ERR_LOW_ADDRESS = 0x1d40, 172522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik MV_PCI_ERR_HIGH_ADDRESS = 0x1d44, 173522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik MV_PCI_ERR_ATTRIBUTE = 0x1d48, 174522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik MV_PCI_ERR_COMMAND = 0x1d50, 175522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik 17602a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord PCI_IRQ_CAUSE_OFS = 0x1d58, 17702a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord PCI_IRQ_MASK_OFS = 0x1d5c, 17820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */ 17920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 18002a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord PCIE_IRQ_CAUSE_OFS = 0x1900, 18102a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord PCIE_IRQ_MASK_OFS = 0x1910, 182646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */ 18302a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord 1847368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */ 1857368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60, 1867368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord PCI_HC_MAIN_IRQ_MASK_OFS = 0x1d64, 1877368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020, 1887368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord SOC_HC_MAIN_IRQ_MASK_OFS = 0x20024, 189352fab701ca4753dd005b67ce5e512be944eb591Mark Lord ERR_IRQ = (1 << 0), /* shift by port # */ 190352fab701ca4753dd005b67ce5e512be944eb591Mark Lord DONE_IRQ = (1 << 1), /* shift by port # */ 19120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */ 19220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ HC_SHIFT = 9, /* bits 9-17 = HC1's ports */ 19320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ PCI_ERR = (1 << 18), 19420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */ 19520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */ 196fb621e2fde735abab854586d52c96c5624bcb5b8Jeff Garzik PORTS_0_3_COAL_DONE = (1 << 8), 197fb621e2fde735abab854586d52c96c5624bcb5b8Jeff Garzik PORTS_4_7_COAL_DONE = (1 << 17), 19820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */ 19920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ GPIO_INT = (1 << 22), 20020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ SELF_INT = (1 << 23), 20120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ TWSI_INT = (1 << 24), 20220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */ 203fb621e2fde735abab854586d52c96c5624bcb5b8Jeff Garzik HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */ 204e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */ 20520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 20620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ /* SATAHC registers */ 20720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ HC_CFG_OFS = 0, 20820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 20920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ HC_IRQ_CAUSE_OFS = 0x14, 210352fab701ca4753dd005b67ce5e512be944eb591Mark Lord DMA_IRQ = (1 << 0), /* shift by port # */ 211352fab701ca4753dd005b67ce5e512be944eb591Mark Lord HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */ 21220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ DEV_IRQ = (1 << 8), /* shift by port # */ 21320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 21420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ /* Shadow block registers */ 21531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ SHD_BLK_OFS = 0x100, 21631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */ 21720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 21820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ /* SATA registers */ 21920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */ 22020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ SATA_ACTIVE_OFS = 0x350, 2210c58912e192fc3a4835d772aafa40b72552b819fMark Lord SATA_FIS_IRQ_CAUSE_OFS = 0x364, 222c443c5002b24ff5d2f4efcc25a861f0cb835130aMark Lord SATA_FIS_IRQ_AN = (1 << 9), /* async notification */ 22317c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord 224e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord LTMODE_OFS = 0x30c, 22517c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */ 22617c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord 22747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik PHY_MODE3 = 0x310, 228bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik PHY_MODE4 = 0x314, 229bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik PHY_MODE2 = 0x330, 230e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord SATA_IFCTL_OFS = 0x344, 2318e7decdb8b132ee970a2636931b7653dec6af472Mark Lord SATA_TESTCTL_OFS = 0x348, 232e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord SATA_IFSTAT_OFS = 0x34c, 233e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord VENDOR_UNIQUE_FIS_OFS = 0x35c, 23417c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord 2358e7decdb8b132ee970a2636931b7653dec6af472Mark Lord FISCFG_OFS = 0x360, 2368e7decdb8b132ee970a2636931b7653dec6af472Mark Lord FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */ 2378e7decdb8b132ee970a2636931b7653dec6af472Mark Lord FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */ 23817c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord 239c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik MV5_PHY_MODE = 0x74, 2408e7decdb8b132ee970a2636931b7653dec6af472Mark Lord MV5_LTMODE_OFS = 0x30, 2418e7decdb8b132ee970a2636931b7653dec6af472Mark Lord MV5_PHY_CTL_OFS = 0x0C, 2428e7decdb8b132ee970a2636931b7653dec6af472Mark Lord SATA_INTERFACE_CFG_OFS = 0x050, 243bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 244bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik MV_M2_PREAMP_MASK = 0x7e0, 24520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 24620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ /* Port registers */ 24720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ EDMA_CFG_OFS = 0, 2480c58912e192fc3a4835d772aafa40b72552b819fMark Lord EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */ 2490c58912e192fc3a4835d772aafa40b72552b819fMark Lord EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */ 2500c58912e192fc3a4835d772aafa40b72552b819fMark Lord EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */ 2510c58912e192fc3a4835d772aafa40b72552b819fMark Lord EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */ 2520c58912e192fc3a4835d772aafa40b72552b819fMark Lord EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */ 253e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */ 254e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */ 25520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 25620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ EDMA_ERR_IRQ_CAUSE_OFS = 0x8, 25720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ EDMA_ERR_IRQ_MASK_OFS = 0xc, 2586c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */ 2596c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */ 2606c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_DEV = (1 << 2), /* device error */ 2616c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */ 2626c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_DEV_CON = (1 << 4), /* device connected */ 2636c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */ 264c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */ 265c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */ 2666c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */ 267c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */ 2686c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */ 2696c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */ 2706c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */ 2716c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */ 272646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord 2736c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */ 274646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */ 275646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */ 276646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */ 277646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */ 278646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord 2796c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */ 280646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord 2816c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */ 282646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */ 283646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */ 284646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */ 285646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */ 286646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */ 287646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord 2886c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */ 289646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord 2906c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */ 291c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik EDMA_ERR_OVERRUN_5 = (1 << 5), 292c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik EDMA_ERR_UNDERRUN_5 = (1 << 6), 293646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord 294646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 | 295646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_RX_1 | 296646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord EDMA_ERR_LNK_CTRL_RX_3 | 29785afb934575abdff1b2ac8ea4d522d1355f22a89Mark Lord EDMA_ERR_LNK_CTRL_TX, 298646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord 299bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_EH_FREEZE = EDMA_ERR_D_PAR | 300bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_PRD_PAR | 301bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_DEV_DCON | 302bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_DEV_CON | 303bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_SERR | 304bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_SELF_DIS | 3056c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_CRQB_PAR | 306bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_CRPB_PAR | 307bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_INTRL_PAR | 308bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_IORDY | 309bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_LNK_CTRL_RX_2 | 310bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_LNK_DATA_RX | 311bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_LNK_DATA_TX | 312bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_TRANS_PROTO, 313e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord 314bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR | 315bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_PRD_PAR | 316bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_DEV_DCON | 317bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_DEV_CON | 318bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_OVERRUN_5 | 319bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_UNDERRUN_5 | 320bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_SELF_DIS_5 | 3216c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_CRQB_PAR | 322bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_CRPB_PAR | 323bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_INTRL_PAR | 324bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_IORDY, 32520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 32631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ EDMA_REQ_Q_BASE_HI_OFS = 0x10, 32731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */ 32831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 32931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ EDMA_REQ_Q_OUT_PTR_OFS = 0x18, 33031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ EDMA_REQ_Q_PTR_SHIFT = 5, 33131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 33231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ EDMA_RSP_Q_BASE_HI_OFS = 0x1c, 33331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ EDMA_RSP_Q_IN_PTR_OFS = 0x20, 33431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */ 33531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ EDMA_RSP_Q_PTR_SHIFT = 3, 33631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 3370ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik EDMA_CMD_OFS = 0x28, /* EDMA command register */ 3380ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik EDMA_EN = (1 << 0), /* enable EDMA */ 3390ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik EDMA_DS = (1 << 1), /* disable EDMA; self-negated */ 3408e7decdb8b132ee970a2636931b7653dec6af472Mark Lord EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */ 3418e7decdb8b132ee970a2636931b7653dec6af472Mark Lord 3428e7decdb8b132ee970a2636931b7653dec6af472Mark Lord EDMA_STATUS_OFS = 0x30, /* EDMA engine status */ 3438e7decdb8b132ee970a2636931b7653dec6af472Mark Lord EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */ 3448e7decdb8b132ee970a2636931b7653dec6af472Mark Lord EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */ 34520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 3468e7decdb8b132ee970a2636931b7653dec6af472Mark Lord EDMA_IORDY_TMOUT_OFS = 0x34, 3478e7decdb8b132ee970a2636931b7653dec6af472Mark Lord EDMA_ARB_CFG_OFS = 0x38, 3488e7decdb8b132ee970a2636931b7653dec6af472Mark Lord 3498e7decdb8b132ee970a2636931b7653dec6af472Mark Lord EDMA_HALTCOND_OFS = 0x60, /* GenIIe halt conditions */ 350bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 351352fab701ca4753dd005b67ce5e512be944eb591Mark Lord GEN_II_NCQ_MAX_SECTORS = 256, /* max sects/io on Gen2 w/NCQ */ 352352fab701ca4753dd005b67ce5e512be944eb591Mark Lord 35331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* Host private flags (hp_flags) */ 35431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ MV_HP_FLAG_MSI = (1 << 0), 35547c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik MV_HP_ERRATA_50XXB0 = (1 << 1), 35647c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik MV_HP_ERRATA_50XXB2 = (1 << 2), 35747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik MV_HP_ERRATA_60X1B2 = (1 << 3), 35847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik MV_HP_ERRATA_60X1C0 = (1 << 4), 359e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik MV_HP_ERRATA_XX42A0 = (1 << 5), 3600ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */ 3610ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */ 3620ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */ 36302a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */ 364616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */ 36520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 36631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* Port private flags (pp_flags) */ 3670ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */ 368721091685f853ba4e6c49f26f989db0b1a811250Mark Lord MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */ 36900f42eabb204c68fa64ef72de834e74aca15c81fMark Lord MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */ 37029d187bb1e30682e228ce461c487d78d945c3e4fMark Lord MV_PP_FLAG_DELAYED_EH = (1 << 3), /* delayed dev err handling */ 37120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ}; 37220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 373ee9ccdf70163ca6408f6965e0fbc65baeac7312cJeff Garzik#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I) 374ee9ccdf70163ca6408f6965e0fbc65baeac7312cJeff Garzik#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II) 375e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE) 3768e7decdb8b132ee970a2636931b7653dec6af472Mark Lord#define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE) 3777bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#define HAS_PCI(host) (!((host)->ports[0]->flags & MV_FLAG_SOC)) 378bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 37915a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek#define WINDOW_CTRL(i) (0x20030 + ((i) << 4)) 38015a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek#define WINDOW_BASE(i) (0x20034 + ((i) << 4)) 38115a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek 382095fec887eaa1c38d17c0c929a6733c744a9fa1fJeff Garzikenum { 383baf14aa14efcfdb5a74d5cf804691086c6bec743Jeff Garzik /* DMA boundary 0xffff is required by the s/g splitting 384baf14aa14efcfdb5a74d5cf804691086c6bec743Jeff Garzik * we need on /length/ in mv_fill-sg(). 385baf14aa14efcfdb5a74d5cf804691086c6bec743Jeff Garzik */ 386baf14aa14efcfdb5a74d5cf804691086c6bec743Jeff Garzik MV_DMA_BOUNDARY = 0xffffU, 387095fec887eaa1c38d17c0c929a6733c744a9fa1fJeff Garzik 3880ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik /* mask of register bits containing lower 32 bits 3890ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik * of EDMA request queue DMA address 3900ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik */ 391095fec887eaa1c38d17c0c929a6733c744a9fa1fJeff Garzik EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U, 392095fec887eaa1c38d17c0c929a6733c744a9fa1fJeff Garzik 3930ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik /* ditto, for response queue */ 394095fec887eaa1c38d17c0c929a6733c744a9fa1fJeff Garzik EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U, 395095fec887eaa1c38d17c0c929a6733c744a9fa1fJeff Garzik}; 396095fec887eaa1c38d17c0c929a6733c744a9fa1fJeff Garzik 397522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzikenum chip_type { 398522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik chip_504x, 399522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik chip_508x, 400522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik chip_5080, 401522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik chip_604x, 402522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik chip_608x, 403e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik chip_6042, 404e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik chip_7042, 405f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara chip_soc, 406522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik}; 407522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik 40831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ/* Command ReQuest Block: 32B */ 40931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstruct mv_crqb { 410e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 sg_addr; 411e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 sg_addr_hi; 412e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le16 ctrl_flags; 413e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le16 ata_cmd[11]; 41431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ}; 41520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 416e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzikstruct mv_crqb_iie { 417e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 addr; 418e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 addr_hi; 419e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 flags; 420e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 len; 421e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 ata_cmd[4]; 422e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik}; 423e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 42431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ/* Command ResPonse Block: 8B */ 42531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstruct mv_crpb { 426e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le16 id; 427e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le16 flags; 428e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 tmstmp; 42920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ}; 43020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 43131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */ 43231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstruct mv_sg { 433e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 addr; 434e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 flags_size; 435e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 addr_hi; 436e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le32 reserved; 43731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ}; 43820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 43931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstruct mv_port_priv { 44031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ struct mv_crqb *crqb; 44131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ dma_addr_t crqb_dma; 44231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ struct mv_crpb *crpb; 44331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ dma_addr_t crpb_dma; 444eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH]; 445eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH]; 446bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 447bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik unsigned int req_idx; 448bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik unsigned int resp_idx; 449bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 45031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ u32 pp_flags; 45129d187bb1e30682e228ce461c487d78d945c3e4fMark Lord unsigned int delayed_eh_pmp_map; 45231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ}; 45331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 454bca1c4eb9411533d613123618c0d127fae532595Jeff Garzikstruct mv_port_signal { 455bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik u32 amps; 456bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik u32 pre; 457bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik}; 458bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 45902a121da5a53d415b6596bc19cc6999d295d32a4Mark Lordstruct mv_host_priv { 46002a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord u32 hp_flags; 46102a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord struct mv_port_signal signal[8]; 46202a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord const struct mv_hw_ops *ops; 463f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara int n_ports; 464f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *base; 4657368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord void __iomem *main_irq_cause_addr; 4667368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord void __iomem *main_irq_mask_addr; 46702a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord u32 irq_cause_ofs; 46802a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord u32 irq_mask_ofs; 46902a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord u32 unmask_all_irqs; 470da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord /* 471da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord * These consistent DMA memory pools give us guaranteed 472da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord * alignment for hardware-accessed data structures, 473da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord * and less memory waste in accomplishing the alignment. 474da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord */ 475da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord struct dma_pool *crqb_pool; 476da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord struct dma_pool *crpb_pool; 477da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord struct dma_pool *sg_tbl_pool; 47802a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord}; 47902a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord 48047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstruct mv_hw_ops { 4812a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzik void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio, 4822a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzik unsigned int port); 48347c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio); 48447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik void (*read_preamp)(struct mv_host_priv *hpriv, int idx, 48547c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik void __iomem *mmio); 486c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio, 487c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int n_hc); 488522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio); 4897bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara void (*reset_bus)(struct ata_host *host, void __iomem *mmio); 49047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik}; 49147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 492da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heostatic int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val); 493da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heostatic int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 494da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heostatic int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val); 495da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heostatic int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 49631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstatic int mv_port_start(struct ata_port *ap); 49731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstatic void mv_port_stop(struct ata_port *ap); 4983e4a139107e497a741c26f8a377a10f214d63ec1Mark Lordstatic int mv_qc_defer(struct ata_queued_cmd *qc); 49931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstatic void mv_qc_prep(struct ata_queued_cmd *qc); 500e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzikstatic void mv_qc_prep_iie(struct ata_queued_cmd *qc); 5019a3d9eb0177eb10500d49cd283b35576082a522dTejun Heostatic unsigned int mv_qc_issue(struct ata_queued_cmd *qc); 502a1efdaba2dbd6fb89e23a87b66d3f4dd92c9f5afTejun Heostatic int mv_hardreset(struct ata_link *link, unsigned int *class, 503a1efdaba2dbd6fb89e23a87b66d3f4dd92c9f5afTejun Heo unsigned long deadline); 504bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzikstatic void mv_eh_freeze(struct ata_port *ap); 505bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzikstatic void mv_eh_thaw(struct ata_port *ap); 506f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lordstatic void mv6_dev_config(struct ata_device *dev); 50720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 5082a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzikstatic void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 5092a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzik unsigned int port); 51047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstatic void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 51147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstatic void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 51247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik void __iomem *mmio); 513c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 514c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int n_hc); 515522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzikstatic void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 5167bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bisharastatic void mv5_reset_bus(struct ata_host *host, void __iomem *mmio); 51747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 5182a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzikstatic void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 5192a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzik unsigned int port); 52047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstatic void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 52147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstatic void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 52247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik void __iomem *mmio); 523c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 524c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int n_hc); 525522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzikstatic void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 526f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic void mv_soc_enable_leds(struct mv_host_priv *hpriv, 527f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio); 528f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 529f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio); 530f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic int mv_soc_reset_hc(struct mv_host_priv *hpriv, 531f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio, unsigned int n_hc); 532f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic void mv_soc_reset_flash(struct mv_host_priv *hpriv, 533f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio); 534f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio); 5357bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bisharastatic void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio); 536e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lordstatic void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 537c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int port_no); 538e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lordstatic int mv_stop_edma(struct ata_port *ap); 539b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lordstatic int mv_stop_edma_engine(void __iomem *port_mmio); 540e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lordstatic void mv_edma_cfg(struct ata_port *ap, int want_ncq); 54147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 542e49856d82a887ce365637176f9f99ab68076eae8Mark Lordstatic void mv_pmp_select(struct ata_port *ap, int pmp); 543e49856d82a887ce365637176f9f99ab68076eae8Mark Lordstatic int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, 544e49856d82a887ce365637176f9f99ab68076eae8Mark Lord unsigned long deadline); 545e49856d82a887ce365637176f9f99ab68076eae8Mark Lordstatic int mv_softreset(struct ata_link *link, unsigned int *class, 546e49856d82a887ce365637176f9f99ab68076eae8Mark Lord unsigned long deadline); 54729d187bb1e30682e228ce461c487d78d945c3e4fMark Lordstatic void mv_pmp_error_handler(struct ata_port *ap); 5484c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lordstatic void mv_process_crpb_entries(struct ata_port *ap, 5494c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord struct mv_port_priv *pp); 55047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 551eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below 552eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord * because we have to allow room for worst case splitting of 553eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord * PRDs for 64K boundaries in mv_fill_sg(). 554eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord */ 555c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzikstatic struct scsi_host_template mv5_sht = { 55668d1d07b510bb57a504588adc2bd2758adea0965Tejun Heo ATA_BASE_SHT(DRV_NAME), 557baf14aa14efcfdb5a74d5cf804691086c6bec743Jeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 558c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 559c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik}; 560c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik 561c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzikstatic struct scsi_host_template mv6_sht = { 56268d1d07b510bb57a504588adc2bd2758adea0965Tejun Heo ATA_NCQ_SHT(DRV_NAME), 563138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord .can_queue = MV_MAX_Q_DEPTH - 1, 564baf14aa14efcfdb5a74d5cf804691086c6bec743Jeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 56520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ .dma_boundary = MV_DMA_BOUNDARY, 56620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ}; 56720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 568029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heostatic struct ata_port_operations mv5_ops = { 569029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo .inherits = &ata_sff_port_ops, 570c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 5713e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord .qc_defer = mv_qc_defer, 572c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .qc_prep = mv_qc_prep, 573c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .qc_issue = mv_qc_issue, 574c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 575bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik .freeze = mv_eh_freeze, 576bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik .thaw = mv_eh_thaw, 577a1efdaba2dbd6fb89e23a87b66d3f4dd92c9f5afTejun Heo .hardreset = mv_hardreset, 578a1efdaba2dbd6fb89e23a87b66d3f4dd92c9f5afTejun Heo .error_handler = ata_std_error_handler, /* avoid SFF EH */ 579029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo .post_internal_cmd = ATA_OP_NULL, 580bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 581c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .scr_read = mv5_scr_read, 582c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .scr_write = mv5_scr_write, 583c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 584c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .port_start = mv_port_start, 585c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .port_stop = mv_port_stop, 586c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik}; 587c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 588029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heostatic struct ata_port_operations mv6_ops = { 589029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo .inherits = &mv5_ops, 590f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lord .dev_config = mv6_dev_config, 59120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ .scr_read = mv_scr_read, 59220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ .scr_write = mv_scr_write, 59320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 594e49856d82a887ce365637176f9f99ab68076eae8Mark Lord .pmp_hardreset = mv_pmp_hardreset, 595e49856d82a887ce365637176f9f99ab68076eae8Mark Lord .pmp_softreset = mv_softreset, 596e49856d82a887ce365637176f9f99ab68076eae8Mark Lord .softreset = mv_softreset, 59729d187bb1e30682e228ce461c487d78d945c3e4fMark Lord .error_handler = mv_pmp_error_handler, 59820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ}; 59920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 600029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heostatic struct ata_port_operations mv_iie_ops = { 601029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo .inherits = &mv6_ops, 602029cfd6b74fc5c517865fad78cf4a3ea8d9b664aTejun Heo .dev_config = ATA_OP_NULL, 603e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik .qc_prep = mv_qc_prep_iie, 604e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik}; 605e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 60698ac62defe529d04a192688f40d801a2d8fbcf98Arjan van de Venstatic const struct ata_port_info mv_port_info[] = { 60720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ { /* chip_504x */ 608cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik .flags = MV_COMMON_FLAGS, 60931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ .pio_mask = 0x1f, /* pio0-4 */ 610bf6263a853c9c143bf03f0a6fdcc68ab714fb5f5Jeff Garzik .udma_mask = ATA_UDMA6, 611c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .port_ops = &mv5_ops, 61220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ }, 61320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ { /* chip_508x */ 614c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 61531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ .pio_mask = 0x1f, /* pio0-4 */ 616bf6263a853c9c143bf03f0a6fdcc68ab714fb5f5Jeff Garzik .udma_mask = ATA_UDMA6, 617c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .port_ops = &mv5_ops, 61820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ }, 61947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik { /* chip_5080 */ 620c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 62147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 622bf6263a853c9c143bf03f0a6fdcc68ab714fb5f5Jeff Garzik .udma_mask = ATA_UDMA6, 623c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .port_ops = &mv5_ops, 62447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik }, 62520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ { /* chip_604x */ 626138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 627e49856d82a887ce365637176f9f99ab68076eae8Mark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 628138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord ATA_FLAG_NCQ, 62931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ .pio_mask = 0x1f, /* pio0-4 */ 630bf6263a853c9c143bf03f0a6fdcc68ab714fb5f5Jeff Garzik .udma_mask = ATA_UDMA6, 631c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .port_ops = &mv6_ops, 63220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ }, 63320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ { /* chip_608x */ 634c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 635e49856d82a887ce365637176f9f99ab68076eae8Mark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 636138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord ATA_FLAG_NCQ | MV_FLAG_DUAL_HC, 63731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ .pio_mask = 0x1f, /* pio0-4 */ 638bf6263a853c9c143bf03f0a6fdcc68ab714fb5f5Jeff Garzik .udma_mask = ATA_UDMA6, 639c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik .port_ops = &mv6_ops, 64020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ }, 641e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik { /* chip_6042 */ 642ad3aef51e17b9c6a90a9014805f1645e8e441c17Mark Lord .flags = MV_GENIIE_FLAGS, 643e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 644bf6263a853c9c143bf03f0a6fdcc68ab714fb5f5Jeff Garzik .udma_mask = ATA_UDMA6, 645e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik .port_ops = &mv_iie_ops, 646e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik }, 647e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik { /* chip_7042 */ 648ad3aef51e17b9c6a90a9014805f1645e8e441c17Mark Lord .flags = MV_GENIIE_FLAGS, 649e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 650bf6263a853c9c143bf03f0a6fdcc68ab714fb5f5Jeff Garzik .udma_mask = ATA_UDMA6, 651e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik .port_ops = &mv_iie_ops, 652e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik }, 653f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara { /* chip_soc */ 654ad3aef51e17b9c6a90a9014805f1645e8e441c17Mark Lord .flags = MV_GENIIE_FLAGS | MV_FLAG_SOC, 65517c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord .pio_mask = 0x1f, /* pio0-4 */ 65617c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord .udma_mask = ATA_UDMA6, 65717c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord .port_ops = &mv_iie_ops, 658f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara }, 65920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ}; 66020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 6613b7d697dfb7d03edb87e50b743a7ecff029618e9Jeff Garzikstatic const struct pci_device_id mv_pci_tbl[] = { 6622d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { PCI_VDEVICE(MARVELL, 0x5040), chip_504x }, 6632d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { PCI_VDEVICE(MARVELL, 0x5041), chip_504x }, 6642d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 }, 6652d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { PCI_VDEVICE(MARVELL, 0x5081), chip_508x }, 666cfbf723eb7928879292ee71fa0d118fc4e37b8c9Alan Cox /* RocketRAID 1740/174x have different identifiers */ 667cfbf723eb7928879292ee71fa0d118fc4e37b8c9Alan Cox { PCI_VDEVICE(TTI, 0x1740), chip_508x }, 668cfbf723eb7928879292ee71fa0d118fc4e37b8c9Alan Cox { PCI_VDEVICE(TTI, 0x1742), chip_508x }, 6692d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik 6702d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { PCI_VDEVICE(MARVELL, 0x6040), chip_604x }, 6712d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { PCI_VDEVICE(MARVELL, 0x6041), chip_604x }, 6722d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 }, 6732d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { PCI_VDEVICE(MARVELL, 0x6080), chip_608x }, 6742d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { PCI_VDEVICE(MARVELL, 0x6081), chip_608x }, 6752d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik 6762d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x }, 6772d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik 678d9f9c6bc91c14f53ffa782ffcd42259ecae1d38cFlorian Attenberger /* Adaptec 1430SA */ 679d9f9c6bc91c14f53ffa782ffcd42259ecae1d38cFlorian Attenberger { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 }, 680d9f9c6bc91c14f53ffa782ffcd42259ecae1d38cFlorian Attenberger 68102a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord /* Marvell 7042 support */ 6826a3d586d8e8a50e4cfd7f8c36d82a53c5614e05bMorrison, Tom { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 }, 6836a3d586d8e8a50e4cfd7f8c36d82a53c5614e05bMorrison, Tom 68402a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord /* Highpoint RocketRAID PCIe series */ 68502a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord { PCI_VDEVICE(TTI, 0x2300), chip_7042 }, 68602a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord { PCI_VDEVICE(TTI, 0x2310), chip_7042 }, 68702a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord 6882d2744fc8be620a2dc469cf48349e3e704119f1bJeff Garzik { } /* terminate list */ 68920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ}; 69020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 69147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstatic const struct mv_hw_ops mv5xxx_ops = { 69247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik .phy_errata = mv5_phy_errata, 69347c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik .enable_leds = mv5_enable_leds, 69447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik .read_preamp = mv5_read_preamp, 69547c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik .reset_hc = mv5_reset_hc, 696522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik .reset_flash = mv5_reset_flash, 697522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik .reset_bus = mv5_reset_bus, 69847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik}; 69947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 70047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstatic const struct mv_hw_ops mv6xxx_ops = { 70147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik .phy_errata = mv6_phy_errata, 70247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik .enable_leds = mv6_enable_leds, 70347c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik .read_preamp = mv6_read_preamp, 70447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik .reset_hc = mv6_reset_hc, 705522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik .reset_flash = mv6_reset_flash, 706522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik .reset_bus = mv_reset_pci_bus, 70747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik}; 70847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 709f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic const struct mv_hw_ops mv_soc_ops = { 710f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .phy_errata = mv6_phy_errata, 711f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .enable_leds = mv_soc_enable_leds, 712f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .read_preamp = mv_soc_read_preamp, 713f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .reset_hc = mv_soc_reset_hc, 714f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .reset_flash = mv_soc_reset_flash, 715f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .reset_bus = mv_soc_reset_bus, 716f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara}; 717f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 71820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ/* 71920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ * Functions 72020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ */ 72120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 72220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russstatic inline void writelfl(unsigned long data, void __iomem *addr) 72320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 72420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ writel(data, addr); 72520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ (void) readl(addr); /* flush to avoid PCI posted write */ 72620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 72720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 728c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic inline unsigned int mv_hc_from_port(unsigned int port) 729c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik{ 730c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik return port >> MV_PORT_HC_SHIFT; 731c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik} 732c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 733c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic inline unsigned int mv_hardport_from_port(unsigned int port) 734c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik{ 735c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik return port & MV_PORT_MASK; 736c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik} 737c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 7381cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord/* 7391cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord * Consolidate some rather tricky bit shift calculations. 7401cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord * This is hot-path stuff, so not a function. 7411cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord * Simple code, with two return values, so macro rather than inline. 7421cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord * 7431cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord * port is the sole input, in range 0..7. 7447368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord * shift is one output, for use with main_irq_cause / main_irq_mask registers. 7457368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord * hardport is the other output, in range 0..3. 7461cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord * 7471cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord * Note that port and hardport may be the same variable in some cases. 7481cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord */ 7491cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord#define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \ 7501cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord{ \ 7511cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord shift = mv_hc_from_port(port) * HC_SHIFT; \ 7521cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord hardport = mv_hardport_from_port(port); \ 7531cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord shift += hardport * 2; \ 7541cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord} 7551cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord 756352fab701ca4753dd005b67ce5e512be944eb591Mark Lordstatic inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc) 757352fab701ca4753dd005b67ce5e512be944eb591Mark Lord{ 758352fab701ca4753dd005b67ce5e512be944eb591Mark Lord return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ)); 759352fab701ca4753dd005b67ce5e512be944eb591Mark Lord} 760352fab701ca4753dd005b67ce5e512be944eb591Mark Lord 761c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic inline void __iomem *mv_hc_base_from_port(void __iomem *base, 762c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int port) 763c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik{ 764c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik return mv_hc_base(base, mv_hc_from_port(port)); 765c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik} 766c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 76720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russstatic inline void __iomem *mv_port_base(void __iomem *base, unsigned int port) 76820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 769c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik return mv_hc_base_from_port(base, port) + 7708b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik MV_SATAHC_ARBTR_REG_SZ + 771c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik (mv_hardport_from_port(port) * MV_PORT_REG_SZ); 77220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 77320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 774e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lordstatic void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port) 775e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord{ 776e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port); 777e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL; 778e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord 779e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord return hc_mmio + ofs; 780e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord} 781e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord 782f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic inline void __iomem *mv_host_base(struct ata_host *host) 783f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara{ 784f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 785f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return hpriv->base; 786f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara} 787f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 78820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russstatic inline void __iomem *mv_ap_base(struct ata_port *ap) 78920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 790f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return mv_port_base(mv_host_base(ap->host), ap->port_no); 79120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 79220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 793cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzikstatic inline int mv_get_hc_count(unsigned long port_flags) 79431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 795cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1); 79631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 79731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 798c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzikstatic void mv_set_edma_ptrs(void __iomem *port_mmio, 799c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik struct mv_host_priv *hpriv, 800c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik struct mv_port_priv *pp) 801c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik{ 802bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik u32 index; 803bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 804c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik /* 805c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik * initialize request queue 806c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik */ 807fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ 808fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; 809bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 810c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik WARN_ON(pp->crqb_dma & 0x3ff); 811c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS); 812bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index, 813c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 814c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik 815c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 816bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik writelfl((pp->crqb_dma & 0xffffffff) | index, 817c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 818c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik else 819bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 820c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik 821c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik /* 822c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik * initialize response queue 823c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik */ 824fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ 825fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT; 826bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 827c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik WARN_ON(pp->crpb_dma & 0xff); 828c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS); 829c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik 830c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 831bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik writelfl((pp->crpb_dma & 0xffffffff) | index, 832c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 833c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik else 834bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 835c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik 836bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index, 837c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 838c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik} 839c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik 840c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lordstatic void mv_set_main_irq_mask(struct ata_host *host, 841c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord u32 disable_bits, u32 enable_bits) 842c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord{ 843c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord struct mv_host_priv *hpriv = host->private_data; 844c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord u32 old_mask, new_mask; 845c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord 846c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord old_mask = readl(hpriv->main_irq_mask_addr); 847c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord new_mask = (old_mask & ~disable_bits) | enable_bits; 848c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord if (new_mask != old_mask) 849c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord writelfl(new_mask, hpriv->main_irq_mask_addr); 850c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord} 851c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord 852c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lordstatic void mv_enable_port_irqs(struct ata_port *ap, 853c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord unsigned int port_bits) 854c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord{ 855c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord unsigned int shift, hardport, port = ap->port_no; 856c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord u32 disable_bits, enable_bits; 857c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord 858c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 859c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord 860c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord disable_bits = (DONE_IRQ | ERR_IRQ) << shift; 861c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord enable_bits = port_bits << shift; 862c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord mv_set_main_irq_mask(ap->host, disable_bits, enable_bits); 863c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord} 864c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord 86505b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 86605b308e1df6d9d673daedb517969241f41278b52Brett Russ * mv_start_dma - Enable eDMA engine 86705b308e1df6d9d673daedb517969241f41278b52Brett Russ * @base: port base address 86805b308e1df6d9d673daedb517969241f41278b52Brett Russ * @pp: port private data 86905b308e1df6d9d673daedb517969241f41278b52Brett Russ * 870beec7dbc6ff003bbc94de62b3323519c878fb2acTejun Heo * Verify the local cache of the eDMA state is accurate with a 871beec7dbc6ff003bbc94de62b3323519c878fb2acTejun Heo * WARN_ON. 87205b308e1df6d9d673daedb517969241f41278b52Brett Russ * 87305b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 87405b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 87505b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 8760c58912e192fc3a4835d772aafa40b72552b819fMark Lordstatic void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio, 877721091685f853ba4e6c49f26f989db0b1a811250Mark Lord struct mv_port_priv *pp, u8 protocol) 87820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 879721091685f853ba4e6c49f26f989db0b1a811250Mark Lord int want_ncq = (protocol == ATA_PROT_NCQ); 880721091685f853ba4e6c49f26f989db0b1a811250Mark Lord 881721091685f853ba4e6c49f26f989db0b1a811250Mark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 882721091685f853ba4e6c49f26f989db0b1a811250Mark Lord int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0); 883721091685f853ba4e6c49f26f989db0b1a811250Mark Lord if (want_ncq != using_ncq) 884b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord mv_stop_edma(ap); 885721091685f853ba4e6c49f26f989db0b1a811250Mark Lord } 886c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) { 8870c58912e192fc3a4835d772aafa40b72552b819fMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 888352fab701ca4753dd005b67ce5e512be944eb591Mark Lord int hardport = mv_hardport_from_port(ap->port_no); 8890c58912e192fc3a4835d772aafa40b72552b819fMark Lord void __iomem *hc_mmio = mv_hc_base_from_port( 890352fab701ca4753dd005b67ce5e512be944eb591Mark Lord mv_host_base(ap->host), hardport); 8910c58912e192fc3a4835d772aafa40b72552b819fMark Lord u32 hc_irq_cause, ipending; 8920c58912e192fc3a4835d772aafa40b72552b819fMark Lord 893bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik /* clear EDMA event indicators, if any */ 894f630d562829fcd8160a118f98c1e5b9cdb4e703eMark Lord writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 895bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 8960c58912e192fc3a4835d772aafa40b72552b819fMark Lord /* clear EDMA interrupt indicator, if any */ 8970c58912e192fc3a4835d772aafa40b72552b819fMark Lord hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 898352fab701ca4753dd005b67ce5e512be944eb591Mark Lord ipending = (DEV_IRQ | DMA_IRQ) << hardport; 8990c58912e192fc3a4835d772aafa40b72552b819fMark Lord if (hc_irq_cause & ipending) { 9000c58912e192fc3a4835d772aafa40b72552b819fMark Lord writelfl(hc_irq_cause & ~ipending, 9010c58912e192fc3a4835d772aafa40b72552b819fMark Lord hc_mmio + HC_IRQ_CAUSE_OFS); 9020c58912e192fc3a4835d772aafa40b72552b819fMark Lord } 9030c58912e192fc3a4835d772aafa40b72552b819fMark Lord 904e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord mv_edma_cfg(ap, want_ncq); 9050c58912e192fc3a4835d772aafa40b72552b819fMark Lord 9060c58912e192fc3a4835d772aafa40b72552b819fMark Lord /* clear FIS IRQ Cause */ 907e40060772d85f3534d3d517197696e24bb01f45bMark Lord if (IS_GEN_IIE(hpriv)) 908e40060772d85f3534d3d517197696e24bb01f45bMark Lord writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS); 9090c58912e192fc3a4835d772aafa40b72552b819fMark Lord 910f630d562829fcd8160a118f98c1e5b9cdb4e703eMark Lord mv_set_edma_ptrs(port_mmio, hpriv, pp); 91188e675e193159b9891c1c576de4348eaf490f5d0Mark Lord mv_enable_port_irqs(ap, DONE_IRQ|ERR_IRQ); 912bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 913f630d562829fcd8160a118f98c1e5b9cdb4e703eMark Lord writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS); 914afb0edd922c7ed6e73678730921dfcccebec17e8Brett Russ pp->pp_flags |= MV_PP_FLAG_EDMA_EN; 915afb0edd922c7ed6e73678730921dfcccebec17e8Brett Russ } 91620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 91720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 9189b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lordstatic void mv_wait_for_edma_empty_idle(struct ata_port *ap) 9199b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord{ 9209b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord void __iomem *port_mmio = mv_ap_base(ap); 9219b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE); 9229b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord const int per_loop = 5, timeout = (15 * 1000 / per_loop); 9239b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord int i; 9249b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord 9259b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord /* 9269b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord * Wait for the EDMA engine to finish transactions in progress. 927c46938ccfe35a58a0873715ee4c26fc9eb8d87b3Mark Lord * No idea what a good "timeout" value might be, but measurements 928c46938ccfe35a58a0873715ee4c26fc9eb8d87b3Mark Lord * indicate that it often requires hundreds of microseconds 929c46938ccfe35a58a0873715ee4c26fc9eb8d87b3Mark Lord * with two drives in-use. So we use the 15msec value above 930c46938ccfe35a58a0873715ee4c26fc9eb8d87b3Mark Lord * as a rough guess at what even more drives might require. 9319b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord */ 9329b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord for (i = 0; i < timeout; ++i) { 9339b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS); 9349b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord if ((edma_stat & empty_idle) == empty_idle) 9359b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord break; 9369b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord udelay(per_loop); 9379b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord } 9389b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */ 9399b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord} 9409b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord 94105b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 942e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord * mv_stop_edma_engine - Disable eDMA engine 943b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord * @port_mmio: io base address 94405b308e1df6d9d673daedb517969241f41278b52Brett Russ * 94505b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 94605b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 94705b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 948b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lordstatic int mv_stop_edma_engine(void __iomem *port_mmio) 94920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 950b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord int i; 95131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 952b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord /* Disable eDMA. The disable bit auto clears. */ 953b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS); 9548b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik 955b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord /* Wait for the chip to confirm eDMA is off. */ 956b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord for (i = 10000; i > 0; i--) { 957b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord u32 reg = readl(port_mmio + EDMA_CMD_OFS); 9584537deb5e90b717a725b3d74b58b4bb1d28443d0Jeff Garzik if (!(reg & EDMA_EN)) 959b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord return 0; 960b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord udelay(10); 96131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 962b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord return -EIO; 96320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 96420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 965e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lordstatic int mv_stop_edma(struct ata_port *ap) 9660ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik{ 967b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord void __iomem *port_mmio = mv_ap_base(ap); 968b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord struct mv_port_priv *pp = ap->private_data; 9690ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik 970b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) 971b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord return 0; 972b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 9739b2c4e0bae854fb5e88c9cacc0dacf21631c5cb0Mark Lord mv_wait_for_edma_empty_idle(ap); 974b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord if (mv_stop_edma_engine(port_mmio)) { 975b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n"); 976b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord return -EIO; 977b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord } 978b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord return 0; 9790ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik} 9800ea9e179f436f153fc19fdaef7abbc1e0da20762Jeff Garzik 9818a70f8dc08dd40b7f8ac77280eaa99a8c6bc46f4Jeff Garzik#ifdef ATA_DEBUG 98231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstatic void mv_dump_mem(void __iomem *start, unsigned bytes) 98320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 98431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ int b, w; 98531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ for (b = 0; b < bytes; ) { 98631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ DPRINTK("%p: ", start + b); 98731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ for (w = 0; b < bytes && w < 4; w++) { 9882dcb407e61458ded17503d6bd12b8c064965368bJeff Garzik printk("%08x ", readl(start + b)); 98931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ b += sizeof(u32); 99031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 99131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ printk("\n"); 99231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 99331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 9948a70f8dc08dd40b7f8ac77280eaa99a8c6bc46f4Jeff Garzik#endif 9958a70f8dc08dd40b7f8ac77280eaa99a8c6bc46f4Jeff Garzik 99631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstatic void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes) 99731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 99831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ#ifdef ATA_DEBUG 99931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ int b, w; 100031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ u32 dw; 100131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ for (b = 0; b < bytes; ) { 100231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ DPRINTK("%02x: ", b); 100331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ for (w = 0; b < bytes && w < 4; w++) { 10042dcb407e61458ded17503d6bd12b8c064965368bJeff Garzik (void) pci_read_config_dword(pdev, b, &dw); 10052dcb407e61458ded17503d6bd12b8c064965368bJeff Garzik printk("%08x ", dw); 100631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ b += sizeof(u32); 100731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 100831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ printk("\n"); 100931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 101031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ#endif 101131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 101231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstatic void mv_dump_all_regs(void __iomem *mmio_base, int port, 101331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ struct pci_dev *pdev) 101431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 101531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ#ifdef ATA_DEBUG 10168b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik void __iomem *hc_base = mv_hc_base(mmio_base, 101731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port >> MV_PORT_HC_SHIFT); 101831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ void __iomem *port_base; 101931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ int start_port, num_ports, p, start_hc, num_hcs, hc; 102031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 102131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ if (0 > port) { 102231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ start_hc = start_port = 0; 102331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ num_ports = 8; /* shld be benign for 4 port devs */ 102431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ num_hcs = 2; 102531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } else { 102631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ start_hc = port >> MV_PORT_HC_SHIFT; 102731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ start_port = port; 102831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ num_ports = num_hcs = 1; 102931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 10308b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik DPRINTK("All registers for port(s) %u-%u:\n", start_port, 103131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ num_ports > 1 ? num_ports - 1 : start_port); 103231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 103331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ if (NULL != pdev) { 103431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ DPRINTK("PCI config space regs:\n"); 103531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_dump_pci_cfg(pdev, 0x68); 103631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 103731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ DPRINTK("PCI regs:\n"); 103831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_dump_mem(mmio_base+0xc00, 0x3c); 103931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_dump_mem(mmio_base+0xd00, 0x34); 104031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_dump_mem(mmio_base+0xf00, 0x4); 104131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_dump_mem(mmio_base+0x1d00, 0x6c); 104231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ for (hc = start_hc; hc < start_hc + num_hcs; hc++) { 1043d220c37e0a3c9a47ae00e87e044d963b3ea040bcDan Aloni hc_base = mv_hc_base(mmio_base, hc); 104431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ DPRINTK("HC regs (HC %i):\n", hc); 104531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_dump_mem(hc_base, 0x1c); 104631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 104731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ for (p = start_port; p < start_port + num_ports; p++) { 104831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port_base = mv_port_base(mmio_base, p); 10492dcb407e61458ded17503d6bd12b8c064965368bJeff Garzik DPRINTK("EDMA regs (port %i):\n", p); 105031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_dump_mem(port_base, 0x54); 10512dcb407e61458ded17503d6bd12b8c064965368bJeff Garzik DPRINTK("SATA regs (port %i):\n", p); 105231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_dump_mem(port_base+0x300, 0x60); 105331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 105431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ#endif 105520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 105620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 105720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russstatic unsigned int mv_scr_offset(unsigned int sc_reg_in) 105820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 105920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ unsigned int ofs; 106020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 106120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ switch (sc_reg_in) { 106220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ case SCR_STATUS: 106320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ case SCR_CONTROL: 106420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ case SCR_ERROR: 106520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32)); 106620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ break; 106720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ case SCR_ACTIVE: 106820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ ofs = SATA_ACTIVE_OFS; /* active is not with the others */ 106920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ break; 107020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ default: 107120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ ofs = 0xffffffffU; 107220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ break; 107320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ } 107420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ return ofs; 107520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 107620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 1077da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heostatic int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val) 107820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 107920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ unsigned int ofs = mv_scr_offset(sc_reg_in); 108020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 1081da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo if (ofs != 0xffffffffU) { 1082da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo *val = readl(mv_ap_base(ap) + ofs); 1083da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo return 0; 1084da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo } else 1085da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo return -EINVAL; 108620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 108720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 1088da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heostatic int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 108920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 109020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ unsigned int ofs = mv_scr_offset(sc_reg_in); 109120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 1092da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo if (ofs != 0xffffffffU) { 109320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ writelfl(val, mv_ap_base(ap) + ofs); 1094da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo return 0; 1095da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo } else 1096da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo return -EINVAL; 109720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 109820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 1099f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lordstatic void mv6_dev_config(struct ata_device *adev) 1100f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lord{ 1101f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lord /* 1102e49856d82a887ce365637176f9f99ab68076eae8Mark Lord * Deal with Gen-II ("mv6") hardware quirks/restrictions: 1103e49856d82a887ce365637176f9f99ab68076eae8Mark Lord * 1104e49856d82a887ce365637176f9f99ab68076eae8Mark Lord * Gen-II does not support NCQ over a port multiplier 1105e49856d82a887ce365637176f9f99ab68076eae8Mark Lord * (no FIS-based switching). 1106e49856d82a887ce365637176f9f99ab68076eae8Mark Lord * 1107f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lord * We don't have hob_nsect when doing NCQ commands on Gen-II. 1108f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lord * See mv_qc_prep() for more info. 1109f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lord */ 1110e49856d82a887ce365637176f9f99ab68076eae8Mark Lord if (adev->flags & ATA_DFLAG_NCQ) { 1111352fab701ca4753dd005b67ce5e512be944eb591Mark Lord if (sata_pmp_attached(adev->link->ap)) { 1112e49856d82a887ce365637176f9f99ab68076eae8Mark Lord adev->flags &= ~ATA_DFLAG_NCQ; 1113352fab701ca4753dd005b67ce5e512be944eb591Mark Lord ata_dev_printk(adev, KERN_INFO, 1114352fab701ca4753dd005b67ce5e512be944eb591Mark Lord "NCQ disabled for command-based switching\n"); 1115352fab701ca4753dd005b67ce5e512be944eb591Mark Lord } else if (adev->max_sectors > GEN_II_NCQ_MAX_SECTORS) { 1116352fab701ca4753dd005b67ce5e512be944eb591Mark Lord adev->max_sectors = GEN_II_NCQ_MAX_SECTORS; 1117352fab701ca4753dd005b67ce5e512be944eb591Mark Lord ata_dev_printk(adev, KERN_INFO, 1118352fab701ca4753dd005b67ce5e512be944eb591Mark Lord "max_sectors limited to %u for NCQ\n", 1119352fab701ca4753dd005b67ce5e512be944eb591Mark Lord adev->max_sectors); 1120352fab701ca4753dd005b67ce5e512be944eb591Mark Lord } 1121e49856d82a887ce365637176f9f99ab68076eae8Mark Lord } 1122f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lord} 1123f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lord 11243e4a139107e497a741c26f8a377a10f214d63ec1Mark Lordstatic int mv_qc_defer(struct ata_queued_cmd *qc) 11253e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord{ 11263e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord struct ata_link *link = qc->dev->link; 11273e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord struct ata_port *ap = link->ap; 11283e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord struct mv_port_priv *pp = ap->private_data; 11293e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord 11303e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord /* 113129d187bb1e30682e228ce461c487d78d945c3e4fMark Lord * Don't allow new commands if we're in a delayed EH state 113229d187bb1e30682e228ce461c487d78d945c3e4fMark Lord * for NCQ and/or FIS-based switching. 113329d187bb1e30682e228ce461c487d78d945c3e4fMark Lord */ 113429d187bb1e30682e228ce461c487d78d945c3e4fMark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) 113529d187bb1e30682e228ce461c487d78d945c3e4fMark Lord return ATA_DEFER_PORT; 113629d187bb1e30682e228ce461c487d78d945c3e4fMark Lord /* 11373e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord * If the port is completely idle, then allow the new qc. 11383e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord */ 11393e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord if (ap->nr_active_links == 0) 11403e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord return 0; 11413e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord 11423e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 11433e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord /* 11443e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord * The port is operating in host queuing mode (EDMA). 11453e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord * It can accomodate a new qc if the qc protocol 11463e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord * is compatible with the current host queue mode. 11473e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord */ 11483e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) { 11493e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord /* 11503e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord * The host queue (EDMA) is in NCQ mode. 11513e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord * If the new qc is also an NCQ command, 11523e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord * then allow the new qc. 11533e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord */ 11543e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord if (qc->tf.protocol == ATA_PROT_NCQ) 11553e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord return 0; 11563e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord } else { 11573e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord /* 11583e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord * The host queue (EDMA) is in non-NCQ, DMA mode. 11593e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord * If the new qc is also a non-NCQ, DMA command, 11603e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord * then allow the new qc. 11613e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord */ 11623e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord if (qc->tf.protocol == ATA_PROT_DMA) 11633e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord return 0; 11643e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord } 11653e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord } 11663e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord return ATA_DEFER_PORT; 11673e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord} 11683e4a139107e497a741c26f8a377a10f214d63ec1Mark Lord 116900f42eabb204c68fa64ef72de834e74aca15c81fMark Lordstatic void mv_config_fbs(void __iomem *port_mmio, int want_ncq, int want_fbs) 1170e49856d82a887ce365637176f9f99ab68076eae8Mark Lord{ 117100f42eabb204c68fa64ef72de834e74aca15c81fMark Lord u32 new_fiscfg, old_fiscfg; 117200f42eabb204c68fa64ef72de834e74aca15c81fMark Lord u32 new_ltmode, old_ltmode; 117300f42eabb204c68fa64ef72de834e74aca15c81fMark Lord u32 new_haltcond, old_haltcond; 117400f42eabb204c68fa64ef72de834e74aca15c81fMark Lord 117500f42eabb204c68fa64ef72de834e74aca15c81fMark Lord old_fiscfg = readl(port_mmio + FISCFG_OFS); 117600f42eabb204c68fa64ef72de834e74aca15c81fMark Lord old_ltmode = readl(port_mmio + LTMODE_OFS); 117700f42eabb204c68fa64ef72de834e74aca15c81fMark Lord old_haltcond = readl(port_mmio + EDMA_HALTCOND_OFS); 117800f42eabb204c68fa64ef72de834e74aca15c81fMark Lord 117900f42eabb204c68fa64ef72de834e74aca15c81fMark Lord new_fiscfg = old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR); 118000f42eabb204c68fa64ef72de834e74aca15c81fMark Lord new_ltmode = old_ltmode & ~LTMODE_BIT8; 118100f42eabb204c68fa64ef72de834e74aca15c81fMark Lord new_haltcond = old_haltcond | EDMA_ERR_DEV; 118200f42eabb204c68fa64ef72de834e74aca15c81fMark Lord 118300f42eabb204c68fa64ef72de834e74aca15c81fMark Lord if (want_fbs) { 118400f42eabb204c68fa64ef72de834e74aca15c81fMark Lord new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC; 118500f42eabb204c68fa64ef72de834e74aca15c81fMark Lord new_ltmode = old_ltmode | LTMODE_BIT8; 11864c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord if (want_ncq) 11874c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord new_haltcond &= ~EDMA_ERR_DEV; 11884c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord else 11894c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord new_fiscfg |= FISCFG_WAIT_DEV_ERR; 1190e49856d82a887ce365637176f9f99ab68076eae8Mark Lord } 119100f42eabb204c68fa64ef72de834e74aca15c81fMark Lord 11928e7decdb8b132ee970a2636931b7653dec6af472Mark Lord if (new_fiscfg != old_fiscfg) 11938e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writelfl(new_fiscfg, port_mmio + FISCFG_OFS); 1194e49856d82a887ce365637176f9f99ab68076eae8Mark Lord if (new_ltmode != old_ltmode) 1195e49856d82a887ce365637176f9f99ab68076eae8Mark Lord writelfl(new_ltmode, port_mmio + LTMODE_OFS); 119600f42eabb204c68fa64ef72de834e74aca15c81fMark Lord if (new_haltcond != old_haltcond) 119700f42eabb204c68fa64ef72de834e74aca15c81fMark Lord writelfl(new_haltcond, port_mmio + EDMA_HALTCOND_OFS); 1198f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lord} 1199f273827e2aadcf2f74a7bdc9ad715a1b20ea7ddaMark Lord 1200dd2890f60f8e15f14c8eb132779b2f15c49d1203Mark Lordstatic void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq) 1201dd2890f60f8e15f14c8eb132779b2f15c49d1203Mark Lord{ 1202dd2890f60f8e15f14c8eb132779b2f15c49d1203Mark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1203dd2890f60f8e15f14c8eb132779b2f15c49d1203Mark Lord u32 old, new; 1204dd2890f60f8e15f14c8eb132779b2f15c49d1203Mark Lord 1205dd2890f60f8e15f14c8eb132779b2f15c49d1203Mark Lord /* workaround for 88SX60x1 FEr SATA#25 (part 1) */ 1206dd2890f60f8e15f14c8eb132779b2f15c49d1203Mark Lord old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS); 1207dd2890f60f8e15f14c8eb132779b2f15c49d1203Mark Lord if (want_ncq) 1208dd2890f60f8e15f14c8eb132779b2f15c49d1203Mark Lord new = old | (1 << 22); 1209dd2890f60f8e15f14c8eb132779b2f15c49d1203Mark Lord else 1210dd2890f60f8e15f14c8eb132779b2f15c49d1203Mark Lord new = old & ~(1 << 22); 1211dd2890f60f8e15f14c8eb132779b2f15c49d1203Mark Lord if (new != old) 1212dd2890f60f8e15f14c8eb132779b2f15c49d1203Mark Lord writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS); 1213dd2890f60f8e15f14c8eb132779b2f15c49d1203Mark Lord} 1214dd2890f60f8e15f14c8eb132779b2f15c49d1203Mark Lord 1215e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lordstatic void mv_edma_cfg(struct ata_port *ap, int want_ncq) 1216e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik{ 12170c58912e192fc3a4835d772aafa40b72552b819fMark Lord u32 cfg; 1218e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord struct mv_port_priv *pp = ap->private_data; 1219e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1220e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord void __iomem *port_mmio = mv_ap_base(ap); 1221e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1222e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik /* set up non-NCQ EDMA configuration */ 12230c58912e192fc3a4835d772aafa40b72552b819fMark Lord cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */ 122400f42eabb204c68fa64ef72de834e74aca15c81fMark Lord pp->pp_flags &= ~MV_PP_FLAG_FBS_EN; 1225e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 12260c58912e192fc3a4835d772aafa40b72552b819fMark Lord if (IS_GEN_I(hpriv)) 1227e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik cfg |= (1 << 8); /* enab config burst size mask */ 1228e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1229dd2890f60f8e15f14c8eb132779b2f15c49d1203Mark Lord else if (IS_GEN_II(hpriv)) { 1230e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN; 1231dd2890f60f8e15f14c8eb132779b2f15c49d1203Mark Lord mv_60x1_errata_sata25(ap, want_ncq); 1232e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1233dd2890f60f8e15f14c8eb132779b2f15c49d1203Mark Lord } else if (IS_GEN_IIE(hpriv)) { 123400f42eabb204c68fa64ef72de834e74aca15c81fMark Lord int want_fbs = sata_pmp_attached(ap); 123500f42eabb204c68fa64ef72de834e74aca15c81fMark Lord /* 123600f42eabb204c68fa64ef72de834e74aca15c81fMark Lord * Possible future enhancement: 123700f42eabb204c68fa64ef72de834e74aca15c81fMark Lord * 123800f42eabb204c68fa64ef72de834e74aca15c81fMark Lord * The chip can use FBS with non-NCQ, if we allow it, 123900f42eabb204c68fa64ef72de834e74aca15c81fMark Lord * But first we need to have the error handling in place 124000f42eabb204c68fa64ef72de834e74aca15c81fMark Lord * for this mode (datasheet section 7.3.15.4.2.3). 124100f42eabb204c68fa64ef72de834e74aca15c81fMark Lord * So disallow non-NCQ FBS for now. 124200f42eabb204c68fa64ef72de834e74aca15c81fMark Lord */ 124300f42eabb204c68fa64ef72de834e74aca15c81fMark Lord want_fbs &= want_ncq; 124400f42eabb204c68fa64ef72de834e74aca15c81fMark Lord 124500f42eabb204c68fa64ef72de834e74aca15c81fMark Lord mv_config_fbs(port_mmio, want_ncq, want_fbs); 124600f42eabb204c68fa64ef72de834e74aca15c81fMark Lord 124700f42eabb204c68fa64ef72de834e74aca15c81fMark Lord if (want_fbs) { 124800f42eabb204c68fa64ef72de834e74aca15c81fMark Lord pp->pp_flags |= MV_PP_FLAG_FBS_EN; 124900f42eabb204c68fa64ef72de834e74aca15c81fMark Lord cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */ 125000f42eabb204c68fa64ef72de834e74aca15c81fMark Lord } 125100f42eabb204c68fa64ef72de834e74aca15c81fMark Lord 1252e728eabea110da90e69c05855e3a11174edb77efJeff Garzik cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */ 1253e728eabea110da90e69c05855e3a11174edb77efJeff Garzik cfg |= (1 << 22); /* enab 4-entry host queue cache */ 1254616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord if (HAS_PCI(ap->host)) 1255616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord cfg |= (1 << 18); /* enab early completion */ 1256616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord if (hpriv->hp_flags & MV_HP_CUT_THROUGH) 1257616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */ 1258e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik } 1259e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1260721091685f853ba4e6c49f26f989db0b1a811250Mark Lord if (want_ncq) { 1261721091685f853ba4e6c49f26f989db0b1a811250Mark Lord cfg |= EDMA_CFG_NCQ; 1262721091685f853ba4e6c49f26f989db0b1a811250Mark Lord pp->pp_flags |= MV_PP_FLAG_NCQ_EN; 1263721091685f853ba4e6c49f26f989db0b1a811250Mark Lord } else 1264721091685f853ba4e6c49f26f989db0b1a811250Mark Lord pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN; 1265721091685f853ba4e6c49f26f989db0b1a811250Mark Lord 1266e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik writelfl(cfg, port_mmio + EDMA_CFG_OFS); 1267e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik} 1268e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1269da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lordstatic void mv_port_free_dma_mem(struct ata_port *ap) 1270da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord{ 1271da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1272da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord struct mv_port_priv *pp = ap->private_data; 1273eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord int tag; 1274da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord 1275da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord if (pp->crqb) { 1276da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma); 1277da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord pp->crqb = NULL; 1278da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord } 1279da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord if (pp->crpb) { 1280da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma); 1281da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord pp->crpb = NULL; 1282da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord } 1283eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord /* 1284eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord * For GEN_I, there's no NCQ, so we have only a single sg_tbl. 1285eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord * For later hardware, we have one unique sg_tbl per NCQ tag. 1286eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord */ 1287eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1288eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord if (pp->sg_tbl[tag]) { 1289eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord if (tag == 0 || !IS_GEN_I(hpriv)) 1290eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord dma_pool_free(hpriv->sg_tbl_pool, 1291eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord pp->sg_tbl[tag], 1292eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord pp->sg_tbl_dma[tag]); 1293eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord pp->sg_tbl[tag] = NULL; 1294eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord } 1295da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord } 1296da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord} 1297da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord 129805b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 129905b308e1df6d9d673daedb517969241f41278b52Brett Russ * mv_port_start - Port specific init/start routine. 130005b308e1df6d9d673daedb517969241f41278b52Brett Russ * @ap: ATA channel to manipulate 130105b308e1df6d9d673daedb517969241f41278b52Brett Russ * 130205b308e1df6d9d673daedb517969241f41278b52Brett Russ * Allocate and point to DMA memory, init port private memory, 130305b308e1df6d9d673daedb517969241f41278b52Brett Russ * zero indices. 130405b308e1df6d9d673daedb517969241f41278b52Brett Russ * 130505b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 130605b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 130705b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 130831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstatic int mv_port_start(struct ata_port *ap) 130931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 1310cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik struct device *dev = ap->host->dev; 1311cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 131231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ struct mv_port_priv *pp; 1313dde2020754aeb14e17052d61784dcb37f252aac2James Bottomley int tag; 131431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 131524dc5f33ea4b504cfbd23fa159a4cacba8e4d800Tejun Heo pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); 13166037d6bbdff65eb5a84fe35e140f4da4f7cc103aJeff Garzik if (!pp) 131724dc5f33ea4b504cfbd23fa159a4cacba8e4d800Tejun Heo return -ENOMEM; 1318da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord ap->private_data = pp; 131931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 1320da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma); 1321da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord if (!pp->crqb) 1322da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord return -ENOMEM; 1323da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord memset(pp->crqb, 0, MV_CRQB_Q_SZ); 132431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 1325da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma); 1326da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord if (!pp->crpb) 1327da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord goto out_port_free_dma_mem; 1328da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord memset(pp->crpb, 0, MV_CRPB_Q_SZ); 132931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 1330eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord /* 1331eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl. 1332eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord * For later hardware, we need one unique sg_tbl per NCQ tag. 1333eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord */ 1334eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1335eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord if (tag == 0 || !IS_GEN_I(hpriv)) { 1336eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool, 1337eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord GFP_KERNEL, &pp->sg_tbl_dma[tag]); 1338eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord if (!pp->sg_tbl[tag]) 1339eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord goto out_port_free_dma_mem; 1340eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord } else { 1341eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord pp->sg_tbl[tag] = pp->sg_tbl[0]; 1342eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0]; 1343eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord } 1344eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord } 134531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ return 0; 1346da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord 1347da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lordout_port_free_dma_mem: 1348da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord mv_port_free_dma_mem(ap); 1349da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord return -ENOMEM; 135031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 135131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 135205b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 135305b308e1df6d9d673daedb517969241f41278b52Brett Russ * mv_port_stop - Port specific cleanup/stop routine. 135405b308e1df6d9d673daedb517969241f41278b52Brett Russ * @ap: ATA channel to manipulate 135505b308e1df6d9d673daedb517969241f41278b52Brett Russ * 135605b308e1df6d9d673daedb517969241f41278b52Brett Russ * Stop DMA, cleanup port memory. 135705b308e1df6d9d673daedb517969241f41278b52Brett Russ * 135805b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 1359cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik * This routine uses the host lock to protect the DMA stop. 136005b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 136131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstatic void mv_port_stop(struct ata_port *ap) 136231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 1363e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord mv_stop_edma(ap); 136488e675e193159b9891c1c576de4348eaf490f5d0Mark Lord mv_enable_port_irqs(ap, 0); 1365da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord mv_port_free_dma_mem(ap); 136631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 136731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 136805b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 136905b308e1df6d9d673daedb517969241f41278b52Brett Russ * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries 137005b308e1df6d9d673daedb517969241f41278b52Brett Russ * @qc: queued command whose SG list to source from 137105b308e1df6d9d673daedb517969241f41278b52Brett Russ * 137205b308e1df6d9d673daedb517969241f41278b52Brett Russ * Populate the SG list and mark the last entry. 137305b308e1df6d9d673daedb517969241f41278b52Brett Russ * 137405b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 137505b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 137605b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 13776c08772e49622e90d39903e7ff0be1a0f463ac86Jeff Garzikstatic void mv_fill_sg(struct ata_queued_cmd *qc) 137831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 137931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ struct mv_port_priv *pp = qc->ap->private_data; 1380972c26bdd6b58e7534473c4f7928584578cf43f4Jeff Garzik struct scatterlist *sg; 13813be6cbd73f74b4a3da82cc7d6e1688a4ae595fc7Jeff Garzik struct mv_sg *mv_sg, *last_sg = NULL; 1382ff2aeb1eb64c8a4770a6304f9addbae9f9828646Tejun Heo unsigned int si; 138331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 1384eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord mv_sg = pp->sg_tbl[qc->tag]; 1385ff2aeb1eb64c8a4770a6304f9addbae9f9828646Tejun Heo for_each_sg(qc->sg, sg, qc->n_elem, si) { 1386d88184fb2348a50f7c34f5d49a901c875b2e0114Jeff Garzik dma_addr_t addr = sg_dma_address(sg); 1387d88184fb2348a50f7c34f5d49a901c875b2e0114Jeff Garzik u32 sg_len = sg_dma_len(sg); 138822374677d18c5eeefd3a283431d312b8c44fef02Jeff Garzik 13894007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson while (sg_len) { 13904007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson u32 offset = addr & 0xffff; 13914007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson u32 len = sg_len; 139222374677d18c5eeefd3a283431d312b8c44fef02Jeff Garzik 13934007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson if ((offset + sg_len > 0x10000)) 13944007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson len = 0x10000 - offset; 13954007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson 13964007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson mv_sg->addr = cpu_to_le32(addr & 0xffffffff); 13974007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16); 13986c08772e49622e90d39903e7ff0be1a0f463ac86Jeff Garzik mv_sg->flags_size = cpu_to_le32(len & 0xffff); 13994007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson 14004007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson sg_len -= len; 14014007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson addr += len; 14024007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson 14033be6cbd73f74b4a3da82cc7d6e1688a4ae595fc7Jeff Garzik last_sg = mv_sg; 14044007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson mv_sg++; 14054007b493ee6e4a52c2b618ab8361847fba5bf116Olof Johansson } 140631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 14073be6cbd73f74b4a3da82cc7d6e1688a4ae595fc7Jeff Garzik 14083be6cbd73f74b4a3da82cc7d6e1688a4ae595fc7Jeff Garzik if (likely(last_sg)) 14093be6cbd73f74b4a3da82cc7d6e1688a4ae595fc7Jeff Garzik last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL); 141031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 141131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 14125796d1c4c89efff823259fda35b08ea66ebf8b23Jeff Garzikstatic void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last) 141331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 1414559eedad7f7764dacca33980127b4615011230e4Mark Lord u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS | 141531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ (last ? CRQB_CMD_LAST : 0); 1416559eedad7f7764dacca33980127b4615011230e4Mark Lord *cmdw = cpu_to_le16(tmp); 141731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 141831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 141905b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 142005b308e1df6d9d673daedb517969241f41278b52Brett Russ * mv_qc_prep - Host specific command preparation. 142105b308e1df6d9d673daedb517969241f41278b52Brett Russ * @qc: queued command to prepare 142205b308e1df6d9d673daedb517969241f41278b52Brett Russ * 142305b308e1df6d9d673daedb517969241f41278b52Brett Russ * This routine simply redirects to the general purpose routine 142405b308e1df6d9d673daedb517969241f41278b52Brett Russ * if command is not DMA. Else, it handles prep of the CRQB 142505b308e1df6d9d673daedb517969241f41278b52Brett Russ * (command request block), does some sanity checking, and calls 142605b308e1df6d9d673daedb517969241f41278b52Brett Russ * the SG load routine. 142705b308e1df6d9d673daedb517969241f41278b52Brett Russ * 142805b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 142905b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 143005b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 143131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstatic void mv_qc_prep(struct ata_queued_cmd *qc) 143231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 143331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ struct ata_port *ap = qc->ap; 143431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ struct mv_port_priv *pp = ap->private_data; 1435e14698745dd0de1ddbf5cd0cca4313a90f8c1cc1Mark Lord __le16 *cw; 143631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ struct ata_taskfile *tf; 143731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ u16 flags = 0; 1438a6432436c5e14b416f27c8f87c5bf0bc36771f49Mark Lord unsigned in_index; 143931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 1440138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1441138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) 144231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ return; 144320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 144431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* Fill in command request block 144531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ */ 1446e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 144731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ flags |= CRQB_FLAG_READ; 1448beec7dbc6ff003bbc94de62b3323519c878fb2acTejun Heo WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 144931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ flags |= qc->tag << CRQB_TAG_SHIFT; 1450e49856d82a887ce365637176f9f99ab68076eae8Mark Lord flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; 145131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 1452bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik /* get current queue index from software */ 1453fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord in_index = pp->req_idx; 1454a6432436c5e14b416f27c8f87c5bf0bc36771f49Mark Lord 1455a6432436c5e14b416f27c8f87c5bf0bc36771f49Mark Lord pp->crqb[in_index].sg_addr = 1456eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 1457a6432436c5e14b416f27c8f87c5bf0bc36771f49Mark Lord pp->crqb[in_index].sg_addr_hi = 1458eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 1459a6432436c5e14b416f27c8f87c5bf0bc36771f49Mark Lord pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags); 146031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 1461a6432436c5e14b416f27c8f87c5bf0bc36771f49Mark Lord cw = &pp->crqb[in_index].ata_cmd[0]; 146231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ tf = &qc->tf; 146331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 146431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* Sadly, the CRQB cannot accomodate all registers--there are 146531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * only 11 bytes...so we must pick and choose required 146631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * registers based on the command. So, we drop feature and 146731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * hob_feature for [RW] DMA commands, but they are needed for 146831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * NCQ. NCQ will drop hob_nsect. 146920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ */ 147031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ switch (tf->command) { 147131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ case ATA_CMD_READ: 147231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ case ATA_CMD_READ_EXT: 147331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ case ATA_CMD_WRITE: 147431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ case ATA_CMD_WRITE_EXT: 1475c15d85c8f3f73b5f20aae7928e25b6996f16b328Jens Axboe case ATA_CMD_WRITE_FUA_EXT: 147631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0); 147731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ break; 147831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ case ATA_CMD_FPDMA_READ: 147931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ case ATA_CMD_FPDMA_WRITE: 14808b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0); 148131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0); 148231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ break; 148331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ default: 148431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* The only other commands EDMA supports in non-queued and 148531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none 148631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * of which are defined/used by Linux. If we get here, this 148731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * driver needs work. 148831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * 148931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * FIXME: modify libata to give qc_prep a return value and 149031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * return error here. 149131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ */ 149231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ BUG_ON(tf->command); 149331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ break; 149431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 149531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0); 149631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0); 149731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0); 149831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0); 149931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0); 150031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0); 150131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0); 150231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0); 150331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */ 150431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 1505e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1506e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik return; 1507e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik mv_fill_sg(qc); 1508e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik} 1509e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1510e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik/** 1511e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik * mv_qc_prep_iie - Host specific command preparation. 1512e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik * @qc: queued command to prepare 1513e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik * 1514e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik * This routine simply redirects to the general purpose routine 1515e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1516e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik * (command request block), does some sanity checking, and calls 1517e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik * the SG load routine. 1518e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik * 1519e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik * LOCKING: 1520e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik * Inherited from caller. 1521e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik */ 1522e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzikstatic void mv_qc_prep_iie(struct ata_queued_cmd *qc) 1523e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik{ 1524e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik struct ata_port *ap = qc->ap; 1525e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik struct mv_port_priv *pp = ap->private_data; 1526e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik struct mv_crqb_iie *crqb; 1527e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik struct ata_taskfile *tf; 1528a6432436c5e14b416f27c8f87c5bf0bc36771f49Mark Lord unsigned in_index; 1529e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik u32 flags = 0; 1530e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1531138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1532138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) 1533e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik return; 1534e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1535e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord /* Fill in Gen IIE command request block */ 1536e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1537e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik flags |= CRQB_FLAG_READ; 1538e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1539beec7dbc6ff003bbc94de62b3323519c878fb2acTejun Heo WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1540e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 15418c0aeb4a483334613336ef895f34cecc0ecbbfa6Mark Lord flags |= qc->tag << CRQB_HOSTQ_SHIFT; 1542e49856d82a887ce365637176f9f99ab68076eae8Mark Lord flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; 1543e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1544bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik /* get current queue index from software */ 1545fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord in_index = pp->req_idx; 1546a6432436c5e14b416f27c8f87c5bf0bc36771f49Mark Lord 1547a6432436c5e14b416f27c8f87c5bf0bc36771f49Mark Lord crqb = (struct mv_crqb_iie *) &pp->crqb[in_index]; 1548eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 1549eb73d558d1c1c931de0b3a86af962c77d74ef688Mark Lord crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 1550e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik crqb->flags = cpu_to_le32(flags); 1551e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1552e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik tf = &qc->tf; 1553e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik crqb->ata_cmd[0] = cpu_to_le32( 1554e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->command << 16) | 1555e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->feature << 24) 1556e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik ); 1557e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik crqb->ata_cmd[1] = cpu_to_le32( 1558e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->lbal << 0) | 1559e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->lbam << 8) | 1560e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->lbah << 16) | 1561e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->device << 24) 1562e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik ); 1563e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik crqb->ata_cmd[2] = cpu_to_le32( 1564e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->hob_lbal << 0) | 1565e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->hob_lbam << 8) | 1566e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->hob_lbah << 16) | 1567e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->hob_feature << 24) 1568e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik ); 1569e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik crqb->ata_cmd[3] = cpu_to_le32( 1570e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->nsect << 0) | 1571e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik (tf->hob_nsect << 8) 1572e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik ); 1573e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 1574e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 157531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ return; 157631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_fill_sg(qc); 157731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 157831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 157905b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 158005b308e1df6d9d673daedb517969241f41278b52Brett Russ * mv_qc_issue - Initiate a command to the host 158105b308e1df6d9d673daedb517969241f41278b52Brett Russ * @qc: queued command to start 158205b308e1df6d9d673daedb517969241f41278b52Brett Russ * 158305b308e1df6d9d673daedb517969241f41278b52Brett Russ * This routine simply redirects to the general purpose routine 158405b308e1df6d9d673daedb517969241f41278b52Brett Russ * if command is not DMA. Else, it sanity checks our local 158505b308e1df6d9d673daedb517969241f41278b52Brett Russ * caches of the request producer/consumer indices then enables 158605b308e1df6d9d673daedb517969241f41278b52Brett Russ * DMA and bumps the request producer index. 158705b308e1df6d9d673daedb517969241f41278b52Brett Russ * 158805b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 158905b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 159005b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 15919a3d9eb0177eb10500d49cd283b35576082a522dTejun Heostatic unsigned int mv_qc_issue(struct ata_queued_cmd *qc) 159231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 1593c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik struct ata_port *ap = qc->ap; 1594c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1595c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik struct mv_port_priv *pp = ap->private_data; 1596bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik u32 in_index; 159731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 1598138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1599138bfdd03f2c08cc62b6af3900fb7be1c696315bMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) { 160017c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord /* 160117c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord * We're about to send a non-EDMA capable command to the 160231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * port. Turn off EDMA so there won't be problems accessing 160331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * shadow block, etc registers. 160431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ */ 1605b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord mv_stop_edma(ap); 160688e675e193159b9891c1c576de4348eaf490f5d0Mark Lord mv_enable_port_irqs(ap, ERR_IRQ); 1607e49856d82a887ce365637176f9f99ab68076eae8Mark Lord mv_pmp_select(ap, qc->dev->link->pmp); 16089363c3825ea9ad76561eb48a395349dd29211ed6Tejun Heo return ata_sff_qc_issue(qc); 160931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ } 161031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 1611721091685f853ba4e6c49f26f989db0b1a811250Mark Lord mv_start_dma(ap, port_mmio, pp, qc->tf.protocol); 1612bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1613fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK; 1614fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; 161531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 161631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* and write the request in pointer to kick the EDMA to life */ 1617bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index, 1618bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 161931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 162031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ return 0; 162131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 162231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 16238f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lordstatic struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap) 16248f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord{ 16258f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord struct mv_port_priv *pp = ap->private_data; 16268f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord struct ata_queued_cmd *qc; 16278f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord 16288f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) 16298f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord return NULL; 16308f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord qc = ata_qc_from_tag(ap, ap->link.active_tag); 16318f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 16328f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord qc = NULL; 16338f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord return qc; 16348f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord} 16358f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord 163629d187bb1e30682e228ce461c487d78d945c3e4fMark Lordstatic void mv_pmp_error_handler(struct ata_port *ap) 163729d187bb1e30682e228ce461c487d78d945c3e4fMark Lord{ 163829d187bb1e30682e228ce461c487d78d945c3e4fMark Lord unsigned int pmp, pmp_map; 163929d187bb1e30682e228ce461c487d78d945c3e4fMark Lord struct mv_port_priv *pp = ap->private_data; 164029d187bb1e30682e228ce461c487d78d945c3e4fMark Lord 164129d187bb1e30682e228ce461c487d78d945c3e4fMark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) { 164229d187bb1e30682e228ce461c487d78d945c3e4fMark Lord /* 164329d187bb1e30682e228ce461c487d78d945c3e4fMark Lord * Perform NCQ error analysis on failed PMPs 164429d187bb1e30682e228ce461c487d78d945c3e4fMark Lord * before we freeze the port entirely. 164529d187bb1e30682e228ce461c487d78d945c3e4fMark Lord * 164629d187bb1e30682e228ce461c487d78d945c3e4fMark Lord * The failed PMPs are marked earlier by mv_pmp_eh_prep(). 164729d187bb1e30682e228ce461c487d78d945c3e4fMark Lord */ 164829d187bb1e30682e228ce461c487d78d945c3e4fMark Lord pmp_map = pp->delayed_eh_pmp_map; 164929d187bb1e30682e228ce461c487d78d945c3e4fMark Lord pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH; 165029d187bb1e30682e228ce461c487d78d945c3e4fMark Lord for (pmp = 0; pmp_map != 0; pmp++) { 165129d187bb1e30682e228ce461c487d78d945c3e4fMark Lord unsigned int this_pmp = (1 << pmp); 165229d187bb1e30682e228ce461c487d78d945c3e4fMark Lord if (pmp_map & this_pmp) { 165329d187bb1e30682e228ce461c487d78d945c3e4fMark Lord struct ata_link *link = &ap->pmp_link[pmp]; 165429d187bb1e30682e228ce461c487d78d945c3e4fMark Lord pmp_map &= ~this_pmp; 165529d187bb1e30682e228ce461c487d78d945c3e4fMark Lord ata_eh_analyze_ncq_error(link); 165629d187bb1e30682e228ce461c487d78d945c3e4fMark Lord } 165729d187bb1e30682e228ce461c487d78d945c3e4fMark Lord } 165829d187bb1e30682e228ce461c487d78d945c3e4fMark Lord ata_port_freeze(ap); 165929d187bb1e30682e228ce461c487d78d945c3e4fMark Lord } 166029d187bb1e30682e228ce461c487d78d945c3e4fMark Lord sata_pmp_error_handler(ap); 166129d187bb1e30682e228ce461c487d78d945c3e4fMark Lord} 166229d187bb1e30682e228ce461c487d78d945c3e4fMark Lord 16634c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lordstatic unsigned int mv_get_err_pmp_map(struct ata_port *ap) 16644c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord{ 16654c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord void __iomem *port_mmio = mv_ap_base(ap); 16664c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord 16674c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord return readl(port_mmio + SATA_TESTCTL_OFS) >> 16; 16684c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord} 16694c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord 16704c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lordstatic void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map) 16714c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord{ 16724c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord struct ata_eh_info *ehi; 16734c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord unsigned int pmp; 16744c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord 16754c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord /* 16764c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * Initialize EH info for PMPs which saw device errors 16774c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord */ 16784c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord ehi = &ap->link.eh_info; 16794c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord for (pmp = 0; pmp_map != 0; pmp++) { 16804c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord unsigned int this_pmp = (1 << pmp); 16814c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord if (pmp_map & this_pmp) { 16824c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord struct ata_link *link = &ap->pmp_link[pmp]; 16834c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord 16844c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord pmp_map &= ~this_pmp; 16854c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord ehi = &link->eh_info; 16864c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord ata_ehi_clear_desc(ehi); 16874c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord ata_ehi_push_desc(ehi, "dev err"); 16884c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord ehi->err_mask |= AC_ERR_DEV; 16894c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord ehi->action |= ATA_EH_RESET; 16904c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord ata_link_abort(link); 16914c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord } 16924c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord } 16934c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord} 16944c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord 16954c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lordstatic int mv_handle_fbs_ncq_dev_err(struct ata_port *ap) 16964c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord{ 16974c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord struct mv_port_priv *pp = ap->private_data; 16984c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord int failed_links; 16994c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord unsigned int old_map, new_map; 17004c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord 17014c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord /* 17024c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * Device error during FBS+NCQ operation: 17034c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * 17044c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * Set a port flag to prevent further I/O being enqueued. 17054c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * Leave the EDMA running to drain outstanding commands from this port. 17064c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * Perform the post-mortem/EH only when all responses are complete. 17074c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2). 17084c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord */ 17094c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) { 17104c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord pp->pp_flags |= MV_PP_FLAG_DELAYED_EH; 17114c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord pp->delayed_eh_pmp_map = 0; 17124c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord } 17134c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord old_map = pp->delayed_eh_pmp_map; 17144c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord new_map = old_map | mv_get_err_pmp_map(ap); 17154c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord 17164c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord if (old_map != new_map) { 17174c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord pp->delayed_eh_pmp_map = new_map; 17184c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord mv_pmp_eh_prep(ap, new_map & ~old_map); 17194c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord } 1720c46938ccfe35a58a0873715ee4c26fc9eb8d87b3Mark Lord failed_links = hweight16(new_map); 17214c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord 17224c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x " 17234c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord "failed_links=%d nr_active_links=%d\n", 17244c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord __func__, pp->delayed_eh_pmp_map, 17254c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord ap->qc_active, failed_links, 17264c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord ap->nr_active_links); 17274c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord 17284c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord if (ap->nr_active_links <= failed_links) { 17294c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord mv_process_crpb_entries(ap, pp); 17304c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord mv_stop_edma(ap); 17314c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord mv_eh_freeze(ap); 17324c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__); 17334c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord return 1; /* handled */ 17344c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord } 17354c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__); 17364c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord return 1; /* handled */ 17374c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord} 17384c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord 17394c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lordstatic int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap) 17404c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord{ 17414c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord /* 17424c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * Possible future enhancement: 17434c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * 17444c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * FBS+non-NCQ operation is not yet implemented. 17454c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * See related notes in mv_edma_cfg(). 17464c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * 17474c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * Device error during FBS+non-NCQ operation: 17484c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * 17494c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * We need to snapshot the shadow registers for each failed command. 17504c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3). 17514c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord */ 17524c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord return 0; /* not handled */ 17534c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord} 17544c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord 17554c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lordstatic int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause) 17564c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord{ 17574c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord struct mv_port_priv *pp = ap->private_data; 17584c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord 17594c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) 17604c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord return 0; /* EDMA was not active: not handled */ 17614c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN)) 17624c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord return 0; /* FBS was not active: not handled */ 17634c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord 17644c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord if (!(edma_err_cause & EDMA_ERR_DEV)) 17654c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord return 0; /* non DEV error: not handled */ 17664c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT; 17674c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS)) 17684c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord return 0; /* other problems: not handled */ 17694c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord 17704c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) { 17714c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord /* 17724c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * EDMA should NOT have self-disabled for this case. 17734c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * If it did, then something is wrong elsewhere, 17744c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * and we cannot handle it here. 17754c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord */ 17764c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord if (edma_err_cause & EDMA_ERR_SELF_DIS) { 17774c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord ata_port_printk(ap, KERN_WARNING, 17784c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord "%s: err_cause=0x%x pp_flags=0x%x\n", 17794c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord __func__, edma_err_cause, pp->pp_flags); 17804c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord return 0; /* not handled */ 17814c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord } 17824c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord return mv_handle_fbs_ncq_dev_err(ap); 17834c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord } else { 17844c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord /* 17854c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * EDMA should have self-disabled for this case. 17864c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * If it did not, then something is wrong elsewhere, 17874c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * and we cannot handle it here. 17884c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord */ 17894c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) { 17904c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord ata_port_printk(ap, KERN_WARNING, 17914c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord "%s: err_cause=0x%x pp_flags=0x%x\n", 17924c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord __func__, edma_err_cause, pp->pp_flags); 17934c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord return 0; /* not handled */ 17944c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord } 17954c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord return mv_handle_fbs_non_ncq_dev_err(ap); 17964c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord } 17974c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord return 0; /* not handled */ 17984c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord} 17994c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord 1800a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lordstatic void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled) 18018f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord{ 18028f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord struct ata_eh_info *ehi = &ap->link.eh_info; 1803a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord char *when = "idle"; 18048f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord 18058f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord ata_ehi_clear_desc(ehi); 1806a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord if (!ap || (ap->flags & ATA_FLAG_DISABLED)) { 1807a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord when = "disabled"; 1808a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord } else if (edma_was_enabled) { 1809a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord when = "EDMA enabled"; 18108f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord } else { 18118f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag); 18128f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 1813a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord when = "polling"; 18148f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord } 1815a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when); 18168f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord ehi->err_mask |= AC_ERR_OTHER; 18178f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord ehi->action |= ATA_EH_RESET; 18188f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord ata_port_freeze(ap); 18198f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord} 18208f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord 182105b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 182205b308e1df6d9d673daedb517969241f41278b52Brett Russ * mv_err_intr - Handle error interrupts on the port 182305b308e1df6d9d673daedb517969241f41278b52Brett Russ * @ap: ATA channel to manipulate 18248d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord * @qc: affected command (non-NCQ), or NULL 182505b308e1df6d9d673daedb517969241f41278b52Brett Russ * 18268d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord * Most cases require a full reset of the chip's state machine, 18278d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord * which also performs a COMRESET. 18288d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord * Also, if the port disabled DMA, update our cached copy to match. 182905b308e1df6d9d673daedb517969241f41278b52Brett Russ * 183005b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 183105b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 183205b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 183337b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lordstatic void mv_err_intr(struct ata_port *ap) 183431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 183531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ void __iomem *port_mmio = mv_ap_base(ap); 1836bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik u32 edma_err_cause, eh_freeze_mask, serr = 0; 1837e40060772d85f3534d3d517197696e24bb01f45bMark Lord u32 fis_cause = 0; 1838bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik struct mv_port_priv *pp = ap->private_data; 1839bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1840bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik unsigned int action = 0, err_mask = 0; 18419af5c9c97dc9d599281778864c72b385f0c63341Tejun Heo struct ata_eh_info *ehi = &ap->link.eh_info; 184237b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord struct ata_queued_cmd *qc; 184337b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord int abort = 0; 184420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 18458d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord /* 184637b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord * Read and clear the SError and err_cause bits. 1847e40060772d85f3534d3d517197696e24bb01f45bMark Lord * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear 1848e40060772d85f3534d3d517197696e24bb01f45bMark Lord * the FIS_IRQ_CAUSE register before clearing edma_err_cause. 18498d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord */ 185037b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord sata_scr_read(&ap->link, SCR_ERROR, &serr); 185137b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord sata_scr_write_flush(&ap->link, SCR_ERROR, serr); 185237b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord 1853bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 1854e40060772d85f3534d3d517197696e24bb01f45bMark Lord if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) { 1855e40060772d85f3534d3d517197696e24bb01f45bMark Lord fis_cause = readl(port_mmio + SATA_FIS_IRQ_CAUSE_OFS); 1856e40060772d85f3534d3d517197696e24bb01f45bMark Lord writelfl(~fis_cause, port_mmio + SATA_FIS_IRQ_CAUSE_OFS); 1857e40060772d85f3534d3d517197696e24bb01f45bMark Lord } 18588d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 1859bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 18604c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord if (edma_err_cause & EDMA_ERR_DEV) { 18614c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord /* 18624c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * Device errors during FIS-based switching operation 18634c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord * require special handling. 18644c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord */ 18654c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord if (mv_handle_dev_err(ap, edma_err_cause)) 18664c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord return; 18674c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord } 18684c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord 186937b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord qc = mv_get_active_qc(ap); 187037b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord ata_ehi_clear_desc(ehi); 187137b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x", 187237b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord edma_err_cause, pp->pp_flags); 1873e40060772d85f3534d3d517197696e24bb01f45bMark Lord 1874c443c5002b24ff5d2f4efcc25a861f0cb835130aMark Lord if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) { 1875e40060772d85f3534d3d517197696e24bb01f45bMark Lord ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause); 1876c443c5002b24ff5d2f4efcc25a861f0cb835130aMark Lord if (fis_cause & SATA_FIS_IRQ_AN) { 1877c443c5002b24ff5d2f4efcc25a861f0cb835130aMark Lord u32 ec = edma_err_cause & 1878c443c5002b24ff5d2f4efcc25a861f0cb835130aMark Lord ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT); 1879c443c5002b24ff5d2f4efcc25a861f0cb835130aMark Lord sata_async_notification(ap); 1880c443c5002b24ff5d2f4efcc25a861f0cb835130aMark Lord if (!ec) 1881c443c5002b24ff5d2f4efcc25a861f0cb835130aMark Lord return; /* Just an AN; no need for the nukes */ 1882c443c5002b24ff5d2f4efcc25a861f0cb835130aMark Lord ata_ehi_push_desc(ehi, "SDB notify"); 1883c443c5002b24ff5d2f4efcc25a861f0cb835130aMark Lord } 1884c443c5002b24ff5d2f4efcc25a861f0cb835130aMark Lord } 1885bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik /* 1886352fab701ca4753dd005b67ce5e512be944eb591Mark Lord * All generations share these EDMA error cause bits: 1887bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik */ 188837b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord if (edma_err_cause & EDMA_ERR_DEV) { 1889bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik err_mask |= AC_ERR_DEV; 189037b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord action |= ATA_EH_RESET; 189137b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord ata_ehi_push_desc(ehi, "dev error"); 189237b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord } 1893bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR | 18946c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR | 1895bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik EDMA_ERR_INTRL_PAR)) { 1896bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik err_mask |= AC_ERR_ATA_BUS; 1897cf48062658e7ab3bc55e10c65676c3c73c16f8bfTejun Heo action |= ATA_EH_RESET; 1898b64bbc39f2122a2276578e40144af69ef01decd4Tejun Heo ata_ehi_push_desc(ehi, "parity error"); 1899bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 1900bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) { 1901bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ata_ehi_hotplugged(ehi); 1902bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ? 1903b64bbc39f2122a2276578e40144af69ef01decd4Tejun Heo "dev disconnect" : "dev connect"); 1904cf48062658e7ab3bc55e10c65676c3c73c16f8bfTejun Heo action |= ATA_EH_RESET; 1905bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 1906bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1907352fab701ca4753dd005b67ce5e512be944eb591Mark Lord /* 1908352fab701ca4753dd005b67ce5e512be944eb591Mark Lord * Gen-I has a different SELF_DIS bit, 1909352fab701ca4753dd005b67ce5e512be944eb591Mark Lord * different FREEZE bits, and no SERR bit: 1910352fab701ca4753dd005b67ce5e512be944eb591Mark Lord */ 1911ee9ccdf70163ca6408f6965e0fbc65baeac7312cJeff Garzik if (IS_GEN_I(hpriv)) { 1912bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik eh_freeze_mask = EDMA_EH_FREEZE_5; 1913bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS_5) { 1914bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1915b64bbc39f2122a2276578e40144af69ef01decd4Tejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 1916bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 1917bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } else { 1918bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik eh_freeze_mask = EDMA_EH_FREEZE; 1919bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS) { 1920bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1921b64bbc39f2122a2276578e40144af69ef01decd4Tejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 1922bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 1923bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (edma_err_cause & EDMA_ERR_SERR) { 19248d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord ata_ehi_push_desc(ehi, "SError=%08x", serr); 19258d07379d251ab24d937e6cb0748b71106dddbc74Mark Lord err_mask |= AC_ERR_ATA_BUS; 1926cf48062658e7ab3bc55e10c65676c3c73c16f8bfTejun Heo action |= ATA_EH_RESET; 1927bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 1928afb0edd922c7ed6e73678730921dfcccebec17e8Brett Russ } 192920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 1930bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (!err_mask) { 1931bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik err_mask = AC_ERR_OTHER; 1932cf48062658e7ab3bc55e10c65676c3c73c16f8bfTejun Heo action |= ATA_EH_RESET; 1933bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 1934bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1935bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ehi->serror |= serr; 1936bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ehi->action |= action; 1937bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1938bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (qc) 1939bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik qc->err_mask |= err_mask; 1940bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik else 1941bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ehi->err_mask |= err_mask; 1942bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 194337b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord if (err_mask == AC_ERR_DEV) { 194437b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord /* 194537b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord * Cannot do ata_port_freeze() here, 194637b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord * because it would kill PIO access, 194737b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord * which is needed for further diagnosis. 194837b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord */ 194937b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord mv_eh_freeze(ap); 195037b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord abort = 1; 195137b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord } else if (edma_err_cause & eh_freeze_mask) { 195237b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord /* 195337b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord * Note to self: ata_port_freeze() calls ata_port_abort() 195437b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord */ 1955bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ata_port_freeze(ap); 195637b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord } else { 195737b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord abort = 1; 195837b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord } 195937b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord 196037b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord if (abort) { 196137b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord if (qc) 196237b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord ata_link_abort(qc->dev->link); 196337b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord else 196437b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord ata_port_abort(ap); 196537b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord } 1966bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik} 1967bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 1968fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lordstatic void mv_process_crpb_response(struct ata_port *ap, 1969fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord struct mv_crpb *response, unsigned int tag, int ncq_enabled) 1970fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord{ 1971fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag); 1972fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord 1973fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord if (qc) { 1974fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord u8 ata_status; 1975fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord u16 edma_status = le16_to_cpu(response->flags); 1976fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord /* 1977fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord * edma_status from a response queue entry: 1978fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord * LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only). 1979fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord * MSB is saved ATA status from command completion. 1980fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord */ 1981fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord if (!ncq_enabled) { 1982fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV; 1983fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord if (err_cause) { 1984fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord /* 1985fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord * Error will be seen/handled by mv_err_intr(). 1986fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord * So do nothing at all here. 1987fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord */ 1988fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord return; 1989fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord } 1990fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord } 1991fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT; 199237b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord if (!ac_err_mask(ata_status)) 199337b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord ata_qc_complete(qc); 199437b9046a3e433a0b0c39ad1e81ec187d5be800baMark Lord /* else: leave it for mv_err_intr() */ 1995fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord } else { 1996fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n", 1997fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord __func__, tag); 1998fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord } 1999fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord} 2000fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord 2001fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lordstatic void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp) 2002bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik{ 2003bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2004bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2005fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord u32 in_index; 2006bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik bool work_done = false; 2007fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN); 2008bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2009fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord /* Get the hardware queue position index */ 2010bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS) 2011bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 2012bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2013fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord /* Process new responses from since the last time we looked */ 2014fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord while (in_index != pp->resp_idx) { 20156c1153e00af8de755ec278d873a97c9ce2a72d10Jeff Garzik unsigned int tag; 2016fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord struct mv_crpb *response = &pp->crpb[pp->resp_idx]; 2017bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2018fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK; 2019bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2020fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord if (IS_GEN_I(hpriv)) { 2021fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord /* 50xx: no NCQ, only one command active at a time */ 20229af5c9c97dc9d599281778864c72b385f0c63341Tejun Heo tag = ap->link.active_tag; 2023fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord } else { 2024fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord /* Gen II/IIE: get command tag from CRPB entry */ 2025fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord tag = le16_to_cpu(response->id) & 0x1f; 2026bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 2027fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord mv_process_crpb_response(ap, response, tag, ncq_enabled); 2028bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik work_done = true; 2029bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 2030bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2031352fab701ca4753dd005b67ce5e512be944eb591Mark Lord /* Update the software queue position index in hardware */ 2032bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (work_done) 2033bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | 2034fcfb1f77cea81f74d865b4d33f2e452ffa1973e8Mark Lord (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT), 2035bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 203620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 203720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 2038a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lordstatic void mv_port_intr(struct ata_port *ap, u32 port_cause) 2039a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord{ 2040a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord struct mv_port_priv *pp; 2041a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord int edma_was_enabled; 2042a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord 2043a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord if (!ap || (ap->flags & ATA_FLAG_DISABLED)) { 2044a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord mv_unexpected_intr(ap, 0); 2045a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord return; 2046a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord } 2047a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord /* 2048a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord * Grab a snapshot of the EDMA_EN flag setting, 2049a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord * so that we have a consistent view for this port, 2050a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord * even if something we call of our routines changes it. 2051a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord */ 2052a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord pp = ap->private_data; 2053a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN); 2054a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord /* 2055a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord * Process completed CRPB response(s) before other events. 2056a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord */ 2057a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord if (edma_was_enabled && (port_cause & DONE_IRQ)) { 2058a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord mv_process_crpb_entries(ap, pp); 20594c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) 20604c299ca3649ccf666819e7d4a27a68c39fa174f1Mark Lord mv_handle_fbs_ncq_dev_err(ap); 2061a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord } 2062a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord /* 2063a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord * Handle chip-reported errors, or continue on to handle PIO. 2064a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord */ 2065a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord if (unlikely(port_cause & ERR_IRQ)) { 2066a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord mv_err_intr(ap); 2067a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord } else if (!edma_was_enabled) { 2068a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord struct ata_queued_cmd *qc = mv_get_active_qc(ap); 2069a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord if (qc) 2070a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord ata_sff_host_intr(ap, qc); 2071a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord else 2072a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord mv_unexpected_intr(ap, edma_was_enabled); 2073a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord } 2074a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord} 2075a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord 207605b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 207705b308e1df6d9d673daedb517969241f41278b52Brett Russ * mv_host_intr - Handle all interrupts on the given host controller 2078cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik * @host: host specific structure 20797368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord * @main_irq_cause: Main interrupt cause register for the chip. 208005b308e1df6d9d673daedb517969241f41278b52Brett Russ * 208105b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 208205b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 208305b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 20847368f91926a2870a8c3f9546d86535ce71ae0757Mark Lordstatic int mv_host_intr(struct ata_host *host, u32 main_irq_cause) 208520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 2086f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 2087eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord void __iomem *mmio = hpriv->base, *hc_mmio; 2088a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord unsigned int handled = 0, port; 208920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 2090a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord for (port = 0; port < hpriv->n_ports; port++) { 2091cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik struct ata_port *ap = host->ports[port]; 2092eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord unsigned int p, shift, hardport, port_cause; 2093eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord 2094a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 2095a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord /* 2096eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord * Each hc within the host has its own hc_irq_cause register, 2097eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord * where the interrupting ports bits get ack'd. 2098a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord */ 2099eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord if (hardport == 0) { /* first port on this hc ? */ 2100eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND; 2101eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord u32 port_mask, ack_irqs; 2102eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord /* 2103eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord * Skip this entire hc if nothing pending for any ports 2104eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord */ 2105eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord if (!hc_cause) { 2106eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord port += MV_PORTS_PER_HC - 1; 2107eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord continue; 2108eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord } 2109eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord /* 2110eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord * We don't need/want to read the hc_irq_cause register, 2111eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord * because doing so hurts performance, and 2112eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord * main_irq_cause already gives us everything we need. 2113eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord * 2114eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord * But we do have to *write* to the hc_irq_cause to ack 2115eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord * the ports that we are handling this time through. 2116eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord * 2117eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord * This requires that we create a bitmap for those 2118eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord * ports which interrupted us, and use that bitmap 2119eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord * to ack (only) those ports via hc_irq_cause. 2120eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord */ 2121eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord ack_irqs = 0; 2122eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord for (p = 0; p < MV_PORTS_PER_HC; ++p) { 2123eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord if ((port + p) >= hpriv->n_ports) 2124eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord break; 2125eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2); 2126eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord if (hc_cause & port_mask) 2127eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord ack_irqs |= (DMA_IRQ | DEV_IRQ) << p; 2128eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord } 2129a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord hc_mmio = mv_hc_base_from_port(mmio, port); 2130eabd5eb1cb59bfb162e7aa23007248f2bb480816Mark Lord writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS); 2131a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord handled = 1; 2132a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord } 21338f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord /* 2134a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord * Handle interrupts signalled for this port: 21358f767f8a02e6c65d393fd0f2ca19a91c9898cc2dMark Lord */ 2136a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ); 2137a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord if (port_cause) 2138a90103298fd5ccd9a9df6d47bde9a3f371707037Mark Lord mv_port_intr(ap, port_cause); 213920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ } 2140a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord return handled; 214120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 214220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 2143a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lordstatic int mv_pci_error(struct ata_host *host, void __iomem *mmio) 2144bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik{ 214502a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord struct mv_host_priv *hpriv = host->private_data; 2146bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik struct ata_port *ap; 2147bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik struct ata_queued_cmd *qc; 2148bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik struct ata_eh_info *ehi; 2149bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik unsigned int i, err_mask, printed = 0; 2150bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik u32 err_cause; 2151bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 215202a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord err_cause = readl(mmio + hpriv->irq_cause_ofs); 2153bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2154bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", 2155bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik err_cause); 2156bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2157bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik DPRINTK("All regs @ PCI error\n"); 2158bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev)); 2159bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 216002a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord writelfl(0, mmio + hpriv->irq_cause_ofs); 2161bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2162bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik for (i = 0; i < host->n_ports; i++) { 2163bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ap = host->ports[i]; 2164936fd7328657884d5a69a55666c74a55aa83ca27Tejun Heo if (!ata_link_offline(&ap->link)) { 21659af5c9c97dc9d599281778864c72b385f0c63341Tejun Heo ehi = &ap->link.eh_info; 2166bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ata_ehi_clear_desc(ehi); 2167bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (!printed++) 2168bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ata_ehi_push_desc(ehi, 2169bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik "PCI err cause 0x%08x", err_cause); 2170bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik err_mask = AC_ERR_HOST_BUS; 2171cf48062658e7ab3bc55e10c65676c3c73c16f8bfTejun Heo ehi->action = ATA_EH_RESET; 21729af5c9c97dc9d599281778864c72b385f0c63341Tejun Heo qc = ata_qc_from_tag(ap, ap->link.active_tag); 2173bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik if (qc) 2174bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik qc->err_mask |= err_mask; 2175bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik else 2176bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ehi->err_mask |= err_mask; 2177bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2178bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik ata_port_freeze(ap); 2179bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 2180bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 2181a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord return 1; /* handled */ 2182bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik} 2183bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 218405b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 2185c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik * mv_interrupt - Main interrupt event handler 218605b308e1df6d9d673daedb517969241f41278b52Brett Russ * @irq: unused 218705b308e1df6d9d673daedb517969241f41278b52Brett Russ * @dev_instance: private data; in this case the host structure 218805b308e1df6d9d673daedb517969241f41278b52Brett Russ * 218905b308e1df6d9d673daedb517969241f41278b52Brett Russ * Read the read only register to determine if any host 219005b308e1df6d9d673daedb517969241f41278b52Brett Russ * controllers have pending interrupts. If so, call lower level 219105b308e1df6d9d673daedb517969241f41278b52Brett Russ * routine to handle. Also check for PCI errors which are only 219205b308e1df6d9d673daedb517969241f41278b52Brett Russ * reported here. 219305b308e1df6d9d673daedb517969241f41278b52Brett Russ * 21948b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik * LOCKING: 2195cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik * This routine holds the host lock while processing pending 219605b308e1df6d9d673daedb517969241f41278b52Brett Russ * interrupts. 219705b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 21987d12e780e003f93433d49ce78cfedf4b4c52adc5David Howellsstatic irqreturn_t mv_interrupt(int irq, void *dev_instance) 219920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 2200cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik struct ata_host *host = dev_instance; 2201f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 2202a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord unsigned int handled = 0; 22037368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord u32 main_irq_cause, main_irq_mask; 220420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 2205646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord spin_lock(&host->lock); 22067368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord main_irq_cause = readl(hpriv->main_irq_cause_addr); 22077368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord main_irq_mask = readl(hpriv->main_irq_mask_addr); 2208352fab701ca4753dd005b67ce5e512be944eb591Mark Lord /* 2209352fab701ca4753dd005b67ce5e512be944eb591Mark Lord * Deal with cases where we either have nothing pending, or have read 2210352fab701ca4753dd005b67ce5e512be944eb591Mark Lord * a bogus register value which can indicate HW removal or PCI fault. 221120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ */ 22127368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord if ((main_irq_cause & main_irq_mask) && (main_irq_cause != 0xffffffffU)) { 22137368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord if (unlikely((main_irq_cause & PCI_ERR) && HAS_PCI(host))) 2214a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord handled = mv_pci_error(host, hpriv->base); 2215a3718c1f230240361ed92d3e53342df0ff7efa8cMark Lord else 22167368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord handled = mv_host_intr(host, main_irq_cause); 2217bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik } 2218cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik spin_unlock(&host->lock); 221920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ return IRQ_RETVAL(handled); 222020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 222120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 2222c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic unsigned int mv5_scr_offset(unsigned int sc_reg_in) 2223c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik{ 2224c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int ofs; 2225c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2226c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik switch (sc_reg_in) { 2227c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik case SCR_STATUS: 2228c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik case SCR_ERROR: 2229c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik case SCR_CONTROL: 2230c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ofs = sc_reg_in * sizeof(u32); 2231c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik break; 2232c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik default: 2233c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ofs = 0xffffffffU; 2234c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik break; 2235c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik } 2236c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik return ofs; 2237c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik} 2238c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2239da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heostatic int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val) 2240c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik{ 2241f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 2242f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio = hpriv->base; 22430d5ff566779f894ca9937231a181eb31e4adff0eTejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 2244c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 2245c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2246da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo if (ofs != 0xffffffffU) { 2247da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo *val = readl(addr + ofs); 2248da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo return 0; 2249da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo } else 2250da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo return -EINVAL; 2251c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik} 2252c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2253da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heostatic int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 2254c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik{ 2255f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 2256f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio = hpriv->base; 22570d5ff566779f894ca9937231a181eb31e4adff0eTejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 2258c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 2259c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2260da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo if (ofs != 0xffffffffU) { 22610d5ff566779f894ca9937231a181eb31e4adff0eTejun Heo writelfl(val, addr + ofs); 2262da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo return 0; 2263da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo } else 2264da3dbb17a0e9a9ec7f5aed95f1fddadb790edc9dTejun Heo return -EINVAL; 2265c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik} 2266c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 22677bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bisharastatic void mv5_reset_bus(struct ata_host *host, void __iomem *mmio) 2268522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik{ 22697bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara struct pci_dev *pdev = to_pci_dev(host->dev); 2270522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik int early_5080; 2271522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik 227244c10138fd4bbc4b6d6bff0873c24902f2a9da65Auke Kok early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0); 2273522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik 2274522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik if (!early_5080) { 2275522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 2276522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik tmp |= (1 << 0); 2277522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 2278522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik } 2279522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik 22807bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara mv_reset_pci_bus(host, mmio); 2281522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik} 2282522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik 2283522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzikstatic void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 2284522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik{ 22858e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS); 2286522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik} 2287522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik 228847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstatic void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 2289ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik void __iomem *mmio) 2290ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik{ 2291c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, idx); 2292c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik u32 tmp; 2293c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2294c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 2295c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2296c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */ 2297c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */ 2298ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik} 2299ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik 230047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstatic void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 2301ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik{ 2302522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik u32 tmp; 2303522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik 23048e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writel(0, mmio + MV_GPIO_PORT_CTL_OFS); 2305522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik 2306522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */ 2307522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik 2308522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 2309522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik tmp |= ~(1 << 0); 2310522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 2311ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik} 2312ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik 23132a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzikstatic void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 23142a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzik unsigned int port) 2315bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik{ 2316c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, port); 2317c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5); 2318c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik u32 tmp; 2319c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0); 2320c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2321c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik if (fix_apm_sq) { 23228e7decdb8b132ee970a2636931b7653dec6af472Mark Lord tmp = readl(phy_mmio + MV5_LTMODE_OFS); 2323c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp |= (1 << 19); 23248e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writel(tmp, phy_mmio + MV5_LTMODE_OFS); 2325c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 23268e7decdb8b132ee970a2636931b7653dec6af472Mark Lord tmp = readl(phy_mmio + MV5_PHY_CTL_OFS); 2327c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp &= ~0x3; 2328c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp |= 0x1; 23298e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writel(tmp, phy_mmio + MV5_PHY_CTL_OFS); 2330c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik } 2331c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2332c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 2333c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp &= ~mask; 2334c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp |= hpriv->signal[port].pre; 2335c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp |= hpriv->signal[port].amps; 2336c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik writel(tmp, phy_mmio + MV5_PHY_MODE); 2337bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik} 2338bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2339c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2340c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik#undef ZERO 2341c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik#define ZERO(reg) writel(0, port_mmio + (reg)) 2342c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio, 2343c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int port) 2344c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik{ 2345c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2346c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2347e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord mv_reset_channel(hpriv, mmio, port); 2348c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2349c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x028); /* command */ 2350c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik writel(0x11f, port_mmio + EDMA_CFG_OFS); 2351c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x004); /* timer */ 2352c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x008); /* irq err cause */ 2353c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x00c); /* irq err mask */ 2354c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x010); /* rq bah */ 2355c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x014); /* rq inp */ 2356c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x018); /* rq outp */ 2357c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x01c); /* respq bah */ 2358c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x024); /* respq outp */ 2359c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x020); /* respq inp */ 2360c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x02c); /* test control */ 23618e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS); 2362c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik} 2363c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik#undef ZERO 2364c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2365c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik#define ZERO(reg) writel(0, hc_mmio + (reg)) 2366c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2367c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int hc) 236847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik{ 2369c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 2370c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik u32 tmp; 2371c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2372c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x00c); 2373c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x010); 2374c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x014); 2375c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik ZERO(0x018); 2376c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2377c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp = readl(hc_mmio + 0x20); 2378c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp &= 0x1c1c1c1c; 2379c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik tmp |= 0x03030303; 2380c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik writel(tmp, hc_mmio + 0x20); 2381c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik} 2382c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik#undef ZERO 2383c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2384c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2385c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int n_hc) 2386c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik{ 2387c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int hc, port; 2388c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2389c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik for (hc = 0; hc < n_hc; hc++) { 2390c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik for (port = 0; port < MV_PORTS_PER_HC; port++) 2391c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik mv5_reset_hc_port(hpriv, mmio, 2392c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik (hc * MV_PORTS_PER_HC) + port); 2393c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2394c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik mv5_reset_one_hc(hpriv, mmio, hc); 2395c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik } 2396c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2397c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik return 0; 239847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik} 239947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 2400101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik#undef ZERO 2401101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik#define ZERO(reg) writel(0, mmio + (reg)) 24027bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bisharastatic void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio) 2403101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik{ 240402a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord struct mv_host_priv *hpriv = host->private_data; 2405101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik u32 tmp; 2406101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 24078e7decdb8b132ee970a2636931b7653dec6af472Mark Lord tmp = readl(mmio + MV_PCI_MODE_OFS); 2408101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik tmp &= 0xff00ffff; 24098e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writel(tmp, mmio + MV_PCI_MODE_OFS); 2410101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 2411101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik ZERO(MV_PCI_DISC_TIMER); 2412101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik ZERO(MV_PCI_MSI_TRIGGER); 24138e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS); 2414101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik ZERO(MV_PCI_SERR_MASK); 241502a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord ZERO(hpriv->irq_cause_ofs); 241602a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord ZERO(hpriv->irq_mask_ofs); 2417101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik ZERO(MV_PCI_ERR_LOW_ADDRESS); 2418101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik ZERO(MV_PCI_ERR_HIGH_ADDRESS); 2419101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik ZERO(MV_PCI_ERR_ATTRIBUTE); 2420101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik ZERO(MV_PCI_ERR_COMMAND); 2421101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik} 2422101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik#undef ZERO 2423101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 2424101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzikstatic void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 2425101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik{ 2426101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik u32 tmp; 2427101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 2428101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik mv5_reset_flash(hpriv, mmio); 2429101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 24308e7decdb8b132ee970a2636931b7653dec6af472Mark Lord tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS); 2431101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik tmp &= 0x3; 2432101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik tmp |= (1 << 5) | (1 << 6); 24338e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS); 2434101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik} 2435101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 2436101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik/** 2437101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik * mv6_reset_hc - Perform the 6xxx global soft reset 2438101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik * @mmio: base address of the HBA 2439101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik * 2440101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik * This routine only applies to 6xxx parts. 2441101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik * 2442101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik * LOCKING: 2443101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik * Inherited from caller. 2444101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik */ 2445c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2446c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int n_hc) 2447101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik{ 2448101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS; 2449101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik int i, rc = 0; 2450101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik u32 t; 2451101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 2452101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik /* Following procedure defined in PCI "main command and status 2453101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik * register" table. 2454101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik */ 2455101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik t = readl(reg); 2456101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik writel(t | STOP_PCI_MASTER, reg); 2457101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 2458101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik for (i = 0; i < 1000; i++) { 2459101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik udelay(1); 2460101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik t = readl(reg); 24612dcb407e61458ded17503d6bd12b8c064965368bJeff Garzik if (PCI_MASTER_EMPTY & t) 2462101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik break; 2463101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik } 2464101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik if (!(PCI_MASTER_EMPTY & t)) { 2465101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik printk(KERN_ERR DRV_NAME ": PCI master won't flush\n"); 2466101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik rc = 1; 2467101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik goto done; 2468101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik } 2469101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 2470101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik /* set reset */ 2471101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik i = 5; 2472101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik do { 2473101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik writel(t | GLOB_SFT_RST, reg); 2474101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik t = readl(reg); 2475101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik udelay(1); 2476101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik } while (!(GLOB_SFT_RST & t) && (i-- > 0)); 2477101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 2478101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik if (!(GLOB_SFT_RST & t)) { 2479101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik printk(KERN_ERR DRV_NAME ": can't set global reset\n"); 2480101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik rc = 1; 2481101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik goto done; 2482101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik } 2483101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 2484101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik /* clear reset and *reenable the PCI master* (not mentioned in spec) */ 2485101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik i = 5; 2486101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik do { 2487101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg); 2488101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik t = readl(reg); 2489101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik udelay(1); 2490101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik } while ((GLOB_SFT_RST & t) && (i-- > 0)); 2491101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 2492101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik if (GLOB_SFT_RST & t) { 2493101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik printk(KERN_ERR DRV_NAME ": can't clear global reset\n"); 2494101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik rc = 1; 2495101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik } 2496101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzikdone: 2497101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik return rc; 2498101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik} 2499101ffae26c23ea928fce6d31a8b4901327d91a15Jeff Garzik 250047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstatic void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 2501ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik void __iomem *mmio) 2502ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik{ 2503ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik void __iomem *port_mmio; 2504ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik u32 tmp; 2505ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik 25068e7decdb8b132ee970a2636931b7653dec6af472Mark Lord tmp = readl(mmio + MV_RESET_CFG_OFS); 2507ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik if ((tmp & (1 << 0)) == 0) { 250847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hpriv->signal[idx].amps = 0x7 << 8; 2509ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik hpriv->signal[idx].pre = 0x1 << 5; 2510ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik return; 2511ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik } 2512ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik 2513ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik port_mmio = mv_port_base(mmio, idx); 2514ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik tmp = readl(port_mmio + PHY_MODE2); 2515ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik 2516ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 2517ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 2518ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik} 2519ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik 252047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzikstatic void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 2521ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik{ 25228e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS); 2523ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik} 2524ba3fe8fb6a469390a14379519915f3c39a973d99Jeff Garzik 2525c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzikstatic void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 25262a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzik unsigned int port) 2527bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik{ 2528c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2529c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2530bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik u32 hp_flags = hpriv->hp_flags; 253147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik int fix_phy_mode2 = 253247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2533bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik int fix_phy_mode4 = 253447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 253547c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik u32 m2, tmp; 253647c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 253747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik if (fix_phy_mode2) { 253847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik m2 = readl(port_mmio + PHY_MODE2); 253947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik m2 &= ~(1 << 16); 254047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik m2 |= (1 << 31); 254147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik writel(m2, port_mmio + PHY_MODE2); 254247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 254347c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik udelay(200); 254447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 254547c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik m2 = readl(port_mmio + PHY_MODE2); 254647c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik m2 &= ~((1 << 16) | (1 << 31)); 254747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik writel(m2, port_mmio + PHY_MODE2); 254847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 254947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik udelay(200); 255047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik } 255147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 255247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik /* who knows what this magic does */ 255347c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik tmp = readl(port_mmio + PHY_MODE3); 255447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik tmp &= ~0x7F800000; 255547c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik tmp |= 0x2A800000; 255647c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik writel(tmp, port_mmio + PHY_MODE3); 2557bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2558bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik if (fix_phy_mode4) { 255947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik u32 m4; 2560bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2561bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik m4 = readl(port_mmio + PHY_MODE4); 256247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 256347c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2564e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord tmp = readl(port_mmio + PHY_MODE3); 2565bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2566e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord /* workaround for errata FEr SATA#10 (part 1) */ 2567bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik m4 = (m4 & ~(1 << 1)) | (1 << 0); 2568bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2569bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik writel(m4, port_mmio + PHY_MODE4); 257047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 257147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2572e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord writel(tmp, port_mmio + PHY_MODE3); 2573bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik } 2574bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2575bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik /* Revert values of pre-emphasis and signal amps to the saved ones */ 2576bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2577bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2578bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik m2 &= ~MV_M2_PREAMP_MASK; 25792a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzik m2 |= hpriv->signal[port].amps; 25802a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzik m2 |= hpriv->signal[port].pre; 258147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik m2 &= ~(1 << 16); 2582bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2583e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik /* according to mvSata 3.6.1, some IIE values are fixed */ 2584e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik if (IS_GEN_IIE(hpriv)) { 2585e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik m2 &= ~0xC30FF01F; 2586e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik m2 |= 0x0000900F; 2587e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik } 2588e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 2589bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik writel(m2, port_mmio + PHY_MODE2); 2590bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik} 2591bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2592f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara/* TODO: use the generic LED interface to configure the SATA Presence */ 2593f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara/* & Acitivy LEDs on the board */ 2594f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic void mv_soc_enable_leds(struct mv_host_priv *hpriv, 2595f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio) 2596f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara{ 2597f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return; 2598f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara} 2599f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2600f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 2601f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio) 2602f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara{ 2603f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *port_mmio; 2604f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara u32 tmp; 2605f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2606f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara port_mmio = mv_port_base(mmio, idx); 2607f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara tmp = readl(port_mmio + PHY_MODE2); 2608f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2609f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 2610f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 2611f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara} 2612f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2613f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara#undef ZERO 2614f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara#define ZERO(reg) writel(0, port_mmio + (reg)) 2615f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic void mv_soc_reset_hc_port(struct mv_host_priv *hpriv, 2616f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio, unsigned int port) 2617f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara{ 2618f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *port_mmio = mv_port_base(mmio, port); 2619f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2620e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord mv_reset_channel(hpriv, mmio, port); 2621f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2622f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x028); /* command */ 2623f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara writel(0x101f, port_mmio + EDMA_CFG_OFS); 2624f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x004); /* timer */ 2625f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x008); /* irq err cause */ 2626f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x00c); /* irq err mask */ 2627f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x010); /* rq bah */ 2628f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x014); /* rq inp */ 2629f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x018); /* rq outp */ 2630f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x01c); /* respq bah */ 2631f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x024); /* respq outp */ 2632f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x020); /* respq inp */ 2633f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x02c); /* test control */ 26348e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS); 2635f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara} 2636f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2637f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara#undef ZERO 2638f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2639f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara#define ZERO(reg) writel(0, hc_mmio + (reg)) 2640f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic void mv_soc_reset_one_hc(struct mv_host_priv *hpriv, 2641f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio) 2642f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara{ 2643f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *hc_mmio = mv_hc_base(mmio, 0); 2644f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2645f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x00c); 2646f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x010); 2647f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ZERO(0x014); 2648f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2649f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara} 2650f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2651f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara#undef ZERO 2652f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2653f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic int mv_soc_reset_hc(struct mv_host_priv *hpriv, 2654f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio, unsigned int n_hc) 2655f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara{ 2656f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara unsigned int port; 2657f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2658f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara for (port = 0; port < hpriv->n_ports; port++) 2659f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara mv_soc_reset_hc_port(hpriv, mmio, port); 2660f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2661f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara mv_soc_reset_one_hc(hpriv, mmio); 2662f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2663f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return 0; 2664f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara} 2665f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2666f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic void mv_soc_reset_flash(struct mv_host_priv *hpriv, 2667f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio) 2668f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara{ 2669f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return; 2670f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara} 2671f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 2672f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio) 2673f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara{ 2674f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return; 2675f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara} 2676f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 26778e7decdb8b132ee970a2636931b7653dec6af472Mark Lordstatic void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i) 2678b67a1064cb1c1d3b43e01e8b43a6a8dcdefed733Mark Lord{ 26798e7decdb8b132ee970a2636931b7653dec6af472Mark Lord u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS); 2680b67a1064cb1c1d3b43e01e8b43a6a8dcdefed733Mark Lord 26818e7decdb8b132ee970a2636931b7653dec6af472Mark Lord ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */ 2682b67a1064cb1c1d3b43e01e8b43a6a8dcdefed733Mark Lord if (want_gen2i) 26838e7decdb8b132ee970a2636931b7653dec6af472Mark Lord ifcfg |= (1 << 7); /* enable gen2i speed */ 26848e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS); 2685b67a1064cb1c1d3b43e01e8b43a6a8dcdefed733Mark Lord} 2686b67a1064cb1c1d3b43e01e8b43a6a8dcdefed733Mark Lord 2687e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lordstatic void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 2688c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik unsigned int port_no) 2689c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik{ 2690c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port_no); 2691c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 26928e7decdb8b132ee970a2636931b7653dec6af472Mark Lord /* 26938e7decdb8b132ee970a2636931b7653dec6af472Mark Lord * The datasheet warns against setting EDMA_RESET when EDMA is active 26948e7decdb8b132ee970a2636931b7653dec6af472Mark Lord * (but doesn't say what the problem might be). So we first try 26958e7decdb8b132ee970a2636931b7653dec6af472Mark Lord * to disable the EDMA engine before doing the EDMA_RESET operation. 26968e7decdb8b132ee970a2636931b7653dec6af472Mark Lord */ 26970d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord mv_stop_edma_engine(port_mmio); 26988e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS); 2699c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2700b67a1064cb1c1d3b43e01e8b43a6a8dcdefed733Mark Lord if (!IS_GEN_I(hpriv)) { 27018e7decdb8b132ee970a2636931b7653dec6af472Mark Lord /* Enable 3.0gb/s link speed: this survives EDMA_RESET */ 27028e7decdb8b132ee970a2636931b7653dec6af472Mark Lord mv_setup_ifcfg(port_mmio, 1); 2703c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik } 2704b67a1064cb1c1d3b43e01e8b43a6a8dcdefed733Mark Lord /* 27058e7decdb8b132ee970a2636931b7653dec6af472Mark Lord * Strobing EDMA_RESET here causes a hard reset of the SATA transport, 2706b67a1064cb1c1d3b43e01e8b43a6a8dcdefed733Mark Lord * link, and physical layers. It resets all SATA interface registers 2707b67a1064cb1c1d3b43e01e8b43a6a8dcdefed733Mark Lord * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev. 2708c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik */ 27098e7decdb8b132ee970a2636931b7653dec6af472Mark Lord writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS); 2710b67a1064cb1c1d3b43e01e8b43a6a8dcdefed733Mark Lord udelay(25); /* allow reset propagation */ 2711c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik writelfl(0, port_mmio + EDMA_CMD_OFS); 2712c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2713c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik hpriv->ops->phy_errata(hpriv, mmio, port_no); 2714c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2715ee9ccdf70163ca6408f6965e0fbc65baeac7312cJeff Garzik if (IS_GEN_I(hpriv)) 2716c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik mdelay(1); 2717c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik} 2718c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik 2719e49856d82a887ce365637176f9f99ab68076eae8Mark Lordstatic void mv_pmp_select(struct ata_port *ap, int pmp) 272020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 2721e49856d82a887ce365637176f9f99ab68076eae8Mark Lord if (sata_pmp_supported(ap)) { 2722e49856d82a887ce365637176f9f99ab68076eae8Mark Lord void __iomem *port_mmio = mv_ap_base(ap); 2723e49856d82a887ce365637176f9f99ab68076eae8Mark Lord u32 reg = readl(port_mmio + SATA_IFCTL_OFS); 2724e49856d82a887ce365637176f9f99ab68076eae8Mark Lord int old = reg & 0xf; 272522374677d18c5eeefd3a283431d312b8c44fef02Jeff Garzik 2726e49856d82a887ce365637176f9f99ab68076eae8Mark Lord if (old != pmp) { 2727e49856d82a887ce365637176f9f99ab68076eae8Mark Lord reg = (reg & ~0xf) | pmp; 2728e49856d82a887ce365637176f9f99ab68076eae8Mark Lord writelfl(reg, port_mmio + SATA_IFCTL_OFS); 2729e49856d82a887ce365637176f9f99ab68076eae8Mark Lord } 273022374677d18c5eeefd3a283431d312b8c44fef02Jeff Garzik } 273120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 273220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 2733e49856d82a887ce365637176f9f99ab68076eae8Mark Lordstatic int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, 2734e49856d82a887ce365637176f9f99ab68076eae8Mark Lord unsigned long deadline) 273522374677d18c5eeefd3a283431d312b8c44fef02Jeff Garzik{ 2736e49856d82a887ce365637176f9f99ab68076eae8Mark Lord mv_pmp_select(link->ap, sata_srst_pmp(link)); 2737e49856d82a887ce365637176f9f99ab68076eae8Mark Lord return sata_std_hardreset(link, class, deadline); 2738e49856d82a887ce365637176f9f99ab68076eae8Mark Lord} 2739bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2740e49856d82a887ce365637176f9f99ab68076eae8Mark Lordstatic int mv_softreset(struct ata_link *link, unsigned int *class, 2741e49856d82a887ce365637176f9f99ab68076eae8Mark Lord unsigned long deadline) 2742e49856d82a887ce365637176f9f99ab68076eae8Mark Lord{ 2743e49856d82a887ce365637176f9f99ab68076eae8Mark Lord mv_pmp_select(link->ap, sata_srst_pmp(link)); 2744e49856d82a887ce365637176f9f99ab68076eae8Mark Lord return ata_sff_softreset(link, class, deadline); 274522374677d18c5eeefd3a283431d312b8c44fef02Jeff Garzik} 274622374677d18c5eeefd3a283431d312b8c44fef02Jeff Garzik 2747cc0680a580b5be81a1ca321b58f8e9b80b5c1052Tejun Heostatic int mv_hardreset(struct ata_link *link, unsigned int *class, 2748bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik unsigned long deadline) 274931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 2750cc0680a580b5be81a1ca321b58f8e9b80b5c1052Tejun Heo struct ata_port *ap = link->ap; 2751bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2752b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord struct mv_port_priv *pp = ap->private_data; 2753f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio = hpriv->base; 27540d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord int rc, attempts = 0, extra = 0; 27550d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord u32 sstatus; 27560d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord bool online; 275731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 2758e12bef50b7660cf7c19d1cd3eac381b9eff734d7Mark Lord mv_reset_channel(hpriv, mmio, ap->port_no); 2759b562468cc3bd0c81decba1f5f39a7173f839e57eMark Lord pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 2760bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 27610d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord /* Workaround for errata FEr SATA#10 (part 2) */ 27620d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord do { 276317c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord const unsigned long *timing = 276417c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord sata_ehc_deb_timing(&link->eh_context); 2765bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 276617c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord rc = sata_link_hardreset(link, timing, deadline + extra, 276717c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord &online, NULL); 27689dcffd99d0b1c0c1b8b2c0f85d240e791eca1055Mark Lord rc = online ? -EAGAIN : rc; 276917c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord if (rc) 27700d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord return rc; 27710d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord sata_scr_read(link, SCR_STATUS, &sstatus); 27720d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) { 27730d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord /* Force 1.5gb/s link speed and try again */ 27748e7decdb8b132ee970a2636931b7653dec6af472Mark Lord mv_setup_ifcfg(mv_ap_base(ap), 0); 27750d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord if (time_after(jiffies + HZ, deadline)) 27760d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord extra = HZ; /* only extend it once, max */ 27770d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord } 27780d8be5cbff8fd95da72d749a64e150b851f470c6Mark Lord } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123); 2779bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 278017c5aab5b34e351531466e35b154ca86db7d46a9Mark Lord return rc; 2781bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik} 2782bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2783bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzikstatic void mv_eh_freeze(struct ata_port *ap) 2784bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik{ 27851cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord mv_stop_edma(ap); 2786c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord mv_enable_port_irqs(ap, 0); 2787bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik} 2788bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2789bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzikstatic void mv_eh_thaw(struct ata_port *ap) 2790bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik{ 2791f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 2792c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord unsigned int port = ap->port_no; 2793c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord unsigned int hardport = mv_hardport_from_port(port); 27941cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port); 2795bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2796c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord u32 hc_irq_cause; 2797bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2798bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik /* clear EDMA errors on this port */ 2799bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2800bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 2801bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik /* clear pending irq events */ 2802bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 28031cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord hc_irq_cause &= ~((DEV_IRQ | DMA_IRQ) << hardport); 28041cfd19aeb8c8b6291a9d11143b4d8f3dac508ed4Mark Lord writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); 2805bdd4dddee325a7dce3e84cf48201a06aa8508aa4Jeff Garzik 280688e675e193159b9891c1c576de4348eaf490f5d0Mark Lord mv_enable_port_irqs(ap, ERR_IRQ); 280731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 280831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 280905b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 281005b308e1df6d9d673daedb517969241f41278b52Brett Russ * mv_port_init - Perform some early initialization on a single port. 281105b308e1df6d9d673daedb517969241f41278b52Brett Russ * @port: libata data structure storing shadow register addresses 281205b308e1df6d9d673daedb517969241f41278b52Brett Russ * @port_mmio: base address of the port 281305b308e1df6d9d673daedb517969241f41278b52Brett Russ * 281405b308e1df6d9d673daedb517969241f41278b52Brett Russ * Initialize shadow register mmio addresses, clear outstanding 281505b308e1df6d9d673daedb517969241f41278b52Brett Russ * interrupts on the port, and unmask interrupts for the future 281605b308e1df6d9d673daedb517969241f41278b52Brett Russ * start of the port. 281705b308e1df6d9d673daedb517969241f41278b52Brett Russ * 281805b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 281905b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 282005b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 282131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russstatic void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio) 282220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 28230d5ff566779f894ca9937231a181eb31e4adff0eTejun Heo void __iomem *shd_base = port_mmio + SHD_BLK_OFS; 282431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ unsigned serr_ofs; 282531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 28268b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik /* PIO related setup 282731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ */ 282831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA); 28298b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik port->error_addr = 283031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR); 283131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT); 283231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL); 283331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM); 283431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH); 283531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE); 28368b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik port->status_addr = 283731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS); 283831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* special case: control/altstatus doesn't have ATA_REG_ address */ 283931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS; 284031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 284131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* unused: */ 28428d9db2d2fbae9e05022825c32f86e00c8e342860Randy Dunlap port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL; 284320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 284431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* Clear any currently outstanding port interrupt conditions */ 284531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ serr_ofs = mv_scr_offset(SCR_ERROR); 284631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs); 284731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 284831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 2849646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord /* unmask all non-transient EDMA error interrupts */ 2850646a4da514f2555298481cb00dc5b3eb02b21b72Mark Lord writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS); 285120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 28528b260248d9e0e8b64bb72fd4dee03ad86984c344Jeff Garzik VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n", 285331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ readl(port_mmio + EDMA_CFG_OFS), 285431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS), 285531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS)); 285620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 285720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 2858616d4a98ad8749ebe17a8fcac67df65c321350acMark Lordstatic unsigned int mv_in_pcix_mode(struct ata_host *host) 2859616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord{ 2860616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord struct mv_host_priv *hpriv = host->private_data; 2861616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord void __iomem *mmio = hpriv->base; 2862616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord u32 reg; 2863616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord 2864616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord if (!HAS_PCI(host) || !IS_PCIE(hpriv)) 2865616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord return 0; /* not PCI-X capable */ 2866616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord reg = readl(mmio + MV_PCI_MODE_OFS); 2867616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord if ((reg & MV_PCI_MODE_MASK) == 0) 2868616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord return 0; /* conventional PCI mode */ 2869616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord return 1; /* chip is in PCI-X mode */ 2870616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord} 2871616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord 2872616d4a98ad8749ebe17a8fcac67df65c321350acMark Lordstatic int mv_pci_cut_through_okay(struct ata_host *host) 2873616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord{ 2874616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord struct mv_host_priv *hpriv = host->private_data; 2875616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord void __iomem *mmio = hpriv->base; 2876616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord u32 reg; 2877616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord 2878616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord if (!mv_in_pcix_mode(host)) { 2879616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord reg = readl(mmio + PCI_COMMAND_OFS); 2880616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord if (reg & PCI_COMMAND_MRDTRIG) 2881616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord return 0; /* not okay */ 2882616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord } 2883616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord return 1; /* okay */ 2884616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord} 2885616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord 28864447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heostatic int mv_chip_id(struct ata_host *host, unsigned int board_idx) 2887bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik{ 28884447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 28894447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo struct mv_host_priv *hpriv = host->private_data; 2890bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik u32 hp_flags = hpriv->hp_flags; 2891bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 28925796d1c4c89efff823259fda35b08ea66ebf8b23Jeff Garzik switch (board_idx) { 289347c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik case chip_5080: 289447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hpriv->ops = &mv5xxx_ops; 2895ee9ccdf70163ca6408f6965e0fbc65baeac7312cJeff Garzik hp_flags |= MV_HP_GEN_I; 289647c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 289744c10138fd4bbc4b6d6bff0873c24902f2a9da65Auke Kok switch (pdev->revision) { 289847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik case 0x1: 289947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 290047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik break; 290147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik case 0x3: 290247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 290347c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik break; 290447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik default: 290547c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 290647c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik "Applying 50XXB2 workarounds to unknown rev\n"); 290747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 290847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik break; 290947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik } 291047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik break; 291147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 2912bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik case chip_504x: 2913bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik case chip_508x: 291447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hpriv->ops = &mv5xxx_ops; 2915ee9ccdf70163ca6408f6965e0fbc65baeac7312cJeff Garzik hp_flags |= MV_HP_GEN_I; 2916bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 291744c10138fd4bbc4b6d6bff0873c24902f2a9da65Auke Kok switch (pdev->revision) { 291847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik case 0x0: 291947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 292047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik break; 292147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik case 0x3: 292247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 292347c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik break; 292447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik default: 292547c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 292647c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik "Applying B2 workarounds to unknown rev\n"); 292747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 292847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik break; 2929bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik } 2930bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik break; 2931bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2932bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik case chip_604x: 2933bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik case chip_608x: 293447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hpriv->ops = &mv6xxx_ops; 2935ee9ccdf70163ca6408f6965e0fbc65baeac7312cJeff Garzik hp_flags |= MV_HP_GEN_II; 293647c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 293744c10138fd4bbc4b6d6bff0873c24902f2a9da65Auke Kok switch (pdev->revision) { 293847c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik case 0x7: 293947c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 294047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik break; 294147c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik case 0x9: 294247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2943bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik break; 2944bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik default: 2945bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 294647c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik "Applying B2 workarounds to unknown rev\n"); 294747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 2948bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik break; 2949bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik } 2950bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik break; 2951bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 2952e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik case chip_7042: 2953616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH; 2954306b30f74d37f289033c696285e07ce0158a5d7bMark Lord if (pdev->vendor == PCI_VENDOR_ID_TTI && 2955306b30f74d37f289033c696285e07ce0158a5d7bMark Lord (pdev->device == 0x2300 || pdev->device == 0x2310)) 2956306b30f74d37f289033c696285e07ce0158a5d7bMark Lord { 29574e5200334e03e5620aa19d538300c13db270a063Mark Lord /* 29584e5200334e03e5620aa19d538300c13db270a063Mark Lord * Highpoint RocketRAID PCIe 23xx series cards: 29594e5200334e03e5620aa19d538300c13db270a063Mark Lord * 29604e5200334e03e5620aa19d538300c13db270a063Mark Lord * Unconfigured drives are treated as "Legacy" 29614e5200334e03e5620aa19d538300c13db270a063Mark Lord * by the BIOS, and it overwrites sector 8 with 29624e5200334e03e5620aa19d538300c13db270a063Mark Lord * a "Lgcy" metadata block prior to Linux boot. 29634e5200334e03e5620aa19d538300c13db270a063Mark Lord * 29644e5200334e03e5620aa19d538300c13db270a063Mark Lord * Configured drives (RAID or JBOD) leave sector 8 29654e5200334e03e5620aa19d538300c13db270a063Mark Lord * alone, but instead overwrite a high numbered 29664e5200334e03e5620aa19d538300c13db270a063Mark Lord * sector for the RAID metadata. This sector can 29674e5200334e03e5620aa19d538300c13db270a063Mark Lord * be determined exactly, by truncating the physical 29684e5200334e03e5620aa19d538300c13db270a063Mark Lord * drive capacity to a nice even GB value. 29694e5200334e03e5620aa19d538300c13db270a063Mark Lord * 29704e5200334e03e5620aa19d538300c13db270a063Mark Lord * RAID metadata is at: (dev->n_sectors & ~0xfffff) 29714e5200334e03e5620aa19d538300c13db270a063Mark Lord * 29724e5200334e03e5620aa19d538300c13db270a063Mark Lord * Warn the user, lest they think we're just buggy. 29734e5200334e03e5620aa19d538300c13db270a063Mark Lord */ 29744e5200334e03e5620aa19d538300c13db270a063Mark Lord printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID" 29754e5200334e03e5620aa19d538300c13db270a063Mark Lord " BIOS CORRUPTS DATA on all attached drives," 29764e5200334e03e5620aa19d538300c13db270a063Mark Lord " regardless of if/how they are configured." 29774e5200334e03e5620aa19d538300c13db270a063Mark Lord " BEWARE!\n"); 29784e5200334e03e5620aa19d538300c13db270a063Mark Lord printk(KERN_WARNING DRV_NAME ": For data safety, do not" 29794e5200334e03e5620aa19d538300c13db270a063Mark Lord " use sectors 8-9 on \"Legacy\" drives," 29804e5200334e03e5620aa19d538300c13db270a063Mark Lord " and avoid the final two gigabytes on" 29814e5200334e03e5620aa19d538300c13db270a063Mark Lord " all RocketRAID BIOS initialized drives.\n"); 2982306b30f74d37f289033c696285e07ce0158a5d7bMark Lord } 29838e7decdb8b132ee970a2636931b7653dec6af472Mark Lord /* drop through */ 2984e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik case chip_6042: 2985e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik hpriv->ops = &mv6xxx_ops; 2986e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik hp_flags |= MV_HP_GEN_IIE; 2987616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord if (board_idx == chip_6042 && mv_pci_cut_through_okay(host)) 2988616d4a98ad8749ebe17a8fcac67df65c321350acMark Lord hp_flags |= MV_HP_CUT_THROUGH; 2989e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 299044c10138fd4bbc4b6d6bff0873c24902f2a9da65Auke Kok switch (pdev->revision) { 2991e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik case 0x0: 2992e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik hp_flags |= MV_HP_ERRATA_XX42A0; 2993e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik break; 2994e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik case 0x1: 2995e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2996e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik break; 2997e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik default: 2998e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2999e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik "Applying 60X1C0 workarounds to unknown rev\n"); 3000e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 3001e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik break; 3002e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik } 3003e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik break; 3004f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara case chip_soc: 3005f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara hpriv->ops = &mv_soc_ops; 3006f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara hp_flags |= MV_HP_ERRATA_60X1C0; 3007f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara break; 3008e4e7b89280d1d666e2c09e5ad36cf071796c4c7eJeff Garzik 3009bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik default: 3010f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara dev_printk(KERN_ERR, host->dev, 30115796d1c4c89efff823259fda35b08ea66ebf8b23Jeff Garzik "BUG: invalid board index %u\n", board_idx); 3012bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik return 1; 3013bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik } 3014bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 3015bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik hpriv->hp_flags = hp_flags; 301602a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord if (hp_flags & MV_HP_PCIE) { 301702a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS; 301802a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS; 301902a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS; 302002a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord } else { 302102a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS; 302202a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS; 302302a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS; 302402a121da5a53d415b6596bc19cc6999d295d32a4Mark Lord } 3025bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 3026bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik return 0; 3027bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik} 3028bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 302905b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 303047c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik * mv_init_host - Perform some early initialization of the host. 30314447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo * @host: ATA host to initialize 30324447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo * @board_idx: controller index 303305b308e1df6d9d673daedb517969241f41278b52Brett Russ * 303405b308e1df6d9d673daedb517969241f41278b52Brett Russ * If possible, do an early global reset of the host. Then do 303505b308e1df6d9d673daedb517969241f41278b52Brett Russ * our port init and clear/unmask all/relevant host interrupts. 303605b308e1df6d9d673daedb517969241f41278b52Brett Russ * 303705b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 303805b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 303905b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 30404447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heostatic int mv_init_host(struct ata_host *host, unsigned int board_idx) 304120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 304220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ int rc = 0, n_hc, port, hc; 30434447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo struct mv_host_priv *hpriv = host->private_data; 3044f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara void __iomem *mmio = hpriv->base; 304547c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik 30464447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo rc = mv_chip_id(host, board_idx); 3047bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik if (rc) 3048352fab701ca4753dd005b67ce5e512be944eb591Mark Lord goto done; 3049f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 3050f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (HAS_PCI(host)) { 30517368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS; 30527368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK_OFS; 3053f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara } else { 30547368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS; 30557368f91926a2870a8c3f9546d86535ce71ae0757Mark Lord hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK_OFS; 3056f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara } 3057352fab701ca4753dd005b67ce5e512be944eb591Mark Lord 3058352fab701ca4753dd005b67ce5e512be944eb591Mark Lord /* global interrupt mask: 0 == mask everything */ 3059c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord mv_set_main_irq_mask(host, ~0, 0); 3060bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 30614447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo n_hc = mv_get_hc_count(host->ports[0]->flags); 3062bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 30634447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo for (port = 0; port < host->n_ports; port++) 306447c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hpriv->ops->read_preamp(hpriv, port, mmio); 306520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 3066c9d39130123238ac18478a42e25cb7996eacfcc0Jeff Garzik rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc); 306747c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik if (rc) 306820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ goto done; 306920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 3070522479fb98c6667f081e75f87e298e413c0b1db8Jeff Garzik hpriv->ops->reset_flash(hpriv, mmio); 30717bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara hpriv->ops->reset_bus(host, mmio); 307247c2b677daeed9c79ecb7167c211ff36876ea611Jeff Garzik hpriv->ops->enable_leds(hpriv, mmio); 307320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 30744447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo for (port = 0; port < host->n_ports; port++) { 3075cbcdd87593a1d85c5c4b259945a3a09eee12814dTejun Heo struct ata_port *ap = host->ports[port]; 30762a47ce06d534692f9bd2bf4e90a20fc9b1054c39Jeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 3077cbcdd87593a1d85c5c4b259945a3a09eee12814dTejun Heo 3078cbcdd87593a1d85c5c4b259945a3a09eee12814dTejun Heo mv_port_init(&ap->ioaddr, port_mmio); 3079cbcdd87593a1d85c5c4b259945a3a09eee12814dTejun Heo 30807bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#ifdef CONFIG_PCI 3081f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (HAS_PCI(host)) { 3082f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara unsigned int offset = port_mmio - mmio; 3083f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio"); 3084f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port"); 3085f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara } 30867bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#endif 308720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ } 308820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 308920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ for (hc = 0; hc < n_hc; hc++) { 309031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ void __iomem *hc_mmio = mv_hc_base(mmio, hc); 309131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 309231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ VPRINTK("HC%i: HC config=0x%08x HC IRQ cause " 309331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ "(before clear)=0x%08x\n", hc, 309431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ readl(hc_mmio + HC_CFG_OFS), 309531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ readl(hc_mmio + HC_IRQ_CAUSE_OFS)); 309631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 309731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* Clear any currently outstanding hc interrupt conditions */ 309831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS); 309920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ } 310020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 3101f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (HAS_PCI(host)) { 3102f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara /* Clear any currently outstanding host interrupt conditions */ 3103f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara writelfl(0, mmio + hpriv->irq_cause_ofs); 310431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 3105f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara /* and unmask interrupt generation for host regs */ 3106f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs); 310751de32d200b21333950abc52ea1e589bc4eecef7Mark Lord 310851de32d200b21333950abc52ea1e589bc4eecef7Mark Lord /* 310951de32d200b21333950abc52ea1e589bc4eecef7Mark Lord * enable only global host interrupts for now. 311051de32d200b21333950abc52ea1e589bc4eecef7Mark Lord * The per-port interrupts get done later as ports are set up. 311151de32d200b21333950abc52ea1e589bc4eecef7Mark Lord */ 3112c4de573b14d78ac83861d81d12977457d1e9cb6dMark Lord mv_set_main_irq_mask(host, 0, PCI_ERR); 3113f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara } 3114f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharadone: 3115f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return rc; 3116f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara} 3117fb621e2fde735abab854586d52c96c5624bcb5b8Jeff Garzik 3118fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradleystatic int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev) 3119fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley{ 3120fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ, 3121fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley MV_CRQB_Q_SZ, 0); 3122fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley if (!hpriv->crqb_pool) 3123fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley return -ENOMEM; 3124fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley 3125fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ, 3126fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley MV_CRPB_Q_SZ, 0); 3127fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley if (!hpriv->crpb_pool) 3128fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley return -ENOMEM; 3129fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley 3130fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ, 3131fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley MV_SG_TBL_SZ, 0); 3132fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley if (!hpriv->sg_tbl_pool) 3133fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley return -ENOMEM; 3134fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley 3135fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley return 0; 3136fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley} 3137fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley 313815a32632d94011911497052a96cdbf3b905b325dLennert Buytenhekstatic void mv_conf_mbus_windows(struct mv_host_priv *hpriv, 313915a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek struct mbus_dram_target_info *dram) 314015a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek{ 314115a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek int i; 314215a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek 314315a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek for (i = 0; i < 4; i++) { 314415a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek writel(0, hpriv->base + WINDOW_CTRL(i)); 314515a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek writel(0, hpriv->base + WINDOW_BASE(i)); 314615a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek } 314715a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek 314815a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek for (i = 0; i < dram->num_cs; i++) { 314915a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek struct mbus_dram_window *cs = dram->cs + i; 315015a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek 315115a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek writel(((cs->size - 1) & 0xffff0000) | 315215a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek (cs->mbus_attr << 8) | 315315a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek (dram->mbus_dram_target_id << 4) | 1, 315415a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek hpriv->base + WINDOW_CTRL(i)); 315515a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek writel(cs->base, hpriv->base + WINDOW_BASE(i)); 315615a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek } 315715a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek} 315815a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek 3159f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara/** 3160f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * mv_platform_probe - handle a positive probe of an soc Marvell 3161f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * host 3162f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * @pdev: platform device found 3163f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * 3164f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * LOCKING: 3165f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * Inherited from caller. 3166f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara */ 3167f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic int mv_platform_probe(struct platform_device *pdev) 3168f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara{ 3169f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara static int printed_version; 3170f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara const struct mv_sata_platform_data *mv_platform_data; 3171f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara const struct ata_port_info *ppi[] = 3172f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara { &mv_port_info[chip_soc], NULL }; 3173f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct ata_host *host; 3174f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct mv_host_priv *hpriv; 3175f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct resource *res; 3176f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara int n_ports, rc; 317720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 3178f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (!printed_version++) 3179f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 3180bca1c4eb9411533d613123618c0d127fae532595Jeff Garzik 3181f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara /* 3182f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * Simple resource validation .. 3183f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara */ 3184f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (unlikely(pdev->num_resources != 2)) { 3185f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara dev_err(&pdev->dev, "invalid number of resources\n"); 3186f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return -EINVAL; 3187f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara } 3188f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 3189f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara /* 3190f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * Get the register base first 3191f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara */ 3192f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 3193f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (res == NULL) 3194f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return -EINVAL; 3195f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 3196f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara /* allocate host */ 3197f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara mv_platform_data = pdev->dev.platform_data; 3198f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara n_ports = mv_platform_data->n_ports; 3199f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 3200f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 3201f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 3202f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 3203f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (!host || !hpriv) 3204f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return -ENOMEM; 3205f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara host->private_data = hpriv; 3206f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara hpriv->n_ports = n_ports; 3207f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 3208f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara host->iomap = NULL; 3209f1cb0ea12fee23018ad1865bf789cbd463f13747Saeed Bishara hpriv->base = devm_ioremap(&pdev->dev, res->start, 3210f1cb0ea12fee23018ad1865bf789cbd463f13747Saeed Bishara res->end - res->start + 1); 3211f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara hpriv->base -= MV_SATAHC0_REG_BASE; 3212f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 321315a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek /* 321415a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek * (Re-)program MBUS remapping windows if we are asked to. 321515a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek */ 321615a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek if (mv_platform_data->dram != NULL) 321715a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek mv_conf_mbus_windows(hpriv, mv_platform_data->dram); 321815a32632d94011911497052a96cdbf3b905b325dLennert Buytenhek 3219fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley rc = mv_create_dma_pools(hpriv, &pdev->dev); 3220fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley if (rc) 3221fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley return rc; 3222fbf14e2f2d674e6a2ff0fb2aa569e7f6687483a3Byron Bradley 3223f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara /* initialize adapter */ 3224f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara rc = mv_init_host(host, chip_soc); 3225f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (rc) 3226f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return rc; 3227f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 3228f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara dev_printk(KERN_INFO, &pdev->dev, 3229f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH, 3230f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara host->n_ports); 3231f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 3232f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt, 3233f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara IRQF_SHARED, &mv6_sht); 3234f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara} 3235f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 3236f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara/* 3237f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * 3238f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * mv_platform_remove - unplug a platform interface 3239f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * @pdev: platform device 3240f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * 3241f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * A platform bus SATA device has been unplugged. Perform the needed 3242f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * cleanup. Also called on module unload for any active devices. 3243f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara */ 3244f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic int __devexit mv_platform_remove(struct platform_device *pdev) 3245f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara{ 3246f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct device *dev = &pdev->dev; 3247f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara struct ata_host *host = dev_get_drvdata(dev); 3248f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 3249f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara ata_host_detach(host); 3250f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return 0; 325120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 325220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 3253f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic struct platform_driver mv_platform_driver = { 3254f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .probe = mv_platform_probe, 3255f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .remove = __devexit_p(mv_platform_remove), 3256f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .driver = { 3257f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .name = DRV_NAME, 3258f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .owner = THIS_MODULE, 3259f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara }, 3260f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara}; 3261f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 3262f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 32637bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#ifdef CONFIG_PCI 3264f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic int mv_pci_init_one(struct pci_dev *pdev, 3265f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara const struct pci_device_id *ent); 3266f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 32677bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara 32687bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bisharastatic struct pci_driver mv_pci_driver = { 32697bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara .name = DRV_NAME, 32707bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara .id_table = mv_pci_tbl, 3271f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara .probe = mv_pci_init_one, 32727bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara .remove = ata_pci_remove_one, 32737bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara}; 32747bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara 32757bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara/* 32767bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara * module options 32777bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara */ 32787bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bisharastatic int msi; /* Use PCI msi; either zero (off, default) or non-zero */ 32797bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara 32807bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara 32817bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara/* move to PCI layer or libata core? */ 32827bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bisharastatic int pci_go_64(struct pci_dev *pdev) 32837bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara{ 32847bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara int rc; 32857bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara 32867bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { 32877bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); 32887bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara if (rc) { 32897bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 32907bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara if (rc) { 32917bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara dev_printk(KERN_ERR, &pdev->dev, 32927bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara "64-bit DMA enable failed\n"); 32937bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara return rc; 32947bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara } 32957bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara } 32967bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara } else { 32977bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); 32987bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara if (rc) { 32997bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara dev_printk(KERN_ERR, &pdev->dev, 33007bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara "32-bit DMA enable failed\n"); 33017bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara return rc; 33027bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara } 33037bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 33047bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara if (rc) { 33057bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara dev_printk(KERN_ERR, &pdev->dev, 33067bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara "32-bit consistent DMA enable failed\n"); 33077bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara return rc; 33087bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara } 33097bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara } 33107bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara 33117bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara return rc; 33127bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara} 33137bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara 331405b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 331505b308e1df6d9d673daedb517969241f41278b52Brett Russ * mv_print_info - Dump key info to kernel log for perusal. 33164447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo * @host: ATA host to print info about 331705b308e1df6d9d673daedb517969241f41278b52Brett Russ * 331805b308e1df6d9d673daedb517969241f41278b52Brett Russ * FIXME: complete this. 331905b308e1df6d9d673daedb517969241f41278b52Brett Russ * 332005b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 332105b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 332205b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 33234447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heostatic void mv_print_info(struct ata_host *host) 332431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ{ 33254447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 33264447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo struct mv_host_priv *hpriv = host->private_data; 332744c10138fd4bbc4b6d6bff0873c24902f2a9da65Auke Kok u8 scc; 3328c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik const char *scc_s, *gen; 332931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 333031961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* Use this to determine the HW stepping of the chip so we know 333131961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ * what errata to workaround 333231961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ */ 333331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc); 333431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ if (scc == 0) 333531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ scc_s = "SCSI"; 333631961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ else if (scc == 0x01) 333731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ scc_s = "RAID"; 333831961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ else 3339c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik scc_s = "?"; 3340c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik 3341c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik if (IS_GEN_I(hpriv)) 3342c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik gen = "I"; 3343c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik else if (IS_GEN_II(hpriv)) 3344c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik gen = "II"; 3345c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik else if (IS_GEN_IIE(hpriv)) 3346c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik gen = "IIE"; 3347c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik else 3348c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik gen = "?"; 334931961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 3350a9524a76f70f3343e4be27f95a7e92a8ba5f9009Jeff Garzik dev_printk(KERN_INFO, &pdev->dev, 3351c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik "Gen-%s %u slots %u ports %s mode IRQ via %s\n", 3352c1e4fe711a410a139095e6b3e3ce3f07f466063cJeff Garzik gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports, 335331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx"); 335431961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ} 335531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ 335605b308e1df6d9d673daedb517969241f41278b52Brett Russ/** 3357f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara * mv_pci_init_one - handle a positive probe of a PCI Marvell host 335805b308e1df6d9d673daedb517969241f41278b52Brett Russ * @pdev: PCI device found 335905b308e1df6d9d673daedb517969241f41278b52Brett Russ * @ent: PCI device ID entry for the matched host 336005b308e1df6d9d673daedb517969241f41278b52Brett Russ * 336105b308e1df6d9d673daedb517969241f41278b52Brett Russ * LOCKING: 336205b308e1df6d9d673daedb517969241f41278b52Brett Russ * Inherited from caller. 336305b308e1df6d9d673daedb517969241f41278b52Brett Russ */ 3364f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic int mv_pci_init_one(struct pci_dev *pdev, 3365f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara const struct pci_device_id *ent) 336620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 33672dcb407e61458ded17503d6bd12b8c064965368bJeff Garzik static int printed_version; 336820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ unsigned int board_idx = (unsigned int)ent->driver_data; 33694447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL }; 33704447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo struct ata_host *host; 33714447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo struct mv_host_priv *hpriv; 33724447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo int n_ports, rc; 337320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 3374a9524a76f70f3343e4be27f95a7e92a8ba5f9009Jeff Garzik if (!printed_version++) 3375a9524a76f70f3343e4be27f95a7e92a8ba5f9009Jeff Garzik dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 337620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 33774447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo /* allocate host */ 33784447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC; 33794447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo 33804447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 33814447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 33824447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo if (!host || !hpriv) 33834447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo return -ENOMEM; 33844447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo host->private_data = hpriv; 3385f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara hpriv->n_ports = n_ports; 33864447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo 33874447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo /* acquire resources */ 338824dc5f33ea4b504cfbd23fa159a4cacba8e4d800Tejun Heo rc = pcim_enable_device(pdev); 338924dc5f33ea4b504cfbd23fa159a4cacba8e4d800Tejun Heo if (rc) 339020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ return rc; 339120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 33920d5ff566779f894ca9937231a181eb31e4adff0eTejun Heo rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME); 33930d5ff566779f894ca9937231a181eb31e4adff0eTejun Heo if (rc == -EBUSY) 339424dc5f33ea4b504cfbd23fa159a4cacba8e4d800Tejun Heo pcim_pin_device(pdev); 33950d5ff566779f894ca9937231a181eb31e4adff0eTejun Heo if (rc) 339624dc5f33ea4b504cfbd23fa159a4cacba8e4d800Tejun Heo return rc; 33974447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo host->iomap = pcim_iomap_table(pdev); 3398f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara hpriv->base = host->iomap[MV_PRIMARY_BAR]; 339920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 3400d88184fb2348a50f7c34f5d49a901c875b2e0114Jeff Garzik rc = pci_go_64(pdev); 3401d88184fb2348a50f7c34f5d49a901c875b2e0114Jeff Garzik if (rc) 3402d88184fb2348a50f7c34f5d49a901c875b2e0114Jeff Garzik return rc; 3403d88184fb2348a50f7c34f5d49a901c875b2e0114Jeff Garzik 3404da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord rc = mv_create_dma_pools(hpriv, &pdev->dev); 3405da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord if (rc) 3406da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord return rc; 3407da2fa9baf06f33a8fa7aa3f56c9f2b4070ceca0eMark Lord 340820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ /* initialize adapter */ 34094447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo rc = mv_init_host(host, board_idx); 341024dc5f33ea4b504cfbd23fa159a4cacba8e4d800Tejun Heo if (rc) 341124dc5f33ea4b504cfbd23fa159a4cacba8e4d800Tejun Heo return rc; 341220f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 341331961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ /* Enable interrupts */ 34146a59dcf8678cbc4106a8a6e158d7408a87691358Tejun Heo if (msi && pci_enable_msi(pdev)) 341531961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ pci_intx(pdev, 1); 341620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 341731961943e3110c5a1c36b1e0069c29f7c4380e51Brett Russ mv_dump_pci_cfg(pdev, 0x68); 34184447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo mv_print_info(host); 341920f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 34204447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo pci_set_master(pdev); 3421ea8b4db97aa41a66c05daa4055a1974692ccd52dJeff Garzik pci_try_set_mwi(pdev); 34224447d35156169cf136e829eb6b5cac2d6370f2d9Tejun Heo return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED, 3423c5d3e45a2200a0905dc45b72714726b7aac3aaf1Jeff Garzik IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht); 342420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 34257bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#endif 342620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 3427f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic int mv_platform_probe(struct platform_device *pdev); 3428f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bisharastatic int __devexit mv_platform_remove(struct platform_device *pdev); 3429f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 343020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russstatic int __init mv_init(void) 343120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 34327bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara int rc = -ENODEV; 34337bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#ifdef CONFIG_PCI 34347bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara rc = pci_register_driver(&mv_pci_driver); 3435f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (rc < 0) 3436f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara return rc; 3437f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara#endif 3438f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara rc = platform_driver_register(&mv_platform_driver); 3439f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara 3440f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara#ifdef CONFIG_PCI 3441f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara if (rc < 0) 3442f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara pci_unregister_driver(&mv_pci_driver); 34437bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#endif 34447bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara return rc; 344520f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 344620f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 344720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russstatic void __exit mv_exit(void) 344820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ{ 34497bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#ifdef CONFIG_PCI 345020f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ pci_unregister_driver(&mv_pci_driver); 34517bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#endif 3452f351b2d638c3cb0b95adde3549b7bfaf3f991dfaSaeed Bishara platform_driver_unregister(&mv_platform_driver); 345320f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ} 345420f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 345520f733e7d75a16bffc34842b7682c9247dd5f954Brett RussMODULE_AUTHOR("Brett Russ"); 345620f733e7d75a16bffc34842b7682c9247dd5f954Brett RussMODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers"); 345720f733e7d75a16bffc34842b7682c9247dd5f954Brett RussMODULE_LICENSE("GPL"); 345820f733e7d75a16bffc34842b7682c9247dd5f954Brett RussMODULE_DEVICE_TABLE(pci, mv_pci_tbl); 345920f733e7d75a16bffc34842b7682c9247dd5f954Brett RussMODULE_VERSION(DRV_VERSION); 346017c5aab5b34e351531466e35b154ca86db7d46a9Mark LordMODULE_ALIAS("platform:" DRV_NAME); 346120f733e7d75a16bffc34842b7682c9247dd5f954Brett Russ 34627bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#ifdef CONFIG_PCI 3463ddef9bb367b19383df627e388cb4c01c86ddba6cJeff Garzikmodule_param(msi, int, 0444); 3464ddef9bb367b19383df627e388cb4c01c86ddba6cJeff GarzikMODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)"); 34657bb3c5290ca0ec9e65947c907495c2b56e895e46Saeed Bishara#endif 3466ddef9bb367b19383df627e388cb4c01c86ddba6cJeff Garzik 346720f733e7d75a16bffc34842b7682c9247dd5f954Brett Russmodule_init(mv_init); 346820f733e7d75a16bffc34842b7682c9247dd5f954Brett Russmodule_exit(mv_exit); 3469