sata_sil.c revision cca3974e48607c3775dc73b544a5700b2e37c21a
11da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/*
21da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *  sata_sil.c - Silicon Image SATA
31da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
41da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *  Maintained by:  Jeff Garzik <jgarzik@pobox.com>
51da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *  		    Please ALWAYS copy linux-ide@vger.kernel.org
61da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *		    on emails.
71da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
8af36d7f0df56de3e3e4bbfb15d0915097ecb8cabJeff Garzik *  Copyright 2003-2005 Red Hat, Inc.
91da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *  Copyright 2003 Benjamin Herrenschmidt
101da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
11af36d7f0df56de3e3e4bbfb15d0915097ecb8cabJeff Garzik *
12af36d7f0df56de3e3e4bbfb15d0915097ecb8cabJeff Garzik *  This program is free software; you can redistribute it and/or modify
13af36d7f0df56de3e3e4bbfb15d0915097ecb8cabJeff Garzik *  it under the terms of the GNU General Public License as published by
14af36d7f0df56de3e3e4bbfb15d0915097ecb8cabJeff Garzik *  the Free Software Foundation; either version 2, or (at your option)
15af36d7f0df56de3e3e4bbfb15d0915097ecb8cabJeff Garzik *  any later version.
16af36d7f0df56de3e3e4bbfb15d0915097ecb8cabJeff Garzik *
17af36d7f0df56de3e3e4bbfb15d0915097ecb8cabJeff Garzik *  This program is distributed in the hope that it will be useful,
18af36d7f0df56de3e3e4bbfb15d0915097ecb8cabJeff Garzik *  but WITHOUT ANY WARRANTY; without even the implied warranty of
19af36d7f0df56de3e3e4bbfb15d0915097ecb8cabJeff Garzik *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
20af36d7f0df56de3e3e4bbfb15d0915097ecb8cabJeff Garzik *  GNU General Public License for more details.
21af36d7f0df56de3e3e4bbfb15d0915097ecb8cabJeff Garzik *
22af36d7f0df56de3e3e4bbfb15d0915097ecb8cabJeff Garzik *  You should have received a copy of the GNU General Public License
23af36d7f0df56de3e3e4bbfb15d0915097ecb8cabJeff Garzik *  along with this program; see the file COPYING.  If not, write to
24af36d7f0df56de3e3e4bbfb15d0915097ecb8cabJeff Garzik *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
25af36d7f0df56de3e3e4bbfb15d0915097ecb8cabJeff Garzik *
26af36d7f0df56de3e3e4bbfb15d0915097ecb8cabJeff Garzik *
27af36d7f0df56de3e3e4bbfb15d0915097ecb8cabJeff Garzik *  libata documentation is available via 'make {ps|pdf}docs',
28af36d7f0df56de3e3e4bbfb15d0915097ecb8cabJeff Garzik *  as Documentation/DocBook/libata.*
291da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
30953d1137fc4aba16deace262e93974913596dcfeJeff Garzik *  Documentation for SiI 3112:
31953d1137fc4aba16deace262e93974913596dcfeJeff Garzik *  http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
32953d1137fc4aba16deace262e93974913596dcfeJeff Garzik *
33953d1137fc4aba16deace262e93974913596dcfeJeff Garzik *  Other errata and documentation available under NDA.
34953d1137fc4aba16deace262e93974913596dcfeJeff Garzik *
351da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds */
361da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
371da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#include <linux/kernel.h>
381da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#include <linux/module.h>
391da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#include <linux/pci.h>
401da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#include <linux/init.h>
411da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#include <linux/blkdev.h>
421da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#include <linux/delay.h>
431da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#include <linux/interrupt.h>
44a9524a76f70f3343e4be27f95a7e92a8ba5f9009Jeff Garzik#include <linux/device.h>
451da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#include <scsi/scsi_host.h>
461da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#include <linux/libata.h>
471da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
481da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds#define DRV_NAME	"sata_sil"
498676ce07d38a09e0f41497d178357a314c4620cfJeff Garzik#define DRV_VERSION	"2.0"
501da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
511da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsenum {
52e653a1e6131d0a819288a2e2de654627233604e0Tejun Heo	/*
53e653a1e6131d0a819288a2e2de654627233604e0Tejun Heo	 * host flags
54e653a1e6131d0a819288a2e2de654627233604e0Tejun Heo	 */
55201ce85946504ea0e6bd9a365de26684b437121eTejun Heo	SIL_FLAG_NO_SATA_IRQ	= (1 << 28),
56e4e10e3e7995f5bd481d2720bf30d3a661d110caTejun Heo	SIL_FLAG_RERR_ON_DMA_ACT = (1 << 29),
57e4deec6304cbd5fd08bf573eccc68787945071c2Tejun Heo	SIL_FLAG_MOD15WRITE	= (1 << 30),
5820888d83687d5cb374cdb5b0afa746ab79666f4eTejun Heo
59cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik	SIL_DFL_PORT_FLAGS	= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
60e573890b00426189e1e223967a2c46fb758bf06eTejun Heo				  ATA_FLAG_MMIO | ATA_FLAG_HRST_TO_RESUME,
61e4deec6304cbd5fd08bf573eccc68787945071c2Tejun Heo
62e653a1e6131d0a819288a2e2de654627233604e0Tejun Heo	/*
63e653a1e6131d0a819288a2e2de654627233604e0Tejun Heo	 * Controller IDs
64e653a1e6131d0a819288a2e2de654627233604e0Tejun Heo	 */
651da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	sil_3112		= 0,
66201ce85946504ea0e6bd9a365de26684b437121eTejun Heo	sil_3112_no_sata_irq	= 1,
67201ce85946504ea0e6bd9a365de26684b437121eTejun Heo	sil_3512		= 2,
68201ce85946504ea0e6bd9a365de26684b437121eTejun Heo	sil_3114		= 3,
691da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
70e653a1e6131d0a819288a2e2de654627233604e0Tejun Heo	/*
71e653a1e6131d0a819288a2e2de654627233604e0Tejun Heo	 * Register offsets
72e653a1e6131d0a819288a2e2de654627233604e0Tejun Heo	 */
731da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	SIL_SYSCFG		= 0x48,
74e653a1e6131d0a819288a2e2de654627233604e0Tejun Heo
75e653a1e6131d0a819288a2e2de654627233604e0Tejun Heo	/*
76e653a1e6131d0a819288a2e2de654627233604e0Tejun Heo	 * Register bits
77e653a1e6131d0a819288a2e2de654627233604e0Tejun Heo	 */
78e653a1e6131d0a819288a2e2de654627233604e0Tejun Heo	/* SYSCFG */
791da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	SIL_MASK_IDE0_INT	= (1 << 22),
801da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	SIL_MASK_IDE1_INT	= (1 << 23),
811da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	SIL_MASK_IDE2_INT	= (1 << 24),
821da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	SIL_MASK_IDE3_INT	= (1 << 25),
831da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	SIL_MASK_2PORT		= SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
841da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	SIL_MASK_4PORT		= SIL_MASK_2PORT |
851da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds				  SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
861da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
87e653a1e6131d0a819288a2e2de654627233604e0Tejun Heo	/* BMDMA/BMDMA2 */
881da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	SIL_INTR_STEERING	= (1 << 1),
89e653a1e6131d0a819288a2e2de654627233604e0Tejun Heo
9020888d83687d5cb374cdb5b0afa746ab79666f4eTejun Heo	SIL_DMA_ENABLE		= (1 << 0),  /* DMA run switch */
9120888d83687d5cb374cdb5b0afa746ab79666f4eTejun Heo	SIL_DMA_RDWR		= (1 << 3),  /* DMA Rd-Wr */
9220888d83687d5cb374cdb5b0afa746ab79666f4eTejun Heo	SIL_DMA_SATA_IRQ	= (1 << 4),  /* OR of all SATA IRQs */
9320888d83687d5cb374cdb5b0afa746ab79666f4eTejun Heo	SIL_DMA_ACTIVE		= (1 << 16), /* DMA running */
9420888d83687d5cb374cdb5b0afa746ab79666f4eTejun Heo	SIL_DMA_ERROR		= (1 << 17), /* PCI bus error */
9520888d83687d5cb374cdb5b0afa746ab79666f4eTejun Heo	SIL_DMA_COMPLETE	= (1 << 18), /* cmd complete / IRQ pending */
9620888d83687d5cb374cdb5b0afa746ab79666f4eTejun Heo	SIL_DMA_N_SATA_IRQ	= (1 << 6),  /* SATA_IRQ for the next channel */
9720888d83687d5cb374cdb5b0afa746ab79666f4eTejun Heo	SIL_DMA_N_ACTIVE	= (1 << 24), /* ACTIVE for the next channel */
9820888d83687d5cb374cdb5b0afa746ab79666f4eTejun Heo	SIL_DMA_N_ERROR		= (1 << 25), /* ERROR for the next channel */
9920888d83687d5cb374cdb5b0afa746ab79666f4eTejun Heo	SIL_DMA_N_COMPLETE	= (1 << 26), /* COMPLETE for the next channel */
10020888d83687d5cb374cdb5b0afa746ab79666f4eTejun Heo
10120888d83687d5cb374cdb5b0afa746ab79666f4eTejun Heo	/* SIEN */
10220888d83687d5cb374cdb5b0afa746ab79666f4eTejun Heo	SIL_SIEN_N		= (1 << 16), /* triggered by SError.N */
10320888d83687d5cb374cdb5b0afa746ab79666f4eTejun Heo
104e653a1e6131d0a819288a2e2de654627233604e0Tejun Heo	/*
105e653a1e6131d0a819288a2e2de654627233604e0Tejun Heo	 * Others
106e653a1e6131d0a819288a2e2de654627233604e0Tejun Heo	 */
1071da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	SIL_QUIRK_MOD15WRITE	= (1 << 0),
1081da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	SIL_QUIRK_UDMA5MAX	= (1 << 1),
1091da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds};
1101da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1111da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
112281d426c7e64286f433645e27862e7744b1e9310Alexey Dobriyan#ifdef CONFIG_PM
113afb5a7cb84b1ea8b6045945e3d288303e6b71336Tejun Heostatic int sil_pci_device_resume(struct pci_dev *pdev);
114281d426c7e64286f433645e27862e7744b1e9310Alexey Dobriyan#endif
1151da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic void sil_dev_config(struct ata_port *ap, struct ata_device *dev);
1161da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg);
1171da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
1181da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic void sil_post_set_mode (struct ata_port *ap);
119cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heostatic irqreturn_t sil_interrupt(int irq, void *dev_instance,
120cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo				 struct pt_regs *regs);
121f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heostatic void sil_freeze(struct ata_port *ap);
122f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heostatic void sil_thaw(struct ata_port *ap);
1231da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
124374b1873571bf80dc0c1fcceaaad067980f3b9deJeff Garzik
1253b7d697dfb7d03edb87e50b743a7ecff029618e9Jeff Garzikstatic const struct pci_device_id sil_pci_tbl[] = {
12681c2af3561db54a4d3b439c84c58d8c2a469ec9bTejun Heo	{ 0x1095, 0x3112, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
12781c2af3561db54a4d3b439c84c58d8c2a469ec9bTejun Heo	{ 0x1095, 0x0240, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
1280ee304d5802dc62746f13f12d4cb4ec4ed285f66Tejun Heo	{ 0x1095, 0x3512, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3512 },
1291da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	{ 0x1095, 0x3114, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3114 },
13081c2af3561db54a4d3b439c84c58d8c2a469ec9bTejun Heo	{ 0x1002, 0x436e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
131201ce85946504ea0e6bd9a365de26684b437121eTejun Heo	{ 0x1002, 0x4379, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112_no_sata_irq },
132201ce85946504ea0e6bd9a365de26684b437121eTejun Heo	{ 0x1002, 0x437a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112_no_sata_irq },
1331da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	{ }	/* terminate list */
1341da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds};
1351da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1361da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1371da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/* TODO firmware versions should be added - eric */
1381da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic const struct sil_drivelist {
1391da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	const char * product;
1401da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned int quirk;
1411da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds} sil_blacklist [] = {
1421da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	{ "ST320012AS",		SIL_QUIRK_MOD15WRITE },
1431da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	{ "ST330013AS",		SIL_QUIRK_MOD15WRITE },
1441da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	{ "ST340017AS",		SIL_QUIRK_MOD15WRITE },
1451da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	{ "ST360015AS",		SIL_QUIRK_MOD15WRITE },
1461da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	{ "ST380023AS",		SIL_QUIRK_MOD15WRITE },
1471da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	{ "ST3120023AS",	SIL_QUIRK_MOD15WRITE },
1481da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	{ "ST340014ASL",	SIL_QUIRK_MOD15WRITE },
1491da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	{ "ST360014ASL",	SIL_QUIRK_MOD15WRITE },
1501da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	{ "ST380011ASL",	SIL_QUIRK_MOD15WRITE },
1511da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	{ "ST3120022ASL",	SIL_QUIRK_MOD15WRITE },
1521da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	{ "ST3160021ASL",	SIL_QUIRK_MOD15WRITE },
1531da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	{ "Maxtor 4D060H3",	SIL_QUIRK_UDMA5MAX },
1541da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	{ }
1551da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds};
1561da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
1571da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic struct pci_driver sil_pci_driver = {
1581da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.name			= DRV_NAME,
1591da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.id_table		= sil_pci_tbl,
1601da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.probe			= sil_init_one,
1611da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.remove			= ata_pci_remove_one,
162281d426c7e64286f433645e27862e7744b1e9310Alexey Dobriyan#ifdef CONFIG_PM
163afb5a7cb84b1ea8b6045945e3d288303e6b71336Tejun Heo	.suspend		= ata_pci_device_suspend,
164afb5a7cb84b1ea8b6045945e3d288303e6b71336Tejun Heo	.resume			= sil_pci_device_resume,
165281d426c7e64286f433645e27862e7744b1e9310Alexey Dobriyan#endif
1661da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds};
1671da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
168193515d51ccb363165d6b09e9ba5c21089e34badJeff Garzikstatic struct scsi_host_template sil_sht = {
1691da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.module			= THIS_MODULE,
1701da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.name			= DRV_NAME,
1711da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.ioctl			= ata_scsi_ioctl,
1721da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.queuecommand		= ata_scsi_queuecmd,
1731da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.can_queue		= ATA_DEF_QUEUE,
1741da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.this_id		= ATA_SHT_THIS_ID,
1751da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.sg_tablesize		= LIBATA_MAX_PRD,
1761da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
1771da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.emulated		= ATA_SHT_EMULATED,
1781da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.use_clustering		= ATA_SHT_USE_CLUSTERING,
1791da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.proc_name		= DRV_NAME,
1801da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.dma_boundary		= ATA_DMA_BOUNDARY,
1811da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.slave_configure	= ata_scsi_slave_config,
182ccf68c3405fca11386004674377d951b9b18e756Tejun Heo	.slave_destroy		= ata_scsi_slave_destroy,
1831da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.bios_param		= ata_std_bios_param,
184afb5a7cb84b1ea8b6045945e3d288303e6b71336Tejun Heo	.suspend		= ata_scsi_device_suspend,
185afb5a7cb84b1ea8b6045945e3d288303e6b71336Tejun Heo	.resume			= ata_scsi_device_resume,
1861da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds};
1871da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
188057ace5e79da9ebf2aa82833cfea825533ac06fbJeff Garzikstatic const struct ata_port_operations sil_ops = {
1891da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.port_disable		= ata_port_disable,
1901da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.dev_config		= sil_dev_config,
1911da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.tf_load		= ata_tf_load,
1921da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.tf_read		= ata_tf_read,
1931da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.check_status		= ata_check_status,
1941da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.exec_command		= ata_exec_command,
1951da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.dev_select		= ata_std_dev_select,
1961da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.post_set_mode		= sil_post_set_mode,
1971da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.bmdma_setup            = ata_bmdma_setup,
1981da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.bmdma_start            = ata_bmdma_start,
1991da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.bmdma_stop		= ata_bmdma_stop,
2001da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.bmdma_status		= ata_bmdma_status,
2011da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.qc_prep		= ata_qc_prep,
2021da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.qc_issue		= ata_qc_issue_prot,
203a6b2c5d4754dc539a560fdf0d3fb78a14174394aAlan Cox	.data_xfer		= ata_mmio_data_xfer,
204f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo	.freeze			= sil_freeze,
205f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo	.thaw			= sil_thaw,
206f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo	.error_handler		= ata_bmdma_error_handler,
207f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo	.post_internal_cmd	= ata_bmdma_post_internal_cmd,
208cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	.irq_handler		= sil_interrupt,
2091da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.irq_clear		= ata_bmdma_irq_clear,
2101da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.scr_read		= sil_scr_read,
2111da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.scr_write		= sil_scr_write,
2121da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.port_start		= ata_port_start,
2131da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	.port_stop		= ata_port_stop,
214374b1873571bf80dc0c1fcceaaad067980f3b9deJeff Garzik	.host_stop		= ata_pci_host_stop,
2151da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds};
2161da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
21798ac62defe529d04a192688f40d801a2d8fbcf98Arjan van de Venstatic const struct ata_port_info sil_port_info[] = {
2181da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/* sil_3112 */
2191da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	{
2201da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		.sht		= &sil_sht,
221cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik		.flags		= SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE,
222e4deec6304cbd5fd08bf573eccc68787945071c2Tejun Heo		.pio_mask	= 0x1f,			/* pio0-4 */
223e4deec6304cbd5fd08bf573eccc68787945071c2Tejun Heo		.mwdma_mask	= 0x07,			/* mwdma0-2 */
224e4deec6304cbd5fd08bf573eccc68787945071c2Tejun Heo		.udma_mask	= 0x3f,			/* udma0-5 */
225e4deec6304cbd5fd08bf573eccc68787945071c2Tejun Heo		.port_ops	= &sil_ops,
2260ee304d5802dc62746f13f12d4cb4ec4ed285f66Tejun Heo	},
227201ce85946504ea0e6bd9a365de26684b437121eTejun Heo	/* sil_3112_no_sata_irq */
228201ce85946504ea0e6bd9a365de26684b437121eTejun Heo	{
229201ce85946504ea0e6bd9a365de26684b437121eTejun Heo		.sht		= &sil_sht,
230cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik		.flags		= SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE |
231201ce85946504ea0e6bd9a365de26684b437121eTejun Heo				  SIL_FLAG_NO_SATA_IRQ,
232201ce85946504ea0e6bd9a365de26684b437121eTejun Heo		.pio_mask	= 0x1f,			/* pio0-4 */
233201ce85946504ea0e6bd9a365de26684b437121eTejun Heo		.mwdma_mask	= 0x07,			/* mwdma0-2 */
234201ce85946504ea0e6bd9a365de26684b437121eTejun Heo		.udma_mask	= 0x3f,			/* udma0-5 */
235201ce85946504ea0e6bd9a365de26684b437121eTejun Heo		.port_ops	= &sil_ops,
236201ce85946504ea0e6bd9a365de26684b437121eTejun Heo	},
2370ee304d5802dc62746f13f12d4cb4ec4ed285f66Tejun Heo	/* sil_3512 */
2381da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	{
2391da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		.sht		= &sil_sht,
240cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik		.flags		= SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
2410ee304d5802dc62746f13f12d4cb4ec4ed285f66Tejun Heo		.pio_mask	= 0x1f,			/* pio0-4 */
2420ee304d5802dc62746f13f12d4cb4ec4ed285f66Tejun Heo		.mwdma_mask	= 0x07,			/* mwdma0-2 */
2430ee304d5802dc62746f13f12d4cb4ec4ed285f66Tejun Heo		.udma_mask	= 0x3f,			/* udma0-5 */
2440ee304d5802dc62746f13f12d4cb4ec4ed285f66Tejun Heo		.port_ops	= &sil_ops,
2450ee304d5802dc62746f13f12d4cb4ec4ed285f66Tejun Heo	},
2460ee304d5802dc62746f13f12d4cb4ec4ed285f66Tejun Heo	/* sil_3114 */
2471da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	{
2481da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		.sht		= &sil_sht,
249cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik		.flags		= SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
2501da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		.pio_mask	= 0x1f,			/* pio0-4 */
2511da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		.mwdma_mask	= 0x07,			/* mwdma0-2 */
2521da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		.udma_mask	= 0x3f,			/* udma0-5 */
2531da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		.port_ops	= &sil_ops,
2541da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	},
2551da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds};
2561da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2571da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/* per-port register offsets */
2581da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/* TODO: we can probably calculate rather than use a table */
2591da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic const struct {
2601da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned long tf;	/* ATA taskfile register block */
2611da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned long ctl;	/* ATA control/altstatus register block */
2621da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned long bmdma;	/* DMA register block */
26320888d83687d5cb374cdb5b0afa746ab79666f4eTejun Heo	unsigned long bmdma2;	/* DMA register block #2 */
26448d4ef2a1df9867c67b515d66732ba028a73735dTejun Heo	unsigned long fifo_cfg;	/* FIFO Valid Byte Count and Control */
2651da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned long scr;	/* SATA control register block */
2661da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned long sien;	/* SATA Interrupt Enable register */
2671da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned long xfer_mode;/* data transfer mode register */
268e4e10e3e7995f5bd481d2720bf30d3a661d110caTejun Heo	unsigned long sfis_cfg;	/* SATA FIS reception config register */
2691da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds} sil_port[] = {
2701da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/* port 0 ... */
27120888d83687d5cb374cdb5b0afa746ab79666f4eTejun Heo	{ 0x80, 0x8A, 0x00, 0x10, 0x40, 0x100, 0x148, 0xb4, 0x14c },
27220888d83687d5cb374cdb5b0afa746ab79666f4eTejun Heo	{ 0xC0, 0xCA, 0x08, 0x18, 0x44, 0x180, 0x1c8, 0xf4, 0x1cc },
27320888d83687d5cb374cdb5b0afa746ab79666f4eTejun Heo	{ 0x280, 0x28A, 0x200, 0x210, 0x240, 0x300, 0x348, 0x2b4, 0x34c },
27420888d83687d5cb374cdb5b0afa746ab79666f4eTejun Heo	{ 0x2C0, 0x2CA, 0x208, 0x218, 0x244, 0x380, 0x3c8, 0x2f4, 0x3cc },
2751da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/* ... port 3 */
2761da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds};
2771da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2781da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus TorvaldsMODULE_AUTHOR("Jeff Garzik");
2791da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus TorvaldsMODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
2801da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus TorvaldsMODULE_LICENSE("GPL");
2811da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus TorvaldsMODULE_DEVICE_TABLE(pci, sil_pci_tbl);
2821da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus TorvaldsMODULE_VERSION(DRV_VERSION);
2831da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
28451e9f2ff83df6b1c81c5c44f4486c68ed87aa20eJeff Garzikstatic int slow_down = 0;
28551e9f2ff83df6b1c81c5c44f4486c68ed87aa20eJeff Garzikmodule_param(slow_down, int, 0444);
28651e9f2ff83df6b1c81c5c44f4486c68ed87aa20eJeff GarzikMODULE_PARM_DESC(slow_down, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)");
28751e9f2ff83df6b1c81c5c44f4486c68ed87aa20eJeff Garzik
288374b1873571bf80dc0c1fcceaaad067980f3b9deJeff Garzik
2891da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
2901da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
2911da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	u8 cache_line = 0;
2921da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
2931da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	return cache_line;
2941da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
2951da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
2961da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic void sil_post_set_mode (struct ata_port *ap)
2971da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
298cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik	struct ata_host *host = ap->host;
2991da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct ata_device *dev;
300cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik	void __iomem *addr = host->mmio_base + sil_port[ap->port_no].xfer_mode;
3011da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	u32 tmp, dev_mode[2];
3021da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned int i;
3031da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3041da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	for (i = 0; i < 2; i++) {
3051da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		dev = &ap->device[i];
306e1211e3fa7fd05ff0d4f597fd37e40de8acc6784Tejun Heo		if (!ata_dev_enabled(dev))
3071da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			dev_mode[i] = 0;	/* PIO0/1/2 */
3081da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		else if (dev->flags & ATA_DFLAG_PIO)
3091da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			dev_mode[i] = 1;	/* PIO3/4 */
3101da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		else
3111da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			dev_mode[i] = 3;	/* UDMA */
3121da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		/* value 2 indicates MDMA */
3131da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
3141da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3151da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	tmp = readl(addr);
3161da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
3171da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	tmp |= dev_mode[0];
3181da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	tmp |= (dev_mode[1] << 4);
3191da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	writel(tmp, addr);
3201da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	readl(addr);	/* flush */
3211da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
3221da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3231da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic inline unsigned long sil_scr_addr(struct ata_port *ap, unsigned int sc_reg)
3241da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
3251da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned long offset = ap->ioaddr.scr_addr;
3261da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3271da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	switch (sc_reg) {
3281da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	case SCR_STATUS:
3291da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		return offset + 4;
3301da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	case SCR_ERROR:
3311da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		return offset + 8;
3321da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	case SCR_CONTROL:
3331da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		return offset;
3341da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	default:
3351da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		/* do nothing */
3361da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		break;
3371da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
3381da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3391da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	return 0;
3401da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
3411da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3421da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg)
3431da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
3449aa36e89b5677a98d951cf7bef6d99a0f93ea633Al Viro	void __iomem *mmio = (void __iomem *) sil_scr_addr(ap, sc_reg);
3451da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (mmio)
3461da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		return readl(mmio);
3471da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	return 0xffffffffU;
3481da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
3491da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
3501da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
3511da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
3529aa36e89b5677a98d951cf7bef6d99a0f93ea633Al Viro	void *mmio = (void __iomem *) sil_scr_addr(ap, sc_reg);
3531da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (mmio)
3541da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		writel(val, mmio);
3551da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
3561da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
357cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heostatic void sil_host_intr(struct ata_port *ap, u32 bmdma2)
358cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo{
359cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
360cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	u8 status;
361cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo
362e573890b00426189e1e223967a2c46fb758bf06eTejun Heo	if (unlikely(bmdma2 & SIL_DMA_SATA_IRQ)) {
363d4c85325a817d3351e61c4be64b437116e8483b4Tejun Heo		u32 serror;
364d4c85325a817d3351e61c4be64b437116e8483b4Tejun Heo
365d4c85325a817d3351e61c4be64b437116e8483b4Tejun Heo		/* SIEN doesn't mask SATA IRQs on some 3112s.  Those
366d4c85325a817d3351e61c4be64b437116e8483b4Tejun Heo		 * controllers continue to assert IRQ as long as
367d4c85325a817d3351e61c4be64b437116e8483b4Tejun Heo		 * SError bits are pending.  Clear SError immediately.
368d4c85325a817d3351e61c4be64b437116e8483b4Tejun Heo		 */
369d4c85325a817d3351e61c4be64b437116e8483b4Tejun Heo		serror = sil_scr_read(ap, SCR_ERROR);
370d4c85325a817d3351e61c4be64b437116e8483b4Tejun Heo		sil_scr_write(ap, SCR_ERROR, serror);
371d4c85325a817d3351e61c4be64b437116e8483b4Tejun Heo
372d4c85325a817d3351e61c4be64b437116e8483b4Tejun Heo		/* Trigger hotplug and accumulate SError only if the
373d4c85325a817d3351e61c4be64b437116e8483b4Tejun Heo		 * port isn't already frozen.  Otherwise, PHY events
374d4c85325a817d3351e61c4be64b437116e8483b4Tejun Heo		 * during hardreset makes controllers with broken SIEN
375d4c85325a817d3351e61c4be64b437116e8483b4Tejun Heo		 * repeat probing needlessly.
376d4c85325a817d3351e61c4be64b437116e8483b4Tejun Heo		 */
377b51e9e5db0e36239f786692f1cac6e435ed30c66Tejun Heo		if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
378d4c85325a817d3351e61c4be64b437116e8483b4Tejun Heo			ata_ehi_hotplugged(&ap->eh_info);
379d4c85325a817d3351e61c4be64b437116e8483b4Tejun Heo			ap->eh_info.serror |= serror;
380d4c85325a817d3351e61c4be64b437116e8483b4Tejun Heo		}
381d4c85325a817d3351e61c4be64b437116e8483b4Tejun Heo
382e573890b00426189e1e223967a2c46fb758bf06eTejun Heo		goto freeze;
383e573890b00426189e1e223967a2c46fb758bf06eTejun Heo	}
384e573890b00426189e1e223967a2c46fb758bf06eTejun Heo
385cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	if (unlikely(!qc || qc->tf.ctl & ATA_NIEN))
386cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		goto freeze;
387cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo
388cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	/* Check whether we are expecting interrupt in this state */
389cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	switch (ap->hsm_task_state) {
390cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	case HSM_ST_FIRST:
391cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		/* Some pre-ATAPI-4 devices assert INTRQ
392cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		 * at this state when ready to receive CDB.
393cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		 */
394cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo
395cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		/* Check the ATA_DFLAG_CDB_INTR flag is enough here.
396cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		 * The flag was turned on only for atapi devices.
397cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		 * No need to check is_atapi_taskfile(&qc->tf) again.
398cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		 */
399cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
400cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo			goto err_hsm;
401cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		break;
402cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	case HSM_ST_LAST:
403cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		if (qc->tf.protocol == ATA_PROT_DMA ||
404cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		    qc->tf.protocol == ATA_PROT_ATAPI_DMA) {
405cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo			/* clear DMA-Start bit */
406cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo			ap->ops->bmdma_stop(qc);
407cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo
408cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo			if (bmdma2 & SIL_DMA_ERROR) {
409cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo				qc->err_mask |= AC_ERR_HOST_BUS;
410cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo				ap->hsm_task_state = HSM_ST_ERR;
411cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo			}
412cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		}
413cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		break;
414cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	case HSM_ST:
415cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		break;
416cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	default:
417cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		goto err_hsm;
418cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	}
419cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo
420cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	/* check main status, clearing INTRQ */
421cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	status = ata_chk_status(ap);
422cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	if (unlikely(status & ATA_BUSY))
423cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		goto err_hsm;
424cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo
425cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	/* ack bmdma irq events */
426cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	ata_bmdma_irq_clear(ap);
427cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo
428cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	/* kick HSM in the ass */
429cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	ata_hsm_move(ap, qc, status, 0);
430cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo
431cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	return;
432cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo
433cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo err_hsm:
434cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	qc->err_mask |= AC_ERR_HSM;
435cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo freeze:
436cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	ata_port_freeze(ap);
437cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo}
438cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo
439cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heostatic irqreturn_t sil_interrupt(int irq, void *dev_instance,
440cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo				 struct pt_regs *regs)
441cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo{
442cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik	struct ata_host *host = dev_instance;
443cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik	void __iomem *mmio_base = host->mmio_base;
444cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	int handled = 0;
445cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	int i;
446cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo
447cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik	spin_lock(&host->lock);
448cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo
449cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik	for (i = 0; i < host->n_ports; i++) {
450cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik		struct ata_port *ap = host->ports[i];
451cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		u32 bmdma2 = readl(mmio_base + sil_port[ap->port_no].bmdma2);
452cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo
453cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		if (unlikely(!ap || ap->flags & ATA_FLAG_DISABLED))
454cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo			continue;
455cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo
456201ce85946504ea0e6bd9a365de26684b437121eTejun Heo		/* turn off SATA_IRQ if not supported */
457201ce85946504ea0e6bd9a365de26684b437121eTejun Heo		if (ap->flags & SIL_FLAG_NO_SATA_IRQ)
458201ce85946504ea0e6bd9a365de26684b437121eTejun Heo			bmdma2 &= ~SIL_DMA_SATA_IRQ;
459201ce85946504ea0e6bd9a365de26684b437121eTejun Heo
46023fa9618094975f803ed0c6a44604b16747b9637Tejun Heo		if (bmdma2 == 0xffffffff ||
46123fa9618094975f803ed0c6a44604b16747b9637Tejun Heo		    !(bmdma2 & (SIL_DMA_COMPLETE | SIL_DMA_SATA_IRQ)))
462cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo			continue;
463cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo
464cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		sil_host_intr(ap, bmdma2);
465cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo		handled = 1;
466cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	}
467cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo
468cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik	spin_unlock(&host->lock);
469cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo
470cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo	return IRQ_RETVAL(handled);
471cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo}
472cbe88fbc72d9e1aa4a6f994cb6e19fa08ae5a0baTejun Heo
473f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heostatic void sil_freeze(struct ata_port *ap)
474f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo{
475cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik	void __iomem *mmio_base = ap->host->mmio_base;
476f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo	u32 tmp;
477f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo
478e573890b00426189e1e223967a2c46fb758bf06eTejun Heo	/* global IRQ mask doesn't block SATA IRQ, turn off explicitly */
479e573890b00426189e1e223967a2c46fb758bf06eTejun Heo	writel(0, mmio_base + sil_port[ap->port_no].sien);
480e573890b00426189e1e223967a2c46fb758bf06eTejun Heo
481f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo	/* plug IRQ */
482f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo	tmp = readl(mmio_base + SIL_SYSCFG);
483f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo	tmp |= SIL_MASK_IDE0_INT << ap->port_no;
484f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo	writel(tmp, mmio_base + SIL_SYSCFG);
485f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo	readl(mmio_base + SIL_SYSCFG);	/* flush */
486f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo}
487f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo
488f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heostatic void sil_thaw(struct ata_port *ap)
489f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo{
490cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik	void __iomem *mmio_base = ap->host->mmio_base;
491f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo	u32 tmp;
492f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo
493f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo	/* clear IRQ */
494f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo	ata_chk_status(ap);
495f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo	ata_bmdma_irq_clear(ap);
496f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo
497201ce85946504ea0e6bd9a365de26684b437121eTejun Heo	/* turn on SATA IRQ if supported */
498201ce85946504ea0e6bd9a365de26684b437121eTejun Heo	if (!(ap->flags & SIL_FLAG_NO_SATA_IRQ))
499201ce85946504ea0e6bd9a365de26684b437121eTejun Heo		writel(SIL_SIEN_N, mmio_base + sil_port[ap->port_no].sien);
500e573890b00426189e1e223967a2c46fb758bf06eTejun Heo
501f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo	/* turn on IRQ */
502f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo	tmp = readl(mmio_base + SIL_SYSCFG);
503f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo	tmp &= ~(SIL_MASK_IDE0_INT << ap->port_no);
504f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo	writel(tmp, mmio_base + SIL_SYSCFG);
505f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo}
506f6aae27ed002ba9c0a98aff811dbde32ce749d28Tejun Heo
5071da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds/**
5081da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	sil_dev_config - Apply device/host-specific errata fixups
5091da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	@ap: Port containing device to be examined
5101da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	@dev: Device to be examined
5111da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
5121da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	After the IDENTIFY [PACKET] DEVICE step is complete, and a
5131da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	device is known to be present, this function is called.
5141da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	We apply two errata fixups which are specific to Silicon Image,
5151da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	a Seagate and a Maxtor fixup.
5161da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
5171da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	For certain Seagate devices, we must limit the maximum sectors
5181da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	to under 8K.
5191da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
5201da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	For certain Maxtor devices, we must not program the drive
5211da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	beyond udma5.
5221da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
5231da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	Both fixups are unfairly pessimistic.  As soon as I get more
5241da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	information on these errata, I will create a more exhaustive
5251da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	list, and apply the fixups to only the specific
5261da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	devices/hosts/firmwares that need it.
5271da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *
5281da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
5291da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	The Maxtor quirk is in the blacklist, but I'm keeping the original
5301da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	pessimistic fix for the following reasons...
5311da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	- There seems to be less info on it, only one device gleaned off the
5321da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	Windows	driver, maybe only one is affected.  More info would be greatly
5331da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	appreciated.
5341da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds *	- But then again UDMA5 is hardly anything to complain about
5351da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds */
5361da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic void sil_dev_config(struct ata_port *ap, struct ata_device *dev)
5371da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
5381da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned int n, quirks = 0;
5392e02671daa2cd69d93c828c40579bbe953f17210Tejun Heo	unsigned char model_num[41];
5401da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
5416a62a04d4705df4f9f9bee39e889b9e920eeca47Tejun Heo	ata_id_c_string(dev->id, model_num, ATA_ID_PROD_OFS, sizeof(model_num));
5421da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
5438a60a07129fad60bba779a2a4038c7518b167fc7Jeff Garzik	for (n = 0; sil_blacklist[n].product; n++)
5442e02671daa2cd69d93c828c40579bbe953f17210Tejun Heo		if (!strcmp(sil_blacklist[n].product, model_num)) {
5451da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			quirks = sil_blacklist[n].quirk;
5461da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds			break;
5471da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		}
5488a60a07129fad60bba779a2a4038c7518b167fc7Jeff Garzik
5491da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/* limit requests to 15 sectors */
55051e9f2ff83df6b1c81c5c44f4486c68ed87aa20eJeff Garzik	if (slow_down ||
55151e9f2ff83df6b1c81c5c44f4486c68ed87aa20eJeff Garzik	    ((ap->flags & SIL_FLAG_MOD15WRITE) &&
55251e9f2ff83df6b1c81c5c44f4486c68ed87aa20eJeff Garzik	     (quirks & SIL_QUIRK_MOD15WRITE))) {
553f15a1dafed22d5037e0feea7528e1eeb28a1a7a3Tejun Heo		ata_dev_printk(dev, KERN_INFO, "applying Seagate errata fix "
554f15a1dafed22d5037e0feea7528e1eeb28a1a7a3Tejun Heo			       "(mod15write workaround)\n");
555b00eec1d58ee71131375bfeb86e64bceec3f5618Tejun Heo		dev->max_sectors = 15;
5561da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		return;
5571da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
5581da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
5591da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/* limit to udma5 */
5601da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (quirks & SIL_QUIRK_UDMA5MAX) {
561f15a1dafed22d5037e0feea7528e1eeb28a1a7a3Tejun Heo		ata_dev_printk(dev, KERN_INFO,
562f15a1dafed22d5037e0feea7528e1eeb28a1a7a3Tejun Heo			       "applying Maxtor errata fix %s\n", model_num);
5635a529139554f12cb265715117a2153c936286294Tejun Heo		dev->udma_mask &= ATA_UDMA5;
5641da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		return;
5651da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
5661da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
5671da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
5683d8ec91352099b32a400f1952112dc076da28106Tejun Heostatic void sil_init_controller(struct pci_dev *pdev,
569cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik				int n_ports, unsigned long port_flags,
5703d8ec91352099b32a400f1952112dc076da28106Tejun Heo				void __iomem *mmio_base)
5713d8ec91352099b32a400f1952112dc076da28106Tejun Heo{
5723d8ec91352099b32a400f1952112dc076da28106Tejun Heo	u8 cls;
5733d8ec91352099b32a400f1952112dc076da28106Tejun Heo	u32 tmp;
5743d8ec91352099b32a400f1952112dc076da28106Tejun Heo	int i;
5753d8ec91352099b32a400f1952112dc076da28106Tejun Heo
5763d8ec91352099b32a400f1952112dc076da28106Tejun Heo	/* Initialize FIFO PCI bus arbitration */
5773d8ec91352099b32a400f1952112dc076da28106Tejun Heo	cls = sil_get_device_cache_line(pdev);
5783d8ec91352099b32a400f1952112dc076da28106Tejun Heo	if (cls) {
5793d8ec91352099b32a400f1952112dc076da28106Tejun Heo		cls >>= 3;
5803d8ec91352099b32a400f1952112dc076da28106Tejun Heo		cls++;  /* cls = (line_size/8)+1 */
5813d8ec91352099b32a400f1952112dc076da28106Tejun Heo		for (i = 0; i < n_ports; i++)
5823d8ec91352099b32a400f1952112dc076da28106Tejun Heo			writew(cls << 8 | cls,
5833d8ec91352099b32a400f1952112dc076da28106Tejun Heo			       mmio_base + sil_port[i].fifo_cfg);
5843d8ec91352099b32a400f1952112dc076da28106Tejun Heo	} else
5853d8ec91352099b32a400f1952112dc076da28106Tejun Heo		dev_printk(KERN_WARNING, &pdev->dev,
5863d8ec91352099b32a400f1952112dc076da28106Tejun Heo			   "cache line size not set.  Driver may not function\n");
5873d8ec91352099b32a400f1952112dc076da28106Tejun Heo
5883d8ec91352099b32a400f1952112dc076da28106Tejun Heo	/* Apply R_ERR on DMA activate FIS errata workaround */
589cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik	if (port_flags & SIL_FLAG_RERR_ON_DMA_ACT) {
5903d8ec91352099b32a400f1952112dc076da28106Tejun Heo		int cnt;
5913d8ec91352099b32a400f1952112dc076da28106Tejun Heo
5923d8ec91352099b32a400f1952112dc076da28106Tejun Heo		for (i = 0, cnt = 0; i < n_ports; i++) {
5933d8ec91352099b32a400f1952112dc076da28106Tejun Heo			tmp = readl(mmio_base + sil_port[i].sfis_cfg);
5943d8ec91352099b32a400f1952112dc076da28106Tejun Heo			if ((tmp & 0x3) != 0x01)
5953d8ec91352099b32a400f1952112dc076da28106Tejun Heo				continue;
5963d8ec91352099b32a400f1952112dc076da28106Tejun Heo			if (!cnt)
5973d8ec91352099b32a400f1952112dc076da28106Tejun Heo				dev_printk(KERN_INFO, &pdev->dev,
5983d8ec91352099b32a400f1952112dc076da28106Tejun Heo					   "Applying R_ERR on DMA activate "
5993d8ec91352099b32a400f1952112dc076da28106Tejun Heo					   "FIS errata fix\n");
6003d8ec91352099b32a400f1952112dc076da28106Tejun Heo			writel(tmp & ~0x3, mmio_base + sil_port[i].sfis_cfg);
6013d8ec91352099b32a400f1952112dc076da28106Tejun Heo			cnt++;
6023d8ec91352099b32a400f1952112dc076da28106Tejun Heo		}
6033d8ec91352099b32a400f1952112dc076da28106Tejun Heo	}
6043d8ec91352099b32a400f1952112dc076da28106Tejun Heo
6053d8ec91352099b32a400f1952112dc076da28106Tejun Heo	if (n_ports == 4) {
6063d8ec91352099b32a400f1952112dc076da28106Tejun Heo		/* flip the magic "make 4 ports work" bit */
6073d8ec91352099b32a400f1952112dc076da28106Tejun Heo		tmp = readl(mmio_base + sil_port[2].bmdma);
6083d8ec91352099b32a400f1952112dc076da28106Tejun Heo		if ((tmp & SIL_INTR_STEERING) == 0)
6093d8ec91352099b32a400f1952112dc076da28106Tejun Heo			writel(tmp | SIL_INTR_STEERING,
6103d8ec91352099b32a400f1952112dc076da28106Tejun Heo			       mmio_base + sil_port[2].bmdma);
6113d8ec91352099b32a400f1952112dc076da28106Tejun Heo	}
6123d8ec91352099b32a400f1952112dc076da28106Tejun Heo}
6133d8ec91352099b32a400f1952112dc076da28106Tejun Heo
6141da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
6151da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
6161da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	static int printed_version;
6171da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	struct ata_probe_ent *probe_ent = NULL;
6181da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned long base;
619ea6ba10bbb88e106f9e2db7dc253993bb3bbbe3bJeff Garzik	void __iomem *mmio_base;
6201da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	int rc;
6211da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	unsigned int i;
6221da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	int pci_dev_busy = 0;
6231da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
6241da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (!printed_version++)
625a9524a76f70f3343e4be27f95a7e92a8ba5f9009Jeff Garzik		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
6261da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
6271da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	rc = pci_enable_device(pdev);
6281da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (rc)
6291da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		return rc;
6301da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
6311da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	rc = pci_request_regions(pdev, DRV_NAME);
6321da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (rc) {
6331da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_dev_busy = 1;
6341da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		goto err_out;
6351da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
6361da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
6371da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
6381da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (rc)
6391da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		goto err_out_regions;
6401da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
6411da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (rc)
6421da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		goto err_out_regions;
6431da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
6449a5314432a07251c2a8d71bfc793adcf00f4122eTejun Heo	probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
6451da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (probe_ent == NULL) {
6461da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		rc = -ENOMEM;
6471da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		goto err_out_regions;
6481da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
6491da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
6501da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	INIT_LIST_HEAD(&probe_ent->node);
6511da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	probe_ent->dev = pci_dev_to_dev(pdev);
6521da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	probe_ent->port_ops = sil_port_info[ent->driver_data].port_ops;
6531da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	probe_ent->sht = sil_port_info[ent->driver_data].sht;
6541da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	probe_ent->n_ports = (ent->driver_data == sil_3114) ? 4 : 2;
6551da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	probe_ent->pio_mask = sil_port_info[ent->driver_data].pio_mask;
6561da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	probe_ent->mwdma_mask = sil_port_info[ent->driver_data].mwdma_mask;
6571da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	probe_ent->udma_mask = sil_port_info[ent->driver_data].udma_mask;
6581da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds       	probe_ent->irq = pdev->irq;
6591d6f359a2e06296418481239f8054a878f36e819Thomas Gleixner       	probe_ent->irq_flags = IRQF_SHARED;
660cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik	probe_ent->port_flags = sil_port_info[ent->driver_data].flags;
6611da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
662374b1873571bf80dc0c1fcceaaad067980f3b9deJeff Garzik	mmio_base = pci_iomap(pdev, 5, 0);
6631da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (mmio_base == NULL) {
6641da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		rc = -ENOMEM;
6651da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		goto err_out_free_ent;
6661da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
6671da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
6681da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	probe_ent->mmio_base = mmio_base;
6691da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
6701da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	base = (unsigned long) mmio_base;
6711da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
6721da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	for (i = 0; i < probe_ent->n_ports; i++) {
6731da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		probe_ent->port[i].cmd_addr = base + sil_port[i].tf;
6741da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		probe_ent->port[i].altstatus_addr =
6751da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		probe_ent->port[i].ctl_addr = base + sil_port[i].ctl;
6761da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		probe_ent->port[i].bmdma_addr = base + sil_port[i].bmdma;
6771da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		probe_ent->port[i].scr_addr = base + sil_port[i].scr;
6781da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		ata_std_ports(&probe_ent->port[i]);
6791da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	}
6801da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
681cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik	sil_init_controller(pdev, probe_ent->n_ports, probe_ent->port_flags,
6823d8ec91352099b32a400f1952112dc076da28106Tejun Heo			    mmio_base);
6831da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
6841da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pci_set_master(pdev);
6851da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
6861da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	/* FIXME: check ata_device_add return value */
6871da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	ata_device_add(probe_ent);
6881da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	kfree(probe_ent);
6891da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
6901da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	return 0;
6911da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
6921da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldserr_out_free_ent:
6931da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	kfree(probe_ent);
6941da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldserr_out_regions:
6951da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pci_release_regions(pdev);
6961da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldserr_out:
6971da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	if (!pci_dev_busy)
6981da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds		pci_disable_device(pdev);
6991da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	return rc;
7001da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
7011da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
702281d426c7e64286f433645e27862e7744b1e9310Alexey Dobriyan#ifdef CONFIG_PM
703afb5a7cb84b1ea8b6045945e3d288303e6b71336Tejun Heostatic int sil_pci_device_resume(struct pci_dev *pdev)
704afb5a7cb84b1ea8b6045945e3d288303e6b71336Tejun Heo{
705cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik	struct ata_host *host = dev_get_drvdata(&pdev->dev);
706afb5a7cb84b1ea8b6045945e3d288303e6b71336Tejun Heo
707afb5a7cb84b1ea8b6045945e3d288303e6b71336Tejun Heo	ata_pci_device_do_resume(pdev);
708cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik	sil_init_controller(pdev, host->n_ports, host->ports[0]->flags,
709cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik			    host->mmio_base);
710cca3974e48607c3775dc73b544a5700b2e37c21aJeff Garzik	ata_host_resume(host);
711afb5a7cb84b1ea8b6045945e3d288303e6b71336Tejun Heo
712afb5a7cb84b1ea8b6045945e3d288303e6b71336Tejun Heo	return 0;
713afb5a7cb84b1ea8b6045945e3d288303e6b71336Tejun Heo}
714281d426c7e64286f433645e27862e7744b1e9310Alexey Dobriyan#endif
715afb5a7cb84b1ea8b6045945e3d288303e6b71336Tejun Heo
7161da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic int __init sil_init(void)
7171da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
718b7887196e38da54ff893897b80875d632d1a1114Pavel Roskin	return pci_register_driver(&sil_pci_driver);
7191da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
7201da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
7211da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsstatic void __exit sil_exit(void)
7221da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds{
7231da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds	pci_unregister_driver(&sil_pci_driver);
7241da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds}
7251da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
7261da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvalds
7271da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsmodule_init(sil_init);
7281da177e4c3f41524e886b7f1b8a0c1fc7321cacLinus Torvaldsmodule_exit(sil_exit);
729